xmit.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "ath9k.h"
  17. #include "ar9003_mac.h"
  18. #define BITS_PER_BYTE 8
  19. #define OFDM_PLCP_BITS 22
  20. #define HT_RC_2_MCS(_rc) ((_rc) & 0x1f)
  21. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  22. #define L_STF 8
  23. #define L_LTF 8
  24. #define L_SIG 4
  25. #define HT_SIG 8
  26. #define HT_STF 4
  27. #define HT_LTF(_ns) (4 * (_ns))
  28. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  29. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  30. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  31. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  32. #define OFDM_SIFS_TIME 16
  33. static u16 bits_per_symbol[][2] = {
  34. /* 20MHz 40MHz */
  35. { 26, 54 }, /* 0: BPSK */
  36. { 52, 108 }, /* 1: QPSK 1/2 */
  37. { 78, 162 }, /* 2: QPSK 3/4 */
  38. { 104, 216 }, /* 3: 16-QAM 1/2 */
  39. { 156, 324 }, /* 4: 16-QAM 3/4 */
  40. { 208, 432 }, /* 5: 64-QAM 2/3 */
  41. { 234, 486 }, /* 6: 64-QAM 3/4 */
  42. { 260, 540 }, /* 7: 64-QAM 5/6 */
  43. };
  44. #define IS_HT_RATE(_rate) ((_rate) & 0x80)
  45. static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
  46. struct ath_atx_tid *tid,
  47. struct list_head *bf_head);
  48. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  49. struct ath_txq *txq, struct list_head *bf_q,
  50. struct ath_tx_status *ts, int txok, int sendbar);
  51. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  52. struct list_head *head);
  53. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
  54. static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
  55. struct ath_tx_status *ts, int txok);
  56. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
  57. int nbad, int txok, bool update_rc);
  58. enum {
  59. MCS_HT20,
  60. MCS_HT20_SGI,
  61. MCS_HT40,
  62. MCS_HT40_SGI,
  63. };
  64. static int ath_max_4ms_framelen[4][32] = {
  65. [MCS_HT20] = {
  66. 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
  67. 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
  68. 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
  69. 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
  70. },
  71. [MCS_HT20_SGI] = {
  72. 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
  73. 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
  74. 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
  75. 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
  76. },
  77. [MCS_HT40] = {
  78. 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
  79. 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
  80. 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
  81. 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
  82. },
  83. [MCS_HT40_SGI] = {
  84. 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
  85. 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
  86. 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
  87. 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
  88. }
  89. };
  90. /*********************/
  91. /* Aggregation logic */
  92. /*********************/
  93. static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
  94. {
  95. struct ath_atx_ac *ac = tid->ac;
  96. if (tid->paused)
  97. return;
  98. if (tid->sched)
  99. return;
  100. tid->sched = true;
  101. list_add_tail(&tid->list, &ac->tid_q);
  102. if (ac->sched)
  103. return;
  104. ac->sched = true;
  105. list_add_tail(&ac->list, &txq->axq_acq);
  106. }
  107. static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  108. {
  109. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  110. spin_lock_bh(&txq->axq_lock);
  111. tid->paused++;
  112. spin_unlock_bh(&txq->axq_lock);
  113. }
  114. static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  115. {
  116. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  117. BUG_ON(tid->paused <= 0);
  118. spin_lock_bh(&txq->axq_lock);
  119. tid->paused--;
  120. if (tid->paused > 0)
  121. goto unlock;
  122. if (list_empty(&tid->buf_q))
  123. goto unlock;
  124. ath_tx_queue_tid(txq, tid);
  125. ath_txq_schedule(sc, txq);
  126. unlock:
  127. spin_unlock_bh(&txq->axq_lock);
  128. }
  129. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  130. {
  131. struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
  132. struct ath_buf *bf;
  133. struct list_head bf_head;
  134. INIT_LIST_HEAD(&bf_head);
  135. BUG_ON(tid->paused <= 0);
  136. spin_lock_bh(&txq->axq_lock);
  137. tid->paused--;
  138. if (tid->paused > 0) {
  139. spin_unlock_bh(&txq->axq_lock);
  140. return;
  141. }
  142. while (!list_empty(&tid->buf_q)) {
  143. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  144. BUG_ON(bf_isretried(bf));
  145. list_move_tail(&bf->list, &bf_head);
  146. ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
  147. }
  148. spin_unlock_bh(&txq->axq_lock);
  149. }
  150. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  151. int seqno)
  152. {
  153. int index, cindex;
  154. index = ATH_BA_INDEX(tid->seq_start, seqno);
  155. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  156. tid->tx_buf[cindex] = NULL;
  157. while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
  158. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  159. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  160. }
  161. }
  162. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  163. struct ath_buf *bf)
  164. {
  165. int index, cindex;
  166. if (bf_isretried(bf))
  167. return;
  168. index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
  169. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  170. BUG_ON(tid->tx_buf[cindex] != NULL);
  171. tid->tx_buf[cindex] = bf;
  172. if (index >= ((tid->baw_tail - tid->baw_head) &
  173. (ATH_TID_MAX_BUFS - 1))) {
  174. tid->baw_tail = cindex;
  175. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  176. }
  177. }
  178. /*
  179. * TODO: For frame(s) that are in the retry state, we will reuse the
  180. * sequence number(s) without setting the retry bit. The
  181. * alternative is to give up on these and BAR the receiver's window
  182. * forward.
  183. */
  184. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  185. struct ath_atx_tid *tid)
  186. {
  187. struct ath_buf *bf;
  188. struct list_head bf_head;
  189. struct ath_tx_status ts;
  190. memset(&ts, 0, sizeof(ts));
  191. INIT_LIST_HEAD(&bf_head);
  192. for (;;) {
  193. if (list_empty(&tid->buf_q))
  194. break;
  195. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  196. list_move_tail(&bf->list, &bf_head);
  197. if (bf_isretried(bf))
  198. ath_tx_update_baw(sc, tid, bf->bf_seqno);
  199. spin_unlock(&txq->axq_lock);
  200. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  201. spin_lock(&txq->axq_lock);
  202. }
  203. tid->seq_next = tid->seq_start;
  204. tid->baw_tail = tid->baw_head;
  205. }
  206. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  207. struct ath_buf *bf)
  208. {
  209. struct sk_buff *skb;
  210. struct ieee80211_hdr *hdr;
  211. bf->bf_state.bf_type |= BUF_RETRY;
  212. bf->bf_retries++;
  213. TX_STAT_INC(txq->axq_qnum, a_retries);
  214. skb = bf->bf_mpdu;
  215. hdr = (struct ieee80211_hdr *)skb->data;
  216. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  217. }
  218. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  219. {
  220. struct ath_buf *bf = NULL;
  221. spin_lock_bh(&sc->tx.txbuflock);
  222. if (unlikely(list_empty(&sc->tx.txbuf))) {
  223. spin_unlock_bh(&sc->tx.txbuflock);
  224. return NULL;
  225. }
  226. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  227. list_del(&bf->list);
  228. spin_unlock_bh(&sc->tx.txbuflock);
  229. return bf;
  230. }
  231. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  232. {
  233. spin_lock_bh(&sc->tx.txbuflock);
  234. list_add_tail(&bf->list, &sc->tx.txbuf);
  235. spin_unlock_bh(&sc->tx.txbuflock);
  236. }
  237. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  238. {
  239. struct ath_buf *tbf;
  240. tbf = ath_tx_get_buffer(sc);
  241. if (WARN_ON(!tbf))
  242. return NULL;
  243. ATH_TXBUF_RESET(tbf);
  244. tbf->aphy = bf->aphy;
  245. tbf->bf_mpdu = bf->bf_mpdu;
  246. tbf->bf_buf_addr = bf->bf_buf_addr;
  247. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  248. tbf->bf_state = bf->bf_state;
  249. tbf->bf_dmacontext = bf->bf_dmacontext;
  250. return tbf;
  251. }
  252. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  253. struct ath_buf *bf, struct list_head *bf_q,
  254. struct ath_tx_status *ts, int txok)
  255. {
  256. struct ath_node *an = NULL;
  257. struct sk_buff *skb;
  258. struct ieee80211_sta *sta;
  259. struct ieee80211_hw *hw;
  260. struct ieee80211_hdr *hdr;
  261. struct ieee80211_tx_info *tx_info;
  262. struct ath_atx_tid *tid = NULL;
  263. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  264. struct list_head bf_head, bf_pending;
  265. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
  266. u32 ba[WME_BA_BMP_SIZE >> 5];
  267. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  268. bool rc_update = true;
  269. struct ieee80211_tx_rate rates[4];
  270. skb = bf->bf_mpdu;
  271. hdr = (struct ieee80211_hdr *)skb->data;
  272. tx_info = IEEE80211_SKB_CB(skb);
  273. hw = bf->aphy->hw;
  274. memcpy(rates, tx_info->control.rates, sizeof(rates));
  275. rcu_read_lock();
  276. /* XXX: use ieee80211_find_sta! */
  277. sta = ieee80211_find_sta_by_hw(hw, hdr->addr1);
  278. if (!sta) {
  279. rcu_read_unlock();
  280. INIT_LIST_HEAD(&bf_head);
  281. while (bf) {
  282. bf_next = bf->bf_next;
  283. bf->bf_state.bf_type |= BUF_XRETRY;
  284. if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) ||
  285. !bf->bf_stale || bf_next != NULL)
  286. list_move_tail(&bf->list, &bf_head);
  287. ath_tx_rc_status(bf, ts, 0, 0, false);
  288. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  289. 0, 0);
  290. bf = bf_next;
  291. }
  292. return;
  293. }
  294. an = (struct ath_node *)sta->drv_priv;
  295. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  296. /*
  297. * The hardware occasionally sends a tx status for the wrong TID.
  298. * In this case, the BA status cannot be considered valid and all
  299. * subframes need to be retransmitted
  300. */
  301. if (bf->bf_tidno != ts->tid)
  302. txok = false;
  303. isaggr = bf_isaggr(bf);
  304. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  305. if (isaggr && txok) {
  306. if (ts->ts_flags & ATH9K_TX_BA) {
  307. seq_st = ts->ts_seqnum;
  308. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  309. } else {
  310. /*
  311. * AR5416 can become deaf/mute when BA
  312. * issue happens. Chip needs to be reset.
  313. * But AP code may have sychronization issues
  314. * when perform internal reset in this routine.
  315. * Only enable reset in STA mode for now.
  316. */
  317. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  318. needreset = 1;
  319. }
  320. }
  321. INIT_LIST_HEAD(&bf_pending);
  322. INIT_LIST_HEAD(&bf_head);
  323. nbad = ath_tx_num_badfrms(sc, bf, ts, txok);
  324. while (bf) {
  325. txfail = txpending = 0;
  326. bf_next = bf->bf_next;
  327. skb = bf->bf_mpdu;
  328. tx_info = IEEE80211_SKB_CB(skb);
  329. if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
  330. /* transmit completion, subframe is
  331. * acked by block ack */
  332. acked_cnt++;
  333. } else if (!isaggr && txok) {
  334. /* transmit completion */
  335. acked_cnt++;
  336. } else {
  337. if (!(tid->state & AGGR_CLEANUP) &&
  338. !bf_last->bf_tx_aborted) {
  339. if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
  340. ath_tx_set_retry(sc, txq, bf);
  341. txpending = 1;
  342. } else {
  343. bf->bf_state.bf_type |= BUF_XRETRY;
  344. txfail = 1;
  345. sendbar = 1;
  346. txfail_cnt++;
  347. }
  348. } else {
  349. /*
  350. * cleanup in progress, just fail
  351. * the un-acked sub-frames
  352. */
  353. txfail = 1;
  354. }
  355. }
  356. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
  357. bf_next == NULL) {
  358. /*
  359. * Make sure the last desc is reclaimed if it
  360. * not a holding desc.
  361. */
  362. if (!bf_last->bf_stale)
  363. list_move_tail(&bf->list, &bf_head);
  364. else
  365. INIT_LIST_HEAD(&bf_head);
  366. } else {
  367. BUG_ON(list_empty(bf_q));
  368. list_move_tail(&bf->list, &bf_head);
  369. }
  370. if (!txpending) {
  371. /*
  372. * complete the acked-ones/xretried ones; update
  373. * block-ack window
  374. */
  375. spin_lock_bh(&txq->axq_lock);
  376. ath_tx_update_baw(sc, tid, bf->bf_seqno);
  377. spin_unlock_bh(&txq->axq_lock);
  378. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  379. memcpy(tx_info->control.rates, rates, sizeof(rates));
  380. ath_tx_rc_status(bf, ts, nbad, txok, true);
  381. rc_update = false;
  382. } else {
  383. ath_tx_rc_status(bf, ts, nbad, txok, false);
  384. }
  385. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  386. !txfail, sendbar);
  387. } else {
  388. /* retry the un-acked ones */
  389. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
  390. if (bf->bf_next == NULL && bf_last->bf_stale) {
  391. struct ath_buf *tbf;
  392. tbf = ath_clone_txbuf(sc, bf_last);
  393. /*
  394. * Update tx baw and complete the
  395. * frame with failed status if we
  396. * run out of tx buf.
  397. */
  398. if (!tbf) {
  399. spin_lock_bh(&txq->axq_lock);
  400. ath_tx_update_baw(sc, tid,
  401. bf->bf_seqno);
  402. spin_unlock_bh(&txq->axq_lock);
  403. bf->bf_state.bf_type |=
  404. BUF_XRETRY;
  405. ath_tx_rc_status(bf, ts, nbad,
  406. 0, false);
  407. ath_tx_complete_buf(sc, bf, txq,
  408. &bf_head,
  409. ts, 0, 0);
  410. break;
  411. }
  412. ath9k_hw_cleartxdesc(sc->sc_ah,
  413. tbf->bf_desc);
  414. list_add_tail(&tbf->list, &bf_head);
  415. } else {
  416. /*
  417. * Clear descriptor status words for
  418. * software retry
  419. */
  420. ath9k_hw_cleartxdesc(sc->sc_ah,
  421. bf->bf_desc);
  422. }
  423. }
  424. /*
  425. * Put this buffer to the temporary pending
  426. * queue to retain ordering
  427. */
  428. list_splice_tail_init(&bf_head, &bf_pending);
  429. }
  430. bf = bf_next;
  431. }
  432. /* prepend un-acked frames to the beginning of the pending frame queue */
  433. if (!list_empty(&bf_pending)) {
  434. spin_lock_bh(&txq->axq_lock);
  435. list_splice(&bf_pending, &tid->buf_q);
  436. ath_tx_queue_tid(txq, tid);
  437. spin_unlock_bh(&txq->axq_lock);
  438. }
  439. if (tid->state & AGGR_CLEANUP) {
  440. if (tid->baw_head == tid->baw_tail) {
  441. tid->state &= ~AGGR_ADDBA_COMPLETE;
  442. tid->state &= ~AGGR_CLEANUP;
  443. /* send buffered frames as singles */
  444. ath_tx_flush_tid(sc, tid);
  445. }
  446. rcu_read_unlock();
  447. return;
  448. }
  449. rcu_read_unlock();
  450. if (needreset)
  451. ath_reset(sc, false);
  452. }
  453. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  454. struct ath_atx_tid *tid)
  455. {
  456. struct sk_buff *skb;
  457. struct ieee80211_tx_info *tx_info;
  458. struct ieee80211_tx_rate *rates;
  459. u32 max_4ms_framelen, frmlen;
  460. u16 aggr_limit, legacy = 0;
  461. int i;
  462. skb = bf->bf_mpdu;
  463. tx_info = IEEE80211_SKB_CB(skb);
  464. rates = tx_info->control.rates;
  465. /*
  466. * Find the lowest frame length among the rate series that will have a
  467. * 4ms transmit duration.
  468. * TODO - TXOP limit needs to be considered.
  469. */
  470. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  471. for (i = 0; i < 4; i++) {
  472. if (rates[i].count) {
  473. int modeidx;
  474. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  475. legacy = 1;
  476. break;
  477. }
  478. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  479. modeidx = MCS_HT40;
  480. else
  481. modeidx = MCS_HT20;
  482. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  483. modeidx++;
  484. frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
  485. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  486. }
  487. }
  488. /*
  489. * limit aggregate size by the minimum rate if rate selected is
  490. * not a probe rate, if rate selected is a probe rate then
  491. * avoid aggregation of this packet.
  492. */
  493. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  494. return 0;
  495. if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
  496. aggr_limit = min((max_4ms_framelen * 3) / 8,
  497. (u32)ATH_AMPDU_LIMIT_MAX);
  498. else
  499. aggr_limit = min(max_4ms_framelen,
  500. (u32)ATH_AMPDU_LIMIT_MAX);
  501. /*
  502. * h/w can accept aggregates upto 16 bit lengths (65535).
  503. * The IE, however can hold upto 65536, which shows up here
  504. * as zero. Ignore 65536 since we are constrained by hw.
  505. */
  506. if (tid->an->maxampdu)
  507. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  508. return aggr_limit;
  509. }
  510. /*
  511. * Returns the number of delimiters to be added to
  512. * meet the minimum required mpdudensity.
  513. */
  514. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  515. struct ath_buf *bf, u16 frmlen)
  516. {
  517. struct sk_buff *skb = bf->bf_mpdu;
  518. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  519. u32 nsymbits, nsymbols;
  520. u16 minlen;
  521. u8 flags, rix;
  522. int width, streams, half_gi, ndelim, mindelim;
  523. /* Select standard number of delimiters based on frame length alone */
  524. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  525. /*
  526. * If encryption enabled, hardware requires some more padding between
  527. * subframes.
  528. * TODO - this could be improved to be dependent on the rate.
  529. * The hardware can keep up at lower rates, but not higher rates
  530. */
  531. if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
  532. ndelim += ATH_AGGR_ENCRYPTDELIM;
  533. /*
  534. * Convert desired mpdu density from microeconds to bytes based
  535. * on highest rate in rate series (i.e. first rate) to determine
  536. * required minimum length for subframe. Take into account
  537. * whether high rate is 20 or 40Mhz and half or full GI.
  538. *
  539. * If there is no mpdu density restriction, no further calculation
  540. * is needed.
  541. */
  542. if (tid->an->mpdudensity == 0)
  543. return ndelim;
  544. rix = tx_info->control.rates[0].idx;
  545. flags = tx_info->control.rates[0].flags;
  546. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  547. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  548. if (half_gi)
  549. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  550. else
  551. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  552. if (nsymbols == 0)
  553. nsymbols = 1;
  554. streams = HT_RC_2_STREAMS(rix);
  555. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  556. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  557. if (frmlen < minlen) {
  558. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  559. ndelim = max(mindelim, ndelim);
  560. }
  561. return ndelim;
  562. }
  563. static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
  564. struct ath_txq *txq,
  565. struct ath_atx_tid *tid,
  566. struct list_head *bf_q)
  567. {
  568. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  569. struct ath_buf *bf, *bf_first, *bf_prev = NULL;
  570. int rl = 0, nframes = 0, ndelim, prev_al = 0;
  571. u16 aggr_limit = 0, al = 0, bpad = 0,
  572. al_delta, h_baw = tid->baw_size / 2;
  573. enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
  574. bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
  575. do {
  576. bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
  577. /* do not step over block-ack window */
  578. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
  579. status = ATH_AGGR_BAW_CLOSED;
  580. break;
  581. }
  582. if (!rl) {
  583. aggr_limit = ath_lookup_rate(sc, bf, tid);
  584. rl = 1;
  585. }
  586. /* do not exceed aggregation limit */
  587. al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
  588. if (nframes &&
  589. (aggr_limit < (al + bpad + al_delta + prev_al))) {
  590. status = ATH_AGGR_LIMITED;
  591. break;
  592. }
  593. /* do not exceed subframe limit */
  594. if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
  595. status = ATH_AGGR_LIMITED;
  596. break;
  597. }
  598. nframes++;
  599. /* add padding for previous frame to aggregation length */
  600. al += bpad + al_delta;
  601. /*
  602. * Get the delimiters needed to meet the MPDU
  603. * density for this node.
  604. */
  605. ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
  606. bpad = PADBYTES(al_delta) + (ndelim << 2);
  607. bf->bf_next = NULL;
  608. ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
  609. /* link buffers of this frame to the aggregate */
  610. ath_tx_addto_baw(sc, tid, bf);
  611. ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
  612. list_move_tail(&bf->list, bf_q);
  613. if (bf_prev) {
  614. bf_prev->bf_next = bf;
  615. ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
  616. bf->bf_daddr);
  617. }
  618. bf_prev = bf;
  619. } while (!list_empty(&tid->buf_q));
  620. bf_first->bf_al = al;
  621. bf_first->bf_nframes = nframes;
  622. return status;
  623. #undef PADBYTES
  624. }
  625. static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  626. struct ath_atx_tid *tid)
  627. {
  628. struct ath_buf *bf;
  629. enum ATH_AGGR_STATUS status;
  630. struct list_head bf_q;
  631. do {
  632. if (list_empty(&tid->buf_q))
  633. return;
  634. INIT_LIST_HEAD(&bf_q);
  635. status = ath_tx_form_aggr(sc, txq, tid, &bf_q);
  636. /*
  637. * no frames picked up to be aggregated;
  638. * block-ack window is not open.
  639. */
  640. if (list_empty(&bf_q))
  641. break;
  642. bf = list_first_entry(&bf_q, struct ath_buf, list);
  643. bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
  644. /* if only one frame, send as non-aggregate */
  645. if (bf->bf_nframes == 1) {
  646. bf->bf_state.bf_type &= ~BUF_AGGR;
  647. ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
  648. ath_buf_set_rate(sc, bf);
  649. ath_tx_txqaddbuf(sc, txq, &bf_q);
  650. continue;
  651. }
  652. /* setup first desc of aggregate */
  653. bf->bf_state.bf_type |= BUF_AGGR;
  654. ath_buf_set_rate(sc, bf);
  655. ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
  656. /* anchor last desc of aggregate */
  657. ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
  658. ath_tx_txqaddbuf(sc, txq, &bf_q);
  659. TX_STAT_INC(txq->axq_qnum, a_aggr);
  660. } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
  661. status != ATH_AGGR_BAW_CLOSED);
  662. }
  663. void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  664. u16 tid, u16 *ssn)
  665. {
  666. struct ath_atx_tid *txtid;
  667. struct ath_node *an;
  668. an = (struct ath_node *)sta->drv_priv;
  669. txtid = ATH_AN_2_TID(an, tid);
  670. txtid->state |= AGGR_ADDBA_PROGRESS;
  671. ath_tx_pause_tid(sc, txtid);
  672. *ssn = txtid->seq_start;
  673. }
  674. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  675. {
  676. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  677. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  678. struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
  679. struct ath_tx_status ts;
  680. struct ath_buf *bf;
  681. struct list_head bf_head;
  682. memset(&ts, 0, sizeof(ts));
  683. INIT_LIST_HEAD(&bf_head);
  684. if (txtid->state & AGGR_CLEANUP)
  685. return;
  686. if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
  687. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  688. return;
  689. }
  690. ath_tx_pause_tid(sc, txtid);
  691. /* drop all software retried frames and mark this TID */
  692. spin_lock_bh(&txq->axq_lock);
  693. while (!list_empty(&txtid->buf_q)) {
  694. bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
  695. if (!bf_isretried(bf)) {
  696. /*
  697. * NB: it's based on the assumption that
  698. * software retried frame will always stay
  699. * at the head of software queue.
  700. */
  701. break;
  702. }
  703. list_move_tail(&bf->list, &bf_head);
  704. ath_tx_update_baw(sc, txtid, bf->bf_seqno);
  705. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  706. }
  707. spin_unlock_bh(&txq->axq_lock);
  708. if (txtid->baw_head != txtid->baw_tail) {
  709. txtid->state |= AGGR_CLEANUP;
  710. } else {
  711. txtid->state &= ~AGGR_ADDBA_COMPLETE;
  712. ath_tx_flush_tid(sc, txtid);
  713. }
  714. }
  715. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  716. {
  717. struct ath_atx_tid *txtid;
  718. struct ath_node *an;
  719. an = (struct ath_node *)sta->drv_priv;
  720. if (sc->sc_flags & SC_OP_TXAGGR) {
  721. txtid = ATH_AN_2_TID(an, tid);
  722. txtid->baw_size =
  723. IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  724. txtid->state |= AGGR_ADDBA_COMPLETE;
  725. txtid->state &= ~AGGR_ADDBA_PROGRESS;
  726. ath_tx_resume_tid(sc, txtid);
  727. }
  728. }
  729. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
  730. {
  731. struct ath_atx_tid *txtid;
  732. if (!(sc->sc_flags & SC_OP_TXAGGR))
  733. return false;
  734. txtid = ATH_AN_2_TID(an, tidno);
  735. if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
  736. return true;
  737. return false;
  738. }
  739. /********************/
  740. /* Queue Management */
  741. /********************/
  742. static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
  743. struct ath_txq *txq)
  744. {
  745. struct ath_atx_ac *ac, *ac_tmp;
  746. struct ath_atx_tid *tid, *tid_tmp;
  747. list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
  748. list_del(&ac->list);
  749. ac->sched = false;
  750. list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
  751. list_del(&tid->list);
  752. tid->sched = false;
  753. ath_tid_drain(sc, txq, tid);
  754. }
  755. }
  756. }
  757. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  758. {
  759. struct ath_hw *ah = sc->sc_ah;
  760. struct ath_common *common = ath9k_hw_common(ah);
  761. struct ath9k_tx_queue_info qi;
  762. int qnum, i;
  763. memset(&qi, 0, sizeof(qi));
  764. qi.tqi_subtype = subtype;
  765. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  766. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  767. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  768. qi.tqi_physCompBuf = 0;
  769. /*
  770. * Enable interrupts only for EOL and DESC conditions.
  771. * We mark tx descriptors to receive a DESC interrupt
  772. * when a tx queue gets deep; otherwise waiting for the
  773. * EOL to reap descriptors. Note that this is done to
  774. * reduce interrupt load and this only defers reaping
  775. * descriptors, never transmitting frames. Aside from
  776. * reducing interrupts this also permits more concurrency.
  777. * The only potential downside is if the tx queue backs
  778. * up in which case the top half of the kernel may backup
  779. * due to a lack of tx descriptors.
  780. *
  781. * The UAPSD queue is an exception, since we take a desc-
  782. * based intr on the EOSP frames.
  783. */
  784. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  785. qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
  786. TXQ_FLAG_TXERRINT_ENABLE;
  787. } else {
  788. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  789. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  790. else
  791. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  792. TXQ_FLAG_TXDESCINT_ENABLE;
  793. }
  794. qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  795. if (qnum == -1) {
  796. /*
  797. * NB: don't print a message, this happens
  798. * normally on parts with too few tx queues
  799. */
  800. return NULL;
  801. }
  802. if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
  803. ath_print(common, ATH_DBG_FATAL,
  804. "qnum %u out of range, max %u!\n",
  805. qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
  806. ath9k_hw_releasetxqueue(ah, qnum);
  807. return NULL;
  808. }
  809. if (!ATH_TXQ_SETUP(sc, qnum)) {
  810. struct ath_txq *txq = &sc->tx.txq[qnum];
  811. txq->axq_class = subtype;
  812. txq->axq_qnum = qnum;
  813. txq->axq_link = NULL;
  814. INIT_LIST_HEAD(&txq->axq_q);
  815. INIT_LIST_HEAD(&txq->axq_acq);
  816. spin_lock_init(&txq->axq_lock);
  817. txq->axq_depth = 0;
  818. txq->axq_tx_inprogress = false;
  819. sc->tx.txqsetup |= 1<<qnum;
  820. txq->txq_headidx = txq->txq_tailidx = 0;
  821. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  822. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  823. INIT_LIST_HEAD(&txq->txq_fifo_pending);
  824. }
  825. return &sc->tx.txq[qnum];
  826. }
  827. int ath_txq_update(struct ath_softc *sc, int qnum,
  828. struct ath9k_tx_queue_info *qinfo)
  829. {
  830. struct ath_hw *ah = sc->sc_ah;
  831. int error = 0;
  832. struct ath9k_tx_queue_info qi;
  833. if (qnum == sc->beacon.beaconq) {
  834. /*
  835. * XXX: for beacon queue, we just save the parameter.
  836. * It will be picked up by ath_beaconq_config when
  837. * it's necessary.
  838. */
  839. sc->beacon.beacon_qi = *qinfo;
  840. return 0;
  841. }
  842. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  843. ath9k_hw_get_txq_props(ah, qnum, &qi);
  844. qi.tqi_aifs = qinfo->tqi_aifs;
  845. qi.tqi_cwmin = qinfo->tqi_cwmin;
  846. qi.tqi_cwmax = qinfo->tqi_cwmax;
  847. qi.tqi_burstTime = qinfo->tqi_burstTime;
  848. qi.tqi_readyTime = qinfo->tqi_readyTime;
  849. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  850. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  851. "Unable to update hardware queue %u!\n", qnum);
  852. error = -EIO;
  853. } else {
  854. ath9k_hw_resettxqueue(ah, qnum);
  855. }
  856. return error;
  857. }
  858. int ath_cabq_update(struct ath_softc *sc)
  859. {
  860. struct ath9k_tx_queue_info qi;
  861. int qnum = sc->beacon.cabq->axq_qnum;
  862. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  863. /*
  864. * Ensure the readytime % is within the bounds.
  865. */
  866. if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
  867. sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
  868. else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
  869. sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
  870. qi.tqi_readyTime = (sc->beacon_interval *
  871. sc->config.cabqReadytime) / 100;
  872. ath_txq_update(sc, qnum, &qi);
  873. return 0;
  874. }
  875. /*
  876. * Drain a given TX queue (could be Beacon or Data)
  877. *
  878. * This assumes output has been stopped and
  879. * we do not need to block ath_tx_tasklet.
  880. */
  881. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
  882. {
  883. struct ath_buf *bf, *lastbf;
  884. struct list_head bf_head;
  885. struct ath_tx_status ts;
  886. memset(&ts, 0, sizeof(ts));
  887. INIT_LIST_HEAD(&bf_head);
  888. for (;;) {
  889. spin_lock_bh(&txq->axq_lock);
  890. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  891. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  892. txq->txq_headidx = txq->txq_tailidx = 0;
  893. spin_unlock_bh(&txq->axq_lock);
  894. break;
  895. } else {
  896. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  897. struct ath_buf, list);
  898. }
  899. } else {
  900. if (list_empty(&txq->axq_q)) {
  901. txq->axq_link = NULL;
  902. spin_unlock_bh(&txq->axq_lock);
  903. break;
  904. }
  905. bf = list_first_entry(&txq->axq_q, struct ath_buf,
  906. list);
  907. if (bf->bf_stale) {
  908. list_del(&bf->list);
  909. spin_unlock_bh(&txq->axq_lock);
  910. ath_tx_return_buffer(sc, bf);
  911. continue;
  912. }
  913. }
  914. lastbf = bf->bf_lastbf;
  915. if (!retry_tx)
  916. lastbf->bf_tx_aborted = true;
  917. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  918. list_cut_position(&bf_head,
  919. &txq->txq_fifo[txq->txq_tailidx],
  920. &lastbf->list);
  921. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  922. } else {
  923. /* remove ath_buf's of the same mpdu from txq */
  924. list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
  925. }
  926. txq->axq_depth--;
  927. spin_unlock_bh(&txq->axq_lock);
  928. if (bf_isampdu(bf))
  929. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0);
  930. else
  931. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
  932. }
  933. spin_lock_bh(&txq->axq_lock);
  934. txq->axq_tx_inprogress = false;
  935. spin_unlock_bh(&txq->axq_lock);
  936. /* flush any pending frames if aggregation is enabled */
  937. if (sc->sc_flags & SC_OP_TXAGGR) {
  938. if (!retry_tx) {
  939. spin_lock_bh(&txq->axq_lock);
  940. ath_txq_drain_pending_buffers(sc, txq);
  941. spin_unlock_bh(&txq->axq_lock);
  942. }
  943. }
  944. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  945. spin_lock_bh(&txq->axq_lock);
  946. while (!list_empty(&txq->txq_fifo_pending)) {
  947. bf = list_first_entry(&txq->txq_fifo_pending,
  948. struct ath_buf, list);
  949. list_cut_position(&bf_head,
  950. &txq->txq_fifo_pending,
  951. &bf->bf_lastbf->list);
  952. spin_unlock_bh(&txq->axq_lock);
  953. if (bf_isampdu(bf))
  954. ath_tx_complete_aggr(sc, txq, bf, &bf_head,
  955. &ts, 0);
  956. else
  957. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  958. &ts, 0, 0);
  959. spin_lock_bh(&txq->axq_lock);
  960. }
  961. spin_unlock_bh(&txq->axq_lock);
  962. }
  963. }
  964. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
  965. {
  966. struct ath_hw *ah = sc->sc_ah;
  967. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  968. struct ath_txq *txq;
  969. int i, npend = 0;
  970. if (sc->sc_flags & SC_OP_INVALID)
  971. return;
  972. /* Stop beacon queue */
  973. ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
  974. /* Stop data queues */
  975. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  976. if (ATH_TXQ_SETUP(sc, i)) {
  977. txq = &sc->tx.txq[i];
  978. ath9k_hw_stoptxdma(ah, txq->axq_qnum);
  979. npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
  980. }
  981. }
  982. if (npend) {
  983. int r;
  984. ath_print(common, ATH_DBG_FATAL,
  985. "Failed to stop TX DMA. Resetting hardware!\n");
  986. spin_lock_bh(&sc->sc_resetlock);
  987. r = ath9k_hw_reset(ah, sc->sc_ah->curchan, ah->caldata, false);
  988. if (r)
  989. ath_print(common, ATH_DBG_FATAL,
  990. "Unable to reset hardware; reset status %d\n",
  991. r);
  992. spin_unlock_bh(&sc->sc_resetlock);
  993. }
  994. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  995. if (ATH_TXQ_SETUP(sc, i))
  996. ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
  997. }
  998. }
  999. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  1000. {
  1001. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  1002. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  1003. }
  1004. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  1005. {
  1006. struct ath_atx_ac *ac;
  1007. struct ath_atx_tid *tid;
  1008. if (list_empty(&txq->axq_acq))
  1009. return;
  1010. ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
  1011. list_del(&ac->list);
  1012. ac->sched = false;
  1013. do {
  1014. if (list_empty(&ac->tid_q))
  1015. return;
  1016. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
  1017. list_del(&tid->list);
  1018. tid->sched = false;
  1019. if (tid->paused)
  1020. continue;
  1021. ath_tx_sched_aggr(sc, txq, tid);
  1022. /*
  1023. * add tid to round-robin queue if more frames
  1024. * are pending for the tid
  1025. */
  1026. if (!list_empty(&tid->buf_q))
  1027. ath_tx_queue_tid(txq, tid);
  1028. break;
  1029. } while (!list_empty(&ac->tid_q));
  1030. if (!list_empty(&ac->tid_q)) {
  1031. if (!ac->sched) {
  1032. ac->sched = true;
  1033. list_add_tail(&ac->list, &txq->axq_acq);
  1034. }
  1035. }
  1036. }
  1037. int ath_tx_setup(struct ath_softc *sc, int haltype)
  1038. {
  1039. struct ath_txq *txq;
  1040. if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
  1041. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  1042. "HAL AC %u out of range, max %zu!\n",
  1043. haltype, ARRAY_SIZE(sc->tx.hwq_map));
  1044. return 0;
  1045. }
  1046. txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
  1047. if (txq != NULL) {
  1048. sc->tx.hwq_map[haltype] = txq->axq_qnum;
  1049. return 1;
  1050. } else
  1051. return 0;
  1052. }
  1053. /***********/
  1054. /* TX, DMA */
  1055. /***********/
  1056. /*
  1057. * Insert a chain of ath_buf (descriptors) on a txq and
  1058. * assume the descriptors are already chained together by caller.
  1059. */
  1060. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1061. struct list_head *head)
  1062. {
  1063. struct ath_hw *ah = sc->sc_ah;
  1064. struct ath_common *common = ath9k_hw_common(ah);
  1065. struct ath_buf *bf;
  1066. /*
  1067. * Insert the frame on the outbound list and
  1068. * pass it on to the hardware.
  1069. */
  1070. if (list_empty(head))
  1071. return;
  1072. bf = list_first_entry(head, struct ath_buf, list);
  1073. ath_print(common, ATH_DBG_QUEUE,
  1074. "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
  1075. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1076. if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
  1077. list_splice_tail_init(head, &txq->txq_fifo_pending);
  1078. return;
  1079. }
  1080. if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
  1081. ath_print(common, ATH_DBG_XMIT,
  1082. "Initializing tx fifo %d which "
  1083. "is non-empty\n",
  1084. txq->txq_headidx);
  1085. INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
  1086. list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1087. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1088. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1089. ath_print(common, ATH_DBG_XMIT,
  1090. "TXDP[%u] = %llx (%p)\n",
  1091. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1092. } else {
  1093. list_splice_tail_init(head, &txq->axq_q);
  1094. if (txq->axq_link == NULL) {
  1095. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1096. ath_print(common, ATH_DBG_XMIT,
  1097. "TXDP[%u] = %llx (%p)\n",
  1098. txq->axq_qnum, ito64(bf->bf_daddr),
  1099. bf->bf_desc);
  1100. } else {
  1101. *txq->axq_link = bf->bf_daddr;
  1102. ath_print(common, ATH_DBG_XMIT,
  1103. "link[%u] (%p)=%llx (%p)\n",
  1104. txq->axq_qnum, txq->axq_link,
  1105. ito64(bf->bf_daddr), bf->bf_desc);
  1106. }
  1107. ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
  1108. &txq->axq_link);
  1109. ath9k_hw_txstart(ah, txq->axq_qnum);
  1110. }
  1111. txq->axq_depth++;
  1112. }
  1113. static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
  1114. struct list_head *bf_head,
  1115. struct ath_tx_control *txctl)
  1116. {
  1117. struct ath_buf *bf;
  1118. bf = list_first_entry(bf_head, struct ath_buf, list);
  1119. bf->bf_state.bf_type |= BUF_AMPDU;
  1120. TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
  1121. /*
  1122. * Do not queue to h/w when any of the following conditions is true:
  1123. * - there are pending frames in software queue
  1124. * - the TID is currently paused for ADDBA/BAR request
  1125. * - seqno is not within block-ack window
  1126. * - h/w queue depth exceeds low water mark
  1127. */
  1128. if (!list_empty(&tid->buf_q) || tid->paused ||
  1129. !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
  1130. txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
  1131. /*
  1132. * Add this frame to software queue for scheduling later
  1133. * for aggregation.
  1134. */
  1135. list_move_tail(&bf->list, &tid->buf_q);
  1136. ath_tx_queue_tid(txctl->txq, tid);
  1137. return;
  1138. }
  1139. /* Add sub-frame to BAW */
  1140. ath_tx_addto_baw(sc, tid, bf);
  1141. /* Queue to h/w without aggregation */
  1142. bf->bf_nframes = 1;
  1143. bf->bf_lastbf = bf;
  1144. ath_buf_set_rate(sc, bf);
  1145. ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
  1146. }
  1147. static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
  1148. struct ath_atx_tid *tid,
  1149. struct list_head *bf_head)
  1150. {
  1151. struct ath_buf *bf;
  1152. bf = list_first_entry(bf_head, struct ath_buf, list);
  1153. bf->bf_state.bf_type &= ~BUF_AMPDU;
  1154. /* update starting sequence number for subsequent ADDBA request */
  1155. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  1156. bf->bf_nframes = 1;
  1157. bf->bf_lastbf = bf;
  1158. ath_buf_set_rate(sc, bf);
  1159. ath_tx_txqaddbuf(sc, txq, bf_head);
  1160. TX_STAT_INC(txq->axq_qnum, queued);
  1161. }
  1162. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1163. struct list_head *bf_head)
  1164. {
  1165. struct ath_buf *bf;
  1166. bf = list_first_entry(bf_head, struct ath_buf, list);
  1167. bf->bf_lastbf = bf;
  1168. bf->bf_nframes = 1;
  1169. ath_buf_set_rate(sc, bf);
  1170. ath_tx_txqaddbuf(sc, txq, bf_head);
  1171. TX_STAT_INC(txq->axq_qnum, queued);
  1172. }
  1173. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1174. {
  1175. struct ieee80211_hdr *hdr;
  1176. enum ath9k_pkt_type htype;
  1177. __le16 fc;
  1178. hdr = (struct ieee80211_hdr *)skb->data;
  1179. fc = hdr->frame_control;
  1180. if (ieee80211_is_beacon(fc))
  1181. htype = ATH9K_PKT_TYPE_BEACON;
  1182. else if (ieee80211_is_probe_resp(fc))
  1183. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1184. else if (ieee80211_is_atim(fc))
  1185. htype = ATH9K_PKT_TYPE_ATIM;
  1186. else if (ieee80211_is_pspoll(fc))
  1187. htype = ATH9K_PKT_TYPE_PSPOLL;
  1188. else
  1189. htype = ATH9K_PKT_TYPE_NORMAL;
  1190. return htype;
  1191. }
  1192. static int get_hw_crypto_keytype(struct sk_buff *skb)
  1193. {
  1194. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1195. if (tx_info->control.hw_key) {
  1196. if (tx_info->control.hw_key->alg == ALG_WEP)
  1197. return ATH9K_KEY_TYPE_WEP;
  1198. else if (tx_info->control.hw_key->alg == ALG_TKIP)
  1199. return ATH9K_KEY_TYPE_TKIP;
  1200. else if (tx_info->control.hw_key->alg == ALG_CCMP)
  1201. return ATH9K_KEY_TYPE_AES;
  1202. }
  1203. return ATH9K_KEY_TYPE_CLEAR;
  1204. }
  1205. static void assign_aggr_tid_seqno(struct sk_buff *skb,
  1206. struct ath_buf *bf)
  1207. {
  1208. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1209. struct ieee80211_hdr *hdr;
  1210. struct ath_node *an;
  1211. struct ath_atx_tid *tid;
  1212. __le16 fc;
  1213. u8 *qc;
  1214. if (!tx_info->control.sta)
  1215. return;
  1216. an = (struct ath_node *)tx_info->control.sta->drv_priv;
  1217. hdr = (struct ieee80211_hdr *)skb->data;
  1218. fc = hdr->frame_control;
  1219. if (ieee80211_is_data_qos(fc)) {
  1220. qc = ieee80211_get_qos_ctl(hdr);
  1221. bf->bf_tidno = qc[0] & 0xf;
  1222. }
  1223. /*
  1224. * For HT capable stations, we save tidno for later use.
  1225. * We also override seqno set by upper layer with the one
  1226. * in tx aggregation state.
  1227. */
  1228. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  1229. hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
  1230. bf->bf_seqno = tid->seq_next;
  1231. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1232. }
  1233. static int setup_tx_flags(struct sk_buff *skb, bool use_ldpc)
  1234. {
  1235. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1236. int flags = 0;
  1237. flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
  1238. flags |= ATH9K_TXDESC_INTREQ;
  1239. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1240. flags |= ATH9K_TXDESC_NOACK;
  1241. if (use_ldpc)
  1242. flags |= ATH9K_TXDESC_LDPC;
  1243. return flags;
  1244. }
  1245. /*
  1246. * rix - rate index
  1247. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  1248. * width - 0 for 20 MHz, 1 for 40 MHz
  1249. * half_gi - to use 4us v/s 3.6 us for symbol time
  1250. */
  1251. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
  1252. int width, int half_gi, bool shortPreamble)
  1253. {
  1254. u32 nbits, nsymbits, duration, nsymbols;
  1255. int streams, pktlen;
  1256. pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
  1257. /* find number of symbols: PLCP + data */
  1258. streams = HT_RC_2_STREAMS(rix);
  1259. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  1260. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  1261. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  1262. if (!half_gi)
  1263. duration = SYMBOL_TIME(nsymbols);
  1264. else
  1265. duration = SYMBOL_TIME_HALFGI(nsymbols);
  1266. /* addup duration for legacy/ht training and signal fields */
  1267. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  1268. return duration;
  1269. }
  1270. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
  1271. {
  1272. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1273. struct ath9k_11n_rate_series series[4];
  1274. struct sk_buff *skb;
  1275. struct ieee80211_tx_info *tx_info;
  1276. struct ieee80211_tx_rate *rates;
  1277. const struct ieee80211_rate *rate;
  1278. struct ieee80211_hdr *hdr;
  1279. int i, flags = 0;
  1280. u8 rix = 0, ctsrate = 0;
  1281. bool is_pspoll;
  1282. memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
  1283. skb = bf->bf_mpdu;
  1284. tx_info = IEEE80211_SKB_CB(skb);
  1285. rates = tx_info->control.rates;
  1286. hdr = (struct ieee80211_hdr *)skb->data;
  1287. is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
  1288. /*
  1289. * We check if Short Preamble is needed for the CTS rate by
  1290. * checking the BSS's global flag.
  1291. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1292. */
  1293. rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
  1294. ctsrate = rate->hw_value;
  1295. if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
  1296. ctsrate |= rate->hw_value_short;
  1297. for (i = 0; i < 4; i++) {
  1298. bool is_40, is_sgi, is_sp;
  1299. int phy;
  1300. if (!rates[i].count || (rates[i].idx < 0))
  1301. continue;
  1302. rix = rates[i].idx;
  1303. series[i].Tries = rates[i].count;
  1304. series[i].ChSel = common->tx_chainmask;
  1305. if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
  1306. (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
  1307. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1308. flags |= ATH9K_TXDESC_RTSENA;
  1309. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  1310. series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  1311. flags |= ATH9K_TXDESC_CTSENA;
  1312. }
  1313. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  1314. series[i].RateFlags |= ATH9K_RATESERIES_2040;
  1315. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  1316. series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  1317. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  1318. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  1319. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1320. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  1321. /* MCS rates */
  1322. series[i].Rate = rix | 0x80;
  1323. series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
  1324. is_40, is_sgi, is_sp);
  1325. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  1326. series[i].RateFlags |= ATH9K_RATESERIES_STBC;
  1327. continue;
  1328. }
  1329. /* legcay rates */
  1330. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  1331. !(rate->flags & IEEE80211_RATE_ERP_G))
  1332. phy = WLAN_RC_PHY_CCK;
  1333. else
  1334. phy = WLAN_RC_PHY_OFDM;
  1335. rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
  1336. series[i].Rate = rate->hw_value;
  1337. if (rate->hw_value_short) {
  1338. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  1339. series[i].Rate |= rate->hw_value_short;
  1340. } else {
  1341. is_sp = false;
  1342. }
  1343. series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1344. phy, rate->bitrate * 100, bf->bf_frmlen, rix, is_sp);
  1345. }
  1346. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1347. if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
  1348. flags &= ~ATH9K_TXDESC_RTSENA;
  1349. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1350. if (flags & ATH9K_TXDESC_RTSENA)
  1351. flags &= ~ATH9K_TXDESC_CTSENA;
  1352. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  1353. ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
  1354. bf->bf_lastbf->bf_desc,
  1355. !is_pspoll, ctsrate,
  1356. 0, series, 4, flags);
  1357. if (sc->config.ath_aggr_prot && flags)
  1358. ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
  1359. }
  1360. static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
  1361. struct sk_buff *skb,
  1362. struct ath_tx_control *txctl)
  1363. {
  1364. struct ath_wiphy *aphy = hw->priv;
  1365. struct ath_softc *sc = aphy->sc;
  1366. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1367. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1368. int hdrlen;
  1369. __le16 fc;
  1370. int padpos, padsize;
  1371. bool use_ldpc = false;
  1372. tx_info->pad[0] = 0;
  1373. switch (txctl->frame_type) {
  1374. case ATH9K_IFT_NOT_INTERNAL:
  1375. break;
  1376. case ATH9K_IFT_PAUSE:
  1377. tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_PAUSE;
  1378. /* fall through */
  1379. case ATH9K_IFT_UNPAUSE:
  1380. tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_INTERNAL;
  1381. break;
  1382. }
  1383. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1384. fc = hdr->frame_control;
  1385. ATH_TXBUF_RESET(bf);
  1386. bf->aphy = aphy;
  1387. bf->bf_frmlen = skb->len + FCS_LEN;
  1388. /* Remove the padding size from bf_frmlen, if any */
  1389. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1390. padsize = padpos & 3;
  1391. if (padsize && skb->len>padpos+padsize) {
  1392. bf->bf_frmlen -= padsize;
  1393. }
  1394. if (!txctl->paprd && conf_is_ht(&hw->conf)) {
  1395. bf->bf_state.bf_type |= BUF_HT;
  1396. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  1397. use_ldpc = true;
  1398. }
  1399. bf->bf_state.bfs_paprd = txctl->paprd;
  1400. if (txctl->paprd)
  1401. bf->bf_state.bfs_paprd_timestamp = jiffies;
  1402. bf->bf_flags = setup_tx_flags(skb, use_ldpc);
  1403. bf->bf_keytype = get_hw_crypto_keytype(skb);
  1404. if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
  1405. bf->bf_frmlen += tx_info->control.hw_key->icv_len;
  1406. bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
  1407. } else {
  1408. bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
  1409. }
  1410. if (ieee80211_is_data_qos(fc) && bf_isht(bf) &&
  1411. (sc->sc_flags & SC_OP_TXAGGR))
  1412. assign_aggr_tid_seqno(skb, bf);
  1413. bf->bf_mpdu = skb;
  1414. bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
  1415. skb->len, DMA_TO_DEVICE);
  1416. if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
  1417. bf->bf_mpdu = NULL;
  1418. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
  1419. "dma_mapping_error() on TX\n");
  1420. return -ENOMEM;
  1421. }
  1422. bf->bf_buf_addr = bf->bf_dmacontext;
  1423. /* tag if this is a nullfunc frame to enable PS when AP acks it */
  1424. if (ieee80211_is_nullfunc(fc) && ieee80211_has_pm(fc)) {
  1425. bf->bf_isnullfunc = true;
  1426. sc->ps_flags &= ~PS_NULLFUNC_COMPLETED;
  1427. } else
  1428. bf->bf_isnullfunc = false;
  1429. bf->bf_tx_aborted = false;
  1430. return 0;
  1431. }
  1432. /* FIXME: tx power */
  1433. static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
  1434. struct ath_tx_control *txctl)
  1435. {
  1436. struct sk_buff *skb = bf->bf_mpdu;
  1437. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1438. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1439. struct ath_node *an = NULL;
  1440. struct list_head bf_head;
  1441. struct ath_desc *ds;
  1442. struct ath_atx_tid *tid;
  1443. struct ath_hw *ah = sc->sc_ah;
  1444. int frm_type;
  1445. __le16 fc;
  1446. frm_type = get_hw_packet_type(skb);
  1447. fc = hdr->frame_control;
  1448. INIT_LIST_HEAD(&bf_head);
  1449. list_add_tail(&bf->list, &bf_head);
  1450. ds = bf->bf_desc;
  1451. ath9k_hw_set_desc_link(ah, ds, 0);
  1452. ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
  1453. bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
  1454. ath9k_hw_filltxdesc(ah, ds,
  1455. skb->len, /* segment length */
  1456. true, /* first segment */
  1457. true, /* last segment */
  1458. ds, /* first descriptor */
  1459. bf->bf_buf_addr,
  1460. txctl->txq->axq_qnum);
  1461. if (bf->bf_state.bfs_paprd)
  1462. ar9003_hw_set_paprd_txdesc(ah, ds, bf->bf_state.bfs_paprd);
  1463. spin_lock_bh(&txctl->txq->axq_lock);
  1464. if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
  1465. tx_info->control.sta) {
  1466. an = (struct ath_node *)tx_info->control.sta->drv_priv;
  1467. tid = ATH_AN_2_TID(an, bf->bf_tidno);
  1468. if (!ieee80211_is_data_qos(fc)) {
  1469. ath_tx_send_normal(sc, txctl->txq, &bf_head);
  1470. goto tx_done;
  1471. }
  1472. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
  1473. /*
  1474. * Try aggregation if it's a unicast data frame
  1475. * and the destination is HT capable.
  1476. */
  1477. ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
  1478. } else {
  1479. /*
  1480. * Send this frame as regular when ADDBA
  1481. * exchange is neither complete nor pending.
  1482. */
  1483. ath_tx_send_ht_normal(sc, txctl->txq,
  1484. tid, &bf_head);
  1485. }
  1486. } else {
  1487. ath_tx_send_normal(sc, txctl->txq, &bf_head);
  1488. }
  1489. tx_done:
  1490. spin_unlock_bh(&txctl->txq->axq_lock);
  1491. }
  1492. /* Upon failure caller should free skb */
  1493. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1494. struct ath_tx_control *txctl)
  1495. {
  1496. struct ath_wiphy *aphy = hw->priv;
  1497. struct ath_softc *sc = aphy->sc;
  1498. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1499. struct ath_txq *txq = txctl->txq;
  1500. struct ath_buf *bf;
  1501. int q, r;
  1502. bf = ath_tx_get_buffer(sc);
  1503. if (!bf) {
  1504. ath_print(common, ATH_DBG_XMIT, "TX buffers are full\n");
  1505. return -1;
  1506. }
  1507. r = ath_tx_setup_buffer(hw, bf, skb, txctl);
  1508. if (unlikely(r)) {
  1509. ath_print(common, ATH_DBG_FATAL, "TX mem alloc failure\n");
  1510. /* upon ath_tx_processq() this TX queue will be resumed, we
  1511. * guarantee this will happen by knowing beforehand that
  1512. * we will at least have to run TX completionon one buffer
  1513. * on the queue */
  1514. spin_lock_bh(&txq->axq_lock);
  1515. if (!txq->stopped && txq->axq_depth > 1) {
  1516. ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
  1517. txq->stopped = 1;
  1518. }
  1519. spin_unlock_bh(&txq->axq_lock);
  1520. ath_tx_return_buffer(sc, bf);
  1521. return r;
  1522. }
  1523. q = skb_get_queue_mapping(skb);
  1524. if (q >= 4)
  1525. q = 0;
  1526. spin_lock_bh(&txq->axq_lock);
  1527. if (++sc->tx.pending_frames[q] > ATH_MAX_QDEPTH && !txq->stopped) {
  1528. ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
  1529. txq->stopped = 1;
  1530. }
  1531. spin_unlock_bh(&txq->axq_lock);
  1532. ath_tx_start_dma(sc, bf, txctl);
  1533. return 0;
  1534. }
  1535. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
  1536. {
  1537. struct ath_wiphy *aphy = hw->priv;
  1538. struct ath_softc *sc = aphy->sc;
  1539. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1540. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1541. int padpos, padsize;
  1542. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1543. struct ath_tx_control txctl;
  1544. memset(&txctl, 0, sizeof(struct ath_tx_control));
  1545. /*
  1546. * As a temporary workaround, assign seq# here; this will likely need
  1547. * to be cleaned up to work better with Beacon transmission and virtual
  1548. * BSSes.
  1549. */
  1550. if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
  1551. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1552. sc->tx.seq_no += 0x10;
  1553. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1554. hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
  1555. }
  1556. /* Add the padding after the header if this is not already done */
  1557. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1558. padsize = padpos & 3;
  1559. if (padsize && skb->len>padpos) {
  1560. if (skb_headroom(skb) < padsize) {
  1561. ath_print(common, ATH_DBG_XMIT,
  1562. "TX CABQ padding failed\n");
  1563. dev_kfree_skb_any(skb);
  1564. return;
  1565. }
  1566. skb_push(skb, padsize);
  1567. memmove(skb->data, skb->data + padsize, padpos);
  1568. }
  1569. txctl.txq = sc->beacon.cabq;
  1570. ath_print(common, ATH_DBG_XMIT,
  1571. "transmitting CABQ packet, skb: %p\n", skb);
  1572. if (ath_tx_start(hw, skb, &txctl) != 0) {
  1573. ath_print(common, ATH_DBG_XMIT, "CABQ TX failed\n");
  1574. goto exit;
  1575. }
  1576. return;
  1577. exit:
  1578. dev_kfree_skb_any(skb);
  1579. }
  1580. /*****************/
  1581. /* TX Completion */
  1582. /*****************/
  1583. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1584. struct ath_wiphy *aphy, int tx_flags)
  1585. {
  1586. struct ieee80211_hw *hw = sc->hw;
  1587. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1588. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1589. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1590. int q, padpos, padsize;
  1591. ath_print(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
  1592. if (aphy)
  1593. hw = aphy->hw;
  1594. if (tx_flags & ATH_TX_BAR)
  1595. tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1596. if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
  1597. /* Frame was ACKed */
  1598. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1599. }
  1600. padpos = ath9k_cmn_padpos(hdr->frame_control);
  1601. padsize = padpos & 3;
  1602. if (padsize && skb->len>padpos+padsize) {
  1603. /*
  1604. * Remove MAC header padding before giving the frame back to
  1605. * mac80211.
  1606. */
  1607. memmove(skb->data + padsize, skb->data, padpos);
  1608. skb_pull(skb, padsize);
  1609. }
  1610. if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
  1611. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  1612. ath_print(common, ATH_DBG_PS,
  1613. "Going back to sleep after having "
  1614. "received TX status (0x%lx)\n",
  1615. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  1616. PS_WAIT_FOR_CAB |
  1617. PS_WAIT_FOR_PSPOLL_DATA |
  1618. PS_WAIT_FOR_TX_ACK));
  1619. }
  1620. if (unlikely(tx_info->pad[0] & ATH_TX_INFO_FRAME_TYPE_INTERNAL))
  1621. ath9k_tx_status(hw, skb);
  1622. else {
  1623. q = skb_get_queue_mapping(skb);
  1624. if (q >= 4)
  1625. q = 0;
  1626. if (--sc->tx.pending_frames[q] < 0)
  1627. sc->tx.pending_frames[q] = 0;
  1628. ieee80211_tx_status(hw, skb);
  1629. }
  1630. }
  1631. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  1632. struct ath_txq *txq, struct list_head *bf_q,
  1633. struct ath_tx_status *ts, int txok, int sendbar)
  1634. {
  1635. struct sk_buff *skb = bf->bf_mpdu;
  1636. unsigned long flags;
  1637. int tx_flags = 0;
  1638. if (sendbar)
  1639. tx_flags = ATH_TX_BAR;
  1640. if (!txok) {
  1641. tx_flags |= ATH_TX_ERROR;
  1642. if (bf_isxretried(bf))
  1643. tx_flags |= ATH_TX_XRETRY;
  1644. }
  1645. dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
  1646. if (bf->bf_state.bfs_paprd) {
  1647. if (time_after(jiffies,
  1648. bf->bf_state.bfs_paprd_timestamp +
  1649. msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
  1650. dev_kfree_skb_any(skb);
  1651. else
  1652. complete(&sc->paprd_complete);
  1653. } else {
  1654. ath_tx_complete(sc, skb, bf->aphy, tx_flags);
  1655. ath_debug_stat_tx(sc, txq, bf, ts);
  1656. }
  1657. /*
  1658. * Return the list of ath_buf of this mpdu to free queue
  1659. */
  1660. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  1661. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  1662. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  1663. }
  1664. static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
  1665. struct ath_tx_status *ts, int txok)
  1666. {
  1667. u16 seq_st = 0;
  1668. u32 ba[WME_BA_BMP_SIZE >> 5];
  1669. int ba_index;
  1670. int nbad = 0;
  1671. int isaggr = 0;
  1672. if (bf->bf_lastbf->bf_tx_aborted)
  1673. return 0;
  1674. isaggr = bf_isaggr(bf);
  1675. if (isaggr) {
  1676. seq_st = ts->ts_seqnum;
  1677. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  1678. }
  1679. while (bf) {
  1680. ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
  1681. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  1682. nbad++;
  1683. bf = bf->bf_next;
  1684. }
  1685. return nbad;
  1686. }
  1687. static void ath_tx_rc_status(struct ath_buf *bf, struct ath_tx_status *ts,
  1688. int nbad, int txok, bool update_rc)
  1689. {
  1690. struct sk_buff *skb = bf->bf_mpdu;
  1691. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1692. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1693. struct ieee80211_hw *hw = bf->aphy->hw;
  1694. u8 i, tx_rateindex;
  1695. if (txok)
  1696. tx_info->status.ack_signal = ts->ts_rssi;
  1697. tx_rateindex = ts->ts_rateindex;
  1698. WARN_ON(tx_rateindex >= hw->max_rates);
  1699. if (ts->ts_status & ATH9K_TXERR_FILT)
  1700. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1701. if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc)
  1702. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  1703. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  1704. (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
  1705. if (ieee80211_is_data(hdr->frame_control)) {
  1706. if (ts->ts_flags &
  1707. (ATH9K_TX_DATA_UNDERRUN | ATH9K_TX_DELIM_UNDERRUN))
  1708. tx_info->pad[0] |= ATH_TX_INFO_UNDERRUN;
  1709. if ((ts->ts_status & ATH9K_TXERR_XRETRY) ||
  1710. (ts->ts_status & ATH9K_TXERR_FIFO))
  1711. tx_info->pad[0] |= ATH_TX_INFO_XRETRY;
  1712. tx_info->status.ampdu_len = bf->bf_nframes;
  1713. tx_info->status.ampdu_ack_len = bf->bf_nframes - nbad;
  1714. }
  1715. }
  1716. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  1717. tx_info->status.rates[i].count = 0;
  1718. tx_info->status.rates[i].idx = -1;
  1719. }
  1720. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  1721. }
  1722. static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
  1723. {
  1724. int qnum;
  1725. qnum = ath_get_mac80211_qnum(txq->axq_class, sc);
  1726. if (qnum == -1)
  1727. return;
  1728. spin_lock_bh(&txq->axq_lock);
  1729. if (txq->stopped && sc->tx.pending_frames[qnum] < ATH_MAX_QDEPTH) {
  1730. if (ath_mac80211_start_queue(sc, qnum))
  1731. txq->stopped = 0;
  1732. }
  1733. spin_unlock_bh(&txq->axq_lock);
  1734. }
  1735. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  1736. {
  1737. struct ath_hw *ah = sc->sc_ah;
  1738. struct ath_common *common = ath9k_hw_common(ah);
  1739. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  1740. struct list_head bf_head;
  1741. struct ath_desc *ds;
  1742. struct ath_tx_status ts;
  1743. int txok;
  1744. int status;
  1745. ath_print(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
  1746. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  1747. txq->axq_link);
  1748. for (;;) {
  1749. spin_lock_bh(&txq->axq_lock);
  1750. if (list_empty(&txq->axq_q)) {
  1751. txq->axq_link = NULL;
  1752. spin_unlock_bh(&txq->axq_lock);
  1753. break;
  1754. }
  1755. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  1756. /*
  1757. * There is a race condition that a BH gets scheduled
  1758. * after sw writes TxE and before hw re-load the last
  1759. * descriptor to get the newly chained one.
  1760. * Software must keep the last DONE descriptor as a
  1761. * holding descriptor - software does so by marking
  1762. * it with the STALE flag.
  1763. */
  1764. bf_held = NULL;
  1765. if (bf->bf_stale) {
  1766. bf_held = bf;
  1767. if (list_is_last(&bf_held->list, &txq->axq_q)) {
  1768. spin_unlock_bh(&txq->axq_lock);
  1769. break;
  1770. } else {
  1771. bf = list_entry(bf_held->list.next,
  1772. struct ath_buf, list);
  1773. }
  1774. }
  1775. lastbf = bf->bf_lastbf;
  1776. ds = lastbf->bf_desc;
  1777. memset(&ts, 0, sizeof(ts));
  1778. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  1779. if (status == -EINPROGRESS) {
  1780. spin_unlock_bh(&txq->axq_lock);
  1781. break;
  1782. }
  1783. /*
  1784. * We now know the nullfunc frame has been ACKed so we
  1785. * can disable RX.
  1786. */
  1787. if (bf->bf_isnullfunc &&
  1788. (ts.ts_status & ATH9K_TX_ACKED)) {
  1789. if ((sc->ps_flags & PS_ENABLED))
  1790. ath9k_enable_ps(sc);
  1791. else
  1792. sc->ps_flags |= PS_NULLFUNC_COMPLETED;
  1793. }
  1794. /*
  1795. * Remove ath_buf's of the same transmit unit from txq,
  1796. * however leave the last descriptor back as the holding
  1797. * descriptor for hw.
  1798. */
  1799. lastbf->bf_stale = true;
  1800. INIT_LIST_HEAD(&bf_head);
  1801. if (!list_is_singular(&lastbf->list))
  1802. list_cut_position(&bf_head,
  1803. &txq->axq_q, lastbf->list.prev);
  1804. txq->axq_depth--;
  1805. txok = !(ts.ts_status & ATH9K_TXERR_MASK);
  1806. txq->axq_tx_inprogress = false;
  1807. if (bf_held)
  1808. list_del(&bf_held->list);
  1809. spin_unlock_bh(&txq->axq_lock);
  1810. if (bf_held)
  1811. ath_tx_return_buffer(sc, bf_held);
  1812. if (!bf_isampdu(bf)) {
  1813. /*
  1814. * This frame is sent out as a single frame.
  1815. * Use hardware retry status for this frame.
  1816. */
  1817. if (ts.ts_status & ATH9K_TXERR_XRETRY)
  1818. bf->bf_state.bf_type |= BUF_XRETRY;
  1819. ath_tx_rc_status(bf, &ts, 0, txok, true);
  1820. }
  1821. if (bf_isampdu(bf))
  1822. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok);
  1823. else
  1824. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
  1825. ath_wake_mac80211_queue(sc, txq);
  1826. spin_lock_bh(&txq->axq_lock);
  1827. if (sc->sc_flags & SC_OP_TXAGGR)
  1828. ath_txq_schedule(sc, txq);
  1829. spin_unlock_bh(&txq->axq_lock);
  1830. }
  1831. }
  1832. static void ath_tx_complete_poll_work(struct work_struct *work)
  1833. {
  1834. struct ath_softc *sc = container_of(work, struct ath_softc,
  1835. tx_complete_work.work);
  1836. struct ath_txq *txq;
  1837. int i;
  1838. bool needreset = false;
  1839. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  1840. if (ATH_TXQ_SETUP(sc, i)) {
  1841. txq = &sc->tx.txq[i];
  1842. spin_lock_bh(&txq->axq_lock);
  1843. if (txq->axq_depth) {
  1844. if (txq->axq_tx_inprogress) {
  1845. needreset = true;
  1846. spin_unlock_bh(&txq->axq_lock);
  1847. break;
  1848. } else {
  1849. txq->axq_tx_inprogress = true;
  1850. }
  1851. }
  1852. spin_unlock_bh(&txq->axq_lock);
  1853. }
  1854. if (needreset) {
  1855. ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
  1856. "tx hung, resetting the chip\n");
  1857. ath9k_ps_wakeup(sc);
  1858. ath_reset(sc, false);
  1859. ath9k_ps_restore(sc);
  1860. }
  1861. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  1862. msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
  1863. }
  1864. void ath_tx_tasklet(struct ath_softc *sc)
  1865. {
  1866. int i;
  1867. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
  1868. ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
  1869. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1870. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  1871. ath_tx_processq(sc, &sc->tx.txq[i]);
  1872. }
  1873. }
  1874. void ath_tx_edma_tasklet(struct ath_softc *sc)
  1875. {
  1876. struct ath_tx_status txs;
  1877. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1878. struct ath_hw *ah = sc->sc_ah;
  1879. struct ath_txq *txq;
  1880. struct ath_buf *bf, *lastbf;
  1881. struct list_head bf_head;
  1882. int status;
  1883. int txok;
  1884. for (;;) {
  1885. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
  1886. if (status == -EINPROGRESS)
  1887. break;
  1888. if (status == -EIO) {
  1889. ath_print(common, ATH_DBG_XMIT,
  1890. "Error processing tx status\n");
  1891. break;
  1892. }
  1893. /* Skip beacon completions */
  1894. if (txs.qid == sc->beacon.beaconq)
  1895. continue;
  1896. txq = &sc->tx.txq[txs.qid];
  1897. spin_lock_bh(&txq->axq_lock);
  1898. if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
  1899. spin_unlock_bh(&txq->axq_lock);
  1900. return;
  1901. }
  1902. bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
  1903. struct ath_buf, list);
  1904. lastbf = bf->bf_lastbf;
  1905. INIT_LIST_HEAD(&bf_head);
  1906. list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
  1907. &lastbf->list);
  1908. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  1909. txq->axq_depth--;
  1910. txq->axq_tx_inprogress = false;
  1911. spin_unlock_bh(&txq->axq_lock);
  1912. txok = !(txs.ts_status & ATH9K_TXERR_MASK);
  1913. /*
  1914. * Make sure null func frame is acked before configuring
  1915. * hw into ps mode.
  1916. */
  1917. if (bf->bf_isnullfunc && txok) {
  1918. if ((sc->ps_flags & PS_ENABLED))
  1919. ath9k_enable_ps(sc);
  1920. else
  1921. sc->ps_flags |= PS_NULLFUNC_COMPLETED;
  1922. }
  1923. if (!bf_isampdu(bf)) {
  1924. if (txs.ts_status & ATH9K_TXERR_XRETRY)
  1925. bf->bf_state.bf_type |= BUF_XRETRY;
  1926. ath_tx_rc_status(bf, &txs, 0, txok, true);
  1927. }
  1928. if (bf_isampdu(bf))
  1929. ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs, txok);
  1930. else
  1931. ath_tx_complete_buf(sc, bf, txq, &bf_head,
  1932. &txs, txok, 0);
  1933. ath_wake_mac80211_queue(sc, txq);
  1934. spin_lock_bh(&txq->axq_lock);
  1935. if (!list_empty(&txq->txq_fifo_pending)) {
  1936. INIT_LIST_HEAD(&bf_head);
  1937. bf = list_first_entry(&txq->txq_fifo_pending,
  1938. struct ath_buf, list);
  1939. list_cut_position(&bf_head, &txq->txq_fifo_pending,
  1940. &bf->bf_lastbf->list);
  1941. ath_tx_txqaddbuf(sc, txq, &bf_head);
  1942. } else if (sc->sc_flags & SC_OP_TXAGGR)
  1943. ath_txq_schedule(sc, txq);
  1944. spin_unlock_bh(&txq->axq_lock);
  1945. }
  1946. }
  1947. /*****************/
  1948. /* Init, Cleanup */
  1949. /*****************/
  1950. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  1951. {
  1952. struct ath_descdma *dd = &sc->txsdma;
  1953. u8 txs_len = sc->sc_ah->caps.txs_len;
  1954. dd->dd_desc_len = size * txs_len;
  1955. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  1956. &dd->dd_desc_paddr, GFP_KERNEL);
  1957. if (!dd->dd_desc)
  1958. return -ENOMEM;
  1959. return 0;
  1960. }
  1961. static int ath_tx_edma_init(struct ath_softc *sc)
  1962. {
  1963. int err;
  1964. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  1965. if (!err)
  1966. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  1967. sc->txsdma.dd_desc_paddr,
  1968. ATH_TXSTATUS_RING_SIZE);
  1969. return err;
  1970. }
  1971. static void ath_tx_edma_cleanup(struct ath_softc *sc)
  1972. {
  1973. struct ath_descdma *dd = &sc->txsdma;
  1974. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  1975. dd->dd_desc_paddr);
  1976. }
  1977. int ath_tx_init(struct ath_softc *sc, int nbufs)
  1978. {
  1979. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1980. int error = 0;
  1981. spin_lock_init(&sc->tx.txbuflock);
  1982. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  1983. "tx", nbufs, 1, 1);
  1984. if (error != 0) {
  1985. ath_print(common, ATH_DBG_FATAL,
  1986. "Failed to allocate tx descriptors: %d\n", error);
  1987. goto err;
  1988. }
  1989. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  1990. "beacon", ATH_BCBUF, 1, 1);
  1991. if (error != 0) {
  1992. ath_print(common, ATH_DBG_FATAL,
  1993. "Failed to allocate beacon descriptors: %d\n", error);
  1994. goto err;
  1995. }
  1996. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  1997. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1998. error = ath_tx_edma_init(sc);
  1999. if (error)
  2000. goto err;
  2001. }
  2002. err:
  2003. if (error != 0)
  2004. ath_tx_cleanup(sc);
  2005. return error;
  2006. }
  2007. void ath_tx_cleanup(struct ath_softc *sc)
  2008. {
  2009. if (sc->beacon.bdma.dd_desc_len != 0)
  2010. ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
  2011. if (sc->tx.txdma.dd_desc_len != 0)
  2012. ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
  2013. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  2014. ath_tx_edma_cleanup(sc);
  2015. }
  2016. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  2017. {
  2018. struct ath_atx_tid *tid;
  2019. struct ath_atx_ac *ac;
  2020. int tidno, acno;
  2021. for (tidno = 0, tid = &an->tid[tidno];
  2022. tidno < WME_NUM_TID;
  2023. tidno++, tid++) {
  2024. tid->an = an;
  2025. tid->tidno = tidno;
  2026. tid->seq_start = tid->seq_next = 0;
  2027. tid->baw_size = WME_MAX_BA;
  2028. tid->baw_head = tid->baw_tail = 0;
  2029. tid->sched = false;
  2030. tid->paused = false;
  2031. tid->state &= ~AGGR_CLEANUP;
  2032. INIT_LIST_HEAD(&tid->buf_q);
  2033. acno = TID_TO_WME_AC(tidno);
  2034. tid->ac = &an->ac[acno];
  2035. tid->state &= ~AGGR_ADDBA_COMPLETE;
  2036. tid->state &= ~AGGR_ADDBA_PROGRESS;
  2037. }
  2038. for (acno = 0, ac = &an->ac[acno];
  2039. acno < WME_NUM_AC; acno++, ac++) {
  2040. ac->sched = false;
  2041. ac->qnum = sc->tx.hwq_map[acno];
  2042. INIT_LIST_HEAD(&ac->tid_q);
  2043. }
  2044. }
  2045. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  2046. {
  2047. struct ath_atx_ac *ac;
  2048. struct ath_atx_tid *tid;
  2049. struct ath_txq *txq;
  2050. int i, tidno;
  2051. for (tidno = 0, tid = &an->tid[tidno];
  2052. tidno < WME_NUM_TID; tidno++, tid++) {
  2053. i = tid->ac->qnum;
  2054. if (!ATH_TXQ_SETUP(sc, i))
  2055. continue;
  2056. txq = &sc->tx.txq[i];
  2057. ac = tid->ac;
  2058. spin_lock_bh(&txq->axq_lock);
  2059. if (tid->sched) {
  2060. list_del(&tid->list);
  2061. tid->sched = false;
  2062. }
  2063. if (ac->sched) {
  2064. list_del(&ac->list);
  2065. tid->ac->sched = false;
  2066. }
  2067. ath_tid_drain(sc, txq, tid);
  2068. tid->state &= ~AGGR_ADDBA_COMPLETE;
  2069. tid->state &= ~AGGR_CLEANUP;
  2070. spin_unlock_bh(&txq->axq_lock);
  2071. }
  2072. }