marvell.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * drivers/net/phy/marvell.c
  3. *
  4. * Driver for Marvell PHYs
  5. *
  6. * Author: Andy Fleming
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/string.h>
  18. #include <linux/errno.h>
  19. #include <linux/unistd.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/mm.h>
  28. #include <linux/module.h>
  29. #include <linux/mii.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/phy.h>
  32. #include <asm/io.h>
  33. #include <asm/irq.h>
  34. #include <asm/uaccess.h>
  35. #define MII_M1011_IEVENT 0x13
  36. #define MII_M1011_IEVENT_CLEAR 0x0000
  37. #define MII_M1011_IMASK 0x12
  38. #define MII_M1011_IMASK_INIT 0x6400
  39. #define MII_M1011_IMASK_CLEAR 0x0000
  40. #define MII_M1011_PHY_SCR 0x10
  41. #define MII_M1011_PHY_SCR_AUTO_CROSS 0x0060
  42. #define MII_M1145_PHY_EXT_CR 0x14
  43. #define MII_M1145_RGMII_RX_DELAY 0x0080
  44. #define MII_M1145_RGMII_TX_DELAY 0x0002
  45. #define M1145_DEV_FLAGS_RESISTANCE 0x00000001
  46. #define MII_M1111_PHY_LED_CONTROL 0x18
  47. #define MII_M1111_PHY_LED_DIRECT 0x4100
  48. #define MII_M1111_PHY_LED_COMBINE 0x411c
  49. #define MII_M1111_PHY_EXT_CR 0x14
  50. #define MII_M1111_RX_DELAY 0x80
  51. #define MII_M1111_TX_DELAY 0x2
  52. #define MII_M1111_PHY_EXT_SR 0x1b
  53. #define MII_M1111_HWCFG_MODE_MASK 0xf
  54. #define MII_M1111_HWCFG_MODE_COPPER_RGMII 0xb
  55. #define MII_M1111_HWCFG_MODE_FIBER_RGMII 0x3
  56. #define MII_M1111_HWCFG_MODE_SGMII_NO_CLK 0x4
  57. #define MII_M1111_HWCFG_MODE_COPPER_RTBI 0x9
  58. #define MII_M1111_HWCFG_FIBER_COPPER_AUTO 0x8000
  59. #define MII_M1111_HWCFG_FIBER_COPPER_RES 0x2000
  60. #define MII_M1111_COPPER 0
  61. #define MII_M1111_FIBER 1
  62. #define MII_88E1121_PHY_MSCR_PAGE 2
  63. #define MII_88E1121_PHY_MSCR_REG 21
  64. #define MII_88E1121_PHY_MSCR_RX_DELAY BIT(5)
  65. #define MII_88E1121_PHY_MSCR_TX_DELAY BIT(4)
  66. #define MII_88E1121_PHY_MSCR_DELAY_MASK (~(0x3 << 4))
  67. #define MII_88EC048_PHY_MSCR1_REG 16
  68. #define MII_88EC048_PHY_MSCR1_PAD_ODD BIT(6)
  69. #define MII_88E1121_PHY_LED_CTRL 16
  70. #define MII_88E1121_PHY_LED_PAGE 3
  71. #define MII_88E1121_PHY_LED_DEF 0x0030
  72. #define MII_88E1121_PHY_PAGE 22
  73. #define MII_M1011_PHY_STATUS 0x11
  74. #define MII_M1011_PHY_STATUS_1000 0x8000
  75. #define MII_M1011_PHY_STATUS_100 0x4000
  76. #define MII_M1011_PHY_STATUS_SPD_MASK 0xc000
  77. #define MII_M1011_PHY_STATUS_FULLDUPLEX 0x2000
  78. #define MII_M1011_PHY_STATUS_RESOLVED 0x0800
  79. #define MII_M1011_PHY_STATUS_LINK 0x0400
  80. MODULE_DESCRIPTION("Marvell PHY driver");
  81. MODULE_AUTHOR("Andy Fleming");
  82. MODULE_LICENSE("GPL");
  83. static int marvell_ack_interrupt(struct phy_device *phydev)
  84. {
  85. int err;
  86. /* Clear the interrupts by reading the reg */
  87. err = phy_read(phydev, MII_M1011_IEVENT);
  88. if (err < 0)
  89. return err;
  90. return 0;
  91. }
  92. static int marvell_config_intr(struct phy_device *phydev)
  93. {
  94. int err;
  95. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  96. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_INIT);
  97. else
  98. err = phy_write(phydev, MII_M1011_IMASK, MII_M1011_IMASK_CLEAR);
  99. return err;
  100. }
  101. static int marvell_config_aneg(struct phy_device *phydev)
  102. {
  103. int err;
  104. /* The Marvell PHY has an errata which requires
  105. * that certain registers get written in order
  106. * to restart autonegotiation */
  107. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  108. if (err < 0)
  109. return err;
  110. err = phy_write(phydev, 0x1d, 0x1f);
  111. if (err < 0)
  112. return err;
  113. err = phy_write(phydev, 0x1e, 0x200c);
  114. if (err < 0)
  115. return err;
  116. err = phy_write(phydev, 0x1d, 0x5);
  117. if (err < 0)
  118. return err;
  119. err = phy_write(phydev, 0x1e, 0);
  120. if (err < 0)
  121. return err;
  122. err = phy_write(phydev, 0x1e, 0x100);
  123. if (err < 0)
  124. return err;
  125. err = phy_write(phydev, MII_M1011_PHY_SCR,
  126. MII_M1011_PHY_SCR_AUTO_CROSS);
  127. if (err < 0)
  128. return err;
  129. err = phy_write(phydev, MII_M1111_PHY_LED_CONTROL,
  130. MII_M1111_PHY_LED_DIRECT);
  131. if (err < 0)
  132. return err;
  133. err = genphy_config_aneg(phydev);
  134. if (err < 0)
  135. return err;
  136. if (phydev->autoneg != AUTONEG_ENABLE) {
  137. int bmcr;
  138. /*
  139. * A write to speed/duplex bits (that is performed by
  140. * genphy_config_aneg() call above) must be followed by
  141. * a software reset. Otherwise, the write has no effect.
  142. */
  143. bmcr = phy_read(phydev, MII_BMCR);
  144. if (bmcr < 0)
  145. return bmcr;
  146. err = phy_write(phydev, MII_BMCR, bmcr | BMCR_RESET);
  147. if (err < 0)
  148. return err;
  149. }
  150. return 0;
  151. }
  152. static int m88e1121_config_aneg(struct phy_device *phydev)
  153. {
  154. int err, oldpage, mscr;
  155. oldpage = phy_read(phydev, MII_88E1121_PHY_PAGE);
  156. err = phy_write(phydev, MII_88E1121_PHY_PAGE,
  157. MII_88E1121_PHY_MSCR_PAGE);
  158. if (err < 0)
  159. return err;
  160. mscr = phy_read(phydev, MII_88E1121_PHY_MSCR_REG) &
  161. MII_88E1121_PHY_MSCR_DELAY_MASK;
  162. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  163. mscr |= (MII_88E1121_PHY_MSCR_RX_DELAY |
  164. MII_88E1121_PHY_MSCR_TX_DELAY);
  165. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  166. mscr |= MII_88E1121_PHY_MSCR_RX_DELAY;
  167. else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  168. mscr |= MII_88E1121_PHY_MSCR_TX_DELAY;
  169. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  170. if (err < 0)
  171. return err;
  172. phy_write(phydev, MII_88E1121_PHY_PAGE, oldpage);
  173. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  174. if (err < 0)
  175. return err;
  176. err = phy_write(phydev, MII_M1011_PHY_SCR,
  177. MII_M1011_PHY_SCR_AUTO_CROSS);
  178. if (err < 0)
  179. return err;
  180. oldpage = phy_read(phydev, MII_88E1121_PHY_PAGE);
  181. phy_write(phydev, MII_88E1121_PHY_PAGE, MII_88E1121_PHY_LED_PAGE);
  182. phy_write(phydev, MII_88E1121_PHY_LED_CTRL, MII_88E1121_PHY_LED_DEF);
  183. phy_write(phydev, MII_88E1121_PHY_PAGE, oldpage);
  184. err = genphy_config_aneg(phydev);
  185. return err;
  186. }
  187. static int m88ec048_config_aneg(struct phy_device *phydev)
  188. {
  189. int err, oldpage, mscr;
  190. oldpage = phy_read(phydev, MII_88E1121_PHY_PAGE);
  191. err = phy_write(phydev, MII_88E1121_PHY_PAGE,
  192. MII_88E1121_PHY_MSCR_PAGE);
  193. if (err < 0)
  194. return err;
  195. mscr = phy_read(phydev, MII_88EC048_PHY_MSCR1_REG);
  196. mscr |= MII_88EC048_PHY_MSCR1_PAD_ODD;
  197. err = phy_write(phydev, MII_88E1121_PHY_MSCR_REG, mscr);
  198. if (err < 0)
  199. return err;
  200. err = phy_write(phydev, MII_88E1121_PHY_PAGE, oldpage);
  201. if (err < 0)
  202. return err;
  203. return m88e1121_config_aneg(phydev);
  204. }
  205. static int m88e1111_config_init(struct phy_device *phydev)
  206. {
  207. int err;
  208. int temp;
  209. /* Enable Fiber/Copper auto selection */
  210. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  211. temp &= ~MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  212. phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  213. temp = phy_read(phydev, MII_BMCR);
  214. temp |= BMCR_RESET;
  215. phy_write(phydev, MII_BMCR, temp);
  216. if ((phydev->interface == PHY_INTERFACE_MODE_RGMII) ||
  217. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) ||
  218. (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
  219. (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
  220. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  221. if (temp < 0)
  222. return temp;
  223. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  224. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  225. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  226. temp &= ~MII_M1111_TX_DELAY;
  227. temp |= MII_M1111_RX_DELAY;
  228. } else if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  229. temp &= ~MII_M1111_RX_DELAY;
  230. temp |= MII_M1111_TX_DELAY;
  231. }
  232. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  233. if (err < 0)
  234. return err;
  235. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  236. if (temp < 0)
  237. return temp;
  238. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  239. if (temp & MII_M1111_HWCFG_FIBER_COPPER_RES)
  240. temp |= MII_M1111_HWCFG_MODE_FIBER_RGMII;
  241. else
  242. temp |= MII_M1111_HWCFG_MODE_COPPER_RGMII;
  243. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  244. if (err < 0)
  245. return err;
  246. }
  247. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  248. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  249. if (temp < 0)
  250. return temp;
  251. temp &= ~(MII_M1111_HWCFG_MODE_MASK);
  252. temp |= MII_M1111_HWCFG_MODE_SGMII_NO_CLK;
  253. temp |= MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  254. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  255. if (err < 0)
  256. return err;
  257. }
  258. if (phydev->interface == PHY_INTERFACE_MODE_RTBI) {
  259. temp = phy_read(phydev, MII_M1111_PHY_EXT_CR);
  260. if (temp < 0)
  261. return temp;
  262. temp |= (MII_M1111_RX_DELAY | MII_M1111_TX_DELAY);
  263. err = phy_write(phydev, MII_M1111_PHY_EXT_CR, temp);
  264. if (err < 0)
  265. return err;
  266. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  267. if (temp < 0)
  268. return temp;
  269. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  270. temp |= 0x7 | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  271. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  272. if (err < 0)
  273. return err;
  274. /* soft reset */
  275. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  276. if (err < 0)
  277. return err;
  278. do
  279. temp = phy_read(phydev, MII_BMCR);
  280. while (temp & BMCR_RESET);
  281. temp = phy_read(phydev, MII_M1111_PHY_EXT_SR);
  282. if (temp < 0)
  283. return temp;
  284. temp &= ~(MII_M1111_HWCFG_MODE_MASK | MII_M1111_HWCFG_FIBER_COPPER_RES);
  285. temp |= MII_M1111_HWCFG_MODE_COPPER_RTBI | MII_M1111_HWCFG_FIBER_COPPER_AUTO;
  286. err = phy_write(phydev, MII_M1111_PHY_EXT_SR, temp);
  287. if (err < 0)
  288. return err;
  289. }
  290. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  291. if (err < 0)
  292. return err;
  293. return 0;
  294. }
  295. static int m88e1118_config_aneg(struct phy_device *phydev)
  296. {
  297. int err;
  298. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  299. if (err < 0)
  300. return err;
  301. err = phy_write(phydev, MII_M1011_PHY_SCR,
  302. MII_M1011_PHY_SCR_AUTO_CROSS);
  303. if (err < 0)
  304. return err;
  305. err = genphy_config_aneg(phydev);
  306. return 0;
  307. }
  308. static int m88e1118_config_init(struct phy_device *phydev)
  309. {
  310. int err;
  311. /* Change address */
  312. err = phy_write(phydev, 0x16, 0x0002);
  313. if (err < 0)
  314. return err;
  315. /* Enable 1000 Mbit */
  316. err = phy_write(phydev, 0x15, 0x1070);
  317. if (err < 0)
  318. return err;
  319. /* Change address */
  320. err = phy_write(phydev, 0x16, 0x0003);
  321. if (err < 0)
  322. return err;
  323. /* Adjust LED Control */
  324. err = phy_write(phydev, 0x10, 0x021e);
  325. if (err < 0)
  326. return err;
  327. /* Reset address */
  328. err = phy_write(phydev, 0x16, 0x0);
  329. if (err < 0)
  330. return err;
  331. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  332. if (err < 0)
  333. return err;
  334. return 0;
  335. }
  336. static int m88e1145_config_init(struct phy_device *phydev)
  337. {
  338. int err;
  339. /* Take care of errata E0 & E1 */
  340. err = phy_write(phydev, 0x1d, 0x001b);
  341. if (err < 0)
  342. return err;
  343. err = phy_write(phydev, 0x1e, 0x418f);
  344. if (err < 0)
  345. return err;
  346. err = phy_write(phydev, 0x1d, 0x0016);
  347. if (err < 0)
  348. return err;
  349. err = phy_write(phydev, 0x1e, 0xa2da);
  350. if (err < 0)
  351. return err;
  352. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) {
  353. int temp = phy_read(phydev, MII_M1145_PHY_EXT_CR);
  354. if (temp < 0)
  355. return temp;
  356. temp |= (MII_M1145_RGMII_RX_DELAY | MII_M1145_RGMII_TX_DELAY);
  357. err = phy_write(phydev, MII_M1145_PHY_EXT_CR, temp);
  358. if (err < 0)
  359. return err;
  360. if (phydev->dev_flags & M1145_DEV_FLAGS_RESISTANCE) {
  361. err = phy_write(phydev, 0x1d, 0x0012);
  362. if (err < 0)
  363. return err;
  364. temp = phy_read(phydev, 0x1e);
  365. if (temp < 0)
  366. return temp;
  367. temp &= 0xf03f;
  368. temp |= 2 << 9; /* 36 ohm */
  369. temp |= 2 << 6; /* 39 ohm */
  370. err = phy_write(phydev, 0x1e, temp);
  371. if (err < 0)
  372. return err;
  373. err = phy_write(phydev, 0x1d, 0x3);
  374. if (err < 0)
  375. return err;
  376. err = phy_write(phydev, 0x1e, 0x8000);
  377. if (err < 0)
  378. return err;
  379. }
  380. }
  381. return 0;
  382. }
  383. /* marvell_read_status
  384. *
  385. * Generic status code does not detect Fiber correctly!
  386. * Description:
  387. * Check the link, then figure out the current state
  388. * by comparing what we advertise with what the link partner
  389. * advertises. Start by checking the gigabit possibilities,
  390. * then move on to 10/100.
  391. */
  392. static int marvell_read_status(struct phy_device *phydev)
  393. {
  394. int adv;
  395. int err;
  396. int lpa;
  397. int status = 0;
  398. /* Update the link, but return if there
  399. * was an error */
  400. err = genphy_update_link(phydev);
  401. if (err)
  402. return err;
  403. if (AUTONEG_ENABLE == phydev->autoneg) {
  404. status = phy_read(phydev, MII_M1011_PHY_STATUS);
  405. if (status < 0)
  406. return status;
  407. lpa = phy_read(phydev, MII_LPA);
  408. if (lpa < 0)
  409. return lpa;
  410. adv = phy_read(phydev, MII_ADVERTISE);
  411. if (adv < 0)
  412. return adv;
  413. lpa &= adv;
  414. if (status & MII_M1011_PHY_STATUS_FULLDUPLEX)
  415. phydev->duplex = DUPLEX_FULL;
  416. else
  417. phydev->duplex = DUPLEX_HALF;
  418. status = status & MII_M1011_PHY_STATUS_SPD_MASK;
  419. phydev->pause = phydev->asym_pause = 0;
  420. switch (status) {
  421. case MII_M1011_PHY_STATUS_1000:
  422. phydev->speed = SPEED_1000;
  423. break;
  424. case MII_M1011_PHY_STATUS_100:
  425. phydev->speed = SPEED_100;
  426. break;
  427. default:
  428. phydev->speed = SPEED_10;
  429. break;
  430. }
  431. if (phydev->duplex == DUPLEX_FULL) {
  432. phydev->pause = lpa & LPA_PAUSE_CAP ? 1 : 0;
  433. phydev->asym_pause = lpa & LPA_PAUSE_ASYM ? 1 : 0;
  434. }
  435. } else {
  436. int bmcr = phy_read(phydev, MII_BMCR);
  437. if (bmcr < 0)
  438. return bmcr;
  439. if (bmcr & BMCR_FULLDPLX)
  440. phydev->duplex = DUPLEX_FULL;
  441. else
  442. phydev->duplex = DUPLEX_HALF;
  443. if (bmcr & BMCR_SPEED1000)
  444. phydev->speed = SPEED_1000;
  445. else if (bmcr & BMCR_SPEED100)
  446. phydev->speed = SPEED_100;
  447. else
  448. phydev->speed = SPEED_10;
  449. phydev->pause = phydev->asym_pause = 0;
  450. }
  451. return 0;
  452. }
  453. static int m88e1121_did_interrupt(struct phy_device *phydev)
  454. {
  455. int imask;
  456. imask = phy_read(phydev, MII_M1011_IEVENT);
  457. if (imask & MII_M1011_IMASK_INIT)
  458. return 1;
  459. return 0;
  460. }
  461. static struct phy_driver marvell_drivers[] = {
  462. {
  463. .phy_id = 0x01410c60,
  464. .phy_id_mask = 0xfffffff0,
  465. .name = "Marvell 88E1101",
  466. .features = PHY_GBIT_FEATURES,
  467. .flags = PHY_HAS_INTERRUPT,
  468. .config_aneg = &marvell_config_aneg,
  469. .read_status = &genphy_read_status,
  470. .ack_interrupt = &marvell_ack_interrupt,
  471. .config_intr = &marvell_config_intr,
  472. .driver = { .owner = THIS_MODULE },
  473. },
  474. {
  475. .phy_id = 0x01410c90,
  476. .phy_id_mask = 0xfffffff0,
  477. .name = "Marvell 88E1112",
  478. .features = PHY_GBIT_FEATURES,
  479. .flags = PHY_HAS_INTERRUPT,
  480. .config_init = &m88e1111_config_init,
  481. .config_aneg = &marvell_config_aneg,
  482. .read_status = &genphy_read_status,
  483. .ack_interrupt = &marvell_ack_interrupt,
  484. .config_intr = &marvell_config_intr,
  485. .driver = { .owner = THIS_MODULE },
  486. },
  487. {
  488. .phy_id = 0x01410cc0,
  489. .phy_id_mask = 0xfffffff0,
  490. .name = "Marvell 88E1111",
  491. .features = PHY_GBIT_FEATURES,
  492. .flags = PHY_HAS_INTERRUPT,
  493. .config_init = &m88e1111_config_init,
  494. .config_aneg = &marvell_config_aneg,
  495. .read_status = &marvell_read_status,
  496. .ack_interrupt = &marvell_ack_interrupt,
  497. .config_intr = &marvell_config_intr,
  498. .driver = { .owner = THIS_MODULE },
  499. },
  500. {
  501. .phy_id = 0x01410e10,
  502. .phy_id_mask = 0xfffffff0,
  503. .name = "Marvell 88E1118",
  504. .features = PHY_GBIT_FEATURES,
  505. .flags = PHY_HAS_INTERRUPT,
  506. .config_init = &m88e1118_config_init,
  507. .config_aneg = &m88e1118_config_aneg,
  508. .read_status = &genphy_read_status,
  509. .ack_interrupt = &marvell_ack_interrupt,
  510. .config_intr = &marvell_config_intr,
  511. .driver = {.owner = THIS_MODULE,},
  512. },
  513. {
  514. .phy_id = 0x01410cb0,
  515. .phy_id_mask = 0xfffffff0,
  516. .name = "Marvell 88E1121R",
  517. .features = PHY_GBIT_FEATURES,
  518. .flags = PHY_HAS_INTERRUPT,
  519. .config_aneg = &m88e1121_config_aneg,
  520. .read_status = &marvell_read_status,
  521. .ack_interrupt = &marvell_ack_interrupt,
  522. .config_intr = &marvell_config_intr,
  523. .did_interrupt = &m88e1121_did_interrupt,
  524. .driver = { .owner = THIS_MODULE },
  525. },
  526. {
  527. .phy_id = 0x01410e90,
  528. .phy_id_mask = 0xfffffff0,
  529. .name = "Marvell 88EC048",
  530. .features = PHY_GBIT_FEATURES,
  531. .flags = PHY_HAS_INTERRUPT,
  532. .config_aneg = &m88ec048_config_aneg,
  533. .read_status = &marvell_read_status,
  534. .ack_interrupt = &marvell_ack_interrupt,
  535. .config_intr = &marvell_config_intr,
  536. .did_interrupt = &m88e1121_did_interrupt,
  537. .driver = { .owner = THIS_MODULE },
  538. },
  539. {
  540. .phy_id = 0x01410cd0,
  541. .phy_id_mask = 0xfffffff0,
  542. .name = "Marvell 88E1145",
  543. .features = PHY_GBIT_FEATURES,
  544. .flags = PHY_HAS_INTERRUPT,
  545. .config_init = &m88e1145_config_init,
  546. .config_aneg = &marvell_config_aneg,
  547. .read_status = &genphy_read_status,
  548. .ack_interrupt = &marvell_ack_interrupt,
  549. .config_intr = &marvell_config_intr,
  550. .driver = { .owner = THIS_MODULE },
  551. },
  552. {
  553. .phy_id = 0x01410e30,
  554. .phy_id_mask = 0xfffffff0,
  555. .name = "Marvell 88E1240",
  556. .features = PHY_GBIT_FEATURES,
  557. .flags = PHY_HAS_INTERRUPT,
  558. .config_init = &m88e1111_config_init,
  559. .config_aneg = &marvell_config_aneg,
  560. .read_status = &genphy_read_status,
  561. .ack_interrupt = &marvell_ack_interrupt,
  562. .config_intr = &marvell_config_intr,
  563. .driver = { .owner = THIS_MODULE },
  564. },
  565. };
  566. static int __init marvell_init(void)
  567. {
  568. int ret;
  569. int i;
  570. for (i = 0; i < ARRAY_SIZE(marvell_drivers); i++) {
  571. ret = phy_driver_register(&marvell_drivers[i]);
  572. if (ret) {
  573. while (i-- > 0)
  574. phy_driver_unregister(&marvell_drivers[i]);
  575. return ret;
  576. }
  577. }
  578. return 0;
  579. }
  580. static void __exit marvell_exit(void)
  581. {
  582. int i;
  583. for (i = 0; i < ARRAY_SIZE(marvell_drivers); i++)
  584. phy_driver_unregister(&marvell_drivers[i]);
  585. }
  586. module_init(marvell_init);
  587. module_exit(marvell_exit);
  588. static struct mdio_device_id marvell_tbl[] = {
  589. { 0x01410c60, 0xfffffff0 },
  590. { 0x01410c90, 0xfffffff0 },
  591. { 0x01410cc0, 0xfffffff0 },
  592. { 0x01410e10, 0xfffffff0 },
  593. { 0x01410cb0, 0xfffffff0 },
  594. { 0x01410cd0, 0xfffffff0 },
  595. { 0x01410e30, 0xfffffff0 },
  596. { 0x01410e90, 0xfffffff0 },
  597. { }
  598. };
  599. MODULE_DEVICE_TABLE(mdio, marvell_tbl);