sleep.S 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. #include <linux/linkage.h>
  2. #include <linux/threads.h>
  3. #include <asm/asm-offsets.h>
  4. #include <asm/assembler.h>
  5. #include <asm/glue-cache.h>
  6. #include <asm/glue-proc.h>
  7. #include <asm/system.h>
  8. .text
  9. /*
  10. * Save CPU state for a suspend
  11. * r1 = v:p offset
  12. * r3 = virtual return function
  13. * Note: sp is decremented to allocate space for CPU state on stack
  14. * r0-r3,ip,lr corrupted
  15. */
  16. ENTRY(cpu_suspend)
  17. stmfd sp!, {r3}
  18. stmfd sp!, {r4 - r11}
  19. mov r9, lr
  20. #ifdef MULTI_CPU
  21. ldr r10, =processor
  22. ldr r0, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
  23. ldr ip, [r10, #CPU_DO_RESUME] @ virtual resume function
  24. #else
  25. ldr r0, =cpu_suspend_size
  26. ldr ip, =cpu_do_resume
  27. #endif
  28. mov r2, sp @ current virtual SP
  29. sub sp, sp, r0 @ allocate CPU state on stack
  30. mov r0, sp @ save pointer
  31. add ip, ip, r1 @ convert resume fn to phys
  32. stmfd sp!, {r1, r2, ip} @ save v:p, virt SP, phys resume fn
  33. ldr r3, =sleep_save_sp
  34. add r2, sp, r1 @ convert SP to phys
  35. #ifdef CONFIG_SMP
  36. ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
  37. ALT_UP(mov lr, #0)
  38. and lr, lr, #15
  39. str r2, [r3, lr, lsl #2] @ save phys SP
  40. #else
  41. str r2, [r3] @ save phys SP
  42. #endif
  43. #ifdef MULTI_CPU
  44. mov lr, pc
  45. ldr pc, [r10, #CPU_DO_SUSPEND] @ save CPU state
  46. #else
  47. bl cpu_do_suspend
  48. #endif
  49. @ flush data cache
  50. #ifdef MULTI_CACHE
  51. ldr r10, =cpu_cache
  52. mov lr, r9
  53. ldr pc, [r10, #CACHE_FLUSH_KERN_ALL]
  54. #else
  55. mov lr, r9
  56. b __cpuc_flush_kern_all
  57. #endif
  58. ENDPROC(cpu_suspend)
  59. .ltorg
  60. /*
  61. * r0 = control register value
  62. * r1 = v:p offset (preserved by cpu_do_resume)
  63. * r2 = phys page table base
  64. * r3 = L1 section flags
  65. */
  66. ENTRY(cpu_resume_mmu)
  67. adr r4, cpu_resume_turn_mmu_on
  68. mov r4, r4, lsr #20
  69. orr r3, r3, r4, lsl #20
  70. ldr r5, [r2, r4, lsl #2] @ save old mapping
  71. str r3, [r2, r4, lsl #2] @ setup 1:1 mapping for mmu code
  72. sub r2, r2, r1
  73. ldr r3, =cpu_resume_after_mmu
  74. bic r1, r0, #CR_C @ ensure D-cache is disabled
  75. b cpu_resume_turn_mmu_on
  76. ENDPROC(cpu_resume_mmu)
  77. .ltorg
  78. .align 5
  79. cpu_resume_turn_mmu_on:
  80. mcr p15, 0, r1, c1, c0, 0 @ turn on MMU, I-cache, etc
  81. mrc p15, 0, r1, c0, c0, 0 @ read id reg
  82. mov r1, r1
  83. mov r1, r1
  84. mov pc, r3 @ jump to virtual address
  85. ENDPROC(cpu_resume_turn_mmu_on)
  86. cpu_resume_after_mmu:
  87. str r5, [r2, r4, lsl #2] @ restore old mapping
  88. mcr p15, 0, r0, c1, c0, 0 @ turn on D-cache
  89. ldmfd sp!, {r4 - r11, pc}
  90. ENDPROC(cpu_resume_after_mmu)
  91. /*
  92. * Note: Yes, part of the following code is located into the .data section.
  93. * This is to allow sleep_save_sp to be accessed with a relative load
  94. * while we can't rely on any MMU translation. We could have put
  95. * sleep_save_sp in the .text section as well, but some setups might
  96. * insist on it to be truly read-only.
  97. */
  98. .data
  99. .align
  100. ENTRY(cpu_resume)
  101. #ifdef CONFIG_SMP
  102. adr r0, sleep_save_sp
  103. ALT_SMP(mrc p15, 0, r1, c0, c0, 5)
  104. ALT_UP(mov r1, #0)
  105. and r1, r1, #15
  106. ldr r0, [r0, r1, lsl #2] @ stack phys addr
  107. #else
  108. ldr r0, sleep_save_sp @ stack phys addr
  109. #endif
  110. setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
  111. @ load v:p, stack, resume fn
  112. ARM( ldmia r0!, {r1, sp, pc} )
  113. THUMB( ldmia r0!, {r1, r2, r3} )
  114. THUMB( mov sp, r2 )
  115. THUMB( bx r3 )
  116. ENDPROC(cpu_resume)
  117. sleep_save_sp:
  118. .rept CONFIG_NR_CPUS
  119. .long 0 @ preserve stack phys ptr here
  120. .endr