p54pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * Linux device driver for PCI based Prism54
  3. *
  4. * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
  5. * Copyright (c) 2008, Christian Lamparter <chunkeey@web.de>
  6. *
  7. * Based on the islsm (softmac prism54) driver, which is:
  8. * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/slab.h>
  17. #include <linux/firmware.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/delay.h>
  20. #include <linux/completion.h>
  21. #include <net/mac80211.h>
  22. #include "p54.h"
  23. #include "lmac.h"
  24. #include "p54pci.h"
  25. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  26. MODULE_DESCRIPTION("Prism54 PCI wireless driver");
  27. MODULE_LICENSE("GPL");
  28. MODULE_ALIAS("prism54pci");
  29. MODULE_FIRMWARE("isl3886pci");
  30. static DEFINE_PCI_DEVICE_TABLE(p54p_table) = {
  31. /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
  32. { PCI_DEVICE(0x1260, 0x3890) },
  33. /* 3COM 3CRWE154G72 Wireless LAN adapter */
  34. { PCI_DEVICE(0x10b7, 0x6001) },
  35. /* Intersil PRISM Indigo Wireless LAN adapter */
  36. { PCI_DEVICE(0x1260, 0x3877) },
  37. /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
  38. { PCI_DEVICE(0x1260, 0x3886) },
  39. /* Intersil PRISM Xbow Wireless LAN adapter (Symbol AP-300) */
  40. { PCI_DEVICE(0x1260, 0xffff) },
  41. /* Standard Microsystems Corp SMC2802W Wireless PCI */
  42. { PCI_DEVICE(0x10b8, 0x2802) },
  43. { },
  44. };
  45. MODULE_DEVICE_TABLE(pci, p54p_table);
  46. static int p54p_upload_firmware(struct ieee80211_hw *dev)
  47. {
  48. struct p54p_priv *priv = dev->priv;
  49. __le32 reg;
  50. int err;
  51. __le32 *data;
  52. u32 remains, left, device_addr;
  53. P54P_WRITE(int_enable, cpu_to_le32(0));
  54. P54P_READ(int_enable);
  55. udelay(10);
  56. reg = P54P_READ(ctrl_stat);
  57. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  58. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
  59. P54P_WRITE(ctrl_stat, reg);
  60. P54P_READ(ctrl_stat);
  61. udelay(10);
  62. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  63. P54P_WRITE(ctrl_stat, reg);
  64. wmb();
  65. udelay(10);
  66. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  67. P54P_WRITE(ctrl_stat, reg);
  68. wmb();
  69. /* wait for the firmware to reset properly */
  70. mdelay(10);
  71. err = p54_parse_firmware(dev, priv->firmware);
  72. if (err)
  73. return err;
  74. if (priv->common.fw_interface != FW_LM86) {
  75. dev_err(&priv->pdev->dev, "wrong firmware, "
  76. "please get a LM86(PCI) firmware a try again.\n");
  77. return -EINVAL;
  78. }
  79. data = (__le32 *) priv->firmware->data;
  80. remains = priv->firmware->size;
  81. device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  82. while (remains) {
  83. u32 i = 0;
  84. left = min((u32)0x1000, remains);
  85. P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
  86. P54P_READ(int_enable);
  87. device_addr += 0x1000;
  88. while (i < left) {
  89. P54P_WRITE(direct_mem_win[i], *data++);
  90. i += sizeof(u32);
  91. }
  92. remains -= left;
  93. P54P_READ(int_enable);
  94. }
  95. reg = P54P_READ(ctrl_stat);
  96. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
  97. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  98. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
  99. P54P_WRITE(ctrl_stat, reg);
  100. P54P_READ(ctrl_stat);
  101. udelay(10);
  102. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  103. P54P_WRITE(ctrl_stat, reg);
  104. wmb();
  105. udelay(10);
  106. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  107. P54P_WRITE(ctrl_stat, reg);
  108. wmb();
  109. udelay(10);
  110. /* wait for the firmware to boot properly */
  111. mdelay(100);
  112. return 0;
  113. }
  114. static void p54p_refill_rx_ring(struct ieee80211_hw *dev,
  115. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  116. struct sk_buff **rx_buf, u32 index)
  117. {
  118. struct p54p_priv *priv = dev->priv;
  119. struct p54p_ring_control *ring_control = priv->ring_control;
  120. u32 limit, idx, i;
  121. idx = le32_to_cpu(ring_control->host_idx[ring_index]);
  122. limit = idx;
  123. limit -= index;
  124. limit = ring_limit - limit;
  125. i = idx % ring_limit;
  126. while (limit-- > 1) {
  127. struct p54p_desc *desc = &ring[i];
  128. if (!desc->host_addr) {
  129. struct sk_buff *skb;
  130. dma_addr_t mapping;
  131. skb = dev_alloc_skb(priv->common.rx_mtu + 32);
  132. if (!skb)
  133. break;
  134. mapping = pci_map_single(priv->pdev,
  135. skb_tail_pointer(skb),
  136. priv->common.rx_mtu + 32,
  137. PCI_DMA_FROMDEVICE);
  138. if (pci_dma_mapping_error(priv->pdev, mapping)) {
  139. dev_kfree_skb_any(skb);
  140. dev_err(&priv->pdev->dev,
  141. "RX DMA Mapping error\n");
  142. break;
  143. }
  144. desc->host_addr = cpu_to_le32(mapping);
  145. desc->device_addr = 0; // FIXME: necessary?
  146. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  147. desc->flags = 0;
  148. rx_buf[i] = skb;
  149. }
  150. i++;
  151. idx++;
  152. i %= ring_limit;
  153. }
  154. wmb();
  155. ring_control->host_idx[ring_index] = cpu_to_le32(idx);
  156. }
  157. static void p54p_check_rx_ring(struct ieee80211_hw *dev, u32 *index,
  158. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  159. struct sk_buff **rx_buf)
  160. {
  161. struct p54p_priv *priv = dev->priv;
  162. struct p54p_ring_control *ring_control = priv->ring_control;
  163. struct p54p_desc *desc;
  164. u32 idx, i;
  165. i = (*index) % ring_limit;
  166. (*index) = idx = le32_to_cpu(ring_control->device_idx[ring_index]);
  167. idx %= ring_limit;
  168. while (i != idx) {
  169. u16 len;
  170. struct sk_buff *skb;
  171. desc = &ring[i];
  172. len = le16_to_cpu(desc->len);
  173. skb = rx_buf[i];
  174. if (!skb) {
  175. i++;
  176. i %= ring_limit;
  177. continue;
  178. }
  179. if (unlikely(len > priv->common.rx_mtu)) {
  180. if (net_ratelimit())
  181. dev_err(&priv->pdev->dev, "rx'd frame size "
  182. "exceeds length threshold.\n");
  183. len = priv->common.rx_mtu;
  184. }
  185. skb_put(skb, len);
  186. if (p54_rx(dev, skb)) {
  187. pci_unmap_single(priv->pdev,
  188. le32_to_cpu(desc->host_addr),
  189. priv->common.rx_mtu + 32,
  190. PCI_DMA_FROMDEVICE);
  191. rx_buf[i] = NULL;
  192. desc->host_addr = 0;
  193. } else {
  194. skb_trim(skb, 0);
  195. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  196. }
  197. i++;
  198. i %= ring_limit;
  199. }
  200. p54p_refill_rx_ring(dev, ring_index, ring, ring_limit, rx_buf, *index);
  201. }
  202. static void p54p_check_tx_ring(struct ieee80211_hw *dev, u32 *index,
  203. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  204. struct sk_buff **tx_buf)
  205. {
  206. struct p54p_priv *priv = dev->priv;
  207. struct p54p_ring_control *ring_control = priv->ring_control;
  208. struct p54p_desc *desc;
  209. struct sk_buff *skb;
  210. u32 idx, i;
  211. i = (*index) % ring_limit;
  212. (*index) = idx = le32_to_cpu(ring_control->device_idx[ring_index]);
  213. idx %= ring_limit;
  214. while (i != idx) {
  215. desc = &ring[i];
  216. skb = tx_buf[i];
  217. tx_buf[i] = NULL;
  218. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  219. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  220. desc->host_addr = 0;
  221. desc->device_addr = 0;
  222. desc->len = 0;
  223. desc->flags = 0;
  224. if (skb && FREE_AFTER_TX(skb))
  225. p54_free_skb(dev, skb);
  226. i++;
  227. i %= ring_limit;
  228. }
  229. }
  230. static void p54p_tasklet(unsigned long dev_id)
  231. {
  232. struct ieee80211_hw *dev = (struct ieee80211_hw *)dev_id;
  233. struct p54p_priv *priv = dev->priv;
  234. struct p54p_ring_control *ring_control = priv->ring_control;
  235. p54p_check_tx_ring(dev, &priv->tx_idx_mgmt, 3, ring_control->tx_mgmt,
  236. ARRAY_SIZE(ring_control->tx_mgmt),
  237. priv->tx_buf_mgmt);
  238. p54p_check_tx_ring(dev, &priv->tx_idx_data, 1, ring_control->tx_data,
  239. ARRAY_SIZE(ring_control->tx_data),
  240. priv->tx_buf_data);
  241. p54p_check_rx_ring(dev, &priv->rx_idx_mgmt, 2, ring_control->rx_mgmt,
  242. ARRAY_SIZE(ring_control->rx_mgmt), priv->rx_buf_mgmt);
  243. p54p_check_rx_ring(dev, &priv->rx_idx_data, 0, ring_control->rx_data,
  244. ARRAY_SIZE(ring_control->rx_data), priv->rx_buf_data);
  245. wmb();
  246. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  247. }
  248. static irqreturn_t p54p_interrupt(int irq, void *dev_id)
  249. {
  250. struct ieee80211_hw *dev = dev_id;
  251. struct p54p_priv *priv = dev->priv;
  252. __le32 reg;
  253. reg = P54P_READ(int_ident);
  254. if (unlikely(reg == cpu_to_le32(0xFFFFFFFF))) {
  255. goto out;
  256. }
  257. P54P_WRITE(int_ack, reg);
  258. reg &= P54P_READ(int_enable);
  259. if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE))
  260. tasklet_schedule(&priv->tasklet);
  261. else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
  262. complete(&priv->boot_comp);
  263. out:
  264. return reg ? IRQ_HANDLED : IRQ_NONE;
  265. }
  266. static void p54p_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  267. {
  268. unsigned long flags;
  269. struct p54p_priv *priv = dev->priv;
  270. struct p54p_ring_control *ring_control = priv->ring_control;
  271. struct p54p_desc *desc;
  272. dma_addr_t mapping;
  273. u32 device_idx, idx, i;
  274. spin_lock_irqsave(&priv->lock, flags);
  275. device_idx = le32_to_cpu(ring_control->device_idx[1]);
  276. idx = le32_to_cpu(ring_control->host_idx[1]);
  277. i = idx % ARRAY_SIZE(ring_control->tx_data);
  278. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  279. PCI_DMA_TODEVICE);
  280. if (pci_dma_mapping_error(priv->pdev, mapping)) {
  281. spin_unlock_irqrestore(&priv->lock, flags);
  282. p54_free_skb(dev, skb);
  283. dev_err(&priv->pdev->dev, "TX DMA mapping error\n");
  284. return ;
  285. }
  286. priv->tx_buf_data[i] = skb;
  287. desc = &ring_control->tx_data[i];
  288. desc->host_addr = cpu_to_le32(mapping);
  289. desc->device_addr = ((struct p54_hdr *)skb->data)->req_id;
  290. desc->len = cpu_to_le16(skb->len);
  291. desc->flags = 0;
  292. wmb();
  293. ring_control->host_idx[1] = cpu_to_le32(idx + 1);
  294. spin_unlock_irqrestore(&priv->lock, flags);
  295. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  296. P54P_READ(dev_int);
  297. }
  298. static void p54p_stop(struct ieee80211_hw *dev)
  299. {
  300. struct p54p_priv *priv = dev->priv;
  301. struct p54p_ring_control *ring_control = priv->ring_control;
  302. unsigned int i;
  303. struct p54p_desc *desc;
  304. P54P_WRITE(int_enable, cpu_to_le32(0));
  305. P54P_READ(int_enable);
  306. udelay(10);
  307. free_irq(priv->pdev->irq, dev);
  308. tasklet_kill(&priv->tasklet);
  309. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  310. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_data); i++) {
  311. desc = &ring_control->rx_data[i];
  312. if (desc->host_addr)
  313. pci_unmap_single(priv->pdev,
  314. le32_to_cpu(desc->host_addr),
  315. priv->common.rx_mtu + 32,
  316. PCI_DMA_FROMDEVICE);
  317. kfree_skb(priv->rx_buf_data[i]);
  318. priv->rx_buf_data[i] = NULL;
  319. }
  320. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_mgmt); i++) {
  321. desc = &ring_control->rx_mgmt[i];
  322. if (desc->host_addr)
  323. pci_unmap_single(priv->pdev,
  324. le32_to_cpu(desc->host_addr),
  325. priv->common.rx_mtu + 32,
  326. PCI_DMA_FROMDEVICE);
  327. kfree_skb(priv->rx_buf_mgmt[i]);
  328. priv->rx_buf_mgmt[i] = NULL;
  329. }
  330. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_data); i++) {
  331. desc = &ring_control->tx_data[i];
  332. if (desc->host_addr)
  333. pci_unmap_single(priv->pdev,
  334. le32_to_cpu(desc->host_addr),
  335. le16_to_cpu(desc->len),
  336. PCI_DMA_TODEVICE);
  337. p54_free_skb(dev, priv->tx_buf_data[i]);
  338. priv->tx_buf_data[i] = NULL;
  339. }
  340. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_mgmt); i++) {
  341. desc = &ring_control->tx_mgmt[i];
  342. if (desc->host_addr)
  343. pci_unmap_single(priv->pdev,
  344. le32_to_cpu(desc->host_addr),
  345. le16_to_cpu(desc->len),
  346. PCI_DMA_TODEVICE);
  347. p54_free_skb(dev, priv->tx_buf_mgmt[i]);
  348. priv->tx_buf_mgmt[i] = NULL;
  349. }
  350. memset(ring_control, 0, sizeof(*ring_control));
  351. }
  352. static int p54p_open(struct ieee80211_hw *dev)
  353. {
  354. struct p54p_priv *priv = dev->priv;
  355. int err;
  356. init_completion(&priv->boot_comp);
  357. err = request_irq(priv->pdev->irq, p54p_interrupt,
  358. IRQF_SHARED, "p54pci", dev);
  359. if (err) {
  360. dev_err(&priv->pdev->dev, "failed to register IRQ handler\n");
  361. return err;
  362. }
  363. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  364. err = p54p_upload_firmware(dev);
  365. if (err) {
  366. free_irq(priv->pdev->irq, dev);
  367. return err;
  368. }
  369. priv->rx_idx_data = priv->tx_idx_data = 0;
  370. priv->rx_idx_mgmt = priv->tx_idx_mgmt = 0;
  371. p54p_refill_rx_ring(dev, 0, priv->ring_control->rx_data,
  372. ARRAY_SIZE(priv->ring_control->rx_data), priv->rx_buf_data, 0);
  373. p54p_refill_rx_ring(dev, 2, priv->ring_control->rx_mgmt,
  374. ARRAY_SIZE(priv->ring_control->rx_mgmt), priv->rx_buf_mgmt, 0);
  375. P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
  376. P54P_READ(ring_control_base);
  377. wmb();
  378. udelay(10);
  379. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  380. P54P_READ(int_enable);
  381. wmb();
  382. udelay(10);
  383. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  384. P54P_READ(dev_int);
  385. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  386. wiphy_err(dev->wiphy, "cannot boot firmware!\n");
  387. p54p_stop(dev);
  388. return -ETIMEDOUT;
  389. }
  390. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  391. P54P_READ(int_enable);
  392. wmb();
  393. udelay(10);
  394. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  395. P54P_READ(dev_int);
  396. wmb();
  397. udelay(10);
  398. return 0;
  399. }
  400. static int __devinit p54p_probe(struct pci_dev *pdev,
  401. const struct pci_device_id *id)
  402. {
  403. struct p54p_priv *priv;
  404. struct ieee80211_hw *dev;
  405. unsigned long mem_addr, mem_len;
  406. int err;
  407. err = pci_enable_device(pdev);
  408. if (err) {
  409. dev_err(&pdev->dev, "Cannot enable new PCI device\n");
  410. return err;
  411. }
  412. mem_addr = pci_resource_start(pdev, 0);
  413. mem_len = pci_resource_len(pdev, 0);
  414. if (mem_len < sizeof(struct p54p_csr)) {
  415. dev_err(&pdev->dev, "Too short PCI resources\n");
  416. goto err_disable_dev;
  417. }
  418. err = pci_request_regions(pdev, "p54pci");
  419. if (err) {
  420. dev_err(&pdev->dev, "Cannot obtain PCI resources\n");
  421. goto err_disable_dev;
  422. }
  423. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) ||
  424. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  425. dev_err(&pdev->dev, "No suitable DMA available\n");
  426. goto err_free_reg;
  427. }
  428. pci_set_master(pdev);
  429. pci_try_set_mwi(pdev);
  430. pci_write_config_byte(pdev, 0x40, 0);
  431. pci_write_config_byte(pdev, 0x41, 0);
  432. dev = p54_init_common(sizeof(*priv));
  433. if (!dev) {
  434. dev_err(&pdev->dev, "ieee80211 alloc failed\n");
  435. err = -ENOMEM;
  436. goto err_free_reg;
  437. }
  438. priv = dev->priv;
  439. priv->pdev = pdev;
  440. SET_IEEE80211_DEV(dev, &pdev->dev);
  441. pci_set_drvdata(pdev, dev);
  442. priv->map = ioremap(mem_addr, mem_len);
  443. if (!priv->map) {
  444. dev_err(&pdev->dev, "Cannot map device memory\n");
  445. err = -ENOMEM;
  446. goto err_free_dev;
  447. }
  448. priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
  449. &priv->ring_control_dma);
  450. if (!priv->ring_control) {
  451. dev_err(&pdev->dev, "Cannot allocate rings\n");
  452. err = -ENOMEM;
  453. goto err_iounmap;
  454. }
  455. priv->common.open = p54p_open;
  456. priv->common.stop = p54p_stop;
  457. priv->common.tx = p54p_tx;
  458. spin_lock_init(&priv->lock);
  459. tasklet_init(&priv->tasklet, p54p_tasklet, (unsigned long)dev);
  460. err = request_firmware(&priv->firmware, "isl3886pci",
  461. &priv->pdev->dev);
  462. if (err) {
  463. dev_err(&pdev->dev, "Cannot find firmware (isl3886pci)\n");
  464. err = request_firmware(&priv->firmware, "isl3886",
  465. &priv->pdev->dev);
  466. if (err)
  467. goto err_free_common;
  468. }
  469. err = p54p_open(dev);
  470. if (err)
  471. goto err_free_common;
  472. err = p54_read_eeprom(dev);
  473. p54p_stop(dev);
  474. if (err)
  475. goto err_free_common;
  476. err = p54_register_common(dev, &pdev->dev);
  477. if (err)
  478. goto err_free_common;
  479. return 0;
  480. err_free_common:
  481. release_firmware(priv->firmware);
  482. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  483. priv->ring_control, priv->ring_control_dma);
  484. err_iounmap:
  485. iounmap(priv->map);
  486. err_free_dev:
  487. pci_set_drvdata(pdev, NULL);
  488. p54_free_common(dev);
  489. err_free_reg:
  490. pci_release_regions(pdev);
  491. err_disable_dev:
  492. pci_disable_device(pdev);
  493. return err;
  494. }
  495. static void __devexit p54p_remove(struct pci_dev *pdev)
  496. {
  497. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  498. struct p54p_priv *priv;
  499. if (!dev)
  500. return;
  501. p54_unregister_common(dev);
  502. priv = dev->priv;
  503. release_firmware(priv->firmware);
  504. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  505. priv->ring_control, priv->ring_control_dma);
  506. iounmap(priv->map);
  507. pci_release_regions(pdev);
  508. pci_disable_device(pdev);
  509. p54_free_common(dev);
  510. }
  511. #ifdef CONFIG_PM
  512. static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
  513. {
  514. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  515. struct p54p_priv *priv = dev->priv;
  516. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  517. ieee80211_stop_queues(dev);
  518. p54p_stop(dev);
  519. }
  520. pci_save_state(pdev);
  521. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  522. return 0;
  523. }
  524. static int p54p_resume(struct pci_dev *pdev)
  525. {
  526. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  527. struct p54p_priv *priv = dev->priv;
  528. pci_set_power_state(pdev, PCI_D0);
  529. pci_restore_state(pdev);
  530. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  531. p54p_open(dev);
  532. ieee80211_wake_queues(dev);
  533. }
  534. return 0;
  535. }
  536. #endif /* CONFIG_PM */
  537. static struct pci_driver p54p_driver = {
  538. .name = "p54pci",
  539. .id_table = p54p_table,
  540. .probe = p54p_probe,
  541. .remove = __devexit_p(p54p_remove),
  542. #ifdef CONFIG_PM
  543. .suspend = p54p_suspend,
  544. .resume = p54p_resume,
  545. #endif /* CONFIG_PM */
  546. };
  547. static int __init p54p_init(void)
  548. {
  549. return pci_register_driver(&p54p_driver);
  550. }
  551. static void __exit p54p_exit(void)
  552. {
  553. pci_unregister_driver(&p54p_driver);
  554. }
  555. module_init(p54p_init);
  556. module_exit(p54p_exit);