exynos_dp_core.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <video/exynos_dp.h>
  21. #include "exynos_dp_core.h"
  22. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  23. {
  24. exynos_dp_reset(dp);
  25. exynos_dp_swreset(dp);
  26. exynos_dp_init_analog_param(dp);
  27. exynos_dp_init_interrupt(dp);
  28. /* SW defined function Normal operation */
  29. exynos_dp_enable_sw_function(dp);
  30. exynos_dp_config_interrupt(dp);
  31. exynos_dp_init_analog_func(dp);
  32. exynos_dp_init_hpd(dp);
  33. exynos_dp_init_aux(dp);
  34. return 0;
  35. }
  36. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  37. {
  38. int timeout_loop = 0;
  39. exynos_dp_init_hpd(dp);
  40. usleep_range(200, 210);
  41. while (exynos_dp_get_plug_in_status(dp) != 0) {
  42. timeout_loop++;
  43. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  44. dev_err(dp->dev, "failed to get hpd plug status\n");
  45. return -ETIMEDOUT;
  46. }
  47. usleep_range(10, 11);
  48. }
  49. return 0;
  50. }
  51. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  52. {
  53. int i;
  54. unsigned char sum = 0;
  55. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  56. sum = sum + edid_data[i];
  57. return sum;
  58. }
  59. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  60. {
  61. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  62. unsigned int extend_block = 0;
  63. unsigned char sum;
  64. unsigned char test_vector;
  65. int retval;
  66. /*
  67. * EDID device address is 0x50.
  68. * However, if necessary, you must have set upper address
  69. * into E-EDID in I2C device, 0x30.
  70. */
  71. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  72. exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  73. EDID_EXTENSION_FLAG,
  74. &extend_block);
  75. if (extend_block > 0) {
  76. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  77. /* Read EDID data */
  78. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  79. EDID_HEADER_PATTERN,
  80. EDID_BLOCK_LENGTH,
  81. &edid[EDID_HEADER_PATTERN]);
  82. if (retval != 0) {
  83. dev_err(dp->dev, "EDID Read failed!\n");
  84. return -EIO;
  85. }
  86. sum = exynos_dp_calc_edid_check_sum(edid);
  87. if (sum != 0) {
  88. dev_err(dp->dev, "EDID bad checksum!\n");
  89. return -EIO;
  90. }
  91. /* Read additional EDID data */
  92. retval = exynos_dp_read_bytes_from_i2c(dp,
  93. I2C_EDID_DEVICE_ADDR,
  94. EDID_BLOCK_LENGTH,
  95. EDID_BLOCK_LENGTH,
  96. &edid[EDID_BLOCK_LENGTH]);
  97. if (retval != 0) {
  98. dev_err(dp->dev, "EDID Read failed!\n");
  99. return -EIO;
  100. }
  101. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  102. if (sum != 0) {
  103. dev_err(dp->dev, "EDID bad checksum!\n");
  104. return -EIO;
  105. }
  106. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  107. &test_vector);
  108. if (test_vector & DPCD_TEST_EDID_READ) {
  109. exynos_dp_write_byte_to_dpcd(dp,
  110. DPCD_ADDR_TEST_EDID_CHECKSUM,
  111. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  112. exynos_dp_write_byte_to_dpcd(dp,
  113. DPCD_ADDR_TEST_RESPONSE,
  114. DPCD_TEST_EDID_CHECKSUM_WRITE);
  115. }
  116. } else {
  117. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  118. /* Read EDID data */
  119. retval = exynos_dp_read_bytes_from_i2c(dp,
  120. I2C_EDID_DEVICE_ADDR,
  121. EDID_HEADER_PATTERN,
  122. EDID_BLOCK_LENGTH,
  123. &edid[EDID_HEADER_PATTERN]);
  124. if (retval != 0) {
  125. dev_err(dp->dev, "EDID Read failed!\n");
  126. return -EIO;
  127. }
  128. sum = exynos_dp_calc_edid_check_sum(edid);
  129. if (sum != 0) {
  130. dev_err(dp->dev, "EDID bad checksum!\n");
  131. return -EIO;
  132. }
  133. exynos_dp_read_byte_from_dpcd(dp,
  134. DPCD_ADDR_TEST_REQUEST,
  135. &test_vector);
  136. if (test_vector & DPCD_TEST_EDID_READ) {
  137. exynos_dp_write_byte_to_dpcd(dp,
  138. DPCD_ADDR_TEST_EDID_CHECKSUM,
  139. edid[EDID_CHECKSUM]);
  140. exynos_dp_write_byte_to_dpcd(dp,
  141. DPCD_ADDR_TEST_RESPONSE,
  142. DPCD_TEST_EDID_CHECKSUM_WRITE);
  143. }
  144. }
  145. dev_err(dp->dev, "EDID Read success!\n");
  146. return 0;
  147. }
  148. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  149. {
  150. u8 buf[12];
  151. int i;
  152. int retval;
  153. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  154. exynos_dp_read_bytes_from_dpcd(dp,
  155. DPCD_ADDR_DPCD_REV,
  156. 12, buf);
  157. /* Read EDID */
  158. for (i = 0; i < 3; i++) {
  159. retval = exynos_dp_read_edid(dp);
  160. if (retval == 0)
  161. break;
  162. }
  163. return retval;
  164. }
  165. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  166. bool enable)
  167. {
  168. u8 data;
  169. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  170. if (enable)
  171. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  172. DPCD_ENHANCED_FRAME_EN |
  173. DPCD_LANE_COUNT_SET(data));
  174. else
  175. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  176. DPCD_LANE_COUNT_SET(data));
  177. }
  178. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  179. {
  180. u8 data;
  181. int retval;
  182. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  183. retval = DPCD_ENHANCED_FRAME_CAP(data);
  184. return retval;
  185. }
  186. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  187. {
  188. u8 data;
  189. data = exynos_dp_is_enhanced_mode_available(dp);
  190. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  191. exynos_dp_enable_enhanced_mode(dp, data);
  192. }
  193. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  194. {
  195. exynos_dp_set_training_pattern(dp, DP_NONE);
  196. exynos_dp_write_byte_to_dpcd(dp,
  197. DPCD_ADDR_TRAINING_PATTERN_SET,
  198. DPCD_TRAINING_PATTERN_DISABLED);
  199. }
  200. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  201. int pre_emphasis, int lane)
  202. {
  203. switch (lane) {
  204. case 0:
  205. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  206. break;
  207. case 1:
  208. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  209. break;
  210. case 2:
  211. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  212. break;
  213. case 3:
  214. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  215. break;
  216. }
  217. }
  218. static void exynos_dp_link_start(struct exynos_dp_device *dp)
  219. {
  220. u8 buf[4];
  221. int lane;
  222. int lane_count;
  223. lane_count = dp->link_train.lane_count;
  224. dp->link_train.lt_state = CLOCK_RECOVERY;
  225. dp->link_train.eq_loop = 0;
  226. for (lane = 0; lane < lane_count; lane++)
  227. dp->link_train.cr_loop[lane] = 0;
  228. /* Set sink to D0 (Sink Not Ready) mode. */
  229. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
  230. DPCD_SET_POWER_STATE_D0);
  231. /* Set link rate and count as you want to establish*/
  232. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  233. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  234. /* Setup RX configuration */
  235. buf[0] = dp->link_train.link_rate;
  236. buf[1] = dp->link_train.lane_count;
  237. exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  238. 2, buf);
  239. /* Set TX pre-emphasis to minimum */
  240. for (lane = 0; lane < lane_count; lane++)
  241. exynos_dp_set_lane_lane_pre_emphasis(dp,
  242. PRE_EMPHASIS_LEVEL_0, lane);
  243. /* Set training pattern 1 */
  244. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  245. /* Set RX training pattern */
  246. exynos_dp_write_byte_to_dpcd(dp,
  247. DPCD_ADDR_TRAINING_PATTERN_SET,
  248. DPCD_SCRAMBLING_DISABLED |
  249. DPCD_TRAINING_PATTERN_1);
  250. for (lane = 0; lane < lane_count; lane++)
  251. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  252. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  253. exynos_dp_write_bytes_to_dpcd(dp,
  254. DPCD_ADDR_TRAINING_LANE0_SET,
  255. lane_count, buf);
  256. }
  257. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  258. {
  259. int shift = (lane & 1) * 4;
  260. u8 link_value = link_status[lane>>1];
  261. return (link_value >> shift) & 0xf;
  262. }
  263. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  264. {
  265. int lane;
  266. u8 lane_status;
  267. for (lane = 0; lane < lane_count; lane++) {
  268. lane_status = exynos_dp_get_lane_status(link_status, lane);
  269. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  270. return -EINVAL;
  271. }
  272. return 0;
  273. }
  274. static int exynos_dp_channel_eq_ok(u8 link_align[3], int lane_count)
  275. {
  276. int lane;
  277. u8 lane_align;
  278. u8 lane_status;
  279. lane_align = link_align[2];
  280. if ((lane_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  281. return -EINVAL;
  282. for (lane = 0; lane < lane_count; lane++) {
  283. lane_status = exynos_dp_get_lane_status(link_align, lane);
  284. lane_status &= DPCD_CHANNEL_EQ_BITS;
  285. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  286. return -EINVAL;
  287. }
  288. return 0;
  289. }
  290. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  291. int lane)
  292. {
  293. int shift = (lane & 1) * 4;
  294. u8 link_value = adjust_request[lane>>1];
  295. return (link_value >> shift) & 0x3;
  296. }
  297. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  298. u8 adjust_request[2],
  299. int lane)
  300. {
  301. int shift = (lane & 1) * 4;
  302. u8 link_value = adjust_request[lane>>1];
  303. return ((link_value >> shift) & 0xc) >> 2;
  304. }
  305. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  306. u8 training_lane_set, int lane)
  307. {
  308. switch (lane) {
  309. case 0:
  310. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  311. break;
  312. case 1:
  313. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  314. break;
  315. case 2:
  316. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  317. break;
  318. case 3:
  319. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  320. break;
  321. }
  322. }
  323. static unsigned int exynos_dp_get_lane_link_training(
  324. struct exynos_dp_device *dp,
  325. int lane)
  326. {
  327. u32 reg;
  328. switch (lane) {
  329. case 0:
  330. reg = exynos_dp_get_lane0_link_training(dp);
  331. break;
  332. case 1:
  333. reg = exynos_dp_get_lane1_link_training(dp);
  334. break;
  335. case 2:
  336. reg = exynos_dp_get_lane2_link_training(dp);
  337. break;
  338. case 3:
  339. reg = exynos_dp_get_lane3_link_training(dp);
  340. break;
  341. default:
  342. WARN_ON(1);
  343. return 0;
  344. }
  345. return reg;
  346. }
  347. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  348. {
  349. exynos_dp_training_pattern_dis(dp);
  350. exynos_dp_set_enhanced_mode(dp);
  351. dp->link_train.lt_state = FAILED;
  352. }
  353. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  354. {
  355. u8 link_status[2];
  356. int lane;
  357. int lane_count;
  358. u8 adjust_request[2];
  359. u8 voltage_swing;
  360. u8 pre_emphasis;
  361. u8 training_lane;
  362. usleep_range(100, 101);
  363. lane_count = dp->link_train.lane_count;
  364. exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  365. 2, link_status);
  366. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  367. /* set training pattern 2 for EQ */
  368. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  369. for (lane = 0; lane < lane_count; lane++) {
  370. exynos_dp_read_bytes_from_dpcd(dp,
  371. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  372. 2, adjust_request);
  373. voltage_swing = exynos_dp_get_adjust_request_voltage(
  374. adjust_request, lane);
  375. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  376. adjust_request, lane);
  377. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  378. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  379. if (voltage_swing == VOLTAGE_LEVEL_3)
  380. training_lane |= DPCD_MAX_SWING_REACHED;
  381. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  382. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  383. dp->link_train.training_lane[lane] = training_lane;
  384. exynos_dp_set_lane_link_training(dp,
  385. dp->link_train.training_lane[lane],
  386. lane);
  387. }
  388. exynos_dp_write_byte_to_dpcd(dp,
  389. DPCD_ADDR_TRAINING_PATTERN_SET,
  390. DPCD_SCRAMBLING_DISABLED |
  391. DPCD_TRAINING_PATTERN_2);
  392. exynos_dp_write_bytes_to_dpcd(dp,
  393. DPCD_ADDR_TRAINING_LANE0_SET,
  394. lane_count,
  395. dp->link_train.training_lane);
  396. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  397. dp->link_train.lt_state = EQUALIZER_TRAINING;
  398. } else {
  399. for (lane = 0; lane < lane_count; lane++) {
  400. training_lane = exynos_dp_get_lane_link_training(
  401. dp, lane);
  402. exynos_dp_read_bytes_from_dpcd(dp,
  403. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  404. 2, adjust_request);
  405. voltage_swing = exynos_dp_get_adjust_request_voltage(
  406. adjust_request, lane);
  407. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  408. adjust_request, lane);
  409. if (voltage_swing == VOLTAGE_LEVEL_3 ||
  410. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  411. dev_err(dp->dev, "voltage or pre emphasis reached max level\n");
  412. goto reduce_link_rate;
  413. }
  414. if ((DPCD_VOLTAGE_SWING_GET(training_lane) ==
  415. voltage_swing) &&
  416. (DPCD_PRE_EMPHASIS_GET(training_lane) ==
  417. pre_emphasis)) {
  418. dp->link_train.cr_loop[lane]++;
  419. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP) {
  420. dev_err(dp->dev, "CR Max loop\n");
  421. goto reduce_link_rate;
  422. }
  423. }
  424. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  425. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  426. if (voltage_swing == VOLTAGE_LEVEL_3)
  427. training_lane |= DPCD_MAX_SWING_REACHED;
  428. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  429. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  430. dp->link_train.training_lane[lane] = training_lane;
  431. exynos_dp_set_lane_link_training(dp,
  432. dp->link_train.training_lane[lane], lane);
  433. }
  434. exynos_dp_write_bytes_to_dpcd(dp,
  435. DPCD_ADDR_TRAINING_LANE0_SET,
  436. lane_count,
  437. dp->link_train.training_lane);
  438. }
  439. return 0;
  440. reduce_link_rate:
  441. exynos_dp_reduce_link_rate(dp);
  442. return -EIO;
  443. }
  444. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  445. {
  446. u8 link_status[2];
  447. u8 link_align[3];
  448. int lane;
  449. int lane_count;
  450. u32 reg;
  451. u8 adjust_request[2];
  452. u8 voltage_swing;
  453. u8 pre_emphasis;
  454. u8 training_lane;
  455. usleep_range(400, 401);
  456. lane_count = dp->link_train.lane_count;
  457. exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_LANE0_1_STATUS,
  458. 2, link_status);
  459. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  460. link_align[0] = link_status[0];
  461. link_align[1] = link_status[1];
  462. exynos_dp_read_byte_from_dpcd(dp,
  463. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED,
  464. &link_align[2]);
  465. for (lane = 0; lane < lane_count; lane++) {
  466. exynos_dp_read_bytes_from_dpcd(dp,
  467. DPCD_ADDR_ADJUST_REQUEST_LANE0_1,
  468. 2, adjust_request);
  469. voltage_swing = exynos_dp_get_adjust_request_voltage(
  470. adjust_request, lane);
  471. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  472. adjust_request, lane);
  473. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  474. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  475. if (voltage_swing == VOLTAGE_LEVEL_3)
  476. training_lane |= DPCD_MAX_SWING_REACHED;
  477. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  478. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  479. dp->link_train.training_lane[lane] = training_lane;
  480. }
  481. if (exynos_dp_channel_eq_ok(link_align, lane_count) == 0) {
  482. /* traing pattern Set to Normal */
  483. exynos_dp_training_pattern_dis(dp);
  484. dev_info(dp->dev, "Link Training success!\n");
  485. exynos_dp_get_link_bandwidth(dp, &reg);
  486. dp->link_train.link_rate = reg;
  487. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  488. dp->link_train.link_rate);
  489. exynos_dp_get_lane_count(dp, &reg);
  490. dp->link_train.lane_count = reg;
  491. dev_dbg(dp->dev, "final lane count = %.2x\n",
  492. dp->link_train.lane_count);
  493. /* set enhanced mode if available */
  494. exynos_dp_set_enhanced_mode(dp);
  495. dp->link_train.lt_state = FINISHED;
  496. } else {
  497. /* not all locked */
  498. dp->link_train.eq_loop++;
  499. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  500. dev_err(dp->dev, "EQ Max loop\n");
  501. goto reduce_link_rate;
  502. }
  503. for (lane = 0; lane < lane_count; lane++)
  504. exynos_dp_set_lane_link_training(dp,
  505. dp->link_train.training_lane[lane],
  506. lane);
  507. exynos_dp_write_bytes_to_dpcd(dp,
  508. DPCD_ADDR_TRAINING_LANE0_SET,
  509. lane_count,
  510. dp->link_train.training_lane);
  511. }
  512. } else {
  513. goto reduce_link_rate;
  514. }
  515. return 0;
  516. reduce_link_rate:
  517. exynos_dp_reduce_link_rate(dp);
  518. return -EIO;
  519. }
  520. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  521. u8 *bandwidth)
  522. {
  523. u8 data;
  524. /*
  525. * For DP rev.1.1, Maximum link rate of Main Link lanes
  526. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  527. */
  528. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  529. *bandwidth = data;
  530. }
  531. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  532. u8 *lane_count)
  533. {
  534. u8 data;
  535. /*
  536. * For DP rev.1.1, Maximum number of Main Link lanes
  537. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  538. */
  539. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  540. *lane_count = DPCD_MAX_LANE_COUNT(data);
  541. }
  542. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  543. enum link_lane_count_type max_lane,
  544. enum link_rate_type max_rate)
  545. {
  546. /*
  547. * MACRO_RST must be applied after the PLL_LOCK to avoid
  548. * the DP inter pair skew issue for at least 10 us
  549. */
  550. exynos_dp_reset_macro(dp);
  551. /* Initialize by reading RX's DPCD */
  552. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  553. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  554. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  555. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  556. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  557. dp->link_train.link_rate);
  558. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  559. }
  560. if (dp->link_train.lane_count == 0) {
  561. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  562. dp->link_train.lane_count);
  563. dp->link_train.lane_count = (u8)LANE_COUNT1;
  564. }
  565. /* Setup TX lane count & rate */
  566. if (dp->link_train.lane_count > max_lane)
  567. dp->link_train.lane_count = max_lane;
  568. if (dp->link_train.link_rate > max_rate)
  569. dp->link_train.link_rate = max_rate;
  570. /* All DP analog module power up */
  571. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  572. }
  573. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  574. {
  575. int retval = 0;
  576. int training_finished = 0;
  577. dp->link_train.lt_state = START;
  578. /* Process here */
  579. while (!training_finished) {
  580. switch (dp->link_train.lt_state) {
  581. case START:
  582. exynos_dp_link_start(dp);
  583. break;
  584. case CLOCK_RECOVERY:
  585. retval = exynos_dp_process_clock_recovery(dp);
  586. if (retval)
  587. dev_err(dp->dev, "LT CR failed!\n");
  588. break;
  589. case EQUALIZER_TRAINING:
  590. retval = exynos_dp_process_equalizer_training(dp);
  591. if (retval)
  592. dev_err(dp->dev, "LT EQ failed!\n");
  593. break;
  594. case FINISHED:
  595. training_finished = 1;
  596. break;
  597. case FAILED:
  598. return -EREMOTEIO;
  599. }
  600. }
  601. return retval;
  602. }
  603. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  604. u32 count,
  605. u32 bwtype)
  606. {
  607. int i;
  608. int retval;
  609. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  610. exynos_dp_init_training(dp, count, bwtype);
  611. retval = exynos_dp_sw_link_training(dp);
  612. if (retval == 0)
  613. break;
  614. usleep_range(100, 110);
  615. }
  616. return retval;
  617. }
  618. static int exynos_dp_config_video(struct exynos_dp_device *dp,
  619. struct video_info *video_info)
  620. {
  621. int retval = 0;
  622. int timeout_loop = 0;
  623. int done_count = 0;
  624. exynos_dp_config_video_slave_mode(dp, video_info);
  625. exynos_dp_set_video_color_format(dp, video_info->color_depth,
  626. video_info->color_space,
  627. video_info->dynamic_range,
  628. video_info->ycbcr_coeff);
  629. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  630. dev_err(dp->dev, "PLL is not locked yet.\n");
  631. return -EINVAL;
  632. }
  633. for (;;) {
  634. timeout_loop++;
  635. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  636. break;
  637. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  638. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  639. return -ETIMEDOUT;
  640. }
  641. usleep_range(1, 2);
  642. }
  643. /* Set to use the register calculated M/N video */
  644. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  645. /* For video bist, Video timing must be generated by register */
  646. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  647. /* Disable video mute */
  648. exynos_dp_enable_video_mute(dp, 0);
  649. /* Configure video slave mode */
  650. exynos_dp_enable_video_master(dp, 0);
  651. /* Enable video */
  652. exynos_dp_start_video(dp);
  653. timeout_loop = 0;
  654. for (;;) {
  655. timeout_loop++;
  656. if (exynos_dp_is_video_stream_on(dp) == 0) {
  657. done_count++;
  658. if (done_count > 10)
  659. break;
  660. } else if (done_count) {
  661. done_count = 0;
  662. }
  663. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  664. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  665. return -ETIMEDOUT;
  666. }
  667. usleep_range(1000, 1001);
  668. }
  669. if (retval != 0)
  670. dev_err(dp->dev, "Video stream is not detected!\n");
  671. return retval;
  672. }
  673. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  674. {
  675. u8 data;
  676. if (enable) {
  677. exynos_dp_enable_scrambling(dp);
  678. exynos_dp_read_byte_from_dpcd(dp,
  679. DPCD_ADDR_TRAINING_PATTERN_SET,
  680. &data);
  681. exynos_dp_write_byte_to_dpcd(dp,
  682. DPCD_ADDR_TRAINING_PATTERN_SET,
  683. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  684. } else {
  685. exynos_dp_disable_scrambling(dp);
  686. exynos_dp_read_byte_from_dpcd(dp,
  687. DPCD_ADDR_TRAINING_PATTERN_SET,
  688. &data);
  689. exynos_dp_write_byte_to_dpcd(dp,
  690. DPCD_ADDR_TRAINING_PATTERN_SET,
  691. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  692. }
  693. }
  694. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  695. {
  696. struct exynos_dp_device *dp = arg;
  697. dev_err(dp->dev, "exynos_dp_irq_handler\n");
  698. return IRQ_HANDLED;
  699. }
  700. static int __devinit exynos_dp_probe(struct platform_device *pdev)
  701. {
  702. struct resource *res;
  703. struct exynos_dp_device *dp;
  704. struct exynos_dp_platdata *pdata;
  705. int ret = 0;
  706. pdata = pdev->dev.platform_data;
  707. if (!pdata) {
  708. dev_err(&pdev->dev, "no platform data\n");
  709. return -EINVAL;
  710. }
  711. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  712. GFP_KERNEL);
  713. if (!dp) {
  714. dev_err(&pdev->dev, "no memory for device data\n");
  715. return -ENOMEM;
  716. }
  717. dp->dev = &pdev->dev;
  718. dp->clock = devm_clk_get(&pdev->dev, "dp");
  719. if (IS_ERR(dp->clock)) {
  720. dev_err(&pdev->dev, "failed to get clock\n");
  721. return PTR_ERR(dp->clock);
  722. }
  723. clk_prepare_enable(dp->clock);
  724. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  725. dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
  726. if (!dp->reg_base) {
  727. dev_err(&pdev->dev, "failed to ioremap\n");
  728. return -ENOMEM;
  729. }
  730. dp->irq = platform_get_irq(pdev, 0);
  731. if (!dp->irq) {
  732. dev_err(&pdev->dev, "failed to get irq\n");
  733. return -ENODEV;
  734. }
  735. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  736. "exynos-dp", dp);
  737. if (ret) {
  738. dev_err(&pdev->dev, "failed to request irq\n");
  739. return ret;
  740. }
  741. dp->video_info = pdata->video_info;
  742. if (pdata->phy_init)
  743. pdata->phy_init();
  744. exynos_dp_init_dp(dp);
  745. ret = exynos_dp_detect_hpd(dp);
  746. if (ret) {
  747. dev_err(&pdev->dev, "unable to detect hpd\n");
  748. return ret;
  749. }
  750. exynos_dp_handle_edid(dp);
  751. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  752. dp->video_info->link_rate);
  753. if (ret) {
  754. dev_err(&pdev->dev, "unable to do link train\n");
  755. return ret;
  756. }
  757. exynos_dp_enable_scramble(dp, 1);
  758. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  759. exynos_dp_enable_enhanced_mode(dp, 1);
  760. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  761. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  762. exynos_dp_init_video(dp);
  763. ret = exynos_dp_config_video(dp, dp->video_info);
  764. if (ret) {
  765. dev_err(&pdev->dev, "unable to config video\n");
  766. return ret;
  767. }
  768. platform_set_drvdata(pdev, dp);
  769. return 0;
  770. }
  771. static int __devexit exynos_dp_remove(struct platform_device *pdev)
  772. {
  773. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  774. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  775. if (pdata && pdata->phy_exit)
  776. pdata->phy_exit();
  777. clk_disable_unprepare(dp->clock);
  778. return 0;
  779. }
  780. #ifdef CONFIG_PM_SLEEP
  781. static int exynos_dp_suspend(struct device *dev)
  782. {
  783. struct platform_device *pdev = to_platform_device(dev);
  784. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  785. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  786. if (pdata && pdata->phy_exit)
  787. pdata->phy_exit();
  788. clk_disable_unprepare(dp->clock);
  789. return 0;
  790. }
  791. static int exynos_dp_resume(struct device *dev)
  792. {
  793. struct platform_device *pdev = to_platform_device(dev);
  794. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  795. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  796. if (pdata && pdata->phy_init)
  797. pdata->phy_init();
  798. clk_prepare_enable(dp->clock);
  799. exynos_dp_init_dp(dp);
  800. exynos_dp_detect_hpd(dp);
  801. exynos_dp_handle_edid(dp);
  802. exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  803. dp->video_info->link_rate);
  804. exynos_dp_enable_scramble(dp, 1);
  805. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  806. exynos_dp_enable_enhanced_mode(dp, 1);
  807. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  808. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  809. exynos_dp_init_video(dp);
  810. exynos_dp_config_video(dp, dp->video_info);
  811. return 0;
  812. }
  813. #endif
  814. static const struct dev_pm_ops exynos_dp_pm_ops = {
  815. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  816. };
  817. static struct platform_driver exynos_dp_driver = {
  818. .probe = exynos_dp_probe,
  819. .remove = __devexit_p(exynos_dp_remove),
  820. .driver = {
  821. .name = "exynos-dp",
  822. .owner = THIS_MODULE,
  823. .pm = &exynos_dp_pm_ops,
  824. },
  825. };
  826. module_platform_driver(exynos_dp_driver);
  827. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  828. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  829. MODULE_LICENSE("GPL");