da8xx-fb.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/wait.h>
  32. #include <linux/clk.h>
  33. #include <linux/cpufreq.h>
  34. #include <linux/console.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/slab.h>
  37. #include <linux/delay.h>
  38. #include <linux/lcm.h>
  39. #include <video/da8xx-fb.h>
  40. #include <asm/div64.h>
  41. #define DRIVER_NAME "da8xx_lcdc"
  42. #define LCD_VERSION_1 1
  43. #define LCD_VERSION_2 2
  44. /* LCD Status Register */
  45. #define LCD_END_OF_FRAME1 BIT(9)
  46. #define LCD_END_OF_FRAME0 BIT(8)
  47. #define LCD_PL_LOAD_DONE BIT(6)
  48. #define LCD_FIFO_UNDERFLOW BIT(5)
  49. #define LCD_SYNC_LOST BIT(2)
  50. #define LCD_FRAME_DONE BIT(0)
  51. /* LCD DMA Control Register */
  52. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  53. #define LCD_DMA_BURST_1 0x0
  54. #define LCD_DMA_BURST_2 0x1
  55. #define LCD_DMA_BURST_4 0x2
  56. #define LCD_DMA_BURST_8 0x3
  57. #define LCD_DMA_BURST_16 0x4
  58. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  59. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  60. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  61. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  62. /* LCD Control Register */
  63. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  64. #define LCD_RASTER_MODE 0x01
  65. /* LCD Raster Control Register */
  66. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  67. #define PALETTE_AND_DATA 0x00
  68. #define PALETTE_ONLY 0x01
  69. #define DATA_ONLY 0x02
  70. #define LCD_MONO_8BIT_MODE BIT(9)
  71. #define LCD_RASTER_ORDER BIT(8)
  72. #define LCD_TFT_MODE BIT(7)
  73. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  74. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  75. #define LCD_V1_PL_INT_ENA BIT(4)
  76. #define LCD_V2_PL_INT_ENA BIT(6)
  77. #define LCD_MONOCHROME_MODE BIT(1)
  78. #define LCD_RASTER_ENABLE BIT(0)
  79. #define LCD_TFT_ALT_ENABLE BIT(23)
  80. #define LCD_STN_565_ENABLE BIT(24)
  81. #define LCD_V2_DMA_CLK_EN BIT(2)
  82. #define LCD_V2_LIDD_CLK_EN BIT(1)
  83. #define LCD_V2_CORE_CLK_EN BIT(0)
  84. #define LCD_V2_LPP_B10 26
  85. #define LCD_V2_TFT_24BPP_MODE BIT(25)
  86. #define LCD_V2_TFT_24BPP_UNPACK BIT(26)
  87. /* LCD Raster Timing 2 Register */
  88. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  89. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  90. #define LCD_SYNC_CTRL BIT(25)
  91. #define LCD_SYNC_EDGE BIT(24)
  92. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  93. #define LCD_INVERT_LINE_CLOCK BIT(21)
  94. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  95. /* LCD Block */
  96. #define LCD_PID_REG 0x0
  97. #define LCD_CTRL_REG 0x4
  98. #define LCD_STAT_REG 0x8
  99. #define LCD_RASTER_CTRL_REG 0x28
  100. #define LCD_RASTER_TIMING_0_REG 0x2C
  101. #define LCD_RASTER_TIMING_1_REG 0x30
  102. #define LCD_RASTER_TIMING_2_REG 0x34
  103. #define LCD_DMA_CTRL_REG 0x40
  104. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  105. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  106. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  107. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  108. /* Interrupt Registers available only in Version 2 */
  109. #define LCD_RAW_STAT_REG 0x58
  110. #define LCD_MASKED_STAT_REG 0x5c
  111. #define LCD_INT_ENABLE_SET_REG 0x60
  112. #define LCD_INT_ENABLE_CLR_REG 0x64
  113. #define LCD_END_OF_INT_IND_REG 0x68
  114. /* Clock registers available only on Version 2 */
  115. #define LCD_CLK_ENABLE_REG 0x6c
  116. #define LCD_CLK_RESET_REG 0x70
  117. #define LCD_CLK_MAIN_RESET BIT(3)
  118. #define LCD_NUM_BUFFERS 2
  119. #define WSI_TIMEOUT 50
  120. #define PALETTE_SIZE 256
  121. #define LEFT_MARGIN 64
  122. #define RIGHT_MARGIN 64
  123. #define UPPER_MARGIN 32
  124. #define LOWER_MARGIN 32
  125. static void __iomem *da8xx_fb_reg_base;
  126. static struct resource *lcdc_regs;
  127. static unsigned int lcd_revision;
  128. static irq_handler_t lcdc_irq_handler;
  129. static wait_queue_head_t frame_done_wq;
  130. static int frame_done_flag;
  131. static inline unsigned int lcdc_read(unsigned int addr)
  132. {
  133. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  134. }
  135. static inline void lcdc_write(unsigned int val, unsigned int addr)
  136. {
  137. __raw_writel(val, da8xx_fb_reg_base + (addr));
  138. }
  139. struct da8xx_fb_par {
  140. resource_size_t p_palette_base;
  141. unsigned char *v_palette_base;
  142. dma_addr_t vram_phys;
  143. unsigned long vram_size;
  144. void *vram_virt;
  145. unsigned int dma_start;
  146. unsigned int dma_end;
  147. struct clk *lcdc_clk;
  148. int irq;
  149. unsigned int palette_sz;
  150. unsigned int pxl_clk;
  151. int blank;
  152. wait_queue_head_t vsync_wait;
  153. int vsync_flag;
  154. int vsync_timeout;
  155. spinlock_t lock_for_chan_update;
  156. /*
  157. * LCDC has 2 ping pong DMA channels, channel 0
  158. * and channel 1.
  159. */
  160. unsigned int which_dma_channel_done;
  161. #ifdef CONFIG_CPU_FREQ
  162. struct notifier_block freq_transition;
  163. unsigned int lcd_fck_rate;
  164. #endif
  165. void (*panel_power_ctrl)(int);
  166. u32 pseudo_palette[16];
  167. };
  168. /* Variable Screen Information */
  169. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  170. .xoffset = 0,
  171. .yoffset = 0,
  172. .transp = {0, 0, 0},
  173. .nonstd = 0,
  174. .activate = 0,
  175. .height = -1,
  176. .width = -1,
  177. .accel_flags = 0,
  178. .left_margin = LEFT_MARGIN,
  179. .right_margin = RIGHT_MARGIN,
  180. .upper_margin = UPPER_MARGIN,
  181. .lower_margin = LOWER_MARGIN,
  182. .sync = 0,
  183. .vmode = FB_VMODE_NONINTERLACED
  184. };
  185. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  186. .id = "DA8xx FB Drv",
  187. .type = FB_TYPE_PACKED_PIXELS,
  188. .type_aux = 0,
  189. .visual = FB_VISUAL_PSEUDOCOLOR,
  190. .xpanstep = 0,
  191. .ypanstep = 1,
  192. .ywrapstep = 0,
  193. .accel = FB_ACCEL_NONE
  194. };
  195. struct da8xx_panel {
  196. const char name[25]; /* Full name <vendor>_<model> */
  197. unsigned short width;
  198. unsigned short height;
  199. int hfp; /* Horizontal front porch */
  200. int hbp; /* Horizontal back porch */
  201. int hsw; /* Horizontal Sync Pulse Width */
  202. int vfp; /* Vertical front porch */
  203. int vbp; /* Vertical back porch */
  204. int vsw; /* Vertical Sync Pulse Width */
  205. unsigned int pxl_clk; /* Pixel clock */
  206. unsigned char invert_pxl_clk; /* Invert Pixel clock */
  207. };
  208. static struct da8xx_panel known_lcd_panels[] = {
  209. /* Sharp LCD035Q3DG01 */
  210. [0] = {
  211. .name = "Sharp_LCD035Q3DG01",
  212. .width = 320,
  213. .height = 240,
  214. .hfp = 8,
  215. .hbp = 6,
  216. .hsw = 0,
  217. .vfp = 2,
  218. .vbp = 2,
  219. .vsw = 0,
  220. .pxl_clk = 4608000,
  221. .invert_pxl_clk = 1,
  222. },
  223. /* Sharp LK043T1DG01 */
  224. [1] = {
  225. .name = "Sharp_LK043T1DG01",
  226. .width = 480,
  227. .height = 272,
  228. .hfp = 2,
  229. .hbp = 2,
  230. .hsw = 41,
  231. .vfp = 2,
  232. .vbp = 2,
  233. .vsw = 10,
  234. .pxl_clk = 7833600,
  235. .invert_pxl_clk = 0,
  236. },
  237. [2] = {
  238. /* Hitachi SP10Q010 */
  239. .name = "SP10Q010",
  240. .width = 320,
  241. .height = 240,
  242. .hfp = 10,
  243. .hbp = 10,
  244. .hsw = 10,
  245. .vfp = 10,
  246. .vbp = 10,
  247. .vsw = 10,
  248. .pxl_clk = 7833600,
  249. .invert_pxl_clk = 0,
  250. },
  251. };
  252. /* Enable the Raster Engine of the LCD Controller */
  253. static inline void lcd_enable_raster(void)
  254. {
  255. u32 reg;
  256. /* Put LCDC in reset for several cycles */
  257. if (lcd_revision == LCD_VERSION_2)
  258. /* Write 1 to reset LCDC */
  259. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  260. mdelay(1);
  261. /* Bring LCDC out of reset */
  262. if (lcd_revision == LCD_VERSION_2)
  263. lcdc_write(0, LCD_CLK_RESET_REG);
  264. mdelay(1);
  265. /* Above reset sequence doesnot reset register context */
  266. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  267. if (!(reg & LCD_RASTER_ENABLE))
  268. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  269. }
  270. /* Disable the Raster Engine of the LCD Controller */
  271. static inline void lcd_disable_raster(bool wait_for_frame_done)
  272. {
  273. u32 reg;
  274. int ret;
  275. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  276. if (reg & LCD_RASTER_ENABLE)
  277. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  278. else
  279. /* return if already disabled */
  280. return;
  281. if ((wait_for_frame_done == true) && (lcd_revision == LCD_VERSION_2)) {
  282. frame_done_flag = 0;
  283. ret = wait_event_interruptible_timeout(frame_done_wq,
  284. frame_done_flag != 0,
  285. msecs_to_jiffies(50));
  286. if (ret == 0)
  287. pr_err("LCD Controller timed out\n");
  288. }
  289. }
  290. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  291. {
  292. u32 start;
  293. u32 end;
  294. u32 reg_ras;
  295. u32 reg_dma;
  296. u32 reg_int;
  297. /* init reg to clear PLM (loading mode) fields */
  298. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  299. reg_ras &= ~(3 << 20);
  300. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  301. if (load_mode == LOAD_DATA) {
  302. start = par->dma_start;
  303. end = par->dma_end;
  304. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  305. if (lcd_revision == LCD_VERSION_1) {
  306. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  307. } else {
  308. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  309. LCD_V2_END_OF_FRAME0_INT_ENA |
  310. LCD_V2_END_OF_FRAME1_INT_ENA |
  311. LCD_FRAME_DONE;
  312. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  313. }
  314. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  315. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  316. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  317. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  318. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  319. } else if (load_mode == LOAD_PALETTE) {
  320. start = par->p_palette_base;
  321. end = start + par->palette_sz - 1;
  322. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  323. if (lcd_revision == LCD_VERSION_1) {
  324. reg_ras |= LCD_V1_PL_INT_ENA;
  325. } else {
  326. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  327. LCD_V2_PL_INT_ENA;
  328. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  329. }
  330. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  331. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  332. }
  333. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  334. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  335. /*
  336. * The Raster enable bit must be set after all other control fields are
  337. * set.
  338. */
  339. lcd_enable_raster();
  340. }
  341. /* Configure the Burst Size and fifo threhold of DMA */
  342. static int lcd_cfg_dma(int burst_size, int fifo_th)
  343. {
  344. u32 reg;
  345. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  346. switch (burst_size) {
  347. case 1:
  348. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  349. break;
  350. case 2:
  351. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  352. break;
  353. case 4:
  354. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  355. break;
  356. case 8:
  357. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  358. break;
  359. case 16:
  360. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  361. break;
  362. default:
  363. return -EINVAL;
  364. }
  365. reg |= (fifo_th << 8);
  366. lcdc_write(reg, LCD_DMA_CTRL_REG);
  367. return 0;
  368. }
  369. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  370. {
  371. u32 reg;
  372. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  373. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  374. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  375. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  376. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  377. }
  378. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  379. int front_porch)
  380. {
  381. u32 reg;
  382. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  383. reg |= ((back_porch & 0xff) << 24)
  384. | ((front_porch & 0xff) << 16)
  385. | ((pulse_width & 0x3f) << 10);
  386. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  387. }
  388. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  389. int front_porch)
  390. {
  391. u32 reg;
  392. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  393. reg |= ((back_porch & 0xff) << 24)
  394. | ((front_porch & 0xff) << 16)
  395. | ((pulse_width & 0x3f) << 10);
  396. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  397. }
  398. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  399. {
  400. u32 reg;
  401. u32 reg_int;
  402. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  403. LCD_MONO_8BIT_MODE |
  404. LCD_MONOCHROME_MODE);
  405. switch (cfg->p_disp_panel->panel_shade) {
  406. case MONOCHROME:
  407. reg |= LCD_MONOCHROME_MODE;
  408. if (cfg->mono_8bit_mode)
  409. reg |= LCD_MONO_8BIT_MODE;
  410. break;
  411. case COLOR_ACTIVE:
  412. reg |= LCD_TFT_MODE;
  413. if (cfg->tft_alt_mode)
  414. reg |= LCD_TFT_ALT_ENABLE;
  415. break;
  416. case COLOR_PASSIVE:
  417. if (cfg->stn_565_mode)
  418. reg |= LCD_STN_565_ENABLE;
  419. break;
  420. default:
  421. return -EINVAL;
  422. }
  423. /* enable additional interrupts here */
  424. if (lcd_revision == LCD_VERSION_1) {
  425. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  426. } else {
  427. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  428. LCD_V2_UNDERFLOW_INT_ENA;
  429. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  430. }
  431. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  432. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  433. if (cfg->sync_ctrl)
  434. reg |= LCD_SYNC_CTRL;
  435. else
  436. reg &= ~LCD_SYNC_CTRL;
  437. if (cfg->sync_edge)
  438. reg |= LCD_SYNC_EDGE;
  439. else
  440. reg &= ~LCD_SYNC_EDGE;
  441. if (cfg->invert_line_clock)
  442. reg |= LCD_INVERT_LINE_CLOCK;
  443. else
  444. reg &= ~LCD_INVERT_LINE_CLOCK;
  445. if (cfg->invert_frm_clock)
  446. reg |= LCD_INVERT_FRAME_CLOCK;
  447. else
  448. reg &= ~LCD_INVERT_FRAME_CLOCK;
  449. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  450. return 0;
  451. }
  452. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  453. u32 bpp, u32 raster_order)
  454. {
  455. u32 reg;
  456. if (bpp > 16 && lcd_revision == LCD_VERSION_1)
  457. return -EINVAL;
  458. /* Set the Panel Width */
  459. /* Pixels per line = (PPL + 1)*16 */
  460. if (lcd_revision == LCD_VERSION_1) {
  461. /*
  462. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  463. * pixels.
  464. */
  465. width &= 0x3f0;
  466. } else {
  467. /*
  468. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  469. * pixels.
  470. */
  471. width &= 0x7f0;
  472. }
  473. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  474. reg &= 0xfffffc00;
  475. if (lcd_revision == LCD_VERSION_1) {
  476. reg |= ((width >> 4) - 1) << 4;
  477. } else {
  478. width = (width >> 4) - 1;
  479. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  480. }
  481. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  482. /* Set the Panel Height */
  483. /* Set bits 9:0 of Lines Per Pixel */
  484. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  485. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  486. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  487. /* Set bit 10 of Lines Per Pixel */
  488. if (lcd_revision == LCD_VERSION_2) {
  489. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  490. reg |= ((height - 1) & 0x400) << 16;
  491. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  492. }
  493. /* Set the Raster Order of the Frame Buffer */
  494. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  495. if (raster_order)
  496. reg |= LCD_RASTER_ORDER;
  497. par->palette_sz = 16 * 2;
  498. switch (bpp) {
  499. case 1:
  500. case 2:
  501. case 4:
  502. case 16:
  503. break;
  504. case 24:
  505. reg |= LCD_V2_TFT_24BPP_MODE;
  506. case 32:
  507. reg |= LCD_V2_TFT_24BPP_UNPACK;
  508. break;
  509. case 8:
  510. par->palette_sz = 256 * 2;
  511. break;
  512. default:
  513. return -EINVAL;
  514. }
  515. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  516. return 0;
  517. }
  518. #define CNVT_TOHW(val, width) ((((val) << (width)) + 0x7FFF - (val)) >> 16)
  519. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  520. unsigned blue, unsigned transp,
  521. struct fb_info *info)
  522. {
  523. struct da8xx_fb_par *par = info->par;
  524. unsigned short *palette = (unsigned short *) par->v_palette_base;
  525. u_short pal;
  526. int update_hw = 0;
  527. if (regno > 255)
  528. return 1;
  529. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  530. return 1;
  531. if (info->var.bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  532. return -EINVAL;
  533. switch (info->fix.visual) {
  534. case FB_VISUAL_TRUECOLOR:
  535. red = CNVT_TOHW(red, info->var.red.length);
  536. green = CNVT_TOHW(green, info->var.green.length);
  537. blue = CNVT_TOHW(blue, info->var.blue.length);
  538. break;
  539. case FB_VISUAL_PSEUDOCOLOR:
  540. switch (info->var.bits_per_pixel) {
  541. case 4:
  542. if (regno > 15)
  543. return -EINVAL;
  544. if (info->var.grayscale) {
  545. pal = regno;
  546. } else {
  547. red >>= 4;
  548. green >>= 8;
  549. blue >>= 12;
  550. pal = red & 0x0f00;
  551. pal |= green & 0x00f0;
  552. pal |= blue & 0x000f;
  553. }
  554. if (regno == 0)
  555. pal |= 0x2000;
  556. palette[regno] = pal;
  557. break;
  558. case 8:
  559. red >>= 4;
  560. green >>= 8;
  561. blue >>= 12;
  562. pal = (red & 0x0f00);
  563. pal |= (green & 0x00f0);
  564. pal |= (blue & 0x000f);
  565. if (palette[regno] != pal) {
  566. update_hw = 1;
  567. palette[regno] = pal;
  568. }
  569. break;
  570. }
  571. break;
  572. }
  573. /* Truecolor has hardware independent palette */
  574. if (info->fix.visual == FB_VISUAL_TRUECOLOR) {
  575. u32 v;
  576. if (regno > 15)
  577. return -EINVAL;
  578. v = (red << info->var.red.offset) |
  579. (green << info->var.green.offset) |
  580. (blue << info->var.blue.offset);
  581. switch (info->var.bits_per_pixel) {
  582. case 16:
  583. ((u16 *) (info->pseudo_palette))[regno] = v;
  584. break;
  585. case 24:
  586. case 32:
  587. ((u32 *) (info->pseudo_palette))[regno] = v;
  588. break;
  589. }
  590. if (palette[0] != 0x4000) {
  591. update_hw = 1;
  592. palette[0] = 0x4000;
  593. }
  594. }
  595. /* Update the palette in the h/w as needed. */
  596. if (update_hw)
  597. lcd_blit(LOAD_PALETTE, par);
  598. return 0;
  599. }
  600. #undef CNVT_TOHW
  601. static void lcd_reset(struct da8xx_fb_par *par)
  602. {
  603. /* Disable the Raster if previously Enabled */
  604. lcd_disable_raster(false);
  605. /* DMA has to be disabled */
  606. lcdc_write(0, LCD_DMA_CTRL_REG);
  607. lcdc_write(0, LCD_RASTER_CTRL_REG);
  608. if (lcd_revision == LCD_VERSION_2) {
  609. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  610. /* Write 1 to reset */
  611. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  612. lcdc_write(0, LCD_CLK_RESET_REG);
  613. }
  614. }
  615. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  616. {
  617. unsigned int lcd_clk, div;
  618. lcd_clk = clk_get_rate(par->lcdc_clk);
  619. div = lcd_clk / par->pxl_clk;
  620. /* Configure the LCD clock divisor. */
  621. lcdc_write(LCD_CLK_DIVISOR(div) |
  622. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  623. if (lcd_revision == LCD_VERSION_2)
  624. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  625. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  626. }
  627. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  628. struct da8xx_panel *panel)
  629. {
  630. u32 bpp;
  631. int ret = 0;
  632. lcd_reset(par);
  633. /* Calculate the divider */
  634. lcd_calc_clk_divider(par);
  635. if (panel->invert_pxl_clk)
  636. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  637. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  638. else
  639. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  640. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  641. /* Configure the DMA burst size and fifo threshold. */
  642. ret = lcd_cfg_dma(cfg->dma_burst_sz, cfg->fifo_th);
  643. if (ret < 0)
  644. return ret;
  645. /* Configure the AC bias properties. */
  646. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  647. /* Configure the vertical and horizontal sync properties. */
  648. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  649. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  650. /* Configure for disply */
  651. ret = lcd_cfg_display(cfg);
  652. if (ret < 0)
  653. return ret;
  654. if (QVGA != cfg->p_disp_panel->panel_type)
  655. return -EINVAL;
  656. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  657. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  658. bpp = cfg->bpp;
  659. else
  660. bpp = cfg->p_disp_panel->max_bpp;
  661. if (bpp == 12)
  662. bpp = 16;
  663. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  664. (unsigned int)panel->height, bpp,
  665. cfg->raster_order);
  666. if (ret < 0)
  667. return ret;
  668. /* Configure FDD */
  669. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  670. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  671. return 0;
  672. }
  673. /* IRQ handler for version 2 of LCDC */
  674. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  675. {
  676. struct da8xx_fb_par *par = arg;
  677. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  678. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  679. lcd_disable_raster(false);
  680. lcdc_write(stat, LCD_MASKED_STAT_REG);
  681. lcd_enable_raster();
  682. } else if (stat & LCD_PL_LOAD_DONE) {
  683. /*
  684. * Must disable raster before changing state of any control bit.
  685. * And also must be disabled before clearing the PL loading
  686. * interrupt via the following write to the status register. If
  687. * this is done after then one gets multiple PL done interrupts.
  688. */
  689. lcd_disable_raster(false);
  690. lcdc_write(stat, LCD_MASKED_STAT_REG);
  691. /* Disable PL completion interrupt */
  692. lcdc_write(LCD_V2_PL_INT_ENA, LCD_INT_ENABLE_CLR_REG);
  693. /* Setup and start data loading mode */
  694. lcd_blit(LOAD_DATA, par);
  695. } else {
  696. lcdc_write(stat, LCD_MASKED_STAT_REG);
  697. if (stat & LCD_END_OF_FRAME0) {
  698. par->which_dma_channel_done = 0;
  699. lcdc_write(par->dma_start,
  700. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  701. lcdc_write(par->dma_end,
  702. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  703. par->vsync_flag = 1;
  704. wake_up_interruptible(&par->vsync_wait);
  705. }
  706. if (stat & LCD_END_OF_FRAME1) {
  707. par->which_dma_channel_done = 1;
  708. lcdc_write(par->dma_start,
  709. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  710. lcdc_write(par->dma_end,
  711. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  712. par->vsync_flag = 1;
  713. wake_up_interruptible(&par->vsync_wait);
  714. }
  715. /* Set only when controller is disabled and at the end of
  716. * active frame
  717. */
  718. if (stat & BIT(0)) {
  719. frame_done_flag = 1;
  720. wake_up_interruptible(&frame_done_wq);
  721. }
  722. }
  723. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  724. return IRQ_HANDLED;
  725. }
  726. /* IRQ handler for version 1 LCDC */
  727. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  728. {
  729. struct da8xx_fb_par *par = arg;
  730. u32 stat = lcdc_read(LCD_STAT_REG);
  731. u32 reg_ras;
  732. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  733. lcd_disable_raster(false);
  734. lcdc_write(stat, LCD_STAT_REG);
  735. lcd_enable_raster();
  736. } else if (stat & LCD_PL_LOAD_DONE) {
  737. /*
  738. * Must disable raster before changing state of any control bit.
  739. * And also must be disabled before clearing the PL loading
  740. * interrupt via the following write to the status register. If
  741. * this is done after then one gets multiple PL done interrupts.
  742. */
  743. lcd_disable_raster(false);
  744. lcdc_write(stat, LCD_STAT_REG);
  745. /* Disable PL completion inerrupt */
  746. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  747. reg_ras &= ~LCD_V1_PL_INT_ENA;
  748. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  749. /* Setup and start data loading mode */
  750. lcd_blit(LOAD_DATA, par);
  751. } else {
  752. lcdc_write(stat, LCD_STAT_REG);
  753. if (stat & LCD_END_OF_FRAME0) {
  754. par->which_dma_channel_done = 0;
  755. lcdc_write(par->dma_start,
  756. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  757. lcdc_write(par->dma_end,
  758. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  759. par->vsync_flag = 1;
  760. wake_up_interruptible(&par->vsync_wait);
  761. }
  762. if (stat & LCD_END_OF_FRAME1) {
  763. par->which_dma_channel_done = 1;
  764. lcdc_write(par->dma_start,
  765. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  766. lcdc_write(par->dma_end,
  767. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  768. par->vsync_flag = 1;
  769. wake_up_interruptible(&par->vsync_wait);
  770. }
  771. }
  772. return IRQ_HANDLED;
  773. }
  774. static int fb_check_var(struct fb_var_screeninfo *var,
  775. struct fb_info *info)
  776. {
  777. int err = 0;
  778. if (var->bits_per_pixel > 16 && lcd_revision == LCD_VERSION_1)
  779. return -EINVAL;
  780. switch (var->bits_per_pixel) {
  781. case 1:
  782. case 8:
  783. var->red.offset = 0;
  784. var->red.length = 8;
  785. var->green.offset = 0;
  786. var->green.length = 8;
  787. var->blue.offset = 0;
  788. var->blue.length = 8;
  789. var->transp.offset = 0;
  790. var->transp.length = 0;
  791. var->nonstd = 0;
  792. break;
  793. case 4:
  794. var->red.offset = 0;
  795. var->red.length = 4;
  796. var->green.offset = 0;
  797. var->green.length = 4;
  798. var->blue.offset = 0;
  799. var->blue.length = 4;
  800. var->transp.offset = 0;
  801. var->transp.length = 0;
  802. var->nonstd = FB_NONSTD_REV_PIX_IN_B;
  803. break;
  804. case 16: /* RGB 565 */
  805. var->red.offset = 11;
  806. var->red.length = 5;
  807. var->green.offset = 5;
  808. var->green.length = 6;
  809. var->blue.offset = 0;
  810. var->blue.length = 5;
  811. var->transp.offset = 0;
  812. var->transp.length = 0;
  813. var->nonstd = 0;
  814. break;
  815. case 24:
  816. var->red.offset = 16;
  817. var->red.length = 8;
  818. var->green.offset = 8;
  819. var->green.length = 8;
  820. var->blue.offset = 0;
  821. var->blue.length = 8;
  822. var->nonstd = 0;
  823. break;
  824. case 32:
  825. var->transp.offset = 24;
  826. var->transp.length = 8;
  827. var->red.offset = 16;
  828. var->red.length = 8;
  829. var->green.offset = 8;
  830. var->green.length = 8;
  831. var->blue.offset = 0;
  832. var->blue.length = 8;
  833. var->nonstd = 0;
  834. break;
  835. default:
  836. err = -EINVAL;
  837. }
  838. var->red.msb_right = 0;
  839. var->green.msb_right = 0;
  840. var->blue.msb_right = 0;
  841. var->transp.msb_right = 0;
  842. return err;
  843. }
  844. #ifdef CONFIG_CPU_FREQ
  845. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  846. unsigned long val, void *data)
  847. {
  848. struct da8xx_fb_par *par;
  849. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  850. if (val == CPUFREQ_POSTCHANGE) {
  851. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  852. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  853. lcd_disable_raster(true);
  854. lcd_calc_clk_divider(par);
  855. if (par->blank == FB_BLANK_UNBLANK)
  856. lcd_enable_raster();
  857. }
  858. }
  859. return 0;
  860. }
  861. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  862. {
  863. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  864. return cpufreq_register_notifier(&par->freq_transition,
  865. CPUFREQ_TRANSITION_NOTIFIER);
  866. }
  867. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  868. {
  869. cpufreq_unregister_notifier(&par->freq_transition,
  870. CPUFREQ_TRANSITION_NOTIFIER);
  871. }
  872. #endif
  873. static int __devexit fb_remove(struct platform_device *dev)
  874. {
  875. struct fb_info *info = dev_get_drvdata(&dev->dev);
  876. if (info) {
  877. struct da8xx_fb_par *par = info->par;
  878. #ifdef CONFIG_CPU_FREQ
  879. lcd_da8xx_cpufreq_deregister(par);
  880. #endif
  881. if (par->panel_power_ctrl)
  882. par->panel_power_ctrl(0);
  883. lcd_disable_raster(true);
  884. lcdc_write(0, LCD_RASTER_CTRL_REG);
  885. /* disable DMA */
  886. lcdc_write(0, LCD_DMA_CTRL_REG);
  887. unregister_framebuffer(info);
  888. fb_dealloc_cmap(&info->cmap);
  889. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  890. par->p_palette_base);
  891. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  892. par->vram_phys);
  893. free_irq(par->irq, par);
  894. pm_runtime_put_sync(&dev->dev);
  895. pm_runtime_disable(&dev->dev);
  896. framebuffer_release(info);
  897. iounmap(da8xx_fb_reg_base);
  898. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  899. }
  900. return 0;
  901. }
  902. /*
  903. * Function to wait for vertical sync which for this LCD peripheral
  904. * translates into waiting for the current raster frame to complete.
  905. */
  906. static int fb_wait_for_vsync(struct fb_info *info)
  907. {
  908. struct da8xx_fb_par *par = info->par;
  909. int ret;
  910. /*
  911. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  912. * race condition here where the ISR could have occurred just before or
  913. * just after this set. But since we are just coarsely waiting for
  914. * a frame to complete then that's OK. i.e. if the frame completed
  915. * just before this code executed then we have to wait another full
  916. * frame time but there is no way to avoid such a situation. On the
  917. * other hand if the frame completed just after then we don't need
  918. * to wait long at all. Either way we are guaranteed to return to the
  919. * user immediately after a frame completion which is all that is
  920. * required.
  921. */
  922. par->vsync_flag = 0;
  923. ret = wait_event_interruptible_timeout(par->vsync_wait,
  924. par->vsync_flag != 0,
  925. par->vsync_timeout);
  926. if (ret < 0)
  927. return ret;
  928. if (ret == 0)
  929. return -ETIMEDOUT;
  930. return 0;
  931. }
  932. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  933. unsigned long arg)
  934. {
  935. struct lcd_sync_arg sync_arg;
  936. switch (cmd) {
  937. case FBIOGET_CONTRAST:
  938. case FBIOPUT_CONTRAST:
  939. case FBIGET_BRIGHTNESS:
  940. case FBIPUT_BRIGHTNESS:
  941. case FBIGET_COLOR:
  942. case FBIPUT_COLOR:
  943. return -ENOTTY;
  944. case FBIPUT_HSYNC:
  945. if (copy_from_user(&sync_arg, (char *)arg,
  946. sizeof(struct lcd_sync_arg)))
  947. return -EFAULT;
  948. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  949. sync_arg.pulse_width,
  950. sync_arg.front_porch);
  951. break;
  952. case FBIPUT_VSYNC:
  953. if (copy_from_user(&sync_arg, (char *)arg,
  954. sizeof(struct lcd_sync_arg)))
  955. return -EFAULT;
  956. lcd_cfg_vertical_sync(sync_arg.back_porch,
  957. sync_arg.pulse_width,
  958. sync_arg.front_porch);
  959. break;
  960. case FBIO_WAITFORVSYNC:
  961. return fb_wait_for_vsync(info);
  962. default:
  963. return -EINVAL;
  964. }
  965. return 0;
  966. }
  967. static int cfb_blank(int blank, struct fb_info *info)
  968. {
  969. struct da8xx_fb_par *par = info->par;
  970. int ret = 0;
  971. if (par->blank == blank)
  972. return 0;
  973. par->blank = blank;
  974. switch (blank) {
  975. case FB_BLANK_UNBLANK:
  976. lcd_enable_raster();
  977. if (par->panel_power_ctrl)
  978. par->panel_power_ctrl(1);
  979. break;
  980. case FB_BLANK_NORMAL:
  981. case FB_BLANK_VSYNC_SUSPEND:
  982. case FB_BLANK_HSYNC_SUSPEND:
  983. case FB_BLANK_POWERDOWN:
  984. if (par->panel_power_ctrl)
  985. par->panel_power_ctrl(0);
  986. lcd_disable_raster(true);
  987. break;
  988. default:
  989. ret = -EINVAL;
  990. }
  991. return ret;
  992. }
  993. /*
  994. * Set new x,y offsets in the virtual display for the visible area and switch
  995. * to the new mode.
  996. */
  997. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  998. struct fb_info *fbi)
  999. {
  1000. int ret = 0;
  1001. struct fb_var_screeninfo new_var;
  1002. struct da8xx_fb_par *par = fbi->par;
  1003. struct fb_fix_screeninfo *fix = &fbi->fix;
  1004. unsigned int end;
  1005. unsigned int start;
  1006. unsigned long irq_flags;
  1007. if (var->xoffset != fbi->var.xoffset ||
  1008. var->yoffset != fbi->var.yoffset) {
  1009. memcpy(&new_var, &fbi->var, sizeof(new_var));
  1010. new_var.xoffset = var->xoffset;
  1011. new_var.yoffset = var->yoffset;
  1012. if (fb_check_var(&new_var, fbi))
  1013. ret = -EINVAL;
  1014. else {
  1015. memcpy(&fbi->var, &new_var, sizeof(new_var));
  1016. start = fix->smem_start +
  1017. new_var.yoffset * fix->line_length +
  1018. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  1019. end = start + fbi->var.yres * fix->line_length - 1;
  1020. par->dma_start = start;
  1021. par->dma_end = end;
  1022. spin_lock_irqsave(&par->lock_for_chan_update,
  1023. irq_flags);
  1024. if (par->which_dma_channel_done == 0) {
  1025. lcdc_write(par->dma_start,
  1026. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1027. lcdc_write(par->dma_end,
  1028. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1029. } else if (par->which_dma_channel_done == 1) {
  1030. lcdc_write(par->dma_start,
  1031. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1032. lcdc_write(par->dma_end,
  1033. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1034. }
  1035. spin_unlock_irqrestore(&par->lock_for_chan_update,
  1036. irq_flags);
  1037. }
  1038. }
  1039. return ret;
  1040. }
  1041. static struct fb_ops da8xx_fb_ops = {
  1042. .owner = THIS_MODULE,
  1043. .fb_check_var = fb_check_var,
  1044. .fb_setcolreg = fb_setcolreg,
  1045. .fb_pan_display = da8xx_pan_display,
  1046. .fb_ioctl = fb_ioctl,
  1047. .fb_fillrect = cfb_fillrect,
  1048. .fb_copyarea = cfb_copyarea,
  1049. .fb_imageblit = cfb_imageblit,
  1050. .fb_blank = cfb_blank,
  1051. };
  1052. /* Calculate and return pixel clock period in pico seconds */
  1053. static unsigned int da8xxfb_pixel_clk_period(struct da8xx_fb_par *par)
  1054. {
  1055. unsigned int lcd_clk, div;
  1056. unsigned int configured_pix_clk;
  1057. unsigned long long pix_clk_period_picosec = 1000000000000ULL;
  1058. lcd_clk = clk_get_rate(par->lcdc_clk);
  1059. div = lcd_clk / par->pxl_clk;
  1060. configured_pix_clk = (lcd_clk / div);
  1061. do_div(pix_clk_period_picosec, configured_pix_clk);
  1062. return pix_clk_period_picosec;
  1063. }
  1064. static int __devinit fb_probe(struct platform_device *device)
  1065. {
  1066. struct da8xx_lcdc_platform_data *fb_pdata =
  1067. device->dev.platform_data;
  1068. struct lcd_ctrl_config *lcd_cfg;
  1069. struct da8xx_panel *lcdc_info;
  1070. struct fb_info *da8xx_fb_info;
  1071. struct clk *fb_clk = NULL;
  1072. struct da8xx_fb_par *par;
  1073. resource_size_t len;
  1074. int ret, i;
  1075. unsigned long ulcm;
  1076. if (fb_pdata == NULL) {
  1077. dev_err(&device->dev, "Can not get platform data\n");
  1078. return -ENOENT;
  1079. }
  1080. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  1081. if (!lcdc_regs) {
  1082. dev_err(&device->dev,
  1083. "Can not get memory resource for LCD controller\n");
  1084. return -ENOENT;
  1085. }
  1086. len = resource_size(lcdc_regs);
  1087. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  1088. if (!lcdc_regs)
  1089. return -EBUSY;
  1090. da8xx_fb_reg_base = ioremap(lcdc_regs->start, len);
  1091. if (!da8xx_fb_reg_base) {
  1092. ret = -EBUSY;
  1093. goto err_request_mem;
  1094. }
  1095. fb_clk = clk_get(&device->dev, NULL);
  1096. if (IS_ERR(fb_clk)) {
  1097. dev_err(&device->dev, "Can not get device clock\n");
  1098. ret = -ENODEV;
  1099. goto err_ioremap;
  1100. }
  1101. pm_runtime_enable(&device->dev);
  1102. pm_runtime_get_sync(&device->dev);
  1103. /* Determine LCD IP Version */
  1104. switch (lcdc_read(LCD_PID_REG)) {
  1105. case 0x4C100102:
  1106. lcd_revision = LCD_VERSION_1;
  1107. break;
  1108. case 0x4F200800:
  1109. lcd_revision = LCD_VERSION_2;
  1110. break;
  1111. default:
  1112. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  1113. "defaulting to LCD revision 1\n",
  1114. lcdc_read(LCD_PID_REG));
  1115. lcd_revision = LCD_VERSION_1;
  1116. break;
  1117. }
  1118. for (i = 0, lcdc_info = known_lcd_panels;
  1119. i < ARRAY_SIZE(known_lcd_panels);
  1120. i++, lcdc_info++) {
  1121. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  1122. break;
  1123. }
  1124. if (i == ARRAY_SIZE(known_lcd_panels)) {
  1125. dev_err(&device->dev, "GLCD: No valid panel found\n");
  1126. ret = -ENODEV;
  1127. goto err_pm_runtime_disable;
  1128. } else
  1129. dev_info(&device->dev, "GLCD: Found %s panel\n",
  1130. fb_pdata->type);
  1131. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  1132. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  1133. &device->dev);
  1134. if (!da8xx_fb_info) {
  1135. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  1136. ret = -ENOMEM;
  1137. goto err_pm_runtime_disable;
  1138. }
  1139. par = da8xx_fb_info->par;
  1140. par->lcdc_clk = fb_clk;
  1141. #ifdef CONFIG_CPU_FREQ
  1142. par->lcd_fck_rate = clk_get_rate(fb_clk);
  1143. #endif
  1144. par->pxl_clk = lcdc_info->pxl_clk;
  1145. if (fb_pdata->panel_power_ctrl) {
  1146. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  1147. par->panel_power_ctrl(1);
  1148. }
  1149. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1150. dev_err(&device->dev, "lcd_init failed\n");
  1151. ret = -EFAULT;
  1152. goto err_release_fb;
  1153. }
  1154. /* allocate frame buffer */
  1155. par->vram_size = lcdc_info->width * lcdc_info->height * lcd_cfg->bpp;
  1156. ulcm = lcm((lcdc_info->width * lcd_cfg->bpp)/8, PAGE_SIZE);
  1157. par->vram_size = roundup(par->vram_size/8, ulcm);
  1158. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1159. par->vram_virt = dma_alloc_coherent(NULL,
  1160. par->vram_size,
  1161. (resource_size_t *) &par->vram_phys,
  1162. GFP_KERNEL | GFP_DMA);
  1163. if (!par->vram_virt) {
  1164. dev_err(&device->dev,
  1165. "GLCD: kmalloc for frame buffer failed\n");
  1166. ret = -EINVAL;
  1167. goto err_release_fb;
  1168. }
  1169. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1170. da8xx_fb_fix.smem_start = par->vram_phys;
  1171. da8xx_fb_fix.smem_len = par->vram_size;
  1172. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  1173. par->dma_start = par->vram_phys;
  1174. par->dma_end = par->dma_start + lcdc_info->height *
  1175. da8xx_fb_fix.line_length - 1;
  1176. /* allocate palette buffer */
  1177. par->v_palette_base = dma_alloc_coherent(NULL,
  1178. PALETTE_SIZE,
  1179. (resource_size_t *)
  1180. &par->p_palette_base,
  1181. GFP_KERNEL | GFP_DMA);
  1182. if (!par->v_palette_base) {
  1183. dev_err(&device->dev,
  1184. "GLCD: kmalloc for palette buffer failed\n");
  1185. ret = -EINVAL;
  1186. goto err_release_fb_mem;
  1187. }
  1188. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1189. par->irq = platform_get_irq(device, 0);
  1190. if (par->irq < 0) {
  1191. ret = -ENOENT;
  1192. goto err_release_pl_mem;
  1193. }
  1194. /* Initialize par */
  1195. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  1196. da8xx_fb_var.xres = lcdc_info->width;
  1197. da8xx_fb_var.xres_virtual = lcdc_info->width;
  1198. da8xx_fb_var.yres = lcdc_info->height;
  1199. da8xx_fb_var.yres_virtual = lcdc_info->height * LCD_NUM_BUFFERS;
  1200. da8xx_fb_var.grayscale =
  1201. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  1202. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1203. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  1204. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  1205. da8xx_fb_var.right_margin = lcdc_info->hfp;
  1206. da8xx_fb_var.left_margin = lcdc_info->hbp;
  1207. da8xx_fb_var.lower_margin = lcdc_info->vfp;
  1208. da8xx_fb_var.upper_margin = lcdc_info->vbp;
  1209. da8xx_fb_var.pixclock = da8xxfb_pixel_clk_period(par);
  1210. /* Initialize fbinfo */
  1211. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1212. da8xx_fb_info->fix = da8xx_fb_fix;
  1213. da8xx_fb_info->var = da8xx_fb_var;
  1214. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1215. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1216. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1217. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1218. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1219. if (ret)
  1220. goto err_release_pl_mem;
  1221. da8xx_fb_info->cmap.len = par->palette_sz;
  1222. /* initialize var_screeninfo */
  1223. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1224. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1225. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1226. /* initialize the vsync wait queue */
  1227. init_waitqueue_head(&par->vsync_wait);
  1228. par->vsync_timeout = HZ / 5;
  1229. par->which_dma_channel_done = -1;
  1230. spin_lock_init(&par->lock_for_chan_update);
  1231. /* Register the Frame Buffer */
  1232. if (register_framebuffer(da8xx_fb_info) < 0) {
  1233. dev_err(&device->dev,
  1234. "GLCD: Frame Buffer Registration Failed!\n");
  1235. ret = -EINVAL;
  1236. goto err_dealloc_cmap;
  1237. }
  1238. #ifdef CONFIG_CPU_FREQ
  1239. ret = lcd_da8xx_cpufreq_register(par);
  1240. if (ret) {
  1241. dev_err(&device->dev, "failed to register cpufreq\n");
  1242. goto err_cpu_freq;
  1243. }
  1244. #endif
  1245. if (lcd_revision == LCD_VERSION_1)
  1246. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1247. else {
  1248. init_waitqueue_head(&frame_done_wq);
  1249. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1250. }
  1251. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1252. DRIVER_NAME, par);
  1253. if (ret)
  1254. goto irq_freq;
  1255. return 0;
  1256. irq_freq:
  1257. #ifdef CONFIG_CPU_FREQ
  1258. lcd_da8xx_cpufreq_deregister(par);
  1259. err_cpu_freq:
  1260. #endif
  1261. unregister_framebuffer(da8xx_fb_info);
  1262. err_dealloc_cmap:
  1263. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1264. err_release_pl_mem:
  1265. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1266. par->p_palette_base);
  1267. err_release_fb_mem:
  1268. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1269. err_release_fb:
  1270. framebuffer_release(da8xx_fb_info);
  1271. err_pm_runtime_disable:
  1272. pm_runtime_put_sync(&device->dev);
  1273. pm_runtime_disable(&device->dev);
  1274. err_ioremap:
  1275. iounmap(da8xx_fb_reg_base);
  1276. err_request_mem:
  1277. release_mem_region(lcdc_regs->start, len);
  1278. return ret;
  1279. }
  1280. #ifdef CONFIG_PM
  1281. struct lcdc_context {
  1282. u32 clk_enable;
  1283. u32 ctrl;
  1284. u32 dma_ctrl;
  1285. u32 raster_timing_0;
  1286. u32 raster_timing_1;
  1287. u32 raster_timing_2;
  1288. u32 int_enable_set;
  1289. u32 dma_frm_buf_base_addr_0;
  1290. u32 dma_frm_buf_ceiling_addr_0;
  1291. u32 dma_frm_buf_base_addr_1;
  1292. u32 dma_frm_buf_ceiling_addr_1;
  1293. u32 raster_ctrl;
  1294. } reg_context;
  1295. static void lcd_context_save(void)
  1296. {
  1297. if (lcd_revision == LCD_VERSION_2) {
  1298. reg_context.clk_enable = lcdc_read(LCD_CLK_ENABLE_REG);
  1299. reg_context.int_enable_set = lcdc_read(LCD_INT_ENABLE_SET_REG);
  1300. }
  1301. reg_context.ctrl = lcdc_read(LCD_CTRL_REG);
  1302. reg_context.dma_ctrl = lcdc_read(LCD_DMA_CTRL_REG);
  1303. reg_context.raster_timing_0 = lcdc_read(LCD_RASTER_TIMING_0_REG);
  1304. reg_context.raster_timing_1 = lcdc_read(LCD_RASTER_TIMING_1_REG);
  1305. reg_context.raster_timing_2 = lcdc_read(LCD_RASTER_TIMING_2_REG);
  1306. reg_context.dma_frm_buf_base_addr_0 =
  1307. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1308. reg_context.dma_frm_buf_ceiling_addr_0 =
  1309. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1310. reg_context.dma_frm_buf_base_addr_1 =
  1311. lcdc_read(LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1312. reg_context.dma_frm_buf_ceiling_addr_1 =
  1313. lcdc_read(LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1314. reg_context.raster_ctrl = lcdc_read(LCD_RASTER_CTRL_REG);
  1315. return;
  1316. }
  1317. static void lcd_context_restore(void)
  1318. {
  1319. if (lcd_revision == LCD_VERSION_2) {
  1320. lcdc_write(reg_context.clk_enable, LCD_CLK_ENABLE_REG);
  1321. lcdc_write(reg_context.int_enable_set, LCD_INT_ENABLE_SET_REG);
  1322. }
  1323. lcdc_write(reg_context.ctrl, LCD_CTRL_REG);
  1324. lcdc_write(reg_context.dma_ctrl, LCD_DMA_CTRL_REG);
  1325. lcdc_write(reg_context.raster_timing_0, LCD_RASTER_TIMING_0_REG);
  1326. lcdc_write(reg_context.raster_timing_1, LCD_RASTER_TIMING_1_REG);
  1327. lcdc_write(reg_context.raster_timing_2, LCD_RASTER_TIMING_2_REG);
  1328. lcdc_write(reg_context.dma_frm_buf_base_addr_0,
  1329. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  1330. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_0,
  1331. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  1332. lcdc_write(reg_context.dma_frm_buf_base_addr_1,
  1333. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  1334. lcdc_write(reg_context.dma_frm_buf_ceiling_addr_1,
  1335. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  1336. lcdc_write(reg_context.raster_ctrl, LCD_RASTER_CTRL_REG);
  1337. return;
  1338. }
  1339. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1340. {
  1341. struct fb_info *info = platform_get_drvdata(dev);
  1342. struct da8xx_fb_par *par = info->par;
  1343. console_lock();
  1344. if (par->panel_power_ctrl)
  1345. par->panel_power_ctrl(0);
  1346. fb_set_suspend(info, 1);
  1347. lcd_disable_raster(true);
  1348. lcd_context_save();
  1349. pm_runtime_put_sync(&dev->dev);
  1350. console_unlock();
  1351. return 0;
  1352. }
  1353. static int fb_resume(struct platform_device *dev)
  1354. {
  1355. struct fb_info *info = platform_get_drvdata(dev);
  1356. struct da8xx_fb_par *par = info->par;
  1357. console_lock();
  1358. pm_runtime_get_sync(&dev->dev);
  1359. lcd_context_restore();
  1360. if (par->blank == FB_BLANK_UNBLANK) {
  1361. lcd_enable_raster();
  1362. if (par->panel_power_ctrl)
  1363. par->panel_power_ctrl(1);
  1364. }
  1365. fb_set_suspend(info, 0);
  1366. console_unlock();
  1367. return 0;
  1368. }
  1369. #else
  1370. #define fb_suspend NULL
  1371. #define fb_resume NULL
  1372. #endif
  1373. static struct platform_driver da8xx_fb_driver = {
  1374. .probe = fb_probe,
  1375. .remove = __devexit_p(fb_remove),
  1376. .suspend = fb_suspend,
  1377. .resume = fb_resume,
  1378. .driver = {
  1379. .name = DRIVER_NAME,
  1380. .owner = THIS_MODULE,
  1381. },
  1382. };
  1383. static int __init da8xx_fb_init(void)
  1384. {
  1385. return platform_driver_register(&da8xx_fb_driver);
  1386. }
  1387. static void __exit da8xx_fb_cleanup(void)
  1388. {
  1389. platform_driver_unregister(&da8xx_fb_driver);
  1390. }
  1391. module_init(da8xx_fb_init);
  1392. module_exit(da8xx_fb_cleanup);
  1393. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1394. MODULE_AUTHOR("Texas Instruments");
  1395. MODULE_LICENSE("GPL");