tg3.c 291 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/config.h>
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <net/checksum.h>
  38. #include <asm/system.h>
  39. #include <asm/io.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/uaccess.h>
  42. #ifdef CONFIG_SPARC64
  43. #include <asm/idprom.h>
  44. #include <asm/oplib.h>
  45. #include <asm/pbm.h>
  46. #endif
  47. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  48. #define TG3_VLAN_TAG_USED 1
  49. #else
  50. #define TG3_VLAN_TAG_USED 0
  51. #endif
  52. #ifdef NETIF_F_TSO
  53. #define TG3_TSO_SUPPORT 1
  54. #else
  55. #define TG3_TSO_SUPPORT 0
  56. #endif
  57. #include "tg3.h"
  58. #define DRV_MODULE_NAME "tg3"
  59. #define PFX DRV_MODULE_NAME ": "
  60. #define DRV_MODULE_VERSION "3.32"
  61. #define DRV_MODULE_RELDATE "June 24, 2005"
  62. #define TG3_DEF_MAC_MODE 0
  63. #define TG3_DEF_RX_MODE 0
  64. #define TG3_DEF_TX_MODE 0
  65. #define TG3_DEF_MSG_ENABLE \
  66. (NETIF_MSG_DRV | \
  67. NETIF_MSG_PROBE | \
  68. NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | \
  70. NETIF_MSG_IFDOWN | \
  71. NETIF_MSG_IFUP | \
  72. NETIF_MSG_RX_ERR | \
  73. NETIF_MSG_TX_ERR)
  74. /* length of time before we decide the hardware is borked,
  75. * and dev->tx_timeout() should be called to fix the problem
  76. */
  77. #define TG3_TX_TIMEOUT (5 * HZ)
  78. /* hardware minimum and maximum for a single frame's data payload */
  79. #define TG3_MIN_MTU 60
  80. #define TG3_MAX_MTU(tp) \
  81. (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 9000 : 1500)
  82. /* These numbers seem to be hard coded in the NIC firmware somehow.
  83. * You can't change the ring sizes, but you can change where you place
  84. * them in the NIC onboard memory.
  85. */
  86. #define TG3_RX_RING_SIZE 512
  87. #define TG3_DEF_RX_RING_PENDING 200
  88. #define TG3_RX_JUMBO_RING_SIZE 256
  89. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  90. /* Do not place this n-ring entries value into the tp struct itself,
  91. * we really want to expose these constants to GCC so that modulo et
  92. * al. operations are done with shifts and masks instead of with
  93. * hw multiply/modulo instructions. Another solution would be to
  94. * replace things like '% foo' with '& (foo - 1)'.
  95. */
  96. #define TG3_RX_RCB_RING_SIZE(tp) \
  97. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  98. #define TG3_TX_RING_SIZE 512
  99. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  100. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_RING_SIZE)
  102. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_JUMBO_RING_SIZE)
  104. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RCB_RING_SIZE(tp))
  106. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  107. TG3_TX_RING_SIZE)
  108. #define TX_RING_GAP(TP) \
  109. (TG3_TX_RING_SIZE - (TP)->tx_pending)
  110. #define TX_BUFFS_AVAIL(TP) \
  111. (((TP)->tx_cons <= (TP)->tx_prod) ? \
  112. (TP)->tx_cons + (TP)->tx_pending - (TP)->tx_prod : \
  113. (TP)->tx_cons - (TP)->tx_prod - TX_RING_GAP(TP))
  114. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  115. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  116. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  117. /* minimum number of free TX descriptors required to wake up TX process */
  118. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  119. /* number of ETHTOOL_GSTATS u64's */
  120. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  121. #define TG3_NUM_TEST 6
  122. static char version[] __devinitdata =
  123. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  124. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  125. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  126. MODULE_LICENSE("GPL");
  127. MODULE_VERSION(DRV_MODULE_VERSION);
  128. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  129. module_param(tg3_debug, int, 0);
  130. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  131. static struct pci_device_id tg3_pci_tbl[] = {
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  209. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  210. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  211. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  212. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  213. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  214. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  215. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  216. { 0, }
  217. };
  218. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  219. static struct {
  220. const char string[ETH_GSTRING_LEN];
  221. } ethtool_stats_keys[TG3_NUM_STATS] = {
  222. { "rx_octets" },
  223. { "rx_fragments" },
  224. { "rx_ucast_packets" },
  225. { "rx_mcast_packets" },
  226. { "rx_bcast_packets" },
  227. { "rx_fcs_errors" },
  228. { "rx_align_errors" },
  229. { "rx_xon_pause_rcvd" },
  230. { "rx_xoff_pause_rcvd" },
  231. { "rx_mac_ctrl_rcvd" },
  232. { "rx_xoff_entered" },
  233. { "rx_frame_too_long_errors" },
  234. { "rx_jabbers" },
  235. { "rx_undersize_packets" },
  236. { "rx_in_length_errors" },
  237. { "rx_out_length_errors" },
  238. { "rx_64_or_less_octet_packets" },
  239. { "rx_65_to_127_octet_packets" },
  240. { "rx_128_to_255_octet_packets" },
  241. { "rx_256_to_511_octet_packets" },
  242. { "rx_512_to_1023_octet_packets" },
  243. { "rx_1024_to_1522_octet_packets" },
  244. { "rx_1523_to_2047_octet_packets" },
  245. { "rx_2048_to_4095_octet_packets" },
  246. { "rx_4096_to_8191_octet_packets" },
  247. { "rx_8192_to_9022_octet_packets" },
  248. { "tx_octets" },
  249. { "tx_collisions" },
  250. { "tx_xon_sent" },
  251. { "tx_xoff_sent" },
  252. { "tx_flow_control" },
  253. { "tx_mac_errors" },
  254. { "tx_single_collisions" },
  255. { "tx_mult_collisions" },
  256. { "tx_deferred" },
  257. { "tx_excessive_collisions" },
  258. { "tx_late_collisions" },
  259. { "tx_collide_2times" },
  260. { "tx_collide_3times" },
  261. { "tx_collide_4times" },
  262. { "tx_collide_5times" },
  263. { "tx_collide_6times" },
  264. { "tx_collide_7times" },
  265. { "tx_collide_8times" },
  266. { "tx_collide_9times" },
  267. { "tx_collide_10times" },
  268. { "tx_collide_11times" },
  269. { "tx_collide_12times" },
  270. { "tx_collide_13times" },
  271. { "tx_collide_14times" },
  272. { "tx_collide_15times" },
  273. { "tx_ucast_packets" },
  274. { "tx_mcast_packets" },
  275. { "tx_bcast_packets" },
  276. { "tx_carrier_sense_errors" },
  277. { "tx_discards" },
  278. { "tx_errors" },
  279. { "dma_writeq_full" },
  280. { "dma_write_prioq_full" },
  281. { "rxbds_empty" },
  282. { "rx_discards" },
  283. { "rx_errors" },
  284. { "rx_threshold_hit" },
  285. { "dma_readq_full" },
  286. { "dma_read_prioq_full" },
  287. { "tx_comp_queue_full" },
  288. { "ring_set_send_prod_index" },
  289. { "ring_status_update" },
  290. { "nic_irqs" },
  291. { "nic_avoided_irqs" },
  292. { "nic_tx_threshold_hit" }
  293. };
  294. static struct {
  295. const char string[ETH_GSTRING_LEN];
  296. } ethtool_test_keys[TG3_NUM_TEST] = {
  297. { "nvram test (online) " },
  298. { "link test (online) " },
  299. { "register test (offline)" },
  300. { "memory test (offline)" },
  301. { "loopback test (offline)" },
  302. { "interrupt test (offline)" },
  303. };
  304. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  307. spin_lock_bh(&tp->indirect_lock);
  308. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  309. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  310. spin_unlock_bh(&tp->indirect_lock);
  311. } else {
  312. writel(val, tp->regs + off);
  313. if ((tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG) != 0)
  314. readl(tp->regs + off);
  315. }
  316. }
  317. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val)
  318. {
  319. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  320. spin_lock_bh(&tp->indirect_lock);
  321. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  322. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  323. spin_unlock_bh(&tp->indirect_lock);
  324. } else {
  325. void __iomem *dest = tp->regs + off;
  326. writel(val, dest);
  327. readl(dest); /* always flush PCI write */
  328. }
  329. }
  330. static inline void _tw32_rx_mbox(struct tg3 *tp, u32 off, u32 val)
  331. {
  332. void __iomem *mbox = tp->regs + off;
  333. writel(val, mbox);
  334. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  335. readl(mbox);
  336. }
  337. static inline void _tw32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  338. {
  339. void __iomem *mbox = tp->regs + off;
  340. writel(val, mbox);
  341. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  342. writel(val, mbox);
  343. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  344. readl(mbox);
  345. }
  346. #define tw32_mailbox(reg, val) writel(((val) & 0xffffffff), tp->regs + (reg))
  347. #define tw32_rx_mbox(reg, val) _tw32_rx_mbox(tp, reg, val)
  348. #define tw32_tx_mbox(reg, val) _tw32_tx_mbox(tp, reg, val)
  349. #define tw32(reg,val) tg3_write_indirect_reg32(tp,(reg),(val))
  350. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val))
  351. #define tw16(reg,val) writew(((val) & 0xffff), tp->regs + (reg))
  352. #define tw8(reg,val) writeb(((val) & 0xff), tp->regs + (reg))
  353. #define tr32(reg) readl(tp->regs + (reg))
  354. #define tr16(reg) readw(tp->regs + (reg))
  355. #define tr8(reg) readb(tp->regs + (reg))
  356. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  357. {
  358. spin_lock_bh(&tp->indirect_lock);
  359. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  360. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  361. /* Always leave this as zero. */
  362. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  363. spin_unlock_bh(&tp->indirect_lock);
  364. }
  365. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  366. {
  367. spin_lock_bh(&tp->indirect_lock);
  368. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  369. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  370. /* Always leave this as zero. */
  371. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  372. spin_unlock_bh(&tp->indirect_lock);
  373. }
  374. static void tg3_disable_ints(struct tg3 *tp)
  375. {
  376. tw32(TG3PCI_MISC_HOST_CTRL,
  377. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  378. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  379. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  380. }
  381. static inline void tg3_cond_int(struct tg3 *tp)
  382. {
  383. if (tp->hw_status->status & SD_STATUS_UPDATED)
  384. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  385. }
  386. static void tg3_enable_ints(struct tg3 *tp)
  387. {
  388. tp->irq_sync = 0;
  389. wmb();
  390. tw32(TG3PCI_MISC_HOST_CTRL,
  391. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  392. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  393. (tp->last_tag << 24));
  394. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  395. tg3_cond_int(tp);
  396. }
  397. static inline unsigned int tg3_has_work(struct tg3 *tp)
  398. {
  399. struct tg3_hw_status *sblk = tp->hw_status;
  400. unsigned int work_exists = 0;
  401. /* check for phy events */
  402. if (!(tp->tg3_flags &
  403. (TG3_FLAG_USE_LINKCHG_REG |
  404. TG3_FLAG_POLL_SERDES))) {
  405. if (sblk->status & SD_STATUS_LINK_CHG)
  406. work_exists = 1;
  407. }
  408. /* check for RX/TX work to do */
  409. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  410. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  411. work_exists = 1;
  412. return work_exists;
  413. }
  414. /* tg3_restart_ints
  415. * similar to tg3_enable_ints, but it accurately determines whether there
  416. * is new work pending and can return without flushing the PIO write
  417. * which reenables interrupts
  418. */
  419. static void tg3_restart_ints(struct tg3 *tp)
  420. {
  421. tw32(TG3PCI_MISC_HOST_CTRL,
  422. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  423. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  424. tp->last_tag << 24);
  425. mmiowb();
  426. /* When doing tagged status, this work check is unnecessary.
  427. * The last_tag we write above tells the chip which piece of
  428. * work we've completed.
  429. */
  430. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  431. tg3_has_work(tp))
  432. tw32(HOSTCC_MODE, tp->coalesce_mode |
  433. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  434. }
  435. static inline void tg3_netif_stop(struct tg3 *tp)
  436. {
  437. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  438. netif_poll_disable(tp->dev);
  439. netif_tx_disable(tp->dev);
  440. }
  441. static inline void tg3_netif_start(struct tg3 *tp)
  442. {
  443. netif_wake_queue(tp->dev);
  444. /* NOTE: unconditional netif_wake_queue is only appropriate
  445. * so long as all callers are assured to have free tx slots
  446. * (such as after tg3_init_hw)
  447. */
  448. netif_poll_enable(tp->dev);
  449. tp->hw_status->status |= SD_STATUS_UPDATED;
  450. tg3_enable_ints(tp);
  451. }
  452. static void tg3_switch_clocks(struct tg3 *tp)
  453. {
  454. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  455. u32 orig_clock_ctrl;
  456. orig_clock_ctrl = clock_ctrl;
  457. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  458. CLOCK_CTRL_CLKRUN_OENABLE |
  459. 0x1f);
  460. tp->pci_clock_ctrl = clock_ctrl;
  461. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  462. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  463. tw32_f(TG3PCI_CLOCK_CTRL,
  464. clock_ctrl | CLOCK_CTRL_625_CORE);
  465. udelay(40);
  466. }
  467. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  468. tw32_f(TG3PCI_CLOCK_CTRL,
  469. clock_ctrl |
  470. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  471. udelay(40);
  472. tw32_f(TG3PCI_CLOCK_CTRL,
  473. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  474. udelay(40);
  475. }
  476. tw32_f(TG3PCI_CLOCK_CTRL, clock_ctrl);
  477. udelay(40);
  478. }
  479. #define PHY_BUSY_LOOPS 5000
  480. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  481. {
  482. u32 frame_val;
  483. unsigned int loops;
  484. int ret;
  485. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  486. tw32_f(MAC_MI_MODE,
  487. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  488. udelay(80);
  489. }
  490. *val = 0x0;
  491. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  492. MI_COM_PHY_ADDR_MASK);
  493. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  494. MI_COM_REG_ADDR_MASK);
  495. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  496. tw32_f(MAC_MI_COM, frame_val);
  497. loops = PHY_BUSY_LOOPS;
  498. while (loops != 0) {
  499. udelay(10);
  500. frame_val = tr32(MAC_MI_COM);
  501. if ((frame_val & MI_COM_BUSY) == 0) {
  502. udelay(5);
  503. frame_val = tr32(MAC_MI_COM);
  504. break;
  505. }
  506. loops -= 1;
  507. }
  508. ret = -EBUSY;
  509. if (loops != 0) {
  510. *val = frame_val & MI_COM_DATA_MASK;
  511. ret = 0;
  512. }
  513. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  514. tw32_f(MAC_MI_MODE, tp->mi_mode);
  515. udelay(80);
  516. }
  517. return ret;
  518. }
  519. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  520. {
  521. u32 frame_val;
  522. unsigned int loops;
  523. int ret;
  524. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  525. tw32_f(MAC_MI_MODE,
  526. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  527. udelay(80);
  528. }
  529. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  530. MI_COM_PHY_ADDR_MASK);
  531. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  532. MI_COM_REG_ADDR_MASK);
  533. frame_val |= (val & MI_COM_DATA_MASK);
  534. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  535. tw32_f(MAC_MI_COM, frame_val);
  536. loops = PHY_BUSY_LOOPS;
  537. while (loops != 0) {
  538. udelay(10);
  539. frame_val = tr32(MAC_MI_COM);
  540. if ((frame_val & MI_COM_BUSY) == 0) {
  541. udelay(5);
  542. frame_val = tr32(MAC_MI_COM);
  543. break;
  544. }
  545. loops -= 1;
  546. }
  547. ret = -EBUSY;
  548. if (loops != 0)
  549. ret = 0;
  550. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  551. tw32_f(MAC_MI_MODE, tp->mi_mode);
  552. udelay(80);
  553. }
  554. return ret;
  555. }
  556. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  557. {
  558. u32 val;
  559. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  560. return;
  561. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  562. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  563. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  564. (val | (1 << 15) | (1 << 4)));
  565. }
  566. static int tg3_bmcr_reset(struct tg3 *tp)
  567. {
  568. u32 phy_control;
  569. int limit, err;
  570. /* OK, reset it, and poll the BMCR_RESET bit until it
  571. * clears or we time out.
  572. */
  573. phy_control = BMCR_RESET;
  574. err = tg3_writephy(tp, MII_BMCR, phy_control);
  575. if (err != 0)
  576. return -EBUSY;
  577. limit = 5000;
  578. while (limit--) {
  579. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  580. if (err != 0)
  581. return -EBUSY;
  582. if ((phy_control & BMCR_RESET) == 0) {
  583. udelay(40);
  584. break;
  585. }
  586. udelay(10);
  587. }
  588. if (limit <= 0)
  589. return -EBUSY;
  590. return 0;
  591. }
  592. static int tg3_wait_macro_done(struct tg3 *tp)
  593. {
  594. int limit = 100;
  595. while (limit--) {
  596. u32 tmp32;
  597. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  598. if ((tmp32 & 0x1000) == 0)
  599. break;
  600. }
  601. }
  602. if (limit <= 0)
  603. return -EBUSY;
  604. return 0;
  605. }
  606. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  607. {
  608. static const u32 test_pat[4][6] = {
  609. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  610. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  611. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  612. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  613. };
  614. int chan;
  615. for (chan = 0; chan < 4; chan++) {
  616. int i;
  617. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  618. (chan * 0x2000) | 0x0200);
  619. tg3_writephy(tp, 0x16, 0x0002);
  620. for (i = 0; i < 6; i++)
  621. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  622. test_pat[chan][i]);
  623. tg3_writephy(tp, 0x16, 0x0202);
  624. if (tg3_wait_macro_done(tp)) {
  625. *resetp = 1;
  626. return -EBUSY;
  627. }
  628. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  629. (chan * 0x2000) | 0x0200);
  630. tg3_writephy(tp, 0x16, 0x0082);
  631. if (tg3_wait_macro_done(tp)) {
  632. *resetp = 1;
  633. return -EBUSY;
  634. }
  635. tg3_writephy(tp, 0x16, 0x0802);
  636. if (tg3_wait_macro_done(tp)) {
  637. *resetp = 1;
  638. return -EBUSY;
  639. }
  640. for (i = 0; i < 6; i += 2) {
  641. u32 low, high;
  642. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  643. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  644. tg3_wait_macro_done(tp)) {
  645. *resetp = 1;
  646. return -EBUSY;
  647. }
  648. low &= 0x7fff;
  649. high &= 0x000f;
  650. if (low != test_pat[chan][i] ||
  651. high != test_pat[chan][i+1]) {
  652. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  653. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  654. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  655. return -EBUSY;
  656. }
  657. }
  658. }
  659. return 0;
  660. }
  661. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  662. {
  663. int chan;
  664. for (chan = 0; chan < 4; chan++) {
  665. int i;
  666. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  667. (chan * 0x2000) | 0x0200);
  668. tg3_writephy(tp, 0x16, 0x0002);
  669. for (i = 0; i < 6; i++)
  670. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  671. tg3_writephy(tp, 0x16, 0x0202);
  672. if (tg3_wait_macro_done(tp))
  673. return -EBUSY;
  674. }
  675. return 0;
  676. }
  677. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  678. {
  679. u32 reg32, phy9_orig;
  680. int retries, do_phy_reset, err;
  681. retries = 10;
  682. do_phy_reset = 1;
  683. do {
  684. if (do_phy_reset) {
  685. err = tg3_bmcr_reset(tp);
  686. if (err)
  687. return err;
  688. do_phy_reset = 0;
  689. }
  690. /* Disable transmitter and interrupt. */
  691. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  692. continue;
  693. reg32 |= 0x3000;
  694. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  695. /* Set full-duplex, 1000 mbps. */
  696. tg3_writephy(tp, MII_BMCR,
  697. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  698. /* Set to master mode. */
  699. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  700. continue;
  701. tg3_writephy(tp, MII_TG3_CTRL,
  702. (MII_TG3_CTRL_AS_MASTER |
  703. MII_TG3_CTRL_ENABLE_AS_MASTER));
  704. /* Enable SM_DSP_CLOCK and 6dB. */
  705. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  706. /* Block the PHY control access. */
  707. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  708. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  709. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  710. if (!err)
  711. break;
  712. } while (--retries);
  713. err = tg3_phy_reset_chanpat(tp);
  714. if (err)
  715. return err;
  716. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  717. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  718. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  719. tg3_writephy(tp, 0x16, 0x0000);
  720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  721. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  722. /* Set Extended packet length bit for jumbo frames */
  723. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  724. }
  725. else {
  726. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  727. }
  728. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  729. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  730. reg32 &= ~0x3000;
  731. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  732. } else if (!err)
  733. err = -EBUSY;
  734. return err;
  735. }
  736. /* This will reset the tigon3 PHY if there is no valid
  737. * link unless the FORCE argument is non-zero.
  738. */
  739. static int tg3_phy_reset(struct tg3 *tp)
  740. {
  741. u32 phy_status;
  742. int err;
  743. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  744. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  745. if (err != 0)
  746. return -EBUSY;
  747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  750. err = tg3_phy_reset_5703_4_5(tp);
  751. if (err)
  752. return err;
  753. goto out;
  754. }
  755. err = tg3_bmcr_reset(tp);
  756. if (err)
  757. return err;
  758. out:
  759. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  760. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  761. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  762. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  763. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  764. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  765. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  766. }
  767. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  768. tg3_writephy(tp, 0x1c, 0x8d68);
  769. tg3_writephy(tp, 0x1c, 0x8d68);
  770. }
  771. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  772. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  773. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  774. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  775. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  776. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  777. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  778. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  779. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  780. }
  781. /* Set Extended packet length bit (bit 14) on all chips that */
  782. /* support jumbo frames */
  783. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  784. /* Cannot do read-modify-write on 5401 */
  785. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  786. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  787. u32 phy_reg;
  788. /* Set bit 14 with read-modify-write to preserve other bits */
  789. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  790. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  791. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  792. }
  793. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  794. * jumbo frames transmission.
  795. */
  796. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  797. u32 phy_reg;
  798. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  799. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  800. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  801. }
  802. tg3_phy_set_wirespeed(tp);
  803. return 0;
  804. }
  805. static void tg3_frob_aux_power(struct tg3 *tp)
  806. {
  807. struct tg3 *tp_peer = tp;
  808. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  809. return;
  810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  811. tp_peer = pci_get_drvdata(tp->pdev_peer);
  812. if (!tp_peer)
  813. BUG();
  814. }
  815. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  816. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0) {
  817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  819. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  820. (GRC_LCLCTRL_GPIO_OE0 |
  821. GRC_LCLCTRL_GPIO_OE1 |
  822. GRC_LCLCTRL_GPIO_OE2 |
  823. GRC_LCLCTRL_GPIO_OUTPUT0 |
  824. GRC_LCLCTRL_GPIO_OUTPUT1));
  825. udelay(100);
  826. } else {
  827. u32 no_gpio2;
  828. u32 grc_local_ctrl;
  829. if (tp_peer != tp &&
  830. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  831. return;
  832. /* On 5753 and variants, GPIO2 cannot be used. */
  833. no_gpio2 = tp->nic_sram_data_cfg &
  834. NIC_SRAM_DATA_CFG_NO_GPIO2;
  835. grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  836. GRC_LCLCTRL_GPIO_OE1 |
  837. GRC_LCLCTRL_GPIO_OE2 |
  838. GRC_LCLCTRL_GPIO_OUTPUT1 |
  839. GRC_LCLCTRL_GPIO_OUTPUT2;
  840. if (no_gpio2) {
  841. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  842. GRC_LCLCTRL_GPIO_OUTPUT2);
  843. }
  844. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  845. grc_local_ctrl);
  846. udelay(100);
  847. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  848. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  849. grc_local_ctrl);
  850. udelay(100);
  851. if (!no_gpio2) {
  852. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  853. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  854. grc_local_ctrl);
  855. udelay(100);
  856. }
  857. }
  858. } else {
  859. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  860. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  861. if (tp_peer != tp &&
  862. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  863. return;
  864. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  865. (GRC_LCLCTRL_GPIO_OE1 |
  866. GRC_LCLCTRL_GPIO_OUTPUT1));
  867. udelay(100);
  868. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  869. (GRC_LCLCTRL_GPIO_OE1));
  870. udelay(100);
  871. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  872. (GRC_LCLCTRL_GPIO_OE1 |
  873. GRC_LCLCTRL_GPIO_OUTPUT1));
  874. udelay(100);
  875. }
  876. }
  877. }
  878. static int tg3_setup_phy(struct tg3 *, int);
  879. #define RESET_KIND_SHUTDOWN 0
  880. #define RESET_KIND_INIT 1
  881. #define RESET_KIND_SUSPEND 2
  882. static void tg3_write_sig_post_reset(struct tg3 *, int);
  883. static int tg3_halt_cpu(struct tg3 *, u32);
  884. static int tg3_set_power_state(struct tg3 *tp, int state)
  885. {
  886. u32 misc_host_ctrl;
  887. u16 power_control, power_caps;
  888. int pm = tp->pm_cap;
  889. /* Make sure register accesses (indirect or otherwise)
  890. * will function correctly.
  891. */
  892. pci_write_config_dword(tp->pdev,
  893. TG3PCI_MISC_HOST_CTRL,
  894. tp->misc_host_ctrl);
  895. pci_read_config_word(tp->pdev,
  896. pm + PCI_PM_CTRL,
  897. &power_control);
  898. power_control |= PCI_PM_CTRL_PME_STATUS;
  899. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  900. switch (state) {
  901. case 0:
  902. power_control |= 0;
  903. pci_write_config_word(tp->pdev,
  904. pm + PCI_PM_CTRL,
  905. power_control);
  906. udelay(100); /* Delay after power state change */
  907. /* Switch out of Vaux if it is not a LOM */
  908. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) {
  909. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  910. udelay(100);
  911. }
  912. return 0;
  913. case 1:
  914. power_control |= 1;
  915. break;
  916. case 2:
  917. power_control |= 2;
  918. break;
  919. case 3:
  920. power_control |= 3;
  921. break;
  922. default:
  923. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  924. "requested.\n",
  925. tp->dev->name, state);
  926. return -EINVAL;
  927. };
  928. power_control |= PCI_PM_CTRL_PME_ENABLE;
  929. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  930. tw32(TG3PCI_MISC_HOST_CTRL,
  931. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  932. if (tp->link_config.phy_is_low_power == 0) {
  933. tp->link_config.phy_is_low_power = 1;
  934. tp->link_config.orig_speed = tp->link_config.speed;
  935. tp->link_config.orig_duplex = tp->link_config.duplex;
  936. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  937. }
  938. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  939. tp->link_config.speed = SPEED_10;
  940. tp->link_config.duplex = DUPLEX_HALF;
  941. tp->link_config.autoneg = AUTONEG_ENABLE;
  942. tg3_setup_phy(tp, 0);
  943. }
  944. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  945. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  946. u32 mac_mode;
  947. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  948. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  949. udelay(40);
  950. mac_mode = MAC_MODE_PORT_MODE_MII;
  951. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  952. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  953. mac_mode |= MAC_MODE_LINK_POLARITY;
  954. } else {
  955. mac_mode = MAC_MODE_PORT_MODE_TBI;
  956. }
  957. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  958. tw32(MAC_LED_CTRL, tp->led_ctrl);
  959. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  960. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  961. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  962. tw32_f(MAC_MODE, mac_mode);
  963. udelay(100);
  964. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  965. udelay(10);
  966. }
  967. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  968. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  969. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  970. u32 base_val;
  971. base_val = tp->pci_clock_ctrl;
  972. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  973. CLOCK_CTRL_TXCLK_DISABLE);
  974. tw32_f(TG3PCI_CLOCK_CTRL, base_val |
  975. CLOCK_CTRL_ALTCLK |
  976. CLOCK_CTRL_PWRDOWN_PLL133);
  977. udelay(40);
  978. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  979. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  980. u32 newbits1, newbits2;
  981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  982. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  983. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  984. CLOCK_CTRL_TXCLK_DISABLE |
  985. CLOCK_CTRL_ALTCLK);
  986. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  987. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  988. newbits1 = CLOCK_CTRL_625_CORE;
  989. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  990. } else {
  991. newbits1 = CLOCK_CTRL_ALTCLK;
  992. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  993. }
  994. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1);
  995. udelay(40);
  996. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2);
  997. udelay(40);
  998. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  999. u32 newbits3;
  1000. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1001. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1002. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1003. CLOCK_CTRL_TXCLK_DISABLE |
  1004. CLOCK_CTRL_44MHZ_CORE);
  1005. } else {
  1006. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1007. }
  1008. tw32_f(TG3PCI_CLOCK_CTRL,
  1009. tp->pci_clock_ctrl | newbits3);
  1010. udelay(40);
  1011. }
  1012. }
  1013. tg3_frob_aux_power(tp);
  1014. /* Workaround for unstable PLL clock */
  1015. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1016. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1017. u32 val = tr32(0x7d00);
  1018. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1019. tw32(0x7d00, val);
  1020. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1021. tg3_halt_cpu(tp, RX_CPU_BASE);
  1022. }
  1023. /* Finally, set the new power state. */
  1024. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1025. udelay(100); /* Delay after power state change */
  1026. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1027. return 0;
  1028. }
  1029. static void tg3_link_report(struct tg3 *tp)
  1030. {
  1031. if (!netif_carrier_ok(tp->dev)) {
  1032. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  1033. } else {
  1034. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1035. tp->dev->name,
  1036. (tp->link_config.active_speed == SPEED_1000 ?
  1037. 1000 :
  1038. (tp->link_config.active_speed == SPEED_100 ?
  1039. 100 : 10)),
  1040. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1041. "full" : "half"));
  1042. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1043. "%s for RX.\n",
  1044. tp->dev->name,
  1045. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1046. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1047. }
  1048. }
  1049. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1050. {
  1051. u32 new_tg3_flags = 0;
  1052. u32 old_rx_mode = tp->rx_mode;
  1053. u32 old_tx_mode = tp->tx_mode;
  1054. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1055. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1056. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1057. if (remote_adv & LPA_PAUSE_CAP)
  1058. new_tg3_flags |=
  1059. (TG3_FLAG_RX_PAUSE |
  1060. TG3_FLAG_TX_PAUSE);
  1061. else if (remote_adv & LPA_PAUSE_ASYM)
  1062. new_tg3_flags |=
  1063. (TG3_FLAG_RX_PAUSE);
  1064. } else {
  1065. if (remote_adv & LPA_PAUSE_CAP)
  1066. new_tg3_flags |=
  1067. (TG3_FLAG_RX_PAUSE |
  1068. TG3_FLAG_TX_PAUSE);
  1069. }
  1070. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1071. if ((remote_adv & LPA_PAUSE_CAP) &&
  1072. (remote_adv & LPA_PAUSE_ASYM))
  1073. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1074. }
  1075. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1076. tp->tg3_flags |= new_tg3_flags;
  1077. } else {
  1078. new_tg3_flags = tp->tg3_flags;
  1079. }
  1080. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1081. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1082. else
  1083. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1084. if (old_rx_mode != tp->rx_mode) {
  1085. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1086. }
  1087. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1088. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1089. else
  1090. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1091. if (old_tx_mode != tp->tx_mode) {
  1092. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1093. }
  1094. }
  1095. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1096. {
  1097. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1098. case MII_TG3_AUX_STAT_10HALF:
  1099. *speed = SPEED_10;
  1100. *duplex = DUPLEX_HALF;
  1101. break;
  1102. case MII_TG3_AUX_STAT_10FULL:
  1103. *speed = SPEED_10;
  1104. *duplex = DUPLEX_FULL;
  1105. break;
  1106. case MII_TG3_AUX_STAT_100HALF:
  1107. *speed = SPEED_100;
  1108. *duplex = DUPLEX_HALF;
  1109. break;
  1110. case MII_TG3_AUX_STAT_100FULL:
  1111. *speed = SPEED_100;
  1112. *duplex = DUPLEX_FULL;
  1113. break;
  1114. case MII_TG3_AUX_STAT_1000HALF:
  1115. *speed = SPEED_1000;
  1116. *duplex = DUPLEX_HALF;
  1117. break;
  1118. case MII_TG3_AUX_STAT_1000FULL:
  1119. *speed = SPEED_1000;
  1120. *duplex = DUPLEX_FULL;
  1121. break;
  1122. default:
  1123. *speed = SPEED_INVALID;
  1124. *duplex = DUPLEX_INVALID;
  1125. break;
  1126. };
  1127. }
  1128. static void tg3_phy_copper_begin(struct tg3 *tp)
  1129. {
  1130. u32 new_adv;
  1131. int i;
  1132. if (tp->link_config.phy_is_low_power) {
  1133. /* Entering low power mode. Disable gigabit and
  1134. * 100baseT advertisements.
  1135. */
  1136. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1137. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1138. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1139. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1140. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1141. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1142. } else if (tp->link_config.speed == SPEED_INVALID) {
  1143. tp->link_config.advertising =
  1144. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1145. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1146. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1147. ADVERTISED_Autoneg | ADVERTISED_MII);
  1148. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1149. tp->link_config.advertising &=
  1150. ~(ADVERTISED_1000baseT_Half |
  1151. ADVERTISED_1000baseT_Full);
  1152. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1153. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1154. new_adv |= ADVERTISE_10HALF;
  1155. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1156. new_adv |= ADVERTISE_10FULL;
  1157. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1158. new_adv |= ADVERTISE_100HALF;
  1159. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1160. new_adv |= ADVERTISE_100FULL;
  1161. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1162. if (tp->link_config.advertising &
  1163. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1164. new_adv = 0;
  1165. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1166. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1167. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1168. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1169. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1170. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1171. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1172. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1173. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1174. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1175. } else {
  1176. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1177. }
  1178. } else {
  1179. /* Asking for a specific link mode. */
  1180. if (tp->link_config.speed == SPEED_1000) {
  1181. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1182. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1183. if (tp->link_config.duplex == DUPLEX_FULL)
  1184. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1185. else
  1186. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1187. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1188. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1189. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1190. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1191. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1192. } else {
  1193. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1194. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1195. if (tp->link_config.speed == SPEED_100) {
  1196. if (tp->link_config.duplex == DUPLEX_FULL)
  1197. new_adv |= ADVERTISE_100FULL;
  1198. else
  1199. new_adv |= ADVERTISE_100HALF;
  1200. } else {
  1201. if (tp->link_config.duplex == DUPLEX_FULL)
  1202. new_adv |= ADVERTISE_10FULL;
  1203. else
  1204. new_adv |= ADVERTISE_10HALF;
  1205. }
  1206. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1207. }
  1208. }
  1209. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1210. tp->link_config.speed != SPEED_INVALID) {
  1211. u32 bmcr, orig_bmcr;
  1212. tp->link_config.active_speed = tp->link_config.speed;
  1213. tp->link_config.active_duplex = tp->link_config.duplex;
  1214. bmcr = 0;
  1215. switch (tp->link_config.speed) {
  1216. default:
  1217. case SPEED_10:
  1218. break;
  1219. case SPEED_100:
  1220. bmcr |= BMCR_SPEED100;
  1221. break;
  1222. case SPEED_1000:
  1223. bmcr |= TG3_BMCR_SPEED1000;
  1224. break;
  1225. };
  1226. if (tp->link_config.duplex == DUPLEX_FULL)
  1227. bmcr |= BMCR_FULLDPLX;
  1228. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1229. (bmcr != orig_bmcr)) {
  1230. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1231. for (i = 0; i < 1500; i++) {
  1232. u32 tmp;
  1233. udelay(10);
  1234. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1235. tg3_readphy(tp, MII_BMSR, &tmp))
  1236. continue;
  1237. if (!(tmp & BMSR_LSTATUS)) {
  1238. udelay(40);
  1239. break;
  1240. }
  1241. }
  1242. tg3_writephy(tp, MII_BMCR, bmcr);
  1243. udelay(40);
  1244. }
  1245. } else {
  1246. tg3_writephy(tp, MII_BMCR,
  1247. BMCR_ANENABLE | BMCR_ANRESTART);
  1248. }
  1249. }
  1250. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1251. {
  1252. int err;
  1253. /* Turn off tap power management. */
  1254. /* Set Extended packet length bit */
  1255. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1256. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1257. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1258. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1259. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1260. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1261. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1262. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1263. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1264. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1265. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1266. udelay(40);
  1267. return err;
  1268. }
  1269. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1270. {
  1271. u32 adv_reg, all_mask;
  1272. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1273. return 0;
  1274. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1275. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1276. if ((adv_reg & all_mask) != all_mask)
  1277. return 0;
  1278. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1279. u32 tg3_ctrl;
  1280. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1281. return 0;
  1282. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1283. MII_TG3_CTRL_ADV_1000_FULL);
  1284. if ((tg3_ctrl & all_mask) != all_mask)
  1285. return 0;
  1286. }
  1287. return 1;
  1288. }
  1289. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1290. {
  1291. int current_link_up;
  1292. u32 bmsr, dummy;
  1293. u16 current_speed;
  1294. u8 current_duplex;
  1295. int i, err;
  1296. tw32(MAC_EVENT, 0);
  1297. tw32_f(MAC_STATUS,
  1298. (MAC_STATUS_SYNC_CHANGED |
  1299. MAC_STATUS_CFG_CHANGED |
  1300. MAC_STATUS_MI_COMPLETION |
  1301. MAC_STATUS_LNKSTATE_CHANGED));
  1302. udelay(40);
  1303. tp->mi_mode = MAC_MI_MODE_BASE;
  1304. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1305. udelay(80);
  1306. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1307. /* Some third-party PHYs need to be reset on link going
  1308. * down.
  1309. */
  1310. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1312. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1313. netif_carrier_ok(tp->dev)) {
  1314. tg3_readphy(tp, MII_BMSR, &bmsr);
  1315. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1316. !(bmsr & BMSR_LSTATUS))
  1317. force_reset = 1;
  1318. }
  1319. if (force_reset)
  1320. tg3_phy_reset(tp);
  1321. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1322. tg3_readphy(tp, MII_BMSR, &bmsr);
  1323. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1324. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1325. bmsr = 0;
  1326. if (!(bmsr & BMSR_LSTATUS)) {
  1327. err = tg3_init_5401phy_dsp(tp);
  1328. if (err)
  1329. return err;
  1330. tg3_readphy(tp, MII_BMSR, &bmsr);
  1331. for (i = 0; i < 1000; i++) {
  1332. udelay(10);
  1333. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1334. (bmsr & BMSR_LSTATUS)) {
  1335. udelay(40);
  1336. break;
  1337. }
  1338. }
  1339. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1340. !(bmsr & BMSR_LSTATUS) &&
  1341. tp->link_config.active_speed == SPEED_1000) {
  1342. err = tg3_phy_reset(tp);
  1343. if (!err)
  1344. err = tg3_init_5401phy_dsp(tp);
  1345. if (err)
  1346. return err;
  1347. }
  1348. }
  1349. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1350. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1351. /* 5701 {A0,B0} CRC bug workaround */
  1352. tg3_writephy(tp, 0x15, 0x0a75);
  1353. tg3_writephy(tp, 0x1c, 0x8c68);
  1354. tg3_writephy(tp, 0x1c, 0x8d68);
  1355. tg3_writephy(tp, 0x1c, 0x8c68);
  1356. }
  1357. /* Clear pending interrupts... */
  1358. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1359. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1360. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1361. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1362. else
  1363. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1364. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1365. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1366. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1367. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1368. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1369. else
  1370. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1371. }
  1372. current_link_up = 0;
  1373. current_speed = SPEED_INVALID;
  1374. current_duplex = DUPLEX_INVALID;
  1375. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1376. u32 val;
  1377. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1378. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1379. if (!(val & (1 << 10))) {
  1380. val |= (1 << 10);
  1381. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1382. goto relink;
  1383. }
  1384. }
  1385. bmsr = 0;
  1386. for (i = 0; i < 100; i++) {
  1387. tg3_readphy(tp, MII_BMSR, &bmsr);
  1388. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1389. (bmsr & BMSR_LSTATUS))
  1390. break;
  1391. udelay(40);
  1392. }
  1393. if (bmsr & BMSR_LSTATUS) {
  1394. u32 aux_stat, bmcr;
  1395. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1396. for (i = 0; i < 2000; i++) {
  1397. udelay(10);
  1398. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1399. aux_stat)
  1400. break;
  1401. }
  1402. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1403. &current_speed,
  1404. &current_duplex);
  1405. bmcr = 0;
  1406. for (i = 0; i < 200; i++) {
  1407. tg3_readphy(tp, MII_BMCR, &bmcr);
  1408. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1409. continue;
  1410. if (bmcr && bmcr != 0x7fff)
  1411. break;
  1412. udelay(10);
  1413. }
  1414. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1415. if (bmcr & BMCR_ANENABLE) {
  1416. current_link_up = 1;
  1417. /* Force autoneg restart if we are exiting
  1418. * low power mode.
  1419. */
  1420. if (!tg3_copper_is_advertising_all(tp))
  1421. current_link_up = 0;
  1422. } else {
  1423. current_link_up = 0;
  1424. }
  1425. } else {
  1426. if (!(bmcr & BMCR_ANENABLE) &&
  1427. tp->link_config.speed == current_speed &&
  1428. tp->link_config.duplex == current_duplex) {
  1429. current_link_up = 1;
  1430. } else {
  1431. current_link_up = 0;
  1432. }
  1433. }
  1434. tp->link_config.active_speed = current_speed;
  1435. tp->link_config.active_duplex = current_duplex;
  1436. }
  1437. if (current_link_up == 1 &&
  1438. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1439. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1440. u32 local_adv, remote_adv;
  1441. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1442. local_adv = 0;
  1443. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1444. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1445. remote_adv = 0;
  1446. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1447. /* If we are not advertising full pause capability,
  1448. * something is wrong. Bring the link down and reconfigure.
  1449. */
  1450. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1451. current_link_up = 0;
  1452. } else {
  1453. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1454. }
  1455. }
  1456. relink:
  1457. if (current_link_up == 0) {
  1458. u32 tmp;
  1459. tg3_phy_copper_begin(tp);
  1460. tg3_readphy(tp, MII_BMSR, &tmp);
  1461. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1462. (tmp & BMSR_LSTATUS))
  1463. current_link_up = 1;
  1464. }
  1465. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1466. if (current_link_up == 1) {
  1467. if (tp->link_config.active_speed == SPEED_100 ||
  1468. tp->link_config.active_speed == SPEED_10)
  1469. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1470. else
  1471. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1472. } else
  1473. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1474. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1475. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1476. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1477. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1479. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1480. (current_link_up == 1 &&
  1481. tp->link_config.active_speed == SPEED_10))
  1482. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1483. } else {
  1484. if (current_link_up == 1)
  1485. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1486. }
  1487. /* ??? Without this setting Netgear GA302T PHY does not
  1488. * ??? send/receive packets...
  1489. */
  1490. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1491. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1492. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1493. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1494. udelay(80);
  1495. }
  1496. tw32_f(MAC_MODE, tp->mac_mode);
  1497. udelay(40);
  1498. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1499. /* Polled via timer. */
  1500. tw32_f(MAC_EVENT, 0);
  1501. } else {
  1502. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1503. }
  1504. udelay(40);
  1505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1506. current_link_up == 1 &&
  1507. tp->link_config.active_speed == SPEED_1000 &&
  1508. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1509. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1510. udelay(120);
  1511. tw32_f(MAC_STATUS,
  1512. (MAC_STATUS_SYNC_CHANGED |
  1513. MAC_STATUS_CFG_CHANGED));
  1514. udelay(40);
  1515. tg3_write_mem(tp,
  1516. NIC_SRAM_FIRMWARE_MBOX,
  1517. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1518. }
  1519. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1520. if (current_link_up)
  1521. netif_carrier_on(tp->dev);
  1522. else
  1523. netif_carrier_off(tp->dev);
  1524. tg3_link_report(tp);
  1525. }
  1526. return 0;
  1527. }
  1528. struct tg3_fiber_aneginfo {
  1529. int state;
  1530. #define ANEG_STATE_UNKNOWN 0
  1531. #define ANEG_STATE_AN_ENABLE 1
  1532. #define ANEG_STATE_RESTART_INIT 2
  1533. #define ANEG_STATE_RESTART 3
  1534. #define ANEG_STATE_DISABLE_LINK_OK 4
  1535. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1536. #define ANEG_STATE_ABILITY_DETECT 6
  1537. #define ANEG_STATE_ACK_DETECT_INIT 7
  1538. #define ANEG_STATE_ACK_DETECT 8
  1539. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1540. #define ANEG_STATE_COMPLETE_ACK 10
  1541. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1542. #define ANEG_STATE_IDLE_DETECT 12
  1543. #define ANEG_STATE_LINK_OK 13
  1544. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1545. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1546. u32 flags;
  1547. #define MR_AN_ENABLE 0x00000001
  1548. #define MR_RESTART_AN 0x00000002
  1549. #define MR_AN_COMPLETE 0x00000004
  1550. #define MR_PAGE_RX 0x00000008
  1551. #define MR_NP_LOADED 0x00000010
  1552. #define MR_TOGGLE_TX 0x00000020
  1553. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1554. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1555. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1556. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1557. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1558. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1559. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1560. #define MR_TOGGLE_RX 0x00002000
  1561. #define MR_NP_RX 0x00004000
  1562. #define MR_LINK_OK 0x80000000
  1563. unsigned long link_time, cur_time;
  1564. u32 ability_match_cfg;
  1565. int ability_match_count;
  1566. char ability_match, idle_match, ack_match;
  1567. u32 txconfig, rxconfig;
  1568. #define ANEG_CFG_NP 0x00000080
  1569. #define ANEG_CFG_ACK 0x00000040
  1570. #define ANEG_CFG_RF2 0x00000020
  1571. #define ANEG_CFG_RF1 0x00000010
  1572. #define ANEG_CFG_PS2 0x00000001
  1573. #define ANEG_CFG_PS1 0x00008000
  1574. #define ANEG_CFG_HD 0x00004000
  1575. #define ANEG_CFG_FD 0x00002000
  1576. #define ANEG_CFG_INVAL 0x00001f06
  1577. };
  1578. #define ANEG_OK 0
  1579. #define ANEG_DONE 1
  1580. #define ANEG_TIMER_ENAB 2
  1581. #define ANEG_FAILED -1
  1582. #define ANEG_STATE_SETTLE_TIME 10000
  1583. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1584. struct tg3_fiber_aneginfo *ap)
  1585. {
  1586. unsigned long delta;
  1587. u32 rx_cfg_reg;
  1588. int ret;
  1589. if (ap->state == ANEG_STATE_UNKNOWN) {
  1590. ap->rxconfig = 0;
  1591. ap->link_time = 0;
  1592. ap->cur_time = 0;
  1593. ap->ability_match_cfg = 0;
  1594. ap->ability_match_count = 0;
  1595. ap->ability_match = 0;
  1596. ap->idle_match = 0;
  1597. ap->ack_match = 0;
  1598. }
  1599. ap->cur_time++;
  1600. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1601. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1602. if (rx_cfg_reg != ap->ability_match_cfg) {
  1603. ap->ability_match_cfg = rx_cfg_reg;
  1604. ap->ability_match = 0;
  1605. ap->ability_match_count = 0;
  1606. } else {
  1607. if (++ap->ability_match_count > 1) {
  1608. ap->ability_match = 1;
  1609. ap->ability_match_cfg = rx_cfg_reg;
  1610. }
  1611. }
  1612. if (rx_cfg_reg & ANEG_CFG_ACK)
  1613. ap->ack_match = 1;
  1614. else
  1615. ap->ack_match = 0;
  1616. ap->idle_match = 0;
  1617. } else {
  1618. ap->idle_match = 1;
  1619. ap->ability_match_cfg = 0;
  1620. ap->ability_match_count = 0;
  1621. ap->ability_match = 0;
  1622. ap->ack_match = 0;
  1623. rx_cfg_reg = 0;
  1624. }
  1625. ap->rxconfig = rx_cfg_reg;
  1626. ret = ANEG_OK;
  1627. switch(ap->state) {
  1628. case ANEG_STATE_UNKNOWN:
  1629. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1630. ap->state = ANEG_STATE_AN_ENABLE;
  1631. /* fallthru */
  1632. case ANEG_STATE_AN_ENABLE:
  1633. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1634. if (ap->flags & MR_AN_ENABLE) {
  1635. ap->link_time = 0;
  1636. ap->cur_time = 0;
  1637. ap->ability_match_cfg = 0;
  1638. ap->ability_match_count = 0;
  1639. ap->ability_match = 0;
  1640. ap->idle_match = 0;
  1641. ap->ack_match = 0;
  1642. ap->state = ANEG_STATE_RESTART_INIT;
  1643. } else {
  1644. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1645. }
  1646. break;
  1647. case ANEG_STATE_RESTART_INIT:
  1648. ap->link_time = ap->cur_time;
  1649. ap->flags &= ~(MR_NP_LOADED);
  1650. ap->txconfig = 0;
  1651. tw32(MAC_TX_AUTO_NEG, 0);
  1652. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1653. tw32_f(MAC_MODE, tp->mac_mode);
  1654. udelay(40);
  1655. ret = ANEG_TIMER_ENAB;
  1656. ap->state = ANEG_STATE_RESTART;
  1657. /* fallthru */
  1658. case ANEG_STATE_RESTART:
  1659. delta = ap->cur_time - ap->link_time;
  1660. if (delta > ANEG_STATE_SETTLE_TIME) {
  1661. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1662. } else {
  1663. ret = ANEG_TIMER_ENAB;
  1664. }
  1665. break;
  1666. case ANEG_STATE_DISABLE_LINK_OK:
  1667. ret = ANEG_DONE;
  1668. break;
  1669. case ANEG_STATE_ABILITY_DETECT_INIT:
  1670. ap->flags &= ~(MR_TOGGLE_TX);
  1671. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1672. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1673. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1674. tw32_f(MAC_MODE, tp->mac_mode);
  1675. udelay(40);
  1676. ap->state = ANEG_STATE_ABILITY_DETECT;
  1677. break;
  1678. case ANEG_STATE_ABILITY_DETECT:
  1679. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1680. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1681. }
  1682. break;
  1683. case ANEG_STATE_ACK_DETECT_INIT:
  1684. ap->txconfig |= ANEG_CFG_ACK;
  1685. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1686. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1687. tw32_f(MAC_MODE, tp->mac_mode);
  1688. udelay(40);
  1689. ap->state = ANEG_STATE_ACK_DETECT;
  1690. /* fallthru */
  1691. case ANEG_STATE_ACK_DETECT:
  1692. if (ap->ack_match != 0) {
  1693. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1694. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1695. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1696. } else {
  1697. ap->state = ANEG_STATE_AN_ENABLE;
  1698. }
  1699. } else if (ap->ability_match != 0 &&
  1700. ap->rxconfig == 0) {
  1701. ap->state = ANEG_STATE_AN_ENABLE;
  1702. }
  1703. break;
  1704. case ANEG_STATE_COMPLETE_ACK_INIT:
  1705. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1706. ret = ANEG_FAILED;
  1707. break;
  1708. }
  1709. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1710. MR_LP_ADV_HALF_DUPLEX |
  1711. MR_LP_ADV_SYM_PAUSE |
  1712. MR_LP_ADV_ASYM_PAUSE |
  1713. MR_LP_ADV_REMOTE_FAULT1 |
  1714. MR_LP_ADV_REMOTE_FAULT2 |
  1715. MR_LP_ADV_NEXT_PAGE |
  1716. MR_TOGGLE_RX |
  1717. MR_NP_RX);
  1718. if (ap->rxconfig & ANEG_CFG_FD)
  1719. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1720. if (ap->rxconfig & ANEG_CFG_HD)
  1721. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1722. if (ap->rxconfig & ANEG_CFG_PS1)
  1723. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1724. if (ap->rxconfig & ANEG_CFG_PS2)
  1725. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1726. if (ap->rxconfig & ANEG_CFG_RF1)
  1727. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1728. if (ap->rxconfig & ANEG_CFG_RF2)
  1729. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1730. if (ap->rxconfig & ANEG_CFG_NP)
  1731. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1732. ap->link_time = ap->cur_time;
  1733. ap->flags ^= (MR_TOGGLE_TX);
  1734. if (ap->rxconfig & 0x0008)
  1735. ap->flags |= MR_TOGGLE_RX;
  1736. if (ap->rxconfig & ANEG_CFG_NP)
  1737. ap->flags |= MR_NP_RX;
  1738. ap->flags |= MR_PAGE_RX;
  1739. ap->state = ANEG_STATE_COMPLETE_ACK;
  1740. ret = ANEG_TIMER_ENAB;
  1741. break;
  1742. case ANEG_STATE_COMPLETE_ACK:
  1743. if (ap->ability_match != 0 &&
  1744. ap->rxconfig == 0) {
  1745. ap->state = ANEG_STATE_AN_ENABLE;
  1746. break;
  1747. }
  1748. delta = ap->cur_time - ap->link_time;
  1749. if (delta > ANEG_STATE_SETTLE_TIME) {
  1750. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1751. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1752. } else {
  1753. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1754. !(ap->flags & MR_NP_RX)) {
  1755. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1756. } else {
  1757. ret = ANEG_FAILED;
  1758. }
  1759. }
  1760. }
  1761. break;
  1762. case ANEG_STATE_IDLE_DETECT_INIT:
  1763. ap->link_time = ap->cur_time;
  1764. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1765. tw32_f(MAC_MODE, tp->mac_mode);
  1766. udelay(40);
  1767. ap->state = ANEG_STATE_IDLE_DETECT;
  1768. ret = ANEG_TIMER_ENAB;
  1769. break;
  1770. case ANEG_STATE_IDLE_DETECT:
  1771. if (ap->ability_match != 0 &&
  1772. ap->rxconfig == 0) {
  1773. ap->state = ANEG_STATE_AN_ENABLE;
  1774. break;
  1775. }
  1776. delta = ap->cur_time - ap->link_time;
  1777. if (delta > ANEG_STATE_SETTLE_TIME) {
  1778. /* XXX another gem from the Broadcom driver :( */
  1779. ap->state = ANEG_STATE_LINK_OK;
  1780. }
  1781. break;
  1782. case ANEG_STATE_LINK_OK:
  1783. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1784. ret = ANEG_DONE;
  1785. break;
  1786. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1787. /* ??? unimplemented */
  1788. break;
  1789. case ANEG_STATE_NEXT_PAGE_WAIT:
  1790. /* ??? unimplemented */
  1791. break;
  1792. default:
  1793. ret = ANEG_FAILED;
  1794. break;
  1795. };
  1796. return ret;
  1797. }
  1798. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1799. {
  1800. int res = 0;
  1801. struct tg3_fiber_aneginfo aninfo;
  1802. int status = ANEG_FAILED;
  1803. unsigned int tick;
  1804. u32 tmp;
  1805. tw32_f(MAC_TX_AUTO_NEG, 0);
  1806. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1807. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1808. udelay(40);
  1809. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1810. udelay(40);
  1811. memset(&aninfo, 0, sizeof(aninfo));
  1812. aninfo.flags |= MR_AN_ENABLE;
  1813. aninfo.state = ANEG_STATE_UNKNOWN;
  1814. aninfo.cur_time = 0;
  1815. tick = 0;
  1816. while (++tick < 195000) {
  1817. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1818. if (status == ANEG_DONE || status == ANEG_FAILED)
  1819. break;
  1820. udelay(1);
  1821. }
  1822. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1823. tw32_f(MAC_MODE, tp->mac_mode);
  1824. udelay(40);
  1825. *flags = aninfo.flags;
  1826. if (status == ANEG_DONE &&
  1827. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1828. MR_LP_ADV_FULL_DUPLEX)))
  1829. res = 1;
  1830. return res;
  1831. }
  1832. static void tg3_init_bcm8002(struct tg3 *tp)
  1833. {
  1834. u32 mac_status = tr32(MAC_STATUS);
  1835. int i;
  1836. /* Reset when initting first time or we have a link. */
  1837. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1838. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1839. return;
  1840. /* Set PLL lock range. */
  1841. tg3_writephy(tp, 0x16, 0x8007);
  1842. /* SW reset */
  1843. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1844. /* Wait for reset to complete. */
  1845. /* XXX schedule_timeout() ... */
  1846. for (i = 0; i < 500; i++)
  1847. udelay(10);
  1848. /* Config mode; select PMA/Ch 1 regs. */
  1849. tg3_writephy(tp, 0x10, 0x8411);
  1850. /* Enable auto-lock and comdet, select txclk for tx. */
  1851. tg3_writephy(tp, 0x11, 0x0a10);
  1852. tg3_writephy(tp, 0x18, 0x00a0);
  1853. tg3_writephy(tp, 0x16, 0x41ff);
  1854. /* Assert and deassert POR. */
  1855. tg3_writephy(tp, 0x13, 0x0400);
  1856. udelay(40);
  1857. tg3_writephy(tp, 0x13, 0x0000);
  1858. tg3_writephy(tp, 0x11, 0x0a50);
  1859. udelay(40);
  1860. tg3_writephy(tp, 0x11, 0x0a10);
  1861. /* Wait for signal to stabilize */
  1862. /* XXX schedule_timeout() ... */
  1863. for (i = 0; i < 15000; i++)
  1864. udelay(10);
  1865. /* Deselect the channel register so we can read the PHYID
  1866. * later.
  1867. */
  1868. tg3_writephy(tp, 0x10, 0x8011);
  1869. }
  1870. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  1871. {
  1872. u32 sg_dig_ctrl, sg_dig_status;
  1873. u32 serdes_cfg, expected_sg_dig_ctrl;
  1874. int workaround, port_a;
  1875. int current_link_up;
  1876. serdes_cfg = 0;
  1877. expected_sg_dig_ctrl = 0;
  1878. workaround = 0;
  1879. port_a = 1;
  1880. current_link_up = 0;
  1881. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  1882. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  1883. workaround = 1;
  1884. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  1885. port_a = 0;
  1886. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  1887. /* preserve bits 20-23 for voltage regulator */
  1888. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  1889. }
  1890. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1891. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  1892. if (sg_dig_ctrl & (1 << 31)) {
  1893. if (workaround) {
  1894. u32 val = serdes_cfg;
  1895. if (port_a)
  1896. val |= 0xc010000;
  1897. else
  1898. val |= 0x4010000;
  1899. tw32_f(MAC_SERDES_CFG, val);
  1900. }
  1901. tw32_f(SG_DIG_CTRL, 0x01388400);
  1902. }
  1903. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  1904. tg3_setup_flow_control(tp, 0, 0);
  1905. current_link_up = 1;
  1906. }
  1907. goto out;
  1908. }
  1909. /* Want auto-negotiation. */
  1910. expected_sg_dig_ctrl = 0x81388400;
  1911. /* Pause capability */
  1912. expected_sg_dig_ctrl |= (1 << 11);
  1913. /* Asymettric pause */
  1914. expected_sg_dig_ctrl |= (1 << 12);
  1915. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  1916. if (workaround)
  1917. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  1918. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  1919. udelay(5);
  1920. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  1921. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  1922. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  1923. MAC_STATUS_SIGNAL_DET)) {
  1924. int i;
  1925. /* Giver time to negotiate (~200ms) */
  1926. for (i = 0; i < 40000; i++) {
  1927. sg_dig_status = tr32(SG_DIG_STATUS);
  1928. if (sg_dig_status & (0x3))
  1929. break;
  1930. udelay(5);
  1931. }
  1932. mac_status = tr32(MAC_STATUS);
  1933. if ((sg_dig_status & (1 << 1)) &&
  1934. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  1935. u32 local_adv, remote_adv;
  1936. local_adv = ADVERTISE_PAUSE_CAP;
  1937. remote_adv = 0;
  1938. if (sg_dig_status & (1 << 19))
  1939. remote_adv |= LPA_PAUSE_CAP;
  1940. if (sg_dig_status & (1 << 20))
  1941. remote_adv |= LPA_PAUSE_ASYM;
  1942. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1943. current_link_up = 1;
  1944. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1945. } else if (!(sg_dig_status & (1 << 1))) {
  1946. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  1947. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1948. else {
  1949. if (workaround) {
  1950. u32 val = serdes_cfg;
  1951. if (port_a)
  1952. val |= 0xc010000;
  1953. else
  1954. val |= 0x4010000;
  1955. tw32_f(MAC_SERDES_CFG, val);
  1956. }
  1957. tw32_f(SG_DIG_CTRL, 0x01388400);
  1958. udelay(40);
  1959. /* Link parallel detection - link is up */
  1960. /* only if we have PCS_SYNC and not */
  1961. /* receiving config code words */
  1962. mac_status = tr32(MAC_STATUS);
  1963. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  1964. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  1965. tg3_setup_flow_control(tp, 0, 0);
  1966. current_link_up = 1;
  1967. }
  1968. }
  1969. }
  1970. }
  1971. out:
  1972. return current_link_up;
  1973. }
  1974. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  1975. {
  1976. int current_link_up = 0;
  1977. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  1978. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  1979. goto out;
  1980. }
  1981. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1982. u32 flags;
  1983. int i;
  1984. if (fiber_autoneg(tp, &flags)) {
  1985. u32 local_adv, remote_adv;
  1986. local_adv = ADVERTISE_PAUSE_CAP;
  1987. remote_adv = 0;
  1988. if (flags & MR_LP_ADV_SYM_PAUSE)
  1989. remote_adv |= LPA_PAUSE_CAP;
  1990. if (flags & MR_LP_ADV_ASYM_PAUSE)
  1991. remote_adv |= LPA_PAUSE_ASYM;
  1992. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1993. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  1994. current_link_up = 1;
  1995. }
  1996. for (i = 0; i < 30; i++) {
  1997. udelay(20);
  1998. tw32_f(MAC_STATUS,
  1999. (MAC_STATUS_SYNC_CHANGED |
  2000. MAC_STATUS_CFG_CHANGED));
  2001. udelay(40);
  2002. if ((tr32(MAC_STATUS) &
  2003. (MAC_STATUS_SYNC_CHANGED |
  2004. MAC_STATUS_CFG_CHANGED)) == 0)
  2005. break;
  2006. }
  2007. mac_status = tr32(MAC_STATUS);
  2008. if (current_link_up == 0 &&
  2009. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2010. !(mac_status & MAC_STATUS_RCVD_CFG))
  2011. current_link_up = 1;
  2012. } else {
  2013. /* Forcing 1000FD link up. */
  2014. current_link_up = 1;
  2015. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  2016. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2017. udelay(40);
  2018. }
  2019. out:
  2020. return current_link_up;
  2021. }
  2022. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2023. {
  2024. u32 orig_pause_cfg;
  2025. u16 orig_active_speed;
  2026. u8 orig_active_duplex;
  2027. u32 mac_status;
  2028. int current_link_up;
  2029. int i;
  2030. orig_pause_cfg =
  2031. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2032. TG3_FLAG_TX_PAUSE));
  2033. orig_active_speed = tp->link_config.active_speed;
  2034. orig_active_duplex = tp->link_config.active_duplex;
  2035. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2036. netif_carrier_ok(tp->dev) &&
  2037. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2038. mac_status = tr32(MAC_STATUS);
  2039. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2040. MAC_STATUS_SIGNAL_DET |
  2041. MAC_STATUS_CFG_CHANGED |
  2042. MAC_STATUS_RCVD_CFG);
  2043. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2044. MAC_STATUS_SIGNAL_DET)) {
  2045. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2046. MAC_STATUS_CFG_CHANGED));
  2047. return 0;
  2048. }
  2049. }
  2050. tw32_f(MAC_TX_AUTO_NEG, 0);
  2051. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2052. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2053. tw32_f(MAC_MODE, tp->mac_mode);
  2054. udelay(40);
  2055. if (tp->phy_id == PHY_ID_BCM8002)
  2056. tg3_init_bcm8002(tp);
  2057. /* Enable link change event even when serdes polling. */
  2058. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2059. udelay(40);
  2060. current_link_up = 0;
  2061. mac_status = tr32(MAC_STATUS);
  2062. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2063. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2064. else
  2065. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2066. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2067. tw32_f(MAC_MODE, tp->mac_mode);
  2068. udelay(40);
  2069. tp->hw_status->status =
  2070. (SD_STATUS_UPDATED |
  2071. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2072. for (i = 0; i < 100; i++) {
  2073. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2074. MAC_STATUS_CFG_CHANGED));
  2075. udelay(5);
  2076. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2077. MAC_STATUS_CFG_CHANGED)) == 0)
  2078. break;
  2079. }
  2080. mac_status = tr32(MAC_STATUS);
  2081. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2082. current_link_up = 0;
  2083. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2084. tw32_f(MAC_MODE, (tp->mac_mode |
  2085. MAC_MODE_SEND_CONFIGS));
  2086. udelay(1);
  2087. tw32_f(MAC_MODE, tp->mac_mode);
  2088. }
  2089. }
  2090. if (current_link_up == 1) {
  2091. tp->link_config.active_speed = SPEED_1000;
  2092. tp->link_config.active_duplex = DUPLEX_FULL;
  2093. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2094. LED_CTRL_LNKLED_OVERRIDE |
  2095. LED_CTRL_1000MBPS_ON));
  2096. } else {
  2097. tp->link_config.active_speed = SPEED_INVALID;
  2098. tp->link_config.active_duplex = DUPLEX_INVALID;
  2099. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2100. LED_CTRL_LNKLED_OVERRIDE |
  2101. LED_CTRL_TRAFFIC_OVERRIDE));
  2102. }
  2103. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2104. if (current_link_up)
  2105. netif_carrier_on(tp->dev);
  2106. else
  2107. netif_carrier_off(tp->dev);
  2108. tg3_link_report(tp);
  2109. } else {
  2110. u32 now_pause_cfg =
  2111. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2112. TG3_FLAG_TX_PAUSE);
  2113. if (orig_pause_cfg != now_pause_cfg ||
  2114. orig_active_speed != tp->link_config.active_speed ||
  2115. orig_active_duplex != tp->link_config.active_duplex)
  2116. tg3_link_report(tp);
  2117. }
  2118. return 0;
  2119. }
  2120. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2121. {
  2122. int err;
  2123. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2124. err = tg3_setup_fiber_phy(tp, force_reset);
  2125. } else {
  2126. err = tg3_setup_copper_phy(tp, force_reset);
  2127. }
  2128. if (tp->link_config.active_speed == SPEED_1000 &&
  2129. tp->link_config.active_duplex == DUPLEX_HALF)
  2130. tw32(MAC_TX_LENGTHS,
  2131. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2132. (6 << TX_LENGTHS_IPG_SHIFT) |
  2133. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2134. else
  2135. tw32(MAC_TX_LENGTHS,
  2136. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2137. (6 << TX_LENGTHS_IPG_SHIFT) |
  2138. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2139. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2140. if (netif_carrier_ok(tp->dev)) {
  2141. tw32(HOSTCC_STAT_COAL_TICKS,
  2142. tp->coal.stats_block_coalesce_usecs);
  2143. } else {
  2144. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2145. }
  2146. }
  2147. return err;
  2148. }
  2149. /* Tigon3 never reports partial packet sends. So we do not
  2150. * need special logic to handle SKBs that have not had all
  2151. * of their frags sent yet, like SunGEM does.
  2152. */
  2153. static void tg3_tx(struct tg3 *tp)
  2154. {
  2155. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2156. u32 sw_idx = tp->tx_cons;
  2157. while (sw_idx != hw_idx) {
  2158. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2159. struct sk_buff *skb = ri->skb;
  2160. int i;
  2161. if (unlikely(skb == NULL))
  2162. BUG();
  2163. pci_unmap_single(tp->pdev,
  2164. pci_unmap_addr(ri, mapping),
  2165. skb_headlen(skb),
  2166. PCI_DMA_TODEVICE);
  2167. ri->skb = NULL;
  2168. sw_idx = NEXT_TX(sw_idx);
  2169. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2170. if (unlikely(sw_idx == hw_idx))
  2171. BUG();
  2172. ri = &tp->tx_buffers[sw_idx];
  2173. if (unlikely(ri->skb != NULL))
  2174. BUG();
  2175. pci_unmap_page(tp->pdev,
  2176. pci_unmap_addr(ri, mapping),
  2177. skb_shinfo(skb)->frags[i].size,
  2178. PCI_DMA_TODEVICE);
  2179. sw_idx = NEXT_TX(sw_idx);
  2180. }
  2181. dev_kfree_skb(skb);
  2182. }
  2183. tp->tx_cons = sw_idx;
  2184. if (netif_queue_stopped(tp->dev) &&
  2185. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2186. netif_wake_queue(tp->dev);
  2187. }
  2188. /* Returns size of skb allocated or < 0 on error.
  2189. *
  2190. * We only need to fill in the address because the other members
  2191. * of the RX descriptor are invariant, see tg3_init_rings.
  2192. *
  2193. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2194. * posting buffers we only dirty the first cache line of the RX
  2195. * descriptor (containing the address). Whereas for the RX status
  2196. * buffers the cpu only reads the last cacheline of the RX descriptor
  2197. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2198. */
  2199. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2200. int src_idx, u32 dest_idx_unmasked)
  2201. {
  2202. struct tg3_rx_buffer_desc *desc;
  2203. struct ring_info *map, *src_map;
  2204. struct sk_buff *skb;
  2205. dma_addr_t mapping;
  2206. int skb_size, dest_idx;
  2207. src_map = NULL;
  2208. switch (opaque_key) {
  2209. case RXD_OPAQUE_RING_STD:
  2210. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2211. desc = &tp->rx_std[dest_idx];
  2212. map = &tp->rx_std_buffers[dest_idx];
  2213. if (src_idx >= 0)
  2214. src_map = &tp->rx_std_buffers[src_idx];
  2215. skb_size = RX_PKT_BUF_SZ;
  2216. break;
  2217. case RXD_OPAQUE_RING_JUMBO:
  2218. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2219. desc = &tp->rx_jumbo[dest_idx];
  2220. map = &tp->rx_jumbo_buffers[dest_idx];
  2221. if (src_idx >= 0)
  2222. src_map = &tp->rx_jumbo_buffers[src_idx];
  2223. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2224. break;
  2225. default:
  2226. return -EINVAL;
  2227. };
  2228. /* Do not overwrite any of the map or rp information
  2229. * until we are sure we can commit to a new buffer.
  2230. *
  2231. * Callers depend upon this behavior and assume that
  2232. * we leave everything unchanged if we fail.
  2233. */
  2234. skb = dev_alloc_skb(skb_size);
  2235. if (skb == NULL)
  2236. return -ENOMEM;
  2237. skb->dev = tp->dev;
  2238. skb_reserve(skb, tp->rx_offset);
  2239. mapping = pci_map_single(tp->pdev, skb->data,
  2240. skb_size - tp->rx_offset,
  2241. PCI_DMA_FROMDEVICE);
  2242. map->skb = skb;
  2243. pci_unmap_addr_set(map, mapping, mapping);
  2244. if (src_map != NULL)
  2245. src_map->skb = NULL;
  2246. desc->addr_hi = ((u64)mapping >> 32);
  2247. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2248. return skb_size;
  2249. }
  2250. /* We only need to move over in the address because the other
  2251. * members of the RX descriptor are invariant. See notes above
  2252. * tg3_alloc_rx_skb for full details.
  2253. */
  2254. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2255. int src_idx, u32 dest_idx_unmasked)
  2256. {
  2257. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2258. struct ring_info *src_map, *dest_map;
  2259. int dest_idx;
  2260. switch (opaque_key) {
  2261. case RXD_OPAQUE_RING_STD:
  2262. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2263. dest_desc = &tp->rx_std[dest_idx];
  2264. dest_map = &tp->rx_std_buffers[dest_idx];
  2265. src_desc = &tp->rx_std[src_idx];
  2266. src_map = &tp->rx_std_buffers[src_idx];
  2267. break;
  2268. case RXD_OPAQUE_RING_JUMBO:
  2269. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2270. dest_desc = &tp->rx_jumbo[dest_idx];
  2271. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2272. src_desc = &tp->rx_jumbo[src_idx];
  2273. src_map = &tp->rx_jumbo_buffers[src_idx];
  2274. break;
  2275. default:
  2276. return;
  2277. };
  2278. dest_map->skb = src_map->skb;
  2279. pci_unmap_addr_set(dest_map, mapping,
  2280. pci_unmap_addr(src_map, mapping));
  2281. dest_desc->addr_hi = src_desc->addr_hi;
  2282. dest_desc->addr_lo = src_desc->addr_lo;
  2283. src_map->skb = NULL;
  2284. }
  2285. #if TG3_VLAN_TAG_USED
  2286. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2287. {
  2288. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2289. }
  2290. #endif
  2291. /* The RX ring scheme is composed of multiple rings which post fresh
  2292. * buffers to the chip, and one special ring the chip uses to report
  2293. * status back to the host.
  2294. *
  2295. * The special ring reports the status of received packets to the
  2296. * host. The chip does not write into the original descriptor the
  2297. * RX buffer was obtained from. The chip simply takes the original
  2298. * descriptor as provided by the host, updates the status and length
  2299. * field, then writes this into the next status ring entry.
  2300. *
  2301. * Each ring the host uses to post buffers to the chip is described
  2302. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2303. * it is first placed into the on-chip ram. When the packet's length
  2304. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2305. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2306. * which is within the range of the new packet's length is chosen.
  2307. *
  2308. * The "separate ring for rx status" scheme may sound queer, but it makes
  2309. * sense from a cache coherency perspective. If only the host writes
  2310. * to the buffer post rings, and only the chip writes to the rx status
  2311. * rings, then cache lines never move beyond shared-modified state.
  2312. * If both the host and chip were to write into the same ring, cache line
  2313. * eviction could occur since both entities want it in an exclusive state.
  2314. */
  2315. static int tg3_rx(struct tg3 *tp, int budget)
  2316. {
  2317. u32 work_mask;
  2318. u32 sw_idx = tp->rx_rcb_ptr;
  2319. u16 hw_idx;
  2320. int received;
  2321. hw_idx = tp->hw_status->idx[0].rx_producer;
  2322. /*
  2323. * We need to order the read of hw_idx and the read of
  2324. * the opaque cookie.
  2325. */
  2326. rmb();
  2327. work_mask = 0;
  2328. received = 0;
  2329. while (sw_idx != hw_idx && budget > 0) {
  2330. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2331. unsigned int len;
  2332. struct sk_buff *skb;
  2333. dma_addr_t dma_addr;
  2334. u32 opaque_key, desc_idx, *post_ptr;
  2335. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2336. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2337. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2338. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2339. mapping);
  2340. skb = tp->rx_std_buffers[desc_idx].skb;
  2341. post_ptr = &tp->rx_std_ptr;
  2342. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2343. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2344. mapping);
  2345. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2346. post_ptr = &tp->rx_jumbo_ptr;
  2347. }
  2348. else {
  2349. goto next_pkt_nopost;
  2350. }
  2351. work_mask |= opaque_key;
  2352. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2353. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2354. drop_it:
  2355. tg3_recycle_rx(tp, opaque_key,
  2356. desc_idx, *post_ptr);
  2357. drop_it_no_recycle:
  2358. /* Other statistics kept track of by card. */
  2359. tp->net_stats.rx_dropped++;
  2360. goto next_pkt;
  2361. }
  2362. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2363. if (len > RX_COPY_THRESHOLD
  2364. && tp->rx_offset == 2
  2365. /* rx_offset != 2 iff this is a 5701 card running
  2366. * in PCI-X mode [see tg3_get_invariants()] */
  2367. ) {
  2368. int skb_size;
  2369. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2370. desc_idx, *post_ptr);
  2371. if (skb_size < 0)
  2372. goto drop_it;
  2373. pci_unmap_single(tp->pdev, dma_addr,
  2374. skb_size - tp->rx_offset,
  2375. PCI_DMA_FROMDEVICE);
  2376. skb_put(skb, len);
  2377. } else {
  2378. struct sk_buff *copy_skb;
  2379. tg3_recycle_rx(tp, opaque_key,
  2380. desc_idx, *post_ptr);
  2381. copy_skb = dev_alloc_skb(len + 2);
  2382. if (copy_skb == NULL)
  2383. goto drop_it_no_recycle;
  2384. copy_skb->dev = tp->dev;
  2385. skb_reserve(copy_skb, 2);
  2386. skb_put(copy_skb, len);
  2387. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2388. memcpy(copy_skb->data, skb->data, len);
  2389. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2390. /* We'll reuse the original ring buffer. */
  2391. skb = copy_skb;
  2392. }
  2393. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2394. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2395. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2396. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2397. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2398. else
  2399. skb->ip_summed = CHECKSUM_NONE;
  2400. skb->protocol = eth_type_trans(skb, tp->dev);
  2401. #if TG3_VLAN_TAG_USED
  2402. if (tp->vlgrp != NULL &&
  2403. desc->type_flags & RXD_FLAG_VLAN) {
  2404. tg3_vlan_rx(tp, skb,
  2405. desc->err_vlan & RXD_VLAN_MASK);
  2406. } else
  2407. #endif
  2408. netif_receive_skb(skb);
  2409. tp->dev->last_rx = jiffies;
  2410. received++;
  2411. budget--;
  2412. next_pkt:
  2413. (*post_ptr)++;
  2414. next_pkt_nopost:
  2415. sw_idx++;
  2416. sw_idx %= TG3_RX_RCB_RING_SIZE(tp);
  2417. /* Refresh hw_idx to see if there is new work */
  2418. if (sw_idx == hw_idx) {
  2419. hw_idx = tp->hw_status->idx[0].rx_producer;
  2420. rmb();
  2421. }
  2422. }
  2423. /* ACK the status ring. */
  2424. tp->rx_rcb_ptr = sw_idx;
  2425. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2426. /* Refill RX ring(s). */
  2427. if (work_mask & RXD_OPAQUE_RING_STD) {
  2428. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2429. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2430. sw_idx);
  2431. }
  2432. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2433. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2434. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2435. sw_idx);
  2436. }
  2437. mmiowb();
  2438. return received;
  2439. }
  2440. static int tg3_poll(struct net_device *netdev, int *budget)
  2441. {
  2442. struct tg3 *tp = netdev_priv(netdev);
  2443. struct tg3_hw_status *sblk = tp->hw_status;
  2444. int done;
  2445. /* handle link change and other phy events */
  2446. if (!(tp->tg3_flags &
  2447. (TG3_FLAG_USE_LINKCHG_REG |
  2448. TG3_FLAG_POLL_SERDES))) {
  2449. if (sblk->status & SD_STATUS_LINK_CHG) {
  2450. sblk->status = SD_STATUS_UPDATED |
  2451. (sblk->status & ~SD_STATUS_LINK_CHG);
  2452. spin_lock(&tp->lock);
  2453. tg3_setup_phy(tp, 0);
  2454. spin_unlock(&tp->lock);
  2455. }
  2456. }
  2457. /* run TX completion thread */
  2458. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2459. spin_lock(&tp->tx_lock);
  2460. tg3_tx(tp);
  2461. spin_unlock(&tp->tx_lock);
  2462. }
  2463. /* run RX thread, within the bounds set by NAPI.
  2464. * All RX "locking" is done by ensuring outside
  2465. * code synchronizes with dev->poll()
  2466. */
  2467. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2468. int orig_budget = *budget;
  2469. int work_done;
  2470. if (orig_budget > netdev->quota)
  2471. orig_budget = netdev->quota;
  2472. work_done = tg3_rx(tp, orig_budget);
  2473. *budget -= work_done;
  2474. netdev->quota -= work_done;
  2475. }
  2476. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  2477. tp->last_tag = sblk->status_tag;
  2478. rmb();
  2479. sblk->status &= ~SD_STATUS_UPDATED;
  2480. /* if no more work, tell net stack and NIC we're done */
  2481. done = !tg3_has_work(tp);
  2482. if (done) {
  2483. spin_lock(&tp->lock);
  2484. netif_rx_complete(netdev);
  2485. tg3_restart_ints(tp);
  2486. spin_unlock(&tp->lock);
  2487. }
  2488. return (done ? 0 : 1);
  2489. }
  2490. static void tg3_irq_quiesce(struct tg3 *tp)
  2491. {
  2492. BUG_ON(tp->irq_sync);
  2493. tp->irq_sync = 1;
  2494. smp_mb();
  2495. synchronize_irq(tp->pdev->irq);
  2496. }
  2497. static inline int tg3_irq_sync(struct tg3 *tp)
  2498. {
  2499. return tp->irq_sync;
  2500. }
  2501. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  2502. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  2503. * with as well. Most of the time, this is not necessary except when
  2504. * shutting down the device.
  2505. */
  2506. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  2507. {
  2508. if (irq_sync)
  2509. tg3_irq_quiesce(tp);
  2510. spin_lock_bh(&tp->lock);
  2511. spin_lock(&tp->tx_lock);
  2512. }
  2513. static inline void tg3_full_unlock(struct tg3 *tp)
  2514. {
  2515. spin_unlock(&tp->tx_lock);
  2516. spin_unlock_bh(&tp->lock);
  2517. }
  2518. /* MSI ISR - No need to check for interrupt sharing and no need to
  2519. * flush status block and interrupt mailbox. PCI ordering rules
  2520. * guarantee that MSI will arrive after the status block.
  2521. */
  2522. static irqreturn_t tg3_msi(int irq, void *dev_id, struct pt_regs *regs)
  2523. {
  2524. struct net_device *dev = dev_id;
  2525. struct tg3 *tp = netdev_priv(dev);
  2526. struct tg3_hw_status *sblk = tp->hw_status;
  2527. /*
  2528. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2529. * chip-internal interrupt pending events.
  2530. * Writing non-zero to intr-mbox-0 additional tells the
  2531. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2532. * event coalescing.
  2533. */
  2534. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  2535. tp->last_tag = sblk->status_tag;
  2536. rmb();
  2537. if (tg3_irq_sync(tp))
  2538. goto out;
  2539. sblk->status &= ~SD_STATUS_UPDATED;
  2540. if (likely(tg3_has_work(tp)))
  2541. netif_rx_schedule(dev); /* schedule NAPI poll */
  2542. else {
  2543. /* No work, re-enable interrupts. */
  2544. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2545. tp->last_tag << 24);
  2546. }
  2547. out:
  2548. return IRQ_RETVAL(1);
  2549. }
  2550. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2551. {
  2552. struct net_device *dev = dev_id;
  2553. struct tg3 *tp = netdev_priv(dev);
  2554. struct tg3_hw_status *sblk = tp->hw_status;
  2555. unsigned int handled = 1;
  2556. /* In INTx mode, it is possible for the interrupt to arrive at
  2557. * the CPU before the status block posted prior to the interrupt.
  2558. * Reading the PCI State register will confirm whether the
  2559. * interrupt is ours and will flush the status block.
  2560. */
  2561. if ((sblk->status & SD_STATUS_UPDATED) ||
  2562. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2563. /*
  2564. * Writing any value to intr-mbox-0 clears PCI INTA# and
  2565. * chip-internal interrupt pending events.
  2566. * Writing non-zero to intr-mbox-0 additional tells the
  2567. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2568. * event coalescing.
  2569. */
  2570. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2571. 0x00000001);
  2572. if (tg3_irq_sync(tp))
  2573. goto out;
  2574. sblk->status &= ~SD_STATUS_UPDATED;
  2575. if (likely(tg3_has_work(tp)))
  2576. netif_rx_schedule(dev); /* schedule NAPI poll */
  2577. else {
  2578. /* No work, shared interrupt perhaps? re-enable
  2579. * interrupts, and flush that PCI write
  2580. */
  2581. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2582. 0x00000000);
  2583. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2584. }
  2585. } else { /* shared interrupt */
  2586. handled = 0;
  2587. }
  2588. out:
  2589. return IRQ_RETVAL(handled);
  2590. }
  2591. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id, struct pt_regs *regs)
  2592. {
  2593. struct net_device *dev = dev_id;
  2594. struct tg3 *tp = netdev_priv(dev);
  2595. struct tg3_hw_status *sblk = tp->hw_status;
  2596. unsigned int handled = 1;
  2597. /* In INTx mode, it is possible for the interrupt to arrive at
  2598. * the CPU before the status block posted prior to the interrupt.
  2599. * Reading the PCI State register will confirm whether the
  2600. * interrupt is ours and will flush the status block.
  2601. */
  2602. if ((sblk->status & SD_STATUS_UPDATED) ||
  2603. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2604. /*
  2605. * writing any value to intr-mbox-0 clears PCI INTA# and
  2606. * chip-internal interrupt pending events.
  2607. * writing non-zero to intr-mbox-0 additional tells the
  2608. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2609. * event coalescing.
  2610. */
  2611. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2612. 0x00000001);
  2613. tp->last_tag = sblk->status_tag;
  2614. rmb();
  2615. if (tg3_irq_sync(tp))
  2616. goto out;
  2617. sblk->status &= ~SD_STATUS_UPDATED;
  2618. if (likely(tg3_has_work(tp)))
  2619. netif_rx_schedule(dev); /* schedule NAPI poll */
  2620. else {
  2621. /* no work, shared interrupt perhaps? re-enable
  2622. * interrupts, and flush that PCI write
  2623. */
  2624. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2625. tp->last_tag << 24);
  2626. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2627. }
  2628. } else { /* shared interrupt */
  2629. handled = 0;
  2630. }
  2631. out:
  2632. return IRQ_RETVAL(handled);
  2633. }
  2634. /* ISR for interrupt test */
  2635. static irqreturn_t tg3_test_isr(int irq, void *dev_id,
  2636. struct pt_regs *regs)
  2637. {
  2638. struct net_device *dev = dev_id;
  2639. struct tg3 *tp = netdev_priv(dev);
  2640. struct tg3_hw_status *sblk = tp->hw_status;
  2641. if (sblk->status & SD_STATUS_UPDATED) {
  2642. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2643. 0x00000001);
  2644. return IRQ_RETVAL(1);
  2645. }
  2646. return IRQ_RETVAL(0);
  2647. }
  2648. static int tg3_init_hw(struct tg3 *);
  2649. static int tg3_halt(struct tg3 *, int, int);
  2650. #ifdef CONFIG_NET_POLL_CONTROLLER
  2651. static void tg3_poll_controller(struct net_device *dev)
  2652. {
  2653. struct tg3 *tp = netdev_priv(dev);
  2654. tg3_interrupt(tp->pdev->irq, dev, NULL);
  2655. }
  2656. #endif
  2657. static void tg3_reset_task(void *_data)
  2658. {
  2659. struct tg3 *tp = _data;
  2660. unsigned int restart_timer;
  2661. tg3_netif_stop(tp);
  2662. tg3_full_lock(tp, 1);
  2663. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2664. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2665. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  2666. tg3_init_hw(tp);
  2667. tg3_netif_start(tp);
  2668. tg3_full_unlock(tp);
  2669. if (restart_timer)
  2670. mod_timer(&tp->timer, jiffies + 1);
  2671. }
  2672. static void tg3_tx_timeout(struct net_device *dev)
  2673. {
  2674. struct tg3 *tp = netdev_priv(dev);
  2675. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2676. dev->name);
  2677. schedule_work(&tp->reset_task);
  2678. }
  2679. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2680. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2681. u32 guilty_entry, int guilty_len,
  2682. u32 last_plus_one, u32 *start, u32 mss)
  2683. {
  2684. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2685. dma_addr_t new_addr;
  2686. u32 entry = *start;
  2687. int i;
  2688. if (!new_skb) {
  2689. dev_kfree_skb(skb);
  2690. return -1;
  2691. }
  2692. /* New SKB is guaranteed to be linear. */
  2693. entry = *start;
  2694. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2695. PCI_DMA_TODEVICE);
  2696. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  2697. (skb->ip_summed == CHECKSUM_HW) ?
  2698. TXD_FLAG_TCPUDP_CSUM : 0, 1 | (mss << 1));
  2699. *start = NEXT_TX(entry);
  2700. /* Now clean up the sw ring entries. */
  2701. i = 0;
  2702. while (entry != last_plus_one) {
  2703. int len;
  2704. if (i == 0)
  2705. len = skb_headlen(skb);
  2706. else
  2707. len = skb_shinfo(skb)->frags[i-1].size;
  2708. pci_unmap_single(tp->pdev,
  2709. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  2710. len, PCI_DMA_TODEVICE);
  2711. if (i == 0) {
  2712. tp->tx_buffers[entry].skb = new_skb;
  2713. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  2714. } else {
  2715. tp->tx_buffers[entry].skb = NULL;
  2716. }
  2717. entry = NEXT_TX(entry);
  2718. i++;
  2719. }
  2720. dev_kfree_skb(skb);
  2721. return 0;
  2722. }
  2723. static void tg3_set_txd(struct tg3 *tp, int entry,
  2724. dma_addr_t mapping, int len, u32 flags,
  2725. u32 mss_and_is_end)
  2726. {
  2727. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  2728. int is_end = (mss_and_is_end & 0x1);
  2729. u32 mss = (mss_and_is_end >> 1);
  2730. u32 vlan_tag = 0;
  2731. if (is_end)
  2732. flags |= TXD_FLAG_END;
  2733. if (flags & TXD_FLAG_VLAN) {
  2734. vlan_tag = flags >> 16;
  2735. flags &= 0xffff;
  2736. }
  2737. vlan_tag |= (mss << TXD_MSS_SHIFT);
  2738. txd->addr_hi = ((u64) mapping >> 32);
  2739. txd->addr_lo = ((u64) mapping & 0xffffffff);
  2740. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  2741. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  2742. }
  2743. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2744. {
  2745. u32 base = (u32) mapping & 0xffffffff;
  2746. return ((base > 0xffffdcc0) &&
  2747. (base + len + 8 < base));
  2748. }
  2749. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2750. {
  2751. struct tg3 *tp = netdev_priv(dev);
  2752. dma_addr_t mapping;
  2753. unsigned int i;
  2754. u32 len, entry, base_flags, mss;
  2755. int would_hit_hwbug;
  2756. len = skb_headlen(skb);
  2757. /* No BH disabling for tx_lock here. We are running in BH disabled
  2758. * context and TX reclaim runs via tp->poll inside of a software
  2759. * interrupt. Furthermore, IRQ processing runs lockless so we have
  2760. * no IRQ context deadlocks to worry about either. Rejoice!
  2761. */
  2762. if (!spin_trylock(&tp->tx_lock))
  2763. return NETDEV_TX_LOCKED;
  2764. /* This is a hard error, log it. */
  2765. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  2766. netif_stop_queue(dev);
  2767. spin_unlock(&tp->tx_lock);
  2768. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  2769. dev->name);
  2770. return NETDEV_TX_BUSY;
  2771. }
  2772. entry = tp->tx_prod;
  2773. base_flags = 0;
  2774. if (skb->ip_summed == CHECKSUM_HW)
  2775. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  2776. #if TG3_TSO_SUPPORT != 0
  2777. mss = 0;
  2778. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  2779. (mss = skb_shinfo(skb)->tso_size) != 0) {
  2780. int tcp_opt_len, ip_tcp_len;
  2781. if (skb_header_cloned(skb) &&
  2782. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  2783. dev_kfree_skb(skb);
  2784. goto out_unlock;
  2785. }
  2786. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  2787. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  2788. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  2789. TXD_FLAG_CPU_POST_DMA);
  2790. skb->nh.iph->check = 0;
  2791. skb->nh.iph->tot_len = ntohs(mss + ip_tcp_len + tcp_opt_len);
  2792. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  2793. skb->h.th->check = 0;
  2794. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  2795. }
  2796. else {
  2797. skb->h.th->check =
  2798. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  2799. skb->nh.iph->daddr,
  2800. 0, IPPROTO_TCP, 0);
  2801. }
  2802. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  2803. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  2804. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2805. int tsflags;
  2806. tsflags = ((skb->nh.iph->ihl - 5) +
  2807. (tcp_opt_len >> 2));
  2808. mss |= (tsflags << 11);
  2809. }
  2810. } else {
  2811. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2812. int tsflags;
  2813. tsflags = ((skb->nh.iph->ihl - 5) +
  2814. (tcp_opt_len >> 2));
  2815. base_flags |= tsflags << 12;
  2816. }
  2817. }
  2818. }
  2819. #else
  2820. mss = 0;
  2821. #endif
  2822. #if TG3_VLAN_TAG_USED
  2823. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  2824. base_flags |= (TXD_FLAG_VLAN |
  2825. (vlan_tx_tag_get(skb) << 16));
  2826. #endif
  2827. /* Queue skb data, a.k.a. the main skb fragment. */
  2828. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2829. tp->tx_buffers[entry].skb = skb;
  2830. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2831. would_hit_hwbug = 0;
  2832. if (tg3_4g_overflow_test(mapping, len))
  2833. would_hit_hwbug = entry + 1;
  2834. tg3_set_txd(tp, entry, mapping, len, base_flags,
  2835. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  2836. entry = NEXT_TX(entry);
  2837. /* Now loop through additional data fragments, and queue them. */
  2838. if (skb_shinfo(skb)->nr_frags > 0) {
  2839. unsigned int i, last;
  2840. last = skb_shinfo(skb)->nr_frags - 1;
  2841. for (i = 0; i <= last; i++) {
  2842. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2843. len = frag->size;
  2844. mapping = pci_map_page(tp->pdev,
  2845. frag->page,
  2846. frag->page_offset,
  2847. len, PCI_DMA_TODEVICE);
  2848. tp->tx_buffers[entry].skb = NULL;
  2849. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2850. if (tg3_4g_overflow_test(mapping, len)) {
  2851. /* Only one should match. */
  2852. if (would_hit_hwbug)
  2853. BUG();
  2854. would_hit_hwbug = entry + 1;
  2855. }
  2856. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  2857. tg3_set_txd(tp, entry, mapping, len,
  2858. base_flags, (i == last)|(mss << 1));
  2859. else
  2860. tg3_set_txd(tp, entry, mapping, len,
  2861. base_flags, (i == last));
  2862. entry = NEXT_TX(entry);
  2863. }
  2864. }
  2865. if (would_hit_hwbug) {
  2866. u32 last_plus_one = entry;
  2867. u32 start;
  2868. unsigned int len = 0;
  2869. would_hit_hwbug -= 1;
  2870. entry = entry - 1 - skb_shinfo(skb)->nr_frags;
  2871. entry &= (TG3_TX_RING_SIZE - 1);
  2872. start = entry;
  2873. i = 0;
  2874. while (entry != last_plus_one) {
  2875. if (i == 0)
  2876. len = skb_headlen(skb);
  2877. else
  2878. len = skb_shinfo(skb)->frags[i-1].size;
  2879. if (entry == would_hit_hwbug)
  2880. break;
  2881. i++;
  2882. entry = NEXT_TX(entry);
  2883. }
  2884. /* If the workaround fails due to memory/mapping
  2885. * failure, silently drop this packet.
  2886. */
  2887. if (tigon3_4gb_hwbug_workaround(tp, skb,
  2888. entry, len,
  2889. last_plus_one,
  2890. &start, mss))
  2891. goto out_unlock;
  2892. entry = start;
  2893. }
  2894. /* Packets are ready, update Tx producer idx local and on card. */
  2895. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  2896. tp->tx_prod = entry;
  2897. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1))
  2898. netif_stop_queue(dev);
  2899. out_unlock:
  2900. mmiowb();
  2901. spin_unlock(&tp->tx_lock);
  2902. dev->trans_start = jiffies;
  2903. return NETDEV_TX_OK;
  2904. }
  2905. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  2906. int new_mtu)
  2907. {
  2908. dev->mtu = new_mtu;
  2909. if (new_mtu > ETH_DATA_LEN)
  2910. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  2911. else
  2912. tp->tg3_flags &= ~TG3_FLAG_JUMBO_ENABLE;
  2913. }
  2914. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  2915. {
  2916. struct tg3 *tp = netdev_priv(dev);
  2917. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  2918. return -EINVAL;
  2919. if (!netif_running(dev)) {
  2920. /* We'll just catch it later when the
  2921. * device is up'd.
  2922. */
  2923. tg3_set_mtu(dev, tp, new_mtu);
  2924. return 0;
  2925. }
  2926. tg3_netif_stop(tp);
  2927. tg3_full_lock(tp, 1);
  2928. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  2929. tg3_set_mtu(dev, tp, new_mtu);
  2930. tg3_init_hw(tp);
  2931. tg3_netif_start(tp);
  2932. tg3_full_unlock(tp);
  2933. return 0;
  2934. }
  2935. /* Free up pending packets in all rx/tx rings.
  2936. *
  2937. * The chip has been shut down and the driver detached from
  2938. * the networking, so no interrupts or new tx packets will
  2939. * end up in the driver. tp->{tx,}lock is not held and we are not
  2940. * in an interrupt context and thus may sleep.
  2941. */
  2942. static void tg3_free_rings(struct tg3 *tp)
  2943. {
  2944. struct ring_info *rxp;
  2945. int i;
  2946. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  2947. rxp = &tp->rx_std_buffers[i];
  2948. if (rxp->skb == NULL)
  2949. continue;
  2950. pci_unmap_single(tp->pdev,
  2951. pci_unmap_addr(rxp, mapping),
  2952. RX_PKT_BUF_SZ - tp->rx_offset,
  2953. PCI_DMA_FROMDEVICE);
  2954. dev_kfree_skb_any(rxp->skb);
  2955. rxp->skb = NULL;
  2956. }
  2957. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  2958. rxp = &tp->rx_jumbo_buffers[i];
  2959. if (rxp->skb == NULL)
  2960. continue;
  2961. pci_unmap_single(tp->pdev,
  2962. pci_unmap_addr(rxp, mapping),
  2963. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  2964. PCI_DMA_FROMDEVICE);
  2965. dev_kfree_skb_any(rxp->skb);
  2966. rxp->skb = NULL;
  2967. }
  2968. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  2969. struct tx_ring_info *txp;
  2970. struct sk_buff *skb;
  2971. int j;
  2972. txp = &tp->tx_buffers[i];
  2973. skb = txp->skb;
  2974. if (skb == NULL) {
  2975. i++;
  2976. continue;
  2977. }
  2978. pci_unmap_single(tp->pdev,
  2979. pci_unmap_addr(txp, mapping),
  2980. skb_headlen(skb),
  2981. PCI_DMA_TODEVICE);
  2982. txp->skb = NULL;
  2983. i++;
  2984. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  2985. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  2986. pci_unmap_page(tp->pdev,
  2987. pci_unmap_addr(txp, mapping),
  2988. skb_shinfo(skb)->frags[j].size,
  2989. PCI_DMA_TODEVICE);
  2990. i++;
  2991. }
  2992. dev_kfree_skb_any(skb);
  2993. }
  2994. }
  2995. /* Initialize tx/rx rings for packet processing.
  2996. *
  2997. * The chip has been shut down and the driver detached from
  2998. * the networking, so no interrupts or new tx packets will
  2999. * end up in the driver. tp->{tx,}lock are held and thus
  3000. * we may not sleep.
  3001. */
  3002. static void tg3_init_rings(struct tg3 *tp)
  3003. {
  3004. u32 i;
  3005. /* Free up all the SKBs. */
  3006. tg3_free_rings(tp);
  3007. /* Zero out all descriptors. */
  3008. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3009. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3010. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3011. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3012. /* Initialize invariants of the rings, we only set this
  3013. * stuff once. This works because the card does not
  3014. * write into the rx buffer posting rings.
  3015. */
  3016. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3017. struct tg3_rx_buffer_desc *rxd;
  3018. rxd = &tp->rx_std[i];
  3019. rxd->idx_len = (RX_PKT_BUF_SZ - tp->rx_offset - 64)
  3020. << RXD_LEN_SHIFT;
  3021. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3022. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3023. (i << RXD_OPAQUE_INDEX_SHIFT));
  3024. }
  3025. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  3026. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3027. struct tg3_rx_buffer_desc *rxd;
  3028. rxd = &tp->rx_jumbo[i];
  3029. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3030. << RXD_LEN_SHIFT;
  3031. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3032. RXD_FLAG_JUMBO;
  3033. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3034. (i << RXD_OPAQUE_INDEX_SHIFT));
  3035. }
  3036. }
  3037. /* Now allocate fresh SKBs for each rx ring. */
  3038. for (i = 0; i < tp->rx_pending; i++) {
  3039. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  3040. -1, i) < 0)
  3041. break;
  3042. }
  3043. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  3044. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3045. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3046. -1, i) < 0)
  3047. break;
  3048. }
  3049. }
  3050. }
  3051. /*
  3052. * Must not be invoked with interrupt sources disabled and
  3053. * the hardware shutdown down.
  3054. */
  3055. static void tg3_free_consistent(struct tg3 *tp)
  3056. {
  3057. if (tp->rx_std_buffers) {
  3058. kfree(tp->rx_std_buffers);
  3059. tp->rx_std_buffers = NULL;
  3060. }
  3061. if (tp->rx_std) {
  3062. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3063. tp->rx_std, tp->rx_std_mapping);
  3064. tp->rx_std = NULL;
  3065. }
  3066. if (tp->rx_jumbo) {
  3067. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3068. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3069. tp->rx_jumbo = NULL;
  3070. }
  3071. if (tp->rx_rcb) {
  3072. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3073. tp->rx_rcb, tp->rx_rcb_mapping);
  3074. tp->rx_rcb = NULL;
  3075. }
  3076. if (tp->tx_ring) {
  3077. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3078. tp->tx_ring, tp->tx_desc_mapping);
  3079. tp->tx_ring = NULL;
  3080. }
  3081. if (tp->hw_status) {
  3082. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3083. tp->hw_status, tp->status_mapping);
  3084. tp->hw_status = NULL;
  3085. }
  3086. if (tp->hw_stats) {
  3087. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3088. tp->hw_stats, tp->stats_mapping);
  3089. tp->hw_stats = NULL;
  3090. }
  3091. }
  3092. /*
  3093. * Must not be invoked with interrupt sources disabled and
  3094. * the hardware shutdown down. Can sleep.
  3095. */
  3096. static int tg3_alloc_consistent(struct tg3 *tp)
  3097. {
  3098. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  3099. (TG3_RX_RING_SIZE +
  3100. TG3_RX_JUMBO_RING_SIZE)) +
  3101. (sizeof(struct tx_ring_info) *
  3102. TG3_TX_RING_SIZE),
  3103. GFP_KERNEL);
  3104. if (!tp->rx_std_buffers)
  3105. return -ENOMEM;
  3106. memset(tp->rx_std_buffers, 0,
  3107. (sizeof(struct ring_info) *
  3108. (TG3_RX_RING_SIZE +
  3109. TG3_RX_JUMBO_RING_SIZE)) +
  3110. (sizeof(struct tx_ring_info) *
  3111. TG3_TX_RING_SIZE));
  3112. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3113. tp->tx_buffers = (struct tx_ring_info *)
  3114. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3115. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3116. &tp->rx_std_mapping);
  3117. if (!tp->rx_std)
  3118. goto err_out;
  3119. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3120. &tp->rx_jumbo_mapping);
  3121. if (!tp->rx_jumbo)
  3122. goto err_out;
  3123. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3124. &tp->rx_rcb_mapping);
  3125. if (!tp->rx_rcb)
  3126. goto err_out;
  3127. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3128. &tp->tx_desc_mapping);
  3129. if (!tp->tx_ring)
  3130. goto err_out;
  3131. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3132. TG3_HW_STATUS_SIZE,
  3133. &tp->status_mapping);
  3134. if (!tp->hw_status)
  3135. goto err_out;
  3136. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3137. sizeof(struct tg3_hw_stats),
  3138. &tp->stats_mapping);
  3139. if (!tp->hw_stats)
  3140. goto err_out;
  3141. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3142. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3143. return 0;
  3144. err_out:
  3145. tg3_free_consistent(tp);
  3146. return -ENOMEM;
  3147. }
  3148. #define MAX_WAIT_CNT 1000
  3149. /* To stop a block, clear the enable bit and poll till it
  3150. * clears. tp->lock is held.
  3151. */
  3152. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3153. {
  3154. unsigned int i;
  3155. u32 val;
  3156. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3157. switch (ofs) {
  3158. case RCVLSC_MODE:
  3159. case DMAC_MODE:
  3160. case MBFREE_MODE:
  3161. case BUFMGR_MODE:
  3162. case MEMARB_MODE:
  3163. /* We can't enable/disable these bits of the
  3164. * 5705/5750, just say success.
  3165. */
  3166. return 0;
  3167. default:
  3168. break;
  3169. };
  3170. }
  3171. val = tr32(ofs);
  3172. val &= ~enable_bit;
  3173. tw32_f(ofs, val);
  3174. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3175. udelay(100);
  3176. val = tr32(ofs);
  3177. if ((val & enable_bit) == 0)
  3178. break;
  3179. }
  3180. if (i == MAX_WAIT_CNT && !silent) {
  3181. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3182. "ofs=%lx enable_bit=%x\n",
  3183. ofs, enable_bit);
  3184. return -ENODEV;
  3185. }
  3186. return 0;
  3187. }
  3188. /* tp->lock is held. */
  3189. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3190. {
  3191. int i, err;
  3192. tg3_disable_ints(tp);
  3193. tp->rx_mode &= ~RX_MODE_ENABLE;
  3194. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3195. udelay(10);
  3196. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3197. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3198. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3199. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3200. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3201. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3202. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3203. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3204. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3205. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3206. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3207. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3208. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3209. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3210. tw32_f(MAC_MODE, tp->mac_mode);
  3211. udelay(40);
  3212. tp->tx_mode &= ~TX_MODE_ENABLE;
  3213. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3214. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3215. udelay(100);
  3216. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3217. break;
  3218. }
  3219. if (i >= MAX_WAIT_CNT) {
  3220. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3221. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3222. tp->dev->name, tr32(MAC_TX_MODE));
  3223. err |= -ENODEV;
  3224. }
  3225. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3226. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3227. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3228. tw32(FTQ_RESET, 0xffffffff);
  3229. tw32(FTQ_RESET, 0x00000000);
  3230. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3231. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3232. if (tp->hw_status)
  3233. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3234. if (tp->hw_stats)
  3235. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3236. return err;
  3237. }
  3238. /* tp->lock is held. */
  3239. static int tg3_nvram_lock(struct tg3 *tp)
  3240. {
  3241. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3242. int i;
  3243. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3244. for (i = 0; i < 8000; i++) {
  3245. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3246. break;
  3247. udelay(20);
  3248. }
  3249. if (i == 8000)
  3250. return -ENODEV;
  3251. }
  3252. return 0;
  3253. }
  3254. /* tp->lock is held. */
  3255. static void tg3_nvram_unlock(struct tg3 *tp)
  3256. {
  3257. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3258. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3259. }
  3260. /* tp->lock is held. */
  3261. static void tg3_enable_nvram_access(struct tg3 *tp)
  3262. {
  3263. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3264. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3265. u32 nvaccess = tr32(NVRAM_ACCESS);
  3266. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3267. }
  3268. }
  3269. /* tp->lock is held. */
  3270. static void tg3_disable_nvram_access(struct tg3 *tp)
  3271. {
  3272. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3273. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3274. u32 nvaccess = tr32(NVRAM_ACCESS);
  3275. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3276. }
  3277. }
  3278. /* tp->lock is held. */
  3279. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3280. {
  3281. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3282. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3283. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3284. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3285. switch (kind) {
  3286. case RESET_KIND_INIT:
  3287. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3288. DRV_STATE_START);
  3289. break;
  3290. case RESET_KIND_SHUTDOWN:
  3291. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3292. DRV_STATE_UNLOAD);
  3293. break;
  3294. case RESET_KIND_SUSPEND:
  3295. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3296. DRV_STATE_SUSPEND);
  3297. break;
  3298. default:
  3299. break;
  3300. };
  3301. }
  3302. }
  3303. /* tp->lock is held. */
  3304. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3305. {
  3306. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3307. switch (kind) {
  3308. case RESET_KIND_INIT:
  3309. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3310. DRV_STATE_START_DONE);
  3311. break;
  3312. case RESET_KIND_SHUTDOWN:
  3313. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3314. DRV_STATE_UNLOAD_DONE);
  3315. break;
  3316. default:
  3317. break;
  3318. };
  3319. }
  3320. }
  3321. /* tp->lock is held. */
  3322. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3323. {
  3324. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3325. switch (kind) {
  3326. case RESET_KIND_INIT:
  3327. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3328. DRV_STATE_START);
  3329. break;
  3330. case RESET_KIND_SHUTDOWN:
  3331. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3332. DRV_STATE_UNLOAD);
  3333. break;
  3334. case RESET_KIND_SUSPEND:
  3335. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3336. DRV_STATE_SUSPEND);
  3337. break;
  3338. default:
  3339. break;
  3340. };
  3341. }
  3342. }
  3343. static void tg3_stop_fw(struct tg3 *);
  3344. /* tp->lock is held. */
  3345. static int tg3_chip_reset(struct tg3 *tp)
  3346. {
  3347. u32 val;
  3348. u32 flags_save;
  3349. int i;
  3350. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3351. tg3_nvram_lock(tp);
  3352. /*
  3353. * We must avoid the readl() that normally takes place.
  3354. * It locks machines, causes machine checks, and other
  3355. * fun things. So, temporarily disable the 5701
  3356. * hardware workaround, while we do the reset.
  3357. */
  3358. flags_save = tp->tg3_flags;
  3359. tp->tg3_flags &= ~TG3_FLAG_5701_REG_WRITE_BUG;
  3360. /* do the reset */
  3361. val = GRC_MISC_CFG_CORECLK_RESET;
  3362. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3363. if (tr32(0x7e2c) == 0x60) {
  3364. tw32(0x7e2c, 0x20);
  3365. }
  3366. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3367. tw32(GRC_MISC_CFG, (1 << 29));
  3368. val |= (1 << 29);
  3369. }
  3370. }
  3371. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3372. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3373. tw32(GRC_MISC_CFG, val);
  3374. /* restore 5701 hardware bug workaround flag */
  3375. tp->tg3_flags = flags_save;
  3376. /* Unfortunately, we have to delay before the PCI read back.
  3377. * Some 575X chips even will not respond to a PCI cfg access
  3378. * when the reset command is given to the chip.
  3379. *
  3380. * How do these hardware designers expect things to work
  3381. * properly if the PCI write is posted for a long period
  3382. * of time? It is always necessary to have some method by
  3383. * which a register read back can occur to push the write
  3384. * out which does the reset.
  3385. *
  3386. * For most tg3 variants the trick below was working.
  3387. * Ho hum...
  3388. */
  3389. udelay(120);
  3390. /* Flush PCI posted writes. The normal MMIO registers
  3391. * are inaccessible at this time so this is the only
  3392. * way to make this reliably (actually, this is no longer
  3393. * the case, see above). I tried to use indirect
  3394. * register read/write but this upset some 5701 variants.
  3395. */
  3396. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3397. udelay(120);
  3398. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3399. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3400. int i;
  3401. u32 cfg_val;
  3402. /* Wait for link training to complete. */
  3403. for (i = 0; i < 5000; i++)
  3404. udelay(100);
  3405. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3406. pci_write_config_dword(tp->pdev, 0xc4,
  3407. cfg_val | (1 << 15));
  3408. }
  3409. /* Set PCIE max payload size and clear error status. */
  3410. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3411. }
  3412. /* Re-enable indirect register accesses. */
  3413. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3414. tp->misc_host_ctrl);
  3415. /* Set MAX PCI retry to zero. */
  3416. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3417. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3418. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3419. val |= PCISTATE_RETRY_SAME_DMA;
  3420. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3421. pci_restore_state(tp->pdev);
  3422. /* Make sure PCI-X relaxed ordering bit is clear. */
  3423. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3424. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3425. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3426. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3427. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3428. tg3_stop_fw(tp);
  3429. tw32(0x5000, 0x400);
  3430. }
  3431. tw32(GRC_MODE, tp->grc_mode);
  3432. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3433. u32 val = tr32(0xc4);
  3434. tw32(0xc4, val | (1 << 15));
  3435. }
  3436. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3437. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3438. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3439. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3440. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3441. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3442. }
  3443. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3444. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3445. tw32_f(MAC_MODE, tp->mac_mode);
  3446. } else
  3447. tw32_f(MAC_MODE, 0);
  3448. udelay(40);
  3449. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3450. /* Wait for firmware initialization to complete. */
  3451. for (i = 0; i < 100000; i++) {
  3452. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3453. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3454. break;
  3455. udelay(10);
  3456. }
  3457. if (i >= 100000) {
  3458. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3459. "firmware will not restart magic=%08x\n",
  3460. tp->dev->name, val);
  3461. return -ENODEV;
  3462. }
  3463. }
  3464. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3465. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3466. u32 val = tr32(0x7c00);
  3467. tw32(0x7c00, val | (1 << 25));
  3468. }
  3469. /* Reprobe ASF enable state. */
  3470. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3471. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3472. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3473. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3474. u32 nic_cfg;
  3475. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3476. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3477. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3478. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3479. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3480. }
  3481. }
  3482. return 0;
  3483. }
  3484. /* tp->lock is held. */
  3485. static void tg3_stop_fw(struct tg3 *tp)
  3486. {
  3487. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3488. u32 val;
  3489. int i;
  3490. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3491. val = tr32(GRC_RX_CPU_EVENT);
  3492. val |= (1 << 14);
  3493. tw32(GRC_RX_CPU_EVENT, val);
  3494. /* Wait for RX cpu to ACK the event. */
  3495. for (i = 0; i < 100; i++) {
  3496. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3497. break;
  3498. udelay(1);
  3499. }
  3500. }
  3501. }
  3502. /* tp->lock is held. */
  3503. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  3504. {
  3505. int err;
  3506. tg3_stop_fw(tp);
  3507. tg3_write_sig_pre_reset(tp, kind);
  3508. tg3_abort_hw(tp, silent);
  3509. err = tg3_chip_reset(tp);
  3510. tg3_write_sig_legacy(tp, kind);
  3511. tg3_write_sig_post_reset(tp, kind);
  3512. if (err)
  3513. return err;
  3514. return 0;
  3515. }
  3516. #define TG3_FW_RELEASE_MAJOR 0x0
  3517. #define TG3_FW_RELASE_MINOR 0x0
  3518. #define TG3_FW_RELEASE_FIX 0x0
  3519. #define TG3_FW_START_ADDR 0x08000000
  3520. #define TG3_FW_TEXT_ADDR 0x08000000
  3521. #define TG3_FW_TEXT_LEN 0x9c0
  3522. #define TG3_FW_RODATA_ADDR 0x080009c0
  3523. #define TG3_FW_RODATA_LEN 0x60
  3524. #define TG3_FW_DATA_ADDR 0x08000a40
  3525. #define TG3_FW_DATA_LEN 0x20
  3526. #define TG3_FW_SBSS_ADDR 0x08000a60
  3527. #define TG3_FW_SBSS_LEN 0xc
  3528. #define TG3_FW_BSS_ADDR 0x08000a70
  3529. #define TG3_FW_BSS_LEN 0x10
  3530. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3531. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3532. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3533. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3534. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3535. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3536. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3537. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3538. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3539. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3540. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3541. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3542. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3543. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3544. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3545. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3546. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3547. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3548. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3549. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3550. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3551. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3552. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3553. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3554. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3555. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3556. 0, 0, 0, 0, 0, 0,
  3557. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3558. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3559. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3560. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3561. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3562. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3563. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3564. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3565. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3566. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3567. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3568. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3569. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3570. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3571. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3572. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3573. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3574. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3575. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3576. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3577. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3578. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3579. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3580. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3581. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3582. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3583. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3584. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3585. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3586. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3587. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3588. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3589. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3590. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3591. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3592. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3593. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3594. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3595. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3596. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3597. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3598. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3599. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3600. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3601. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3602. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3603. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3604. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3605. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3606. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3607. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3608. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3609. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3610. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3611. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3612. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3613. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3614. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3615. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3616. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3617. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3618. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3619. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3620. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3621. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3622. };
  3623. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3624. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3625. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3626. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3627. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3628. 0x00000000
  3629. };
  3630. #if 0 /* All zeros, don't eat up space with it. */
  3631. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3632. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3633. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3634. };
  3635. #endif
  3636. #define RX_CPU_SCRATCH_BASE 0x30000
  3637. #define RX_CPU_SCRATCH_SIZE 0x04000
  3638. #define TX_CPU_SCRATCH_BASE 0x34000
  3639. #define TX_CPU_SCRATCH_SIZE 0x04000
  3640. /* tp->lock is held. */
  3641. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3642. {
  3643. int i;
  3644. if (offset == TX_CPU_BASE &&
  3645. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3646. BUG();
  3647. if (offset == RX_CPU_BASE) {
  3648. for (i = 0; i < 10000; i++) {
  3649. tw32(offset + CPU_STATE, 0xffffffff);
  3650. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3651. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3652. break;
  3653. }
  3654. tw32(offset + CPU_STATE, 0xffffffff);
  3655. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3656. udelay(10);
  3657. } else {
  3658. for (i = 0; i < 10000; i++) {
  3659. tw32(offset + CPU_STATE, 0xffffffff);
  3660. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3661. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3662. break;
  3663. }
  3664. }
  3665. if (i >= 10000) {
  3666. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  3667. "and %s CPU\n",
  3668. tp->dev->name,
  3669. (offset == RX_CPU_BASE ? "RX" : "TX"));
  3670. return -ENODEV;
  3671. }
  3672. return 0;
  3673. }
  3674. struct fw_info {
  3675. unsigned int text_base;
  3676. unsigned int text_len;
  3677. u32 *text_data;
  3678. unsigned int rodata_base;
  3679. unsigned int rodata_len;
  3680. u32 *rodata_data;
  3681. unsigned int data_base;
  3682. unsigned int data_len;
  3683. u32 *data_data;
  3684. };
  3685. /* tp->lock is held. */
  3686. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  3687. int cpu_scratch_size, struct fw_info *info)
  3688. {
  3689. int err, i;
  3690. u32 orig_tg3_flags = tp->tg3_flags;
  3691. void (*write_op)(struct tg3 *, u32, u32);
  3692. if (cpu_base == TX_CPU_BASE &&
  3693. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3694. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  3695. "TX cpu firmware on %s which is 5705.\n",
  3696. tp->dev->name);
  3697. return -EINVAL;
  3698. }
  3699. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3700. write_op = tg3_write_mem;
  3701. else
  3702. write_op = tg3_write_indirect_reg32;
  3703. /* Force use of PCI config space for indirect register
  3704. * write calls.
  3705. */
  3706. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  3707. /* It is possible that bootcode is still loading at this point.
  3708. * Get the nvram lock first before halting the cpu.
  3709. */
  3710. tg3_nvram_lock(tp);
  3711. err = tg3_halt_cpu(tp, cpu_base);
  3712. tg3_nvram_unlock(tp);
  3713. if (err)
  3714. goto out;
  3715. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3716. write_op(tp, cpu_scratch_base + i, 0);
  3717. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3718. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  3719. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  3720. write_op(tp, (cpu_scratch_base +
  3721. (info->text_base & 0xffff) +
  3722. (i * sizeof(u32))),
  3723. (info->text_data ?
  3724. info->text_data[i] : 0));
  3725. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  3726. write_op(tp, (cpu_scratch_base +
  3727. (info->rodata_base & 0xffff) +
  3728. (i * sizeof(u32))),
  3729. (info->rodata_data ?
  3730. info->rodata_data[i] : 0));
  3731. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  3732. write_op(tp, (cpu_scratch_base +
  3733. (info->data_base & 0xffff) +
  3734. (i * sizeof(u32))),
  3735. (info->data_data ?
  3736. info->data_data[i] : 0));
  3737. err = 0;
  3738. out:
  3739. tp->tg3_flags = orig_tg3_flags;
  3740. return err;
  3741. }
  3742. /* tp->lock is held. */
  3743. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3744. {
  3745. struct fw_info info;
  3746. int err, i;
  3747. info.text_base = TG3_FW_TEXT_ADDR;
  3748. info.text_len = TG3_FW_TEXT_LEN;
  3749. info.text_data = &tg3FwText[0];
  3750. info.rodata_base = TG3_FW_RODATA_ADDR;
  3751. info.rodata_len = TG3_FW_RODATA_LEN;
  3752. info.rodata_data = &tg3FwRodata[0];
  3753. info.data_base = TG3_FW_DATA_ADDR;
  3754. info.data_len = TG3_FW_DATA_LEN;
  3755. info.data_data = NULL;
  3756. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3757. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3758. &info);
  3759. if (err)
  3760. return err;
  3761. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3762. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3763. &info);
  3764. if (err)
  3765. return err;
  3766. /* Now startup only the RX cpu. */
  3767. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3768. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3769. for (i = 0; i < 5; i++) {
  3770. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  3771. break;
  3772. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3773. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  3774. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3775. udelay(1000);
  3776. }
  3777. if (i >= 5) {
  3778. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  3779. "to set RX CPU PC, is %08x should be %08x\n",
  3780. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  3781. TG3_FW_TEXT_ADDR);
  3782. return -ENODEV;
  3783. }
  3784. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3785. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  3786. return 0;
  3787. }
  3788. #if TG3_TSO_SUPPORT != 0
  3789. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  3790. #define TG3_TSO_FW_RELASE_MINOR 0x6
  3791. #define TG3_TSO_FW_RELEASE_FIX 0x0
  3792. #define TG3_TSO_FW_START_ADDR 0x08000000
  3793. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  3794. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  3795. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  3796. #define TG3_TSO_FW_RODATA_LEN 0x60
  3797. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  3798. #define TG3_TSO_FW_DATA_LEN 0x30
  3799. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  3800. #define TG3_TSO_FW_SBSS_LEN 0x2c
  3801. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  3802. #define TG3_TSO_FW_BSS_LEN 0x894
  3803. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  3804. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  3805. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  3806. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  3807. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  3808. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  3809. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  3810. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  3811. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  3812. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  3813. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  3814. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  3815. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  3816. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  3817. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  3818. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  3819. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  3820. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  3821. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  3822. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3823. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  3824. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  3825. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  3826. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  3827. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  3828. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  3829. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  3830. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  3831. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  3832. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  3833. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  3834. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  3835. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  3836. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  3837. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  3838. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  3839. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  3840. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  3841. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  3842. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3843. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  3844. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  3845. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  3846. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  3847. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  3848. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  3849. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  3850. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  3851. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3852. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  3853. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3854. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  3855. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  3856. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  3857. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  3858. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  3859. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  3860. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  3861. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  3862. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  3863. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  3864. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  3865. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  3866. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  3867. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  3868. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  3869. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  3870. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  3871. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  3872. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  3873. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  3874. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  3875. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  3876. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  3877. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  3878. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  3879. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  3880. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  3881. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  3882. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  3883. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  3884. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  3885. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  3886. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  3887. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  3888. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  3889. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  3890. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  3891. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3892. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  3893. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  3894. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  3895. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  3896. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  3897. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  3898. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  3899. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  3900. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  3901. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  3902. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  3903. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  3904. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  3905. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  3906. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  3907. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  3908. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  3909. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  3910. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  3911. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  3912. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  3913. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  3914. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  3915. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  3916. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  3917. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  3918. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  3919. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  3920. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  3921. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  3922. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  3923. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  3924. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  3925. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  3926. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  3927. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  3928. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  3929. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  3930. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  3931. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  3932. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  3933. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  3934. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  3935. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  3936. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  3937. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3938. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  3939. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  3940. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  3941. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  3942. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  3943. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  3944. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  3945. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  3946. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  3947. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  3948. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  3949. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  3950. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  3951. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  3952. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  3953. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  3954. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  3955. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  3956. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  3957. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  3958. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  3959. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  3960. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  3961. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  3962. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  3963. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  3964. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  3965. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  3966. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  3967. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  3968. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  3969. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  3970. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  3971. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  3972. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  3973. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  3974. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  3975. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  3976. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  3977. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  3978. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  3979. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  3980. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  3981. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  3982. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  3983. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  3984. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  3985. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  3986. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  3987. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  3988. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  3989. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  3990. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  3991. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  3992. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  3993. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  3994. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  3995. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  3996. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  3997. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  3998. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  3999. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4000. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4001. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4002. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4003. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4004. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4005. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4006. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4007. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4008. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4009. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4010. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4011. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4012. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4013. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4014. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4015. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4016. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4017. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4018. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4019. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4020. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4021. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4022. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4023. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4024. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4025. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4026. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4027. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4028. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4029. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4030. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4031. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4032. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4033. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4034. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4035. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4036. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4037. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4038. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4039. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4040. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4041. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4042. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4043. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4044. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4045. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4046. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4047. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4048. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4049. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4050. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4051. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4052. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4053. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4054. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4055. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4056. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4057. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4058. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4059. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4060. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4061. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4062. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  4063. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  4064. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  4065. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  4066. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  4067. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  4068. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4069. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  4070. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  4071. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  4072. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  4073. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  4074. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  4075. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  4076. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  4077. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  4078. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  4079. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  4080. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  4081. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  4082. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  4083. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  4084. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  4085. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  4086. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  4087. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  4088. };
  4089. static u32 tg3TsoFwRodata[] = {
  4090. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4091. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  4092. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  4093. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  4094. 0x00000000,
  4095. };
  4096. static u32 tg3TsoFwData[] = {
  4097. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  4098. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4099. 0x00000000,
  4100. };
  4101. /* 5705 needs a special version of the TSO firmware. */
  4102. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  4103. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  4104. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  4105. #define TG3_TSO5_FW_START_ADDR 0x00010000
  4106. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  4107. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  4108. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  4109. #define TG3_TSO5_FW_RODATA_LEN 0x50
  4110. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  4111. #define TG3_TSO5_FW_DATA_LEN 0x20
  4112. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  4113. #define TG3_TSO5_FW_SBSS_LEN 0x28
  4114. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  4115. #define TG3_TSO5_FW_BSS_LEN 0x88
  4116. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  4117. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  4118. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  4119. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4120. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  4121. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  4122. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4123. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4124. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4125. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4126. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4127. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4128. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4129. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4130. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4131. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4132. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4133. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4134. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4135. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4136. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4137. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4138. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4139. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4140. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4141. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4142. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4143. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4144. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4145. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4146. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4147. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4148. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4149. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4150. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4151. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4152. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4153. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4154. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4155. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4156. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4157. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4158. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4159. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4160. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4161. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4162. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4163. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4164. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4165. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4166. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4167. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4168. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4169. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4170. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4171. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4172. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4173. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4174. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4175. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4176. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4177. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4178. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4179. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4180. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4181. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4182. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4183. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4184. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4185. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4186. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4187. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4188. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4189. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4190. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4191. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4192. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4193. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4194. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4195. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4196. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4197. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4198. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4199. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4200. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4201. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4202. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4203. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4204. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4205. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4206. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4207. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4208. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4209. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4210. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4211. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4212. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4213. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4214. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4215. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4216. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4217. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4218. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4219. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4220. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4221. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4222. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4223. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4224. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4225. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4226. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4227. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4228. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4229. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4230. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4231. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4232. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4233. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4234. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4235. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4236. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4237. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4238. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4239. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4240. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4241. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4242. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4243. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4244. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4245. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4246. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4247. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4248. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4249. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4250. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4251. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4252. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4253. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4254. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4255. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4256. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4257. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4258. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4259. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4260. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4261. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4262. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4263. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4264. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4265. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4266. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4267. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4268. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4269. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4270. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4271. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4272. 0x00000000, 0x00000000, 0x00000000,
  4273. };
  4274. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4275. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4276. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4277. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4278. 0x00000000, 0x00000000, 0x00000000,
  4279. };
  4280. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4281. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4282. 0x00000000, 0x00000000, 0x00000000,
  4283. };
  4284. /* tp->lock is held. */
  4285. static int tg3_load_tso_firmware(struct tg3 *tp)
  4286. {
  4287. struct fw_info info;
  4288. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4289. int err, i;
  4290. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4291. return 0;
  4292. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4293. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4294. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4295. info.text_data = &tg3Tso5FwText[0];
  4296. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4297. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4298. info.rodata_data = &tg3Tso5FwRodata[0];
  4299. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4300. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4301. info.data_data = &tg3Tso5FwData[0];
  4302. cpu_base = RX_CPU_BASE;
  4303. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4304. cpu_scratch_size = (info.text_len +
  4305. info.rodata_len +
  4306. info.data_len +
  4307. TG3_TSO5_FW_SBSS_LEN +
  4308. TG3_TSO5_FW_BSS_LEN);
  4309. } else {
  4310. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4311. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4312. info.text_data = &tg3TsoFwText[0];
  4313. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4314. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4315. info.rodata_data = &tg3TsoFwRodata[0];
  4316. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4317. info.data_len = TG3_TSO_FW_DATA_LEN;
  4318. info.data_data = &tg3TsoFwData[0];
  4319. cpu_base = TX_CPU_BASE;
  4320. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4321. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4322. }
  4323. err = tg3_load_firmware_cpu(tp, cpu_base,
  4324. cpu_scratch_base, cpu_scratch_size,
  4325. &info);
  4326. if (err)
  4327. return err;
  4328. /* Now startup the cpu. */
  4329. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4330. tw32_f(cpu_base + CPU_PC, info.text_base);
  4331. for (i = 0; i < 5; i++) {
  4332. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4333. break;
  4334. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4335. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4336. tw32_f(cpu_base + CPU_PC, info.text_base);
  4337. udelay(1000);
  4338. }
  4339. if (i >= 5) {
  4340. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4341. "to set CPU PC, is %08x should be %08x\n",
  4342. tp->dev->name, tr32(cpu_base + CPU_PC),
  4343. info.text_base);
  4344. return -ENODEV;
  4345. }
  4346. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4347. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4348. return 0;
  4349. }
  4350. #endif /* TG3_TSO_SUPPORT != 0 */
  4351. /* tp->lock is held. */
  4352. static void __tg3_set_mac_addr(struct tg3 *tp)
  4353. {
  4354. u32 addr_high, addr_low;
  4355. int i;
  4356. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4357. tp->dev->dev_addr[1]);
  4358. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4359. (tp->dev->dev_addr[3] << 16) |
  4360. (tp->dev->dev_addr[4] << 8) |
  4361. (tp->dev->dev_addr[5] << 0));
  4362. for (i = 0; i < 4; i++) {
  4363. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4364. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4365. }
  4366. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4367. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4368. for (i = 0; i < 12; i++) {
  4369. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4370. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4371. }
  4372. }
  4373. addr_high = (tp->dev->dev_addr[0] +
  4374. tp->dev->dev_addr[1] +
  4375. tp->dev->dev_addr[2] +
  4376. tp->dev->dev_addr[3] +
  4377. tp->dev->dev_addr[4] +
  4378. tp->dev->dev_addr[5]) &
  4379. TX_BACKOFF_SEED_MASK;
  4380. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4381. }
  4382. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4383. {
  4384. struct tg3 *tp = netdev_priv(dev);
  4385. struct sockaddr *addr = p;
  4386. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4387. spin_lock_bh(&tp->lock);
  4388. __tg3_set_mac_addr(tp);
  4389. spin_unlock_bh(&tp->lock);
  4390. return 0;
  4391. }
  4392. /* tp->lock is held. */
  4393. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4394. dma_addr_t mapping, u32 maxlen_flags,
  4395. u32 nic_addr)
  4396. {
  4397. tg3_write_mem(tp,
  4398. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4399. ((u64) mapping >> 32));
  4400. tg3_write_mem(tp,
  4401. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4402. ((u64) mapping & 0xffffffff));
  4403. tg3_write_mem(tp,
  4404. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4405. maxlen_flags);
  4406. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4407. tg3_write_mem(tp,
  4408. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4409. nic_addr);
  4410. }
  4411. static void __tg3_set_rx_mode(struct net_device *);
  4412. static void tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  4413. {
  4414. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  4415. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  4416. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  4417. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  4418. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4419. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  4420. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  4421. }
  4422. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  4423. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  4424. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4425. u32 val = ec->stats_block_coalesce_usecs;
  4426. if (!netif_carrier_ok(tp->dev))
  4427. val = 0;
  4428. tw32(HOSTCC_STAT_COAL_TICKS, val);
  4429. }
  4430. }
  4431. /* tp->lock is held. */
  4432. static int tg3_reset_hw(struct tg3 *tp)
  4433. {
  4434. u32 val, rdmac_mode;
  4435. int i, err, limit;
  4436. tg3_disable_ints(tp);
  4437. tg3_stop_fw(tp);
  4438. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4439. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4440. tg3_abort_hw(tp, 1);
  4441. }
  4442. err = tg3_chip_reset(tp);
  4443. if (err)
  4444. return err;
  4445. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4446. /* This works around an issue with Athlon chipsets on
  4447. * B3 tigon3 silicon. This bit has no effect on any
  4448. * other revision. But do not set this on PCI Express
  4449. * chips.
  4450. */
  4451. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4452. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4453. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4454. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4455. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4456. val = tr32(TG3PCI_PCISTATE);
  4457. val |= PCISTATE_RETRY_SAME_DMA;
  4458. tw32(TG3PCI_PCISTATE, val);
  4459. }
  4460. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4461. /* Enable some hw fixes. */
  4462. val = tr32(TG3PCI_MSI_DATA);
  4463. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4464. tw32(TG3PCI_MSI_DATA, val);
  4465. }
  4466. /* Descriptor ring init may make accesses to the
  4467. * NIC SRAM area to setup the TX descriptors, so we
  4468. * can only do this after the hardware has been
  4469. * successfully reset.
  4470. */
  4471. tg3_init_rings(tp);
  4472. /* This value is determined during the probe time DMA
  4473. * engine test, tg3_test_dma.
  4474. */
  4475. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4476. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4477. GRC_MODE_4X_NIC_SEND_RINGS |
  4478. GRC_MODE_NO_TX_PHDR_CSUM |
  4479. GRC_MODE_NO_RX_PHDR_CSUM);
  4480. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4481. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4482. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4483. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4484. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4485. tw32(GRC_MODE,
  4486. tp->grc_mode |
  4487. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4488. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4489. val = tr32(GRC_MISC_CFG);
  4490. val &= ~0xff;
  4491. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4492. tw32(GRC_MISC_CFG, val);
  4493. /* Initialize MBUF/DESC pool. */
  4494. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4495. /* Do nothing. */
  4496. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4497. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4498. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4499. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4500. else
  4501. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4502. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4503. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4504. }
  4505. #if TG3_TSO_SUPPORT != 0
  4506. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4507. int fw_len;
  4508. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4509. TG3_TSO5_FW_RODATA_LEN +
  4510. TG3_TSO5_FW_DATA_LEN +
  4511. TG3_TSO5_FW_SBSS_LEN +
  4512. TG3_TSO5_FW_BSS_LEN);
  4513. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4514. tw32(BUFMGR_MB_POOL_ADDR,
  4515. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4516. tw32(BUFMGR_MB_POOL_SIZE,
  4517. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4518. }
  4519. #endif
  4520. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE)) {
  4521. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4522. tp->bufmgr_config.mbuf_read_dma_low_water);
  4523. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4524. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4525. tw32(BUFMGR_MB_HIGH_WATER,
  4526. tp->bufmgr_config.mbuf_high_water);
  4527. } else {
  4528. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4529. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4530. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4531. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4532. tw32(BUFMGR_MB_HIGH_WATER,
  4533. tp->bufmgr_config.mbuf_high_water_jumbo);
  4534. }
  4535. tw32(BUFMGR_DMA_LOW_WATER,
  4536. tp->bufmgr_config.dma_low_water);
  4537. tw32(BUFMGR_DMA_HIGH_WATER,
  4538. tp->bufmgr_config.dma_high_water);
  4539. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4540. for (i = 0; i < 2000; i++) {
  4541. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4542. break;
  4543. udelay(10);
  4544. }
  4545. if (i >= 2000) {
  4546. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4547. tp->dev->name);
  4548. return -ENODEV;
  4549. }
  4550. /* Setup replenish threshold. */
  4551. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4552. /* Initialize TG3_BDINFO's at:
  4553. * RCVDBDI_STD_BD: standard eth size rx ring
  4554. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4555. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4556. *
  4557. * like so:
  4558. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4559. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4560. * ring attribute flags
  4561. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4562. *
  4563. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4564. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4565. *
  4566. * The size of each ring is fixed in the firmware, but the location is
  4567. * configurable.
  4568. */
  4569. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4570. ((u64) tp->rx_std_mapping >> 32));
  4571. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4572. ((u64) tp->rx_std_mapping & 0xffffffff));
  4573. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4574. NIC_SRAM_RX_BUFFER_DESC);
  4575. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4576. * configs on 5705.
  4577. */
  4578. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4579. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4580. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4581. } else {
  4582. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4583. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4584. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4585. BDINFO_FLAGS_DISABLED);
  4586. /* Setup replenish threshold. */
  4587. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4588. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  4589. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4590. ((u64) tp->rx_jumbo_mapping >> 32));
  4591. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4592. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4593. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4594. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4595. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4596. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4597. } else {
  4598. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4599. BDINFO_FLAGS_DISABLED);
  4600. }
  4601. }
  4602. /* There is only one send ring on 5705/5750, no need to explicitly
  4603. * disable the others.
  4604. */
  4605. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4606. /* Clear out send RCB ring in SRAM. */
  4607. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4608. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4609. BDINFO_FLAGS_DISABLED);
  4610. }
  4611. tp->tx_prod = 0;
  4612. tp->tx_cons = 0;
  4613. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4614. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4615. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4616. tp->tx_desc_mapping,
  4617. (TG3_TX_RING_SIZE <<
  4618. BDINFO_FLAGS_MAXLEN_SHIFT),
  4619. NIC_SRAM_TX_BUFFER_DESC);
  4620. /* There is only one receive return ring on 5705/5750, no need
  4621. * to explicitly disable the others.
  4622. */
  4623. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4624. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4625. i += TG3_BDINFO_SIZE) {
  4626. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4627. BDINFO_FLAGS_DISABLED);
  4628. }
  4629. }
  4630. tp->rx_rcb_ptr = 0;
  4631. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4632. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4633. tp->rx_rcb_mapping,
  4634. (TG3_RX_RCB_RING_SIZE(tp) <<
  4635. BDINFO_FLAGS_MAXLEN_SHIFT),
  4636. 0);
  4637. tp->rx_std_ptr = tp->rx_pending;
  4638. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4639. tp->rx_std_ptr);
  4640. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) ?
  4641. tp->rx_jumbo_pending : 0;
  4642. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4643. tp->rx_jumbo_ptr);
  4644. /* Initialize MAC address and backoff seed. */
  4645. __tg3_set_mac_addr(tp);
  4646. /* MTU + ethernet header + FCS + optional VLAN tag */
  4647. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4648. /* The slot time is changed by tg3_setup_phy if we
  4649. * run at gigabit with half duplex.
  4650. */
  4651. tw32(MAC_TX_LENGTHS,
  4652. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4653. (6 << TX_LENGTHS_IPG_SHIFT) |
  4654. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4655. /* Receive rules. */
  4656. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4657. tw32(RCVLPC_CONFIG, 0x0181);
  4658. /* Calculate RDMAC_MODE setting early, we need it to determine
  4659. * the RCVLPC_STATE_ENABLE mask.
  4660. */
  4661. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4662. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4663. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4664. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4665. RDMAC_MODE_LNGREAD_ENAB);
  4666. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4667. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  4668. /* If statement applies to 5705 and 5750 PCI devices only */
  4669. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4670. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4671. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  4672. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  4673. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4674. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4675. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  4676. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4677. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  4678. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4679. }
  4680. }
  4681. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4682. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4683. #if TG3_TSO_SUPPORT != 0
  4684. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4685. rdmac_mode |= (1 << 27);
  4686. #endif
  4687. /* Receive/send statistics. */
  4688. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  4689. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  4690. val = tr32(RCVLPC_STATS_ENABLE);
  4691. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  4692. tw32(RCVLPC_STATS_ENABLE, val);
  4693. } else {
  4694. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  4695. }
  4696. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  4697. tw32(SNDDATAI_STATSENAB, 0xffffff);
  4698. tw32(SNDDATAI_STATSCTRL,
  4699. (SNDDATAI_SCTRL_ENABLE |
  4700. SNDDATAI_SCTRL_FASTUPD));
  4701. /* Setup host coalescing engine. */
  4702. tw32(HOSTCC_MODE, 0);
  4703. for (i = 0; i < 2000; i++) {
  4704. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  4705. break;
  4706. udelay(10);
  4707. }
  4708. tg3_set_coalesce(tp, &tp->coal);
  4709. /* set status block DMA address */
  4710. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4711. ((u64) tp->status_mapping >> 32));
  4712. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4713. ((u64) tp->status_mapping & 0xffffffff));
  4714. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4715. /* Status/statistics block address. See tg3_timer,
  4716. * the tg3_periodic_fetch_stats call there, and
  4717. * tg3_get_stats to see how this works for 5705/5750 chips.
  4718. */
  4719. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4720. ((u64) tp->stats_mapping >> 32));
  4721. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4722. ((u64) tp->stats_mapping & 0xffffffff));
  4723. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  4724. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  4725. }
  4726. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  4727. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  4728. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  4729. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4730. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  4731. /* Clear statistics/status block in chip, and status block in ram. */
  4732. for (i = NIC_SRAM_STATS_BLK;
  4733. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  4734. i += sizeof(u32)) {
  4735. tg3_write_mem(tp, i, 0);
  4736. udelay(40);
  4737. }
  4738. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4739. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  4740. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  4741. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  4742. udelay(40);
  4743. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  4744. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  4745. * register to preserve the GPIO settings for LOMs. The GPIOs,
  4746. * whether used as inputs or outputs, are set by boot code after
  4747. * reset.
  4748. */
  4749. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  4750. u32 gpio_mask;
  4751. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  4752. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  4753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  4754. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  4755. GRC_LCLCTRL_GPIO_OUTPUT3;
  4756. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  4757. /* GPIO1 must be driven high for eeprom write protect */
  4758. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  4759. GRC_LCLCTRL_GPIO_OUTPUT1);
  4760. }
  4761. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  4762. udelay(100);
  4763. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  4764. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  4765. tp->last_tag = 0;
  4766. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4767. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  4768. udelay(40);
  4769. }
  4770. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  4771. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  4772. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  4773. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  4774. WDMAC_MODE_LNGREAD_ENAB);
  4775. /* If statement applies to 5705 and 5750 PCI devices only */
  4776. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4777. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  4779. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  4780. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4781. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4782. /* nothing */
  4783. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4784. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  4785. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  4786. val |= WDMAC_MODE_RX_ACCEL;
  4787. }
  4788. }
  4789. tw32_f(WDMAC_MODE, val);
  4790. udelay(40);
  4791. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  4792. val = tr32(TG3PCI_X_CAPS);
  4793. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  4794. val &= ~PCIX_CAPS_BURST_MASK;
  4795. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4796. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4797. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  4798. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4799. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4800. val |= (tp->split_mode_max_reqs <<
  4801. PCIX_CAPS_SPLIT_SHIFT);
  4802. }
  4803. tw32(TG3PCI_X_CAPS, val);
  4804. }
  4805. tw32_f(RDMAC_MODE, rdmac_mode);
  4806. udelay(40);
  4807. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  4808. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4809. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  4810. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  4811. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  4812. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  4813. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  4814. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  4815. #if TG3_TSO_SUPPORT != 0
  4816. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4817. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  4818. #endif
  4819. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  4820. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  4821. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  4822. err = tg3_load_5701_a0_firmware_fix(tp);
  4823. if (err)
  4824. return err;
  4825. }
  4826. #if TG3_TSO_SUPPORT != 0
  4827. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4828. err = tg3_load_tso_firmware(tp);
  4829. if (err)
  4830. return err;
  4831. }
  4832. #endif
  4833. tp->tx_mode = TX_MODE_ENABLE;
  4834. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4835. udelay(100);
  4836. tp->rx_mode = RX_MODE_ENABLE;
  4837. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4838. udelay(10);
  4839. if (tp->link_config.phy_is_low_power) {
  4840. tp->link_config.phy_is_low_power = 0;
  4841. tp->link_config.speed = tp->link_config.orig_speed;
  4842. tp->link_config.duplex = tp->link_config.orig_duplex;
  4843. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  4844. }
  4845. tp->mi_mode = MAC_MI_MODE_BASE;
  4846. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4847. udelay(80);
  4848. tw32(MAC_LED_CTRL, tp->led_ctrl);
  4849. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  4850. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4851. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  4852. udelay(10);
  4853. }
  4854. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4855. udelay(10);
  4856. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4857. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  4858. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  4859. /* Set drive transmission level to 1.2V */
  4860. /* only if the signal pre-emphasis bit is not set */
  4861. val = tr32(MAC_SERDES_CFG);
  4862. val &= 0xfffff000;
  4863. val |= 0x880;
  4864. tw32(MAC_SERDES_CFG, val);
  4865. }
  4866. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  4867. tw32(MAC_SERDES_CFG, 0x616000);
  4868. }
  4869. /* Prevent chip from dropping frames when flow control
  4870. * is enabled.
  4871. */
  4872. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  4873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  4874. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4875. /* Use hardware link auto-negotiation */
  4876. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  4877. }
  4878. err = tg3_setup_phy(tp, 1);
  4879. if (err)
  4880. return err;
  4881. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4882. u32 tmp;
  4883. /* Clear CRC stats. */
  4884. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  4885. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  4886. tg3_readphy(tp, 0x14, &tmp);
  4887. }
  4888. }
  4889. __tg3_set_rx_mode(tp->dev);
  4890. /* Initialize receive rules. */
  4891. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  4892. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4893. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  4894. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4895. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4896. limit = 8;
  4897. else
  4898. limit = 16;
  4899. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  4900. limit -= 4;
  4901. switch (limit) {
  4902. case 16:
  4903. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  4904. case 15:
  4905. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  4906. case 14:
  4907. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  4908. case 13:
  4909. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  4910. case 12:
  4911. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  4912. case 11:
  4913. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  4914. case 10:
  4915. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  4916. case 9:
  4917. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  4918. case 8:
  4919. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  4920. case 7:
  4921. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  4922. case 6:
  4923. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  4924. case 5:
  4925. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  4926. case 4:
  4927. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  4928. case 3:
  4929. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  4930. case 2:
  4931. case 1:
  4932. default:
  4933. break;
  4934. };
  4935. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  4936. return 0;
  4937. }
  4938. /* Called at device open time to get the chip ready for
  4939. * packet processing. Invoked with tp->lock held.
  4940. */
  4941. static int tg3_init_hw(struct tg3 *tp)
  4942. {
  4943. int err;
  4944. /* Force the chip into D0. */
  4945. err = tg3_set_power_state(tp, 0);
  4946. if (err)
  4947. goto out;
  4948. tg3_switch_clocks(tp);
  4949. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  4950. err = tg3_reset_hw(tp);
  4951. out:
  4952. return err;
  4953. }
  4954. #define TG3_STAT_ADD32(PSTAT, REG) \
  4955. do { u32 __val = tr32(REG); \
  4956. (PSTAT)->low += __val; \
  4957. if ((PSTAT)->low < __val) \
  4958. (PSTAT)->high += 1; \
  4959. } while (0)
  4960. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  4961. {
  4962. struct tg3_hw_stats *sp = tp->hw_stats;
  4963. if (!netif_carrier_ok(tp->dev))
  4964. return;
  4965. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  4966. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  4967. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  4968. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  4969. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  4970. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  4971. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  4972. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  4973. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  4974. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  4975. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  4976. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  4977. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  4978. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  4979. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  4980. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  4981. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  4982. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  4983. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  4984. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  4985. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  4986. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  4987. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  4988. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  4989. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  4990. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  4991. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  4992. }
  4993. static void tg3_timer(unsigned long __opaque)
  4994. {
  4995. struct tg3 *tp = (struct tg3 *) __opaque;
  4996. spin_lock(&tp->lock);
  4997. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  4998. /* All of this garbage is because when using non-tagged
  4999. * IRQ status the mailbox/status_block protocol the chip
  5000. * uses with the cpu is race prone.
  5001. */
  5002. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  5003. tw32(GRC_LOCAL_CTRL,
  5004. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  5005. } else {
  5006. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5007. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  5008. }
  5009. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  5010. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  5011. spin_unlock(&tp->lock);
  5012. schedule_work(&tp->reset_task);
  5013. return;
  5014. }
  5015. }
  5016. /* This part only runs once per second. */
  5017. if (!--tp->timer_counter) {
  5018. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5019. tg3_periodic_fetch_stats(tp);
  5020. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  5021. u32 mac_stat;
  5022. int phy_event;
  5023. mac_stat = tr32(MAC_STATUS);
  5024. phy_event = 0;
  5025. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  5026. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  5027. phy_event = 1;
  5028. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  5029. phy_event = 1;
  5030. if (phy_event)
  5031. tg3_setup_phy(tp, 0);
  5032. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  5033. u32 mac_stat = tr32(MAC_STATUS);
  5034. int need_setup = 0;
  5035. if (netif_carrier_ok(tp->dev) &&
  5036. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  5037. need_setup = 1;
  5038. }
  5039. if (! netif_carrier_ok(tp->dev) &&
  5040. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  5041. MAC_STATUS_SIGNAL_DET))) {
  5042. need_setup = 1;
  5043. }
  5044. if (need_setup) {
  5045. tw32_f(MAC_MODE,
  5046. (tp->mac_mode &
  5047. ~MAC_MODE_PORT_MODE_MASK));
  5048. udelay(40);
  5049. tw32_f(MAC_MODE, tp->mac_mode);
  5050. udelay(40);
  5051. tg3_setup_phy(tp, 0);
  5052. }
  5053. }
  5054. tp->timer_counter = tp->timer_multiplier;
  5055. }
  5056. /* Heartbeat is only sent once every 120 seconds. */
  5057. if (!--tp->asf_counter) {
  5058. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5059. u32 val;
  5060. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_ALIVE);
  5061. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  5062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 3);
  5063. val = tr32(GRC_RX_CPU_EVENT);
  5064. val |= (1 << 14);
  5065. tw32(GRC_RX_CPU_EVENT, val);
  5066. }
  5067. tp->asf_counter = tp->asf_multiplier;
  5068. }
  5069. spin_unlock(&tp->lock);
  5070. tp->timer.expires = jiffies + tp->timer_offset;
  5071. add_timer(&tp->timer);
  5072. }
  5073. static int tg3_test_interrupt(struct tg3 *tp)
  5074. {
  5075. struct net_device *dev = tp->dev;
  5076. int err, i;
  5077. u32 int_mbox = 0;
  5078. if (!netif_running(dev))
  5079. return -ENODEV;
  5080. tg3_disable_ints(tp);
  5081. free_irq(tp->pdev->irq, dev);
  5082. err = request_irq(tp->pdev->irq, tg3_test_isr,
  5083. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5084. if (err)
  5085. return err;
  5086. tg3_enable_ints(tp);
  5087. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  5088. HOSTCC_MODE_NOW);
  5089. for (i = 0; i < 5; i++) {
  5090. int_mbox = tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  5091. if (int_mbox != 0)
  5092. break;
  5093. msleep(10);
  5094. }
  5095. tg3_disable_ints(tp);
  5096. free_irq(tp->pdev->irq, dev);
  5097. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5098. err = request_irq(tp->pdev->irq, tg3_msi,
  5099. SA_SAMPLE_RANDOM, dev->name, dev);
  5100. else {
  5101. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5102. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5103. fn = tg3_interrupt_tagged;
  5104. err = request_irq(tp->pdev->irq, fn,
  5105. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5106. }
  5107. if (err)
  5108. return err;
  5109. if (int_mbox != 0)
  5110. return 0;
  5111. return -EIO;
  5112. }
  5113. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  5114. * successfully restored
  5115. */
  5116. static int tg3_test_msi(struct tg3 *tp)
  5117. {
  5118. struct net_device *dev = tp->dev;
  5119. int err;
  5120. u16 pci_cmd;
  5121. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  5122. return 0;
  5123. /* Turn off SERR reporting in case MSI terminates with Master
  5124. * Abort.
  5125. */
  5126. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  5127. pci_write_config_word(tp->pdev, PCI_COMMAND,
  5128. pci_cmd & ~PCI_COMMAND_SERR);
  5129. err = tg3_test_interrupt(tp);
  5130. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  5131. if (!err)
  5132. return 0;
  5133. /* other failures */
  5134. if (err != -EIO)
  5135. return err;
  5136. /* MSI test failed, go back to INTx mode */
  5137. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  5138. "switching to INTx mode. Please report this failure to "
  5139. "the PCI maintainer and include system chipset information.\n",
  5140. tp->dev->name);
  5141. free_irq(tp->pdev->irq, dev);
  5142. pci_disable_msi(tp->pdev);
  5143. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5144. {
  5145. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5146. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5147. fn = tg3_interrupt_tagged;
  5148. err = request_irq(tp->pdev->irq, fn,
  5149. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5150. }
  5151. if (err)
  5152. return err;
  5153. /* Need to reset the chip because the MSI cycle may have terminated
  5154. * with Master Abort.
  5155. */
  5156. tg3_full_lock(tp, 1);
  5157. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5158. err = tg3_init_hw(tp);
  5159. tg3_full_unlock(tp);
  5160. if (err)
  5161. free_irq(tp->pdev->irq, dev);
  5162. return err;
  5163. }
  5164. static int tg3_open(struct net_device *dev)
  5165. {
  5166. struct tg3 *tp = netdev_priv(dev);
  5167. int err;
  5168. tg3_full_lock(tp, 0);
  5169. tg3_disable_ints(tp);
  5170. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  5171. tg3_full_unlock(tp);
  5172. /* The placement of this call is tied
  5173. * to the setup and use of Host TX descriptors.
  5174. */
  5175. err = tg3_alloc_consistent(tp);
  5176. if (err)
  5177. return err;
  5178. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  5179. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_AX) &&
  5180. (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5750_BX)) {
  5181. /* All MSI supporting chips should support tagged
  5182. * status. Assert that this is the case.
  5183. */
  5184. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  5185. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  5186. "Not using MSI.\n", tp->dev->name);
  5187. } else if (pci_enable_msi(tp->pdev) == 0) {
  5188. u32 msi_mode;
  5189. msi_mode = tr32(MSGINT_MODE);
  5190. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  5191. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  5192. }
  5193. }
  5194. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  5195. err = request_irq(tp->pdev->irq, tg3_msi,
  5196. SA_SAMPLE_RANDOM, dev->name, dev);
  5197. else {
  5198. irqreturn_t (*fn)(int, void *, struct pt_regs *)=tg3_interrupt;
  5199. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5200. fn = tg3_interrupt_tagged;
  5201. err = request_irq(tp->pdev->irq, fn,
  5202. SA_SHIRQ | SA_SAMPLE_RANDOM, dev->name, dev);
  5203. }
  5204. if (err) {
  5205. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5206. pci_disable_msi(tp->pdev);
  5207. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5208. }
  5209. tg3_free_consistent(tp);
  5210. return err;
  5211. }
  5212. tg3_full_lock(tp, 0);
  5213. err = tg3_init_hw(tp);
  5214. if (err) {
  5215. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5216. tg3_free_rings(tp);
  5217. } else {
  5218. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  5219. tp->timer_offset = HZ;
  5220. else
  5221. tp->timer_offset = HZ / 10;
  5222. BUG_ON(tp->timer_offset > HZ);
  5223. tp->timer_counter = tp->timer_multiplier =
  5224. (HZ / tp->timer_offset);
  5225. tp->asf_counter = tp->asf_multiplier =
  5226. ((HZ / tp->timer_offset) * 120);
  5227. init_timer(&tp->timer);
  5228. tp->timer.expires = jiffies + tp->timer_offset;
  5229. tp->timer.data = (unsigned long) tp;
  5230. tp->timer.function = tg3_timer;
  5231. }
  5232. tg3_full_unlock(tp);
  5233. if (err) {
  5234. free_irq(tp->pdev->irq, dev);
  5235. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5236. pci_disable_msi(tp->pdev);
  5237. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5238. }
  5239. tg3_free_consistent(tp);
  5240. return err;
  5241. }
  5242. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5243. err = tg3_test_msi(tp);
  5244. if (err) {
  5245. tg3_full_lock(tp, 0);
  5246. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5247. pci_disable_msi(tp->pdev);
  5248. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5249. }
  5250. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5251. tg3_free_rings(tp);
  5252. tg3_free_consistent(tp);
  5253. tg3_full_unlock(tp);
  5254. return err;
  5255. }
  5256. }
  5257. tg3_full_lock(tp, 0);
  5258. add_timer(&tp->timer);
  5259. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  5260. tg3_enable_ints(tp);
  5261. tg3_full_unlock(tp);
  5262. netif_start_queue(dev);
  5263. return 0;
  5264. }
  5265. #if 0
  5266. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5267. {
  5268. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5269. u16 val16;
  5270. int i;
  5271. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5272. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5273. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5274. val16, val32);
  5275. /* MAC block */
  5276. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5277. tr32(MAC_MODE), tr32(MAC_STATUS));
  5278. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5279. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5280. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5281. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5282. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5283. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5284. /* Send data initiator control block */
  5285. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5286. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5287. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5288. tr32(SNDDATAI_STATSCTRL));
  5289. /* Send data completion control block */
  5290. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5291. /* Send BD ring selector block */
  5292. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5293. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5294. /* Send BD initiator control block */
  5295. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5296. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5297. /* Send BD completion control block */
  5298. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5299. /* Receive list placement control block */
  5300. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5301. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5302. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5303. tr32(RCVLPC_STATSCTRL));
  5304. /* Receive data and receive BD initiator control block */
  5305. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5306. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5307. /* Receive data completion control block */
  5308. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5309. tr32(RCVDCC_MODE));
  5310. /* Receive BD initiator control block */
  5311. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5312. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5313. /* Receive BD completion control block */
  5314. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5315. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5316. /* Receive list selector control block */
  5317. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5318. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5319. /* Mbuf cluster free block */
  5320. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5321. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5322. /* Host coalescing control block */
  5323. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5324. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5325. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5326. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5327. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5328. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5329. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5330. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5331. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5332. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5333. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5334. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5335. /* Memory arbiter control block */
  5336. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5337. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5338. /* Buffer manager control block */
  5339. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5340. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5341. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5342. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5343. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5344. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5345. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5346. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5347. /* Read DMA control block */
  5348. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5349. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5350. /* Write DMA control block */
  5351. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5352. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5353. /* DMA completion block */
  5354. printk("DEBUG: DMAC_MODE[%08x]\n",
  5355. tr32(DMAC_MODE));
  5356. /* GRC block */
  5357. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5358. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5359. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5360. tr32(GRC_LOCAL_CTRL));
  5361. /* TG3_BDINFOs */
  5362. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5363. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5364. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5365. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5366. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5367. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5368. tr32(RCVDBDI_STD_BD + 0x0),
  5369. tr32(RCVDBDI_STD_BD + 0x4),
  5370. tr32(RCVDBDI_STD_BD + 0x8),
  5371. tr32(RCVDBDI_STD_BD + 0xc));
  5372. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5373. tr32(RCVDBDI_MINI_BD + 0x0),
  5374. tr32(RCVDBDI_MINI_BD + 0x4),
  5375. tr32(RCVDBDI_MINI_BD + 0x8),
  5376. tr32(RCVDBDI_MINI_BD + 0xc));
  5377. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5378. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5379. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5380. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5381. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5382. val32, val32_2, val32_3, val32_4);
  5383. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5384. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5385. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5386. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5387. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5388. val32, val32_2, val32_3, val32_4);
  5389. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5390. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5391. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5392. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5393. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5394. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5395. val32, val32_2, val32_3, val32_4, val32_5);
  5396. /* SW status block */
  5397. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5398. tp->hw_status->status,
  5399. tp->hw_status->status_tag,
  5400. tp->hw_status->rx_jumbo_consumer,
  5401. tp->hw_status->rx_consumer,
  5402. tp->hw_status->rx_mini_consumer,
  5403. tp->hw_status->idx[0].rx_producer,
  5404. tp->hw_status->idx[0].tx_consumer);
  5405. /* SW statistics block */
  5406. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5407. ((u32 *)tp->hw_stats)[0],
  5408. ((u32 *)tp->hw_stats)[1],
  5409. ((u32 *)tp->hw_stats)[2],
  5410. ((u32 *)tp->hw_stats)[3]);
  5411. /* Mailboxes */
  5412. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5413. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5414. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5415. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5416. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5417. /* NIC side send descriptors. */
  5418. for (i = 0; i < 6; i++) {
  5419. unsigned long txd;
  5420. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5421. + (i * sizeof(struct tg3_tx_buffer_desc));
  5422. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5423. i,
  5424. readl(txd + 0x0), readl(txd + 0x4),
  5425. readl(txd + 0x8), readl(txd + 0xc));
  5426. }
  5427. /* NIC side RX descriptors. */
  5428. for (i = 0; i < 6; i++) {
  5429. unsigned long rxd;
  5430. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5431. + (i * sizeof(struct tg3_rx_buffer_desc));
  5432. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5433. i,
  5434. readl(rxd + 0x0), readl(rxd + 0x4),
  5435. readl(rxd + 0x8), readl(rxd + 0xc));
  5436. rxd += (4 * sizeof(u32));
  5437. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5438. i,
  5439. readl(rxd + 0x0), readl(rxd + 0x4),
  5440. readl(rxd + 0x8), readl(rxd + 0xc));
  5441. }
  5442. for (i = 0; i < 6; i++) {
  5443. unsigned long rxd;
  5444. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5445. + (i * sizeof(struct tg3_rx_buffer_desc));
  5446. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5447. i,
  5448. readl(rxd + 0x0), readl(rxd + 0x4),
  5449. readl(rxd + 0x8), readl(rxd + 0xc));
  5450. rxd += (4 * sizeof(u32));
  5451. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5452. i,
  5453. readl(rxd + 0x0), readl(rxd + 0x4),
  5454. readl(rxd + 0x8), readl(rxd + 0xc));
  5455. }
  5456. }
  5457. #endif
  5458. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5459. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5460. static int tg3_close(struct net_device *dev)
  5461. {
  5462. struct tg3 *tp = netdev_priv(dev);
  5463. netif_stop_queue(dev);
  5464. del_timer_sync(&tp->timer);
  5465. tg3_full_lock(tp, 1);
  5466. #if 0
  5467. tg3_dump_state(tp);
  5468. #endif
  5469. tg3_disable_ints(tp);
  5470. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5471. tg3_free_rings(tp);
  5472. tp->tg3_flags &=
  5473. ~(TG3_FLAG_INIT_COMPLETE |
  5474. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5475. netif_carrier_off(tp->dev);
  5476. tg3_full_unlock(tp);
  5477. free_irq(tp->pdev->irq, dev);
  5478. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5479. pci_disable_msi(tp->pdev);
  5480. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  5481. }
  5482. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5483. sizeof(tp->net_stats_prev));
  5484. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5485. sizeof(tp->estats_prev));
  5486. tg3_free_consistent(tp);
  5487. return 0;
  5488. }
  5489. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5490. {
  5491. unsigned long ret;
  5492. #if (BITS_PER_LONG == 32)
  5493. ret = val->low;
  5494. #else
  5495. ret = ((u64)val->high << 32) | ((u64)val->low);
  5496. #endif
  5497. return ret;
  5498. }
  5499. static unsigned long calc_crc_errors(struct tg3 *tp)
  5500. {
  5501. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5502. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5503. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5505. u32 val;
  5506. spin_lock_bh(&tp->lock);
  5507. if (!tg3_readphy(tp, 0x1e, &val)) {
  5508. tg3_writephy(tp, 0x1e, val | 0x8000);
  5509. tg3_readphy(tp, 0x14, &val);
  5510. } else
  5511. val = 0;
  5512. spin_unlock_bh(&tp->lock);
  5513. tp->phy_crc_errors += val;
  5514. return tp->phy_crc_errors;
  5515. }
  5516. return get_stat64(&hw_stats->rx_fcs_errors);
  5517. }
  5518. #define ESTAT_ADD(member) \
  5519. estats->member = old_estats->member + \
  5520. get_stat64(&hw_stats->member)
  5521. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5522. {
  5523. struct tg3_ethtool_stats *estats = &tp->estats;
  5524. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5525. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5526. if (!hw_stats)
  5527. return old_estats;
  5528. ESTAT_ADD(rx_octets);
  5529. ESTAT_ADD(rx_fragments);
  5530. ESTAT_ADD(rx_ucast_packets);
  5531. ESTAT_ADD(rx_mcast_packets);
  5532. ESTAT_ADD(rx_bcast_packets);
  5533. ESTAT_ADD(rx_fcs_errors);
  5534. ESTAT_ADD(rx_align_errors);
  5535. ESTAT_ADD(rx_xon_pause_rcvd);
  5536. ESTAT_ADD(rx_xoff_pause_rcvd);
  5537. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5538. ESTAT_ADD(rx_xoff_entered);
  5539. ESTAT_ADD(rx_frame_too_long_errors);
  5540. ESTAT_ADD(rx_jabbers);
  5541. ESTAT_ADD(rx_undersize_packets);
  5542. ESTAT_ADD(rx_in_length_errors);
  5543. ESTAT_ADD(rx_out_length_errors);
  5544. ESTAT_ADD(rx_64_or_less_octet_packets);
  5545. ESTAT_ADD(rx_65_to_127_octet_packets);
  5546. ESTAT_ADD(rx_128_to_255_octet_packets);
  5547. ESTAT_ADD(rx_256_to_511_octet_packets);
  5548. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5549. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5550. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5551. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5552. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5553. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5554. ESTAT_ADD(tx_octets);
  5555. ESTAT_ADD(tx_collisions);
  5556. ESTAT_ADD(tx_xon_sent);
  5557. ESTAT_ADD(tx_xoff_sent);
  5558. ESTAT_ADD(tx_flow_control);
  5559. ESTAT_ADD(tx_mac_errors);
  5560. ESTAT_ADD(tx_single_collisions);
  5561. ESTAT_ADD(tx_mult_collisions);
  5562. ESTAT_ADD(tx_deferred);
  5563. ESTAT_ADD(tx_excessive_collisions);
  5564. ESTAT_ADD(tx_late_collisions);
  5565. ESTAT_ADD(tx_collide_2times);
  5566. ESTAT_ADD(tx_collide_3times);
  5567. ESTAT_ADD(tx_collide_4times);
  5568. ESTAT_ADD(tx_collide_5times);
  5569. ESTAT_ADD(tx_collide_6times);
  5570. ESTAT_ADD(tx_collide_7times);
  5571. ESTAT_ADD(tx_collide_8times);
  5572. ESTAT_ADD(tx_collide_9times);
  5573. ESTAT_ADD(tx_collide_10times);
  5574. ESTAT_ADD(tx_collide_11times);
  5575. ESTAT_ADD(tx_collide_12times);
  5576. ESTAT_ADD(tx_collide_13times);
  5577. ESTAT_ADD(tx_collide_14times);
  5578. ESTAT_ADD(tx_collide_15times);
  5579. ESTAT_ADD(tx_ucast_packets);
  5580. ESTAT_ADD(tx_mcast_packets);
  5581. ESTAT_ADD(tx_bcast_packets);
  5582. ESTAT_ADD(tx_carrier_sense_errors);
  5583. ESTAT_ADD(tx_discards);
  5584. ESTAT_ADD(tx_errors);
  5585. ESTAT_ADD(dma_writeq_full);
  5586. ESTAT_ADD(dma_write_prioq_full);
  5587. ESTAT_ADD(rxbds_empty);
  5588. ESTAT_ADD(rx_discards);
  5589. ESTAT_ADD(rx_errors);
  5590. ESTAT_ADD(rx_threshold_hit);
  5591. ESTAT_ADD(dma_readq_full);
  5592. ESTAT_ADD(dma_read_prioq_full);
  5593. ESTAT_ADD(tx_comp_queue_full);
  5594. ESTAT_ADD(ring_set_send_prod_index);
  5595. ESTAT_ADD(ring_status_update);
  5596. ESTAT_ADD(nic_irqs);
  5597. ESTAT_ADD(nic_avoided_irqs);
  5598. ESTAT_ADD(nic_tx_threshold_hit);
  5599. return estats;
  5600. }
  5601. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5602. {
  5603. struct tg3 *tp = netdev_priv(dev);
  5604. struct net_device_stats *stats = &tp->net_stats;
  5605. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5606. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5607. if (!hw_stats)
  5608. return old_stats;
  5609. stats->rx_packets = old_stats->rx_packets +
  5610. get_stat64(&hw_stats->rx_ucast_packets) +
  5611. get_stat64(&hw_stats->rx_mcast_packets) +
  5612. get_stat64(&hw_stats->rx_bcast_packets);
  5613. stats->tx_packets = old_stats->tx_packets +
  5614. get_stat64(&hw_stats->tx_ucast_packets) +
  5615. get_stat64(&hw_stats->tx_mcast_packets) +
  5616. get_stat64(&hw_stats->tx_bcast_packets);
  5617. stats->rx_bytes = old_stats->rx_bytes +
  5618. get_stat64(&hw_stats->rx_octets);
  5619. stats->tx_bytes = old_stats->tx_bytes +
  5620. get_stat64(&hw_stats->tx_octets);
  5621. stats->rx_errors = old_stats->rx_errors +
  5622. get_stat64(&hw_stats->rx_errors) +
  5623. get_stat64(&hw_stats->rx_discards);
  5624. stats->tx_errors = old_stats->tx_errors +
  5625. get_stat64(&hw_stats->tx_errors) +
  5626. get_stat64(&hw_stats->tx_mac_errors) +
  5627. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5628. get_stat64(&hw_stats->tx_discards);
  5629. stats->multicast = old_stats->multicast +
  5630. get_stat64(&hw_stats->rx_mcast_packets);
  5631. stats->collisions = old_stats->collisions +
  5632. get_stat64(&hw_stats->tx_collisions);
  5633. stats->rx_length_errors = old_stats->rx_length_errors +
  5634. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5635. get_stat64(&hw_stats->rx_undersize_packets);
  5636. stats->rx_over_errors = old_stats->rx_over_errors +
  5637. get_stat64(&hw_stats->rxbds_empty);
  5638. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5639. get_stat64(&hw_stats->rx_align_errors);
  5640. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5641. get_stat64(&hw_stats->tx_discards);
  5642. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5643. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5644. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5645. calc_crc_errors(tp);
  5646. return stats;
  5647. }
  5648. static inline u32 calc_crc(unsigned char *buf, int len)
  5649. {
  5650. u32 reg;
  5651. u32 tmp;
  5652. int j, k;
  5653. reg = 0xffffffff;
  5654. for (j = 0; j < len; j++) {
  5655. reg ^= buf[j];
  5656. for (k = 0; k < 8; k++) {
  5657. tmp = reg & 0x01;
  5658. reg >>= 1;
  5659. if (tmp) {
  5660. reg ^= 0xedb88320;
  5661. }
  5662. }
  5663. }
  5664. return ~reg;
  5665. }
  5666. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  5667. {
  5668. /* accept or reject all multicast frames */
  5669. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  5670. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  5671. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  5672. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  5673. }
  5674. static void __tg3_set_rx_mode(struct net_device *dev)
  5675. {
  5676. struct tg3 *tp = netdev_priv(dev);
  5677. u32 rx_mode;
  5678. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  5679. RX_MODE_KEEP_VLAN_TAG);
  5680. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  5681. * flag clear.
  5682. */
  5683. #if TG3_VLAN_TAG_USED
  5684. if (!tp->vlgrp &&
  5685. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5686. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5687. #else
  5688. /* By definition, VLAN is disabled always in this
  5689. * case.
  5690. */
  5691. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5692. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5693. #endif
  5694. if (dev->flags & IFF_PROMISC) {
  5695. /* Promiscuous mode. */
  5696. rx_mode |= RX_MODE_PROMISC;
  5697. } else if (dev->flags & IFF_ALLMULTI) {
  5698. /* Accept all multicast. */
  5699. tg3_set_multi (tp, 1);
  5700. } else if (dev->mc_count < 1) {
  5701. /* Reject all multicast. */
  5702. tg3_set_multi (tp, 0);
  5703. } else {
  5704. /* Accept one or more multicast(s). */
  5705. struct dev_mc_list *mclist;
  5706. unsigned int i;
  5707. u32 mc_filter[4] = { 0, };
  5708. u32 regidx;
  5709. u32 bit;
  5710. u32 crc;
  5711. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  5712. i++, mclist = mclist->next) {
  5713. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  5714. bit = ~crc & 0x7f;
  5715. regidx = (bit & 0x60) >> 5;
  5716. bit &= 0x1f;
  5717. mc_filter[regidx] |= (1 << bit);
  5718. }
  5719. tw32(MAC_HASH_REG_0, mc_filter[0]);
  5720. tw32(MAC_HASH_REG_1, mc_filter[1]);
  5721. tw32(MAC_HASH_REG_2, mc_filter[2]);
  5722. tw32(MAC_HASH_REG_3, mc_filter[3]);
  5723. }
  5724. if (rx_mode != tp->rx_mode) {
  5725. tp->rx_mode = rx_mode;
  5726. tw32_f(MAC_RX_MODE, rx_mode);
  5727. udelay(10);
  5728. }
  5729. }
  5730. static void tg3_set_rx_mode(struct net_device *dev)
  5731. {
  5732. struct tg3 *tp = netdev_priv(dev);
  5733. tg3_full_lock(tp, 0);
  5734. __tg3_set_rx_mode(dev);
  5735. tg3_full_unlock(tp);
  5736. }
  5737. #define TG3_REGDUMP_LEN (32 * 1024)
  5738. static int tg3_get_regs_len(struct net_device *dev)
  5739. {
  5740. return TG3_REGDUMP_LEN;
  5741. }
  5742. static void tg3_get_regs(struct net_device *dev,
  5743. struct ethtool_regs *regs, void *_p)
  5744. {
  5745. u32 *p = _p;
  5746. struct tg3 *tp = netdev_priv(dev);
  5747. u8 *orig_p = _p;
  5748. int i;
  5749. regs->version = 0;
  5750. memset(p, 0, TG3_REGDUMP_LEN);
  5751. tg3_full_lock(tp, 0);
  5752. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  5753. #define GET_REG32_LOOP(base,len) \
  5754. do { p = (u32 *)(orig_p + (base)); \
  5755. for (i = 0; i < len; i += 4) \
  5756. __GET_REG32((base) + i); \
  5757. } while (0)
  5758. #define GET_REG32_1(reg) \
  5759. do { p = (u32 *)(orig_p + (reg)); \
  5760. __GET_REG32((reg)); \
  5761. } while (0)
  5762. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  5763. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  5764. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  5765. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  5766. GET_REG32_1(SNDDATAC_MODE);
  5767. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  5768. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  5769. GET_REG32_1(SNDBDC_MODE);
  5770. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  5771. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  5772. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  5773. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  5774. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  5775. GET_REG32_1(RCVDCC_MODE);
  5776. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  5777. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  5778. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  5779. GET_REG32_1(MBFREE_MODE);
  5780. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  5781. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  5782. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  5783. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  5784. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  5785. GET_REG32_LOOP(RX_CPU_BASE, 0x280);
  5786. GET_REG32_LOOP(TX_CPU_BASE, 0x280);
  5787. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  5788. GET_REG32_LOOP(FTQ_RESET, 0x120);
  5789. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  5790. GET_REG32_1(DMAC_MODE);
  5791. GET_REG32_LOOP(GRC_MODE, 0x4c);
  5792. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5793. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  5794. #undef __GET_REG32
  5795. #undef GET_REG32_LOOP
  5796. #undef GET_REG32_1
  5797. tg3_full_unlock(tp);
  5798. }
  5799. static int tg3_get_eeprom_len(struct net_device *dev)
  5800. {
  5801. struct tg3 *tp = netdev_priv(dev);
  5802. return tp->nvram_size;
  5803. }
  5804. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  5805. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5806. {
  5807. struct tg3 *tp = netdev_priv(dev);
  5808. int ret;
  5809. u8 *pd;
  5810. u32 i, offset, len, val, b_offset, b_count;
  5811. offset = eeprom->offset;
  5812. len = eeprom->len;
  5813. eeprom->len = 0;
  5814. eeprom->magic = TG3_EEPROM_MAGIC;
  5815. if (offset & 3) {
  5816. /* adjustments to start on required 4 byte boundary */
  5817. b_offset = offset & 3;
  5818. b_count = 4 - b_offset;
  5819. if (b_count > len) {
  5820. /* i.e. offset=1 len=2 */
  5821. b_count = len;
  5822. }
  5823. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  5824. if (ret)
  5825. return ret;
  5826. val = cpu_to_le32(val);
  5827. memcpy(data, ((char*)&val) + b_offset, b_count);
  5828. len -= b_count;
  5829. offset += b_count;
  5830. eeprom->len += b_count;
  5831. }
  5832. /* read bytes upto the last 4 byte boundary */
  5833. pd = &data[eeprom->len];
  5834. for (i = 0; i < (len - (len & 3)); i += 4) {
  5835. ret = tg3_nvram_read(tp, offset + i, &val);
  5836. if (ret) {
  5837. eeprom->len += i;
  5838. return ret;
  5839. }
  5840. val = cpu_to_le32(val);
  5841. memcpy(pd + i, &val, 4);
  5842. }
  5843. eeprom->len += i;
  5844. if (len & 3) {
  5845. /* read last bytes not ending on 4 byte boundary */
  5846. pd = &data[eeprom->len];
  5847. b_count = len & 3;
  5848. b_offset = offset + len - b_count;
  5849. ret = tg3_nvram_read(tp, b_offset, &val);
  5850. if (ret)
  5851. return ret;
  5852. val = cpu_to_le32(val);
  5853. memcpy(pd, ((char*)&val), b_count);
  5854. eeprom->len += b_count;
  5855. }
  5856. return 0;
  5857. }
  5858. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  5859. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5860. {
  5861. struct tg3 *tp = netdev_priv(dev);
  5862. int ret;
  5863. u32 offset, len, b_offset, odd_len, start, end;
  5864. u8 *buf;
  5865. if (eeprom->magic != TG3_EEPROM_MAGIC)
  5866. return -EINVAL;
  5867. offset = eeprom->offset;
  5868. len = eeprom->len;
  5869. if ((b_offset = (offset & 3))) {
  5870. /* adjustments to start on required 4 byte boundary */
  5871. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  5872. if (ret)
  5873. return ret;
  5874. start = cpu_to_le32(start);
  5875. len += b_offset;
  5876. offset &= ~3;
  5877. if (len < 4)
  5878. len = 4;
  5879. }
  5880. odd_len = 0;
  5881. if (len & 3) {
  5882. /* adjustments to end on required 4 byte boundary */
  5883. odd_len = 1;
  5884. len = (len + 3) & ~3;
  5885. ret = tg3_nvram_read(tp, offset+len-4, &end);
  5886. if (ret)
  5887. return ret;
  5888. end = cpu_to_le32(end);
  5889. }
  5890. buf = data;
  5891. if (b_offset || odd_len) {
  5892. buf = kmalloc(len, GFP_KERNEL);
  5893. if (buf == 0)
  5894. return -ENOMEM;
  5895. if (b_offset)
  5896. memcpy(buf, &start, 4);
  5897. if (odd_len)
  5898. memcpy(buf+len-4, &end, 4);
  5899. memcpy(buf + b_offset, data, eeprom->len);
  5900. }
  5901. ret = tg3_nvram_write_block(tp, offset, len, buf);
  5902. if (buf != data)
  5903. kfree(buf);
  5904. return ret;
  5905. }
  5906. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5907. {
  5908. struct tg3 *tp = netdev_priv(dev);
  5909. cmd->supported = (SUPPORTED_Autoneg);
  5910. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  5911. cmd->supported |= (SUPPORTED_1000baseT_Half |
  5912. SUPPORTED_1000baseT_Full);
  5913. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES))
  5914. cmd->supported |= (SUPPORTED_100baseT_Half |
  5915. SUPPORTED_100baseT_Full |
  5916. SUPPORTED_10baseT_Half |
  5917. SUPPORTED_10baseT_Full |
  5918. SUPPORTED_MII);
  5919. else
  5920. cmd->supported |= SUPPORTED_FIBRE;
  5921. cmd->advertising = tp->link_config.advertising;
  5922. if (netif_running(dev)) {
  5923. cmd->speed = tp->link_config.active_speed;
  5924. cmd->duplex = tp->link_config.active_duplex;
  5925. }
  5926. cmd->port = 0;
  5927. cmd->phy_address = PHY_ADDR;
  5928. cmd->transceiver = 0;
  5929. cmd->autoneg = tp->link_config.autoneg;
  5930. cmd->maxtxpkt = 0;
  5931. cmd->maxrxpkt = 0;
  5932. return 0;
  5933. }
  5934. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5935. {
  5936. struct tg3 *tp = netdev_priv(dev);
  5937. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5938. /* These are the only valid advertisement bits allowed. */
  5939. if (cmd->autoneg == AUTONEG_ENABLE &&
  5940. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  5941. ADVERTISED_1000baseT_Full |
  5942. ADVERTISED_Autoneg |
  5943. ADVERTISED_FIBRE)))
  5944. return -EINVAL;
  5945. }
  5946. tg3_full_lock(tp, 0);
  5947. tp->link_config.autoneg = cmd->autoneg;
  5948. if (cmd->autoneg == AUTONEG_ENABLE) {
  5949. tp->link_config.advertising = cmd->advertising;
  5950. tp->link_config.speed = SPEED_INVALID;
  5951. tp->link_config.duplex = DUPLEX_INVALID;
  5952. } else {
  5953. tp->link_config.advertising = 0;
  5954. tp->link_config.speed = cmd->speed;
  5955. tp->link_config.duplex = cmd->duplex;
  5956. }
  5957. if (netif_running(dev))
  5958. tg3_setup_phy(tp, 1);
  5959. tg3_full_unlock(tp);
  5960. return 0;
  5961. }
  5962. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5963. {
  5964. struct tg3 *tp = netdev_priv(dev);
  5965. strcpy(info->driver, DRV_MODULE_NAME);
  5966. strcpy(info->version, DRV_MODULE_VERSION);
  5967. strcpy(info->bus_info, pci_name(tp->pdev));
  5968. }
  5969. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5970. {
  5971. struct tg3 *tp = netdev_priv(dev);
  5972. wol->supported = WAKE_MAGIC;
  5973. wol->wolopts = 0;
  5974. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  5975. wol->wolopts = WAKE_MAGIC;
  5976. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5977. }
  5978. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5979. {
  5980. struct tg3 *tp = netdev_priv(dev);
  5981. if (wol->wolopts & ~WAKE_MAGIC)
  5982. return -EINVAL;
  5983. if ((wol->wolopts & WAKE_MAGIC) &&
  5984. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  5985. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  5986. return -EINVAL;
  5987. spin_lock_bh(&tp->lock);
  5988. if (wol->wolopts & WAKE_MAGIC)
  5989. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  5990. else
  5991. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  5992. spin_unlock_bh(&tp->lock);
  5993. return 0;
  5994. }
  5995. static u32 tg3_get_msglevel(struct net_device *dev)
  5996. {
  5997. struct tg3 *tp = netdev_priv(dev);
  5998. return tp->msg_enable;
  5999. }
  6000. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  6001. {
  6002. struct tg3 *tp = netdev_priv(dev);
  6003. tp->msg_enable = value;
  6004. }
  6005. #if TG3_TSO_SUPPORT != 0
  6006. static int tg3_set_tso(struct net_device *dev, u32 value)
  6007. {
  6008. struct tg3 *tp = netdev_priv(dev);
  6009. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6010. if (value)
  6011. return -EINVAL;
  6012. return 0;
  6013. }
  6014. return ethtool_op_set_tso(dev, value);
  6015. }
  6016. #endif
  6017. static int tg3_nway_reset(struct net_device *dev)
  6018. {
  6019. struct tg3 *tp = netdev_priv(dev);
  6020. u32 bmcr;
  6021. int r;
  6022. if (!netif_running(dev))
  6023. return -EAGAIN;
  6024. spin_lock_bh(&tp->lock);
  6025. r = -EINVAL;
  6026. tg3_readphy(tp, MII_BMCR, &bmcr);
  6027. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  6028. (bmcr & BMCR_ANENABLE)) {
  6029. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART);
  6030. r = 0;
  6031. }
  6032. spin_unlock_bh(&tp->lock);
  6033. return r;
  6034. }
  6035. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6036. {
  6037. struct tg3 *tp = netdev_priv(dev);
  6038. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  6039. ering->rx_mini_max_pending = 0;
  6040. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  6041. ering->rx_pending = tp->rx_pending;
  6042. ering->rx_mini_pending = 0;
  6043. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  6044. ering->tx_pending = tp->tx_pending;
  6045. }
  6046. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  6047. {
  6048. struct tg3 *tp = netdev_priv(dev);
  6049. int irq_sync = 0;
  6050. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  6051. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  6052. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  6053. return -EINVAL;
  6054. if (netif_running(dev)) {
  6055. tg3_netif_stop(tp);
  6056. irq_sync = 1;
  6057. }
  6058. tg3_full_lock(tp, irq_sync);
  6059. tp->rx_pending = ering->rx_pending;
  6060. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  6061. tp->rx_pending > 63)
  6062. tp->rx_pending = 63;
  6063. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  6064. tp->tx_pending = ering->tx_pending;
  6065. if (netif_running(dev)) {
  6066. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6067. tg3_init_hw(tp);
  6068. tg3_netif_start(tp);
  6069. }
  6070. tg3_full_unlock(tp);
  6071. return 0;
  6072. }
  6073. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6074. {
  6075. struct tg3 *tp = netdev_priv(dev);
  6076. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  6077. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  6078. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  6079. }
  6080. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  6081. {
  6082. struct tg3 *tp = netdev_priv(dev);
  6083. int irq_sync = 0;
  6084. if (netif_running(dev)) {
  6085. tg3_netif_stop(tp);
  6086. irq_sync = 1;
  6087. }
  6088. tg3_full_lock(tp, irq_sync);
  6089. if (epause->autoneg)
  6090. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  6091. else
  6092. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  6093. if (epause->rx_pause)
  6094. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  6095. else
  6096. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  6097. if (epause->tx_pause)
  6098. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  6099. else
  6100. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  6101. if (netif_running(dev)) {
  6102. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6103. tg3_init_hw(tp);
  6104. tg3_netif_start(tp);
  6105. }
  6106. tg3_full_unlock(tp);
  6107. return 0;
  6108. }
  6109. static u32 tg3_get_rx_csum(struct net_device *dev)
  6110. {
  6111. struct tg3 *tp = netdev_priv(dev);
  6112. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  6113. }
  6114. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  6115. {
  6116. struct tg3 *tp = netdev_priv(dev);
  6117. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6118. if (data != 0)
  6119. return -EINVAL;
  6120. return 0;
  6121. }
  6122. spin_lock_bh(&tp->lock);
  6123. if (data)
  6124. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  6125. else
  6126. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  6127. spin_unlock_bh(&tp->lock);
  6128. return 0;
  6129. }
  6130. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  6131. {
  6132. struct tg3 *tp = netdev_priv(dev);
  6133. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  6134. if (data != 0)
  6135. return -EINVAL;
  6136. return 0;
  6137. }
  6138. if (data)
  6139. dev->features |= NETIF_F_IP_CSUM;
  6140. else
  6141. dev->features &= ~NETIF_F_IP_CSUM;
  6142. return 0;
  6143. }
  6144. static int tg3_get_stats_count (struct net_device *dev)
  6145. {
  6146. return TG3_NUM_STATS;
  6147. }
  6148. static int tg3_get_test_count (struct net_device *dev)
  6149. {
  6150. return TG3_NUM_TEST;
  6151. }
  6152. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  6153. {
  6154. switch (stringset) {
  6155. case ETH_SS_STATS:
  6156. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  6157. break;
  6158. case ETH_SS_TEST:
  6159. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  6160. break;
  6161. default:
  6162. WARN_ON(1); /* we need a WARN() */
  6163. break;
  6164. }
  6165. }
  6166. static void tg3_get_ethtool_stats (struct net_device *dev,
  6167. struct ethtool_stats *estats, u64 *tmp_stats)
  6168. {
  6169. struct tg3 *tp = netdev_priv(dev);
  6170. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  6171. }
  6172. #define NVRAM_TEST_SIZE 0x100
  6173. static int tg3_test_nvram(struct tg3 *tp)
  6174. {
  6175. u32 *buf, csum;
  6176. int i, j, err = 0;
  6177. buf = kmalloc(NVRAM_TEST_SIZE, GFP_KERNEL);
  6178. if (buf == NULL)
  6179. return -ENOMEM;
  6180. for (i = 0, j = 0; i < NVRAM_TEST_SIZE; i += 4, j++) {
  6181. u32 val;
  6182. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  6183. break;
  6184. buf[j] = cpu_to_le32(val);
  6185. }
  6186. if (i < NVRAM_TEST_SIZE)
  6187. goto out;
  6188. err = -EIO;
  6189. if (cpu_to_be32(buf[0]) != TG3_EEPROM_MAGIC)
  6190. goto out;
  6191. /* Bootstrap checksum at offset 0x10 */
  6192. csum = calc_crc((unsigned char *) buf, 0x10);
  6193. if(csum != cpu_to_le32(buf[0x10/4]))
  6194. goto out;
  6195. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  6196. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  6197. if (csum != cpu_to_le32(buf[0xfc/4]))
  6198. goto out;
  6199. err = 0;
  6200. out:
  6201. kfree(buf);
  6202. return err;
  6203. }
  6204. #define TG3_SERDES_TIMEOUT_SEC 2
  6205. #define TG3_COPPER_TIMEOUT_SEC 6
  6206. static int tg3_test_link(struct tg3 *tp)
  6207. {
  6208. int i, max;
  6209. if (!netif_running(tp->dev))
  6210. return -ENODEV;
  6211. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6212. max = TG3_SERDES_TIMEOUT_SEC;
  6213. else
  6214. max = TG3_COPPER_TIMEOUT_SEC;
  6215. for (i = 0; i < max; i++) {
  6216. if (netif_carrier_ok(tp->dev))
  6217. return 0;
  6218. if (msleep_interruptible(1000))
  6219. break;
  6220. }
  6221. return -EIO;
  6222. }
  6223. /* Only test the commonly used registers */
  6224. static int tg3_test_registers(struct tg3 *tp)
  6225. {
  6226. int i, is_5705;
  6227. u32 offset, read_mask, write_mask, val, save_val, read_val;
  6228. static struct {
  6229. u16 offset;
  6230. u16 flags;
  6231. #define TG3_FL_5705 0x1
  6232. #define TG3_FL_NOT_5705 0x2
  6233. #define TG3_FL_NOT_5788 0x4
  6234. u32 read_mask;
  6235. u32 write_mask;
  6236. } reg_tbl[] = {
  6237. /* MAC Control Registers */
  6238. { MAC_MODE, TG3_FL_NOT_5705,
  6239. 0x00000000, 0x00ef6f8c },
  6240. { MAC_MODE, TG3_FL_5705,
  6241. 0x00000000, 0x01ef6b8c },
  6242. { MAC_STATUS, TG3_FL_NOT_5705,
  6243. 0x03800107, 0x00000000 },
  6244. { MAC_STATUS, TG3_FL_5705,
  6245. 0x03800100, 0x00000000 },
  6246. { MAC_ADDR_0_HIGH, 0x0000,
  6247. 0x00000000, 0x0000ffff },
  6248. { MAC_ADDR_0_LOW, 0x0000,
  6249. 0x00000000, 0xffffffff },
  6250. { MAC_RX_MTU_SIZE, 0x0000,
  6251. 0x00000000, 0x0000ffff },
  6252. { MAC_TX_MODE, 0x0000,
  6253. 0x00000000, 0x00000070 },
  6254. { MAC_TX_LENGTHS, 0x0000,
  6255. 0x00000000, 0x00003fff },
  6256. { MAC_RX_MODE, TG3_FL_NOT_5705,
  6257. 0x00000000, 0x000007fc },
  6258. { MAC_RX_MODE, TG3_FL_5705,
  6259. 0x00000000, 0x000007dc },
  6260. { MAC_HASH_REG_0, 0x0000,
  6261. 0x00000000, 0xffffffff },
  6262. { MAC_HASH_REG_1, 0x0000,
  6263. 0x00000000, 0xffffffff },
  6264. { MAC_HASH_REG_2, 0x0000,
  6265. 0x00000000, 0xffffffff },
  6266. { MAC_HASH_REG_3, 0x0000,
  6267. 0x00000000, 0xffffffff },
  6268. /* Receive Data and Receive BD Initiator Control Registers. */
  6269. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  6270. 0x00000000, 0xffffffff },
  6271. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  6272. 0x00000000, 0xffffffff },
  6273. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  6274. 0x00000000, 0x00000003 },
  6275. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  6276. 0x00000000, 0xffffffff },
  6277. { RCVDBDI_STD_BD+0, 0x0000,
  6278. 0x00000000, 0xffffffff },
  6279. { RCVDBDI_STD_BD+4, 0x0000,
  6280. 0x00000000, 0xffffffff },
  6281. { RCVDBDI_STD_BD+8, 0x0000,
  6282. 0x00000000, 0xffff0002 },
  6283. { RCVDBDI_STD_BD+0xc, 0x0000,
  6284. 0x00000000, 0xffffffff },
  6285. /* Receive BD Initiator Control Registers. */
  6286. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  6287. 0x00000000, 0xffffffff },
  6288. { RCVBDI_STD_THRESH, TG3_FL_5705,
  6289. 0x00000000, 0x000003ff },
  6290. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  6291. 0x00000000, 0xffffffff },
  6292. /* Host Coalescing Control Registers. */
  6293. { HOSTCC_MODE, TG3_FL_NOT_5705,
  6294. 0x00000000, 0x00000004 },
  6295. { HOSTCC_MODE, TG3_FL_5705,
  6296. 0x00000000, 0x000000f6 },
  6297. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  6298. 0x00000000, 0xffffffff },
  6299. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  6300. 0x00000000, 0x000003ff },
  6301. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  6302. 0x00000000, 0xffffffff },
  6303. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  6304. 0x00000000, 0x000003ff },
  6305. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  6306. 0x00000000, 0xffffffff },
  6307. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6308. 0x00000000, 0x000000ff },
  6309. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  6310. 0x00000000, 0xffffffff },
  6311. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  6312. 0x00000000, 0x000000ff },
  6313. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6314. 0x00000000, 0xffffffff },
  6315. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  6316. 0x00000000, 0xffffffff },
  6317. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6318. 0x00000000, 0xffffffff },
  6319. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6320. 0x00000000, 0x000000ff },
  6321. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  6322. 0x00000000, 0xffffffff },
  6323. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  6324. 0x00000000, 0x000000ff },
  6325. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  6326. 0x00000000, 0xffffffff },
  6327. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  6328. 0x00000000, 0xffffffff },
  6329. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  6330. 0x00000000, 0xffffffff },
  6331. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  6332. 0x00000000, 0xffffffff },
  6333. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  6334. 0x00000000, 0xffffffff },
  6335. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  6336. 0xffffffff, 0x00000000 },
  6337. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  6338. 0xffffffff, 0x00000000 },
  6339. /* Buffer Manager Control Registers. */
  6340. { BUFMGR_MB_POOL_ADDR, 0x0000,
  6341. 0x00000000, 0x007fff80 },
  6342. { BUFMGR_MB_POOL_SIZE, 0x0000,
  6343. 0x00000000, 0x007fffff },
  6344. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  6345. 0x00000000, 0x0000003f },
  6346. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  6347. 0x00000000, 0x000001ff },
  6348. { BUFMGR_MB_HIGH_WATER, 0x0000,
  6349. 0x00000000, 0x000001ff },
  6350. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  6351. 0xffffffff, 0x00000000 },
  6352. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  6353. 0xffffffff, 0x00000000 },
  6354. /* Mailbox Registers */
  6355. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  6356. 0x00000000, 0x000001ff },
  6357. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  6358. 0x00000000, 0x000001ff },
  6359. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  6360. 0x00000000, 0x000007ff },
  6361. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  6362. 0x00000000, 0x000001ff },
  6363. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  6364. };
  6365. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6366. is_5705 = 1;
  6367. else
  6368. is_5705 = 0;
  6369. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  6370. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  6371. continue;
  6372. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  6373. continue;
  6374. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6375. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  6376. continue;
  6377. offset = (u32) reg_tbl[i].offset;
  6378. read_mask = reg_tbl[i].read_mask;
  6379. write_mask = reg_tbl[i].write_mask;
  6380. /* Save the original register content */
  6381. save_val = tr32(offset);
  6382. /* Determine the read-only value. */
  6383. read_val = save_val & read_mask;
  6384. /* Write zero to the register, then make sure the read-only bits
  6385. * are not changed and the read/write bits are all zeros.
  6386. */
  6387. tw32(offset, 0);
  6388. val = tr32(offset);
  6389. /* Test the read-only and read/write bits. */
  6390. if (((val & read_mask) != read_val) || (val & write_mask))
  6391. goto out;
  6392. /* Write ones to all the bits defined by RdMask and WrMask, then
  6393. * make sure the read-only bits are not changed and the
  6394. * read/write bits are all ones.
  6395. */
  6396. tw32(offset, read_mask | write_mask);
  6397. val = tr32(offset);
  6398. /* Test the read-only bits. */
  6399. if ((val & read_mask) != read_val)
  6400. goto out;
  6401. /* Test the read/write bits. */
  6402. if ((val & write_mask) != write_mask)
  6403. goto out;
  6404. tw32(offset, save_val);
  6405. }
  6406. return 0;
  6407. out:
  6408. printk(KERN_ERR PFX "Register test failed at offset %x\n", offset);
  6409. tw32(offset, save_val);
  6410. return -EIO;
  6411. }
  6412. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  6413. {
  6414. static u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  6415. int i;
  6416. u32 j;
  6417. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  6418. for (j = 0; j < len; j += 4) {
  6419. u32 val;
  6420. tg3_write_mem(tp, offset + j, test_pattern[i]);
  6421. tg3_read_mem(tp, offset + j, &val);
  6422. if (val != test_pattern[i])
  6423. return -EIO;
  6424. }
  6425. }
  6426. return 0;
  6427. }
  6428. static int tg3_test_memory(struct tg3 *tp)
  6429. {
  6430. static struct mem_entry {
  6431. u32 offset;
  6432. u32 len;
  6433. } mem_tbl_570x[] = {
  6434. { 0x00000000, 0x01000},
  6435. { 0x00002000, 0x1c000},
  6436. { 0xffffffff, 0x00000}
  6437. }, mem_tbl_5705[] = {
  6438. { 0x00000100, 0x0000c},
  6439. { 0x00000200, 0x00008},
  6440. { 0x00000b50, 0x00400},
  6441. { 0x00004000, 0x00800},
  6442. { 0x00006000, 0x01000},
  6443. { 0x00008000, 0x02000},
  6444. { 0x00010000, 0x0e000},
  6445. { 0xffffffff, 0x00000}
  6446. };
  6447. struct mem_entry *mem_tbl;
  6448. int err = 0;
  6449. int i;
  6450. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6451. mem_tbl = mem_tbl_5705;
  6452. else
  6453. mem_tbl = mem_tbl_570x;
  6454. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  6455. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  6456. mem_tbl[i].len)) != 0)
  6457. break;
  6458. }
  6459. return err;
  6460. }
  6461. static int tg3_test_loopback(struct tg3 *tp)
  6462. {
  6463. u32 mac_mode, send_idx, rx_start_idx, rx_idx, tx_idx, opaque_key;
  6464. u32 desc_idx;
  6465. struct sk_buff *skb, *rx_skb;
  6466. u8 *tx_data;
  6467. dma_addr_t map;
  6468. int num_pkts, tx_len, rx_len, i, err;
  6469. struct tg3_rx_buffer_desc *desc;
  6470. if (!netif_running(tp->dev))
  6471. return -ENODEV;
  6472. err = -EIO;
  6473. tg3_abort_hw(tp, 1);
  6474. tg3_reset_hw(tp);
  6475. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  6476. MAC_MODE_PORT_INT_LPBACK | MAC_MODE_LINK_POLARITY |
  6477. MAC_MODE_PORT_MODE_GMII;
  6478. tw32(MAC_MODE, mac_mode);
  6479. tx_len = 1514;
  6480. skb = dev_alloc_skb(tx_len);
  6481. tx_data = skb_put(skb, tx_len);
  6482. memcpy(tx_data, tp->dev->dev_addr, 6);
  6483. memset(tx_data + 6, 0x0, 8);
  6484. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  6485. for (i = 14; i < tx_len; i++)
  6486. tx_data[i] = (u8) (i & 0xff);
  6487. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  6488. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6489. HOSTCC_MODE_NOW);
  6490. udelay(10);
  6491. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  6492. send_idx = 0;
  6493. num_pkts = 0;
  6494. tg3_set_txd(tp, send_idx, map, tx_len, 0, 1);
  6495. send_idx++;
  6496. num_pkts++;
  6497. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, send_idx);
  6498. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  6499. udelay(10);
  6500. for (i = 0; i < 10; i++) {
  6501. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6502. HOSTCC_MODE_NOW);
  6503. udelay(10);
  6504. tx_idx = tp->hw_status->idx[0].tx_consumer;
  6505. rx_idx = tp->hw_status->idx[0].rx_producer;
  6506. if ((tx_idx == send_idx) &&
  6507. (rx_idx == (rx_start_idx + num_pkts)))
  6508. break;
  6509. }
  6510. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  6511. dev_kfree_skb(skb);
  6512. if (tx_idx != send_idx)
  6513. goto out;
  6514. if (rx_idx != rx_start_idx + num_pkts)
  6515. goto out;
  6516. desc = &tp->rx_rcb[rx_start_idx];
  6517. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  6518. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  6519. if (opaque_key != RXD_OPAQUE_RING_STD)
  6520. goto out;
  6521. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  6522. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  6523. goto out;
  6524. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  6525. if (rx_len != tx_len)
  6526. goto out;
  6527. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  6528. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  6529. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  6530. for (i = 14; i < tx_len; i++) {
  6531. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  6532. goto out;
  6533. }
  6534. err = 0;
  6535. /* tg3_free_rings will unmap and free the rx_skb */
  6536. out:
  6537. return err;
  6538. }
  6539. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  6540. u64 *data)
  6541. {
  6542. struct tg3 *tp = netdev_priv(dev);
  6543. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  6544. if (tg3_test_nvram(tp) != 0) {
  6545. etest->flags |= ETH_TEST_FL_FAILED;
  6546. data[0] = 1;
  6547. }
  6548. if (tg3_test_link(tp) != 0) {
  6549. etest->flags |= ETH_TEST_FL_FAILED;
  6550. data[1] = 1;
  6551. }
  6552. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6553. int irq_sync = 0;
  6554. if (netif_running(dev)) {
  6555. tg3_netif_stop(tp);
  6556. irq_sync = 1;
  6557. }
  6558. tg3_full_lock(tp, irq_sync);
  6559. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  6560. tg3_nvram_lock(tp);
  6561. tg3_halt_cpu(tp, RX_CPU_BASE);
  6562. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6563. tg3_halt_cpu(tp, TX_CPU_BASE);
  6564. tg3_nvram_unlock(tp);
  6565. if (tg3_test_registers(tp) != 0) {
  6566. etest->flags |= ETH_TEST_FL_FAILED;
  6567. data[2] = 1;
  6568. }
  6569. if (tg3_test_memory(tp) != 0) {
  6570. etest->flags |= ETH_TEST_FL_FAILED;
  6571. data[3] = 1;
  6572. }
  6573. if (tg3_test_loopback(tp) != 0) {
  6574. etest->flags |= ETH_TEST_FL_FAILED;
  6575. data[4] = 1;
  6576. }
  6577. tg3_full_unlock(tp);
  6578. if (tg3_test_interrupt(tp) != 0) {
  6579. etest->flags |= ETH_TEST_FL_FAILED;
  6580. data[5] = 1;
  6581. }
  6582. tg3_full_lock(tp, 0);
  6583. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6584. if (netif_running(dev)) {
  6585. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6586. tg3_init_hw(tp);
  6587. tg3_netif_start(tp);
  6588. }
  6589. tg3_full_unlock(tp);
  6590. }
  6591. }
  6592. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6593. {
  6594. struct mii_ioctl_data *data = if_mii(ifr);
  6595. struct tg3 *tp = netdev_priv(dev);
  6596. int err;
  6597. switch(cmd) {
  6598. case SIOCGMIIPHY:
  6599. data->phy_id = PHY_ADDR;
  6600. /* fallthru */
  6601. case SIOCGMIIREG: {
  6602. u32 mii_regval;
  6603. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6604. break; /* We have no PHY */
  6605. spin_lock_bh(&tp->lock);
  6606. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  6607. spin_unlock_bh(&tp->lock);
  6608. data->val_out = mii_regval;
  6609. return err;
  6610. }
  6611. case SIOCSMIIREG:
  6612. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6613. break; /* We have no PHY */
  6614. if (!capable(CAP_NET_ADMIN))
  6615. return -EPERM;
  6616. spin_lock_bh(&tp->lock);
  6617. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  6618. spin_unlock_bh(&tp->lock);
  6619. return err;
  6620. default:
  6621. /* do nothing */
  6622. break;
  6623. }
  6624. return -EOPNOTSUPP;
  6625. }
  6626. #if TG3_VLAN_TAG_USED
  6627. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  6628. {
  6629. struct tg3 *tp = netdev_priv(dev);
  6630. tg3_full_lock(tp, 0);
  6631. tp->vlgrp = grp;
  6632. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  6633. __tg3_set_rx_mode(dev);
  6634. tg3_full_unlock(tp);
  6635. }
  6636. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  6637. {
  6638. struct tg3 *tp = netdev_priv(dev);
  6639. tg3_full_lock(tp, 0);
  6640. if (tp->vlgrp)
  6641. tp->vlgrp->vlan_devices[vid] = NULL;
  6642. tg3_full_unlock(tp);
  6643. }
  6644. #endif
  6645. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  6646. {
  6647. struct tg3 *tp = netdev_priv(dev);
  6648. memcpy(ec, &tp->coal, sizeof(*ec));
  6649. return 0;
  6650. }
  6651. static struct ethtool_ops tg3_ethtool_ops = {
  6652. .get_settings = tg3_get_settings,
  6653. .set_settings = tg3_set_settings,
  6654. .get_drvinfo = tg3_get_drvinfo,
  6655. .get_regs_len = tg3_get_regs_len,
  6656. .get_regs = tg3_get_regs,
  6657. .get_wol = tg3_get_wol,
  6658. .set_wol = tg3_set_wol,
  6659. .get_msglevel = tg3_get_msglevel,
  6660. .set_msglevel = tg3_set_msglevel,
  6661. .nway_reset = tg3_nway_reset,
  6662. .get_link = ethtool_op_get_link,
  6663. .get_eeprom_len = tg3_get_eeprom_len,
  6664. .get_eeprom = tg3_get_eeprom,
  6665. .set_eeprom = tg3_set_eeprom,
  6666. .get_ringparam = tg3_get_ringparam,
  6667. .set_ringparam = tg3_set_ringparam,
  6668. .get_pauseparam = tg3_get_pauseparam,
  6669. .set_pauseparam = tg3_set_pauseparam,
  6670. .get_rx_csum = tg3_get_rx_csum,
  6671. .set_rx_csum = tg3_set_rx_csum,
  6672. .get_tx_csum = ethtool_op_get_tx_csum,
  6673. .set_tx_csum = tg3_set_tx_csum,
  6674. .get_sg = ethtool_op_get_sg,
  6675. .set_sg = ethtool_op_set_sg,
  6676. #if TG3_TSO_SUPPORT != 0
  6677. .get_tso = ethtool_op_get_tso,
  6678. .set_tso = tg3_set_tso,
  6679. #endif
  6680. .self_test_count = tg3_get_test_count,
  6681. .self_test = tg3_self_test,
  6682. .get_strings = tg3_get_strings,
  6683. .get_stats_count = tg3_get_stats_count,
  6684. .get_ethtool_stats = tg3_get_ethtool_stats,
  6685. .get_coalesce = tg3_get_coalesce,
  6686. };
  6687. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  6688. {
  6689. u32 cursize, val;
  6690. tp->nvram_size = EEPROM_CHIP_SIZE;
  6691. if (tg3_nvram_read(tp, 0, &val) != 0)
  6692. return;
  6693. if (swab32(val) != TG3_EEPROM_MAGIC)
  6694. return;
  6695. /*
  6696. * Size the chip by reading offsets at increasing powers of two.
  6697. * When we encounter our validation signature, we know the addressing
  6698. * has wrapped around, and thus have our chip size.
  6699. */
  6700. cursize = 0x800;
  6701. while (cursize < tp->nvram_size) {
  6702. if (tg3_nvram_read(tp, cursize, &val) != 0)
  6703. return;
  6704. if (swab32(val) == TG3_EEPROM_MAGIC)
  6705. break;
  6706. cursize <<= 1;
  6707. }
  6708. tp->nvram_size = cursize;
  6709. }
  6710. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  6711. {
  6712. u32 val;
  6713. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  6714. if (val != 0) {
  6715. tp->nvram_size = (val >> 16) * 1024;
  6716. return;
  6717. }
  6718. }
  6719. tp->nvram_size = 0x20000;
  6720. }
  6721. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  6722. {
  6723. u32 nvcfg1;
  6724. nvcfg1 = tr32(NVRAM_CFG1);
  6725. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  6726. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6727. }
  6728. else {
  6729. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6730. tw32(NVRAM_CFG1, nvcfg1);
  6731. }
  6732. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6733. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  6734. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  6735. tp->nvram_jedecnum = JEDEC_ATMEL;
  6736. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6737. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6738. break;
  6739. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  6740. tp->nvram_jedecnum = JEDEC_ATMEL;
  6741. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  6742. break;
  6743. case FLASH_VENDOR_ATMEL_EEPROM:
  6744. tp->nvram_jedecnum = JEDEC_ATMEL;
  6745. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6746. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6747. break;
  6748. case FLASH_VENDOR_ST:
  6749. tp->nvram_jedecnum = JEDEC_ST;
  6750. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  6751. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6752. break;
  6753. case FLASH_VENDOR_SAIFUN:
  6754. tp->nvram_jedecnum = JEDEC_SAIFUN;
  6755. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  6756. break;
  6757. case FLASH_VENDOR_SST_SMALL:
  6758. case FLASH_VENDOR_SST_LARGE:
  6759. tp->nvram_jedecnum = JEDEC_SST;
  6760. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  6761. break;
  6762. }
  6763. }
  6764. else {
  6765. tp->nvram_jedecnum = JEDEC_ATMEL;
  6766. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6767. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6768. }
  6769. }
  6770. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  6771. {
  6772. u32 nvcfg1;
  6773. nvcfg1 = tr32(NVRAM_CFG1);
  6774. /* NVRAM protection for TPM */
  6775. if (nvcfg1 & (1 << 27))
  6776. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  6777. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  6778. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  6779. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  6780. tp->nvram_jedecnum = JEDEC_ATMEL;
  6781. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6782. break;
  6783. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  6784. tp->nvram_jedecnum = JEDEC_ATMEL;
  6785. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6786. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6787. break;
  6788. case FLASH_5752VENDOR_ST_M45PE10:
  6789. case FLASH_5752VENDOR_ST_M45PE20:
  6790. case FLASH_5752VENDOR_ST_M45PE40:
  6791. tp->nvram_jedecnum = JEDEC_ST;
  6792. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6793. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6794. break;
  6795. }
  6796. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  6797. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  6798. case FLASH_5752PAGE_SIZE_256:
  6799. tp->nvram_pagesize = 256;
  6800. break;
  6801. case FLASH_5752PAGE_SIZE_512:
  6802. tp->nvram_pagesize = 512;
  6803. break;
  6804. case FLASH_5752PAGE_SIZE_1K:
  6805. tp->nvram_pagesize = 1024;
  6806. break;
  6807. case FLASH_5752PAGE_SIZE_2K:
  6808. tp->nvram_pagesize = 2048;
  6809. break;
  6810. case FLASH_5752PAGE_SIZE_4K:
  6811. tp->nvram_pagesize = 4096;
  6812. break;
  6813. case FLASH_5752PAGE_SIZE_264:
  6814. tp->nvram_pagesize = 264;
  6815. break;
  6816. }
  6817. }
  6818. else {
  6819. /* For eeprom, set pagesize to maximum eeprom size */
  6820. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6821. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6822. tw32(NVRAM_CFG1, nvcfg1);
  6823. }
  6824. }
  6825. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  6826. static void __devinit tg3_nvram_init(struct tg3 *tp)
  6827. {
  6828. int j;
  6829. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  6830. return;
  6831. tw32_f(GRC_EEPROM_ADDR,
  6832. (EEPROM_ADDR_FSM_RESET |
  6833. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  6834. EEPROM_ADDR_CLKPERD_SHIFT)));
  6835. /* XXX schedule_timeout() ... */
  6836. for (j = 0; j < 100; j++)
  6837. udelay(10);
  6838. /* Enable seeprom accesses. */
  6839. tw32_f(GRC_LOCAL_CTRL,
  6840. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  6841. udelay(100);
  6842. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  6843. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  6844. tp->tg3_flags |= TG3_FLAG_NVRAM;
  6845. tg3_enable_nvram_access(tp);
  6846. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6847. tg3_get_5752_nvram_info(tp);
  6848. else
  6849. tg3_get_nvram_info(tp);
  6850. tg3_get_nvram_size(tp);
  6851. tg3_disable_nvram_access(tp);
  6852. } else {
  6853. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  6854. tg3_get_eeprom_size(tp);
  6855. }
  6856. }
  6857. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  6858. u32 offset, u32 *val)
  6859. {
  6860. u32 tmp;
  6861. int i;
  6862. if (offset > EEPROM_ADDR_ADDR_MASK ||
  6863. (offset % 4) != 0)
  6864. return -EINVAL;
  6865. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  6866. EEPROM_ADDR_DEVID_MASK |
  6867. EEPROM_ADDR_READ);
  6868. tw32(GRC_EEPROM_ADDR,
  6869. tmp |
  6870. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6871. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  6872. EEPROM_ADDR_ADDR_MASK) |
  6873. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  6874. for (i = 0; i < 10000; i++) {
  6875. tmp = tr32(GRC_EEPROM_ADDR);
  6876. if (tmp & EEPROM_ADDR_COMPLETE)
  6877. break;
  6878. udelay(100);
  6879. }
  6880. if (!(tmp & EEPROM_ADDR_COMPLETE))
  6881. return -EBUSY;
  6882. *val = tr32(GRC_EEPROM_DATA);
  6883. return 0;
  6884. }
  6885. #define NVRAM_CMD_TIMEOUT 10000
  6886. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  6887. {
  6888. int i;
  6889. tw32(NVRAM_CMD, nvram_cmd);
  6890. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  6891. udelay(10);
  6892. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  6893. udelay(10);
  6894. break;
  6895. }
  6896. }
  6897. if (i == NVRAM_CMD_TIMEOUT) {
  6898. return -EBUSY;
  6899. }
  6900. return 0;
  6901. }
  6902. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  6903. {
  6904. int ret;
  6905. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6906. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  6907. return -EINVAL;
  6908. }
  6909. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  6910. return tg3_nvram_read_using_eeprom(tp, offset, val);
  6911. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  6912. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  6913. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  6914. offset = ((offset / tp->nvram_pagesize) <<
  6915. ATMEL_AT45DB0X1B_PAGE_POS) +
  6916. (offset % tp->nvram_pagesize);
  6917. }
  6918. if (offset > NVRAM_ADDR_MSK)
  6919. return -EINVAL;
  6920. tg3_nvram_lock(tp);
  6921. tg3_enable_nvram_access(tp);
  6922. tw32(NVRAM_ADDR, offset);
  6923. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  6924. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  6925. if (ret == 0)
  6926. *val = swab32(tr32(NVRAM_RDDATA));
  6927. tg3_nvram_unlock(tp);
  6928. tg3_disable_nvram_access(tp);
  6929. return ret;
  6930. }
  6931. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  6932. u32 offset, u32 len, u8 *buf)
  6933. {
  6934. int i, j, rc = 0;
  6935. u32 val;
  6936. for (i = 0; i < len; i += 4) {
  6937. u32 addr, data;
  6938. addr = offset + i;
  6939. memcpy(&data, buf + i, 4);
  6940. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  6941. val = tr32(GRC_EEPROM_ADDR);
  6942. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  6943. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  6944. EEPROM_ADDR_READ);
  6945. tw32(GRC_EEPROM_ADDR, val |
  6946. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6947. (addr & EEPROM_ADDR_ADDR_MASK) |
  6948. EEPROM_ADDR_START |
  6949. EEPROM_ADDR_WRITE);
  6950. for (j = 0; j < 10000; j++) {
  6951. val = tr32(GRC_EEPROM_ADDR);
  6952. if (val & EEPROM_ADDR_COMPLETE)
  6953. break;
  6954. udelay(100);
  6955. }
  6956. if (!(val & EEPROM_ADDR_COMPLETE)) {
  6957. rc = -EBUSY;
  6958. break;
  6959. }
  6960. }
  6961. return rc;
  6962. }
  6963. /* offset and length are dword aligned */
  6964. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  6965. u8 *buf)
  6966. {
  6967. int ret = 0;
  6968. u32 pagesize = tp->nvram_pagesize;
  6969. u32 pagemask = pagesize - 1;
  6970. u32 nvram_cmd;
  6971. u8 *tmp;
  6972. tmp = kmalloc(pagesize, GFP_KERNEL);
  6973. if (tmp == NULL)
  6974. return -ENOMEM;
  6975. while (len) {
  6976. int j;
  6977. u32 phy_addr, page_off, size;
  6978. phy_addr = offset & ~pagemask;
  6979. for (j = 0; j < pagesize; j += 4) {
  6980. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  6981. (u32 *) (tmp + j))))
  6982. break;
  6983. }
  6984. if (ret)
  6985. break;
  6986. page_off = offset & pagemask;
  6987. size = pagesize;
  6988. if (len < size)
  6989. size = len;
  6990. len -= size;
  6991. memcpy(tmp + page_off, buf, size);
  6992. offset = offset + (pagesize - page_off);
  6993. tg3_enable_nvram_access(tp);
  6994. /*
  6995. * Before we can erase the flash page, we need
  6996. * to issue a special "write enable" command.
  6997. */
  6998. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6999. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7000. break;
  7001. /* Erase the target page */
  7002. tw32(NVRAM_ADDR, phy_addr);
  7003. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  7004. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  7005. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7006. break;
  7007. /* Issue another write enable to start the write. */
  7008. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7009. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  7010. break;
  7011. for (j = 0; j < pagesize; j += 4) {
  7012. u32 data;
  7013. data = *((u32 *) (tmp + j));
  7014. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7015. tw32(NVRAM_ADDR, phy_addr + j);
  7016. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  7017. NVRAM_CMD_WR;
  7018. if (j == 0)
  7019. nvram_cmd |= NVRAM_CMD_FIRST;
  7020. else if (j == (pagesize - 4))
  7021. nvram_cmd |= NVRAM_CMD_LAST;
  7022. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7023. break;
  7024. }
  7025. if (ret)
  7026. break;
  7027. }
  7028. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  7029. tg3_nvram_exec_cmd(tp, nvram_cmd);
  7030. kfree(tmp);
  7031. return ret;
  7032. }
  7033. /* offset and length are dword aligned */
  7034. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  7035. u8 *buf)
  7036. {
  7037. int i, ret = 0;
  7038. for (i = 0; i < len; i += 4, offset += 4) {
  7039. u32 data, page_off, phy_addr, nvram_cmd;
  7040. memcpy(&data, buf + i, 4);
  7041. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  7042. page_off = offset % tp->nvram_pagesize;
  7043. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  7044. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  7045. phy_addr = ((offset / tp->nvram_pagesize) <<
  7046. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  7047. }
  7048. else {
  7049. phy_addr = offset;
  7050. }
  7051. tw32(NVRAM_ADDR, phy_addr);
  7052. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  7053. if ((page_off == 0) || (i == 0))
  7054. nvram_cmd |= NVRAM_CMD_FIRST;
  7055. else if (page_off == (tp->nvram_pagesize - 4))
  7056. nvram_cmd |= NVRAM_CMD_LAST;
  7057. if (i == (len - 4))
  7058. nvram_cmd |= NVRAM_CMD_LAST;
  7059. if ((tp->nvram_jedecnum == JEDEC_ST) &&
  7060. (nvram_cmd & NVRAM_CMD_FIRST)) {
  7061. if ((ret = tg3_nvram_exec_cmd(tp,
  7062. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  7063. NVRAM_CMD_DONE)))
  7064. break;
  7065. }
  7066. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7067. /* We always do complete word writes to eeprom. */
  7068. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  7069. }
  7070. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  7071. break;
  7072. }
  7073. return ret;
  7074. }
  7075. /* offset and length are dword aligned */
  7076. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  7077. {
  7078. int ret;
  7079. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7080. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  7081. return -EINVAL;
  7082. }
  7083. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7084. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  7085. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  7086. udelay(40);
  7087. }
  7088. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  7089. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  7090. }
  7091. else {
  7092. u32 grc_mode;
  7093. tg3_nvram_lock(tp);
  7094. tg3_enable_nvram_access(tp);
  7095. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  7096. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  7097. tw32(NVRAM_WRITE1, 0x406);
  7098. grc_mode = tr32(GRC_MODE);
  7099. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  7100. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  7101. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  7102. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  7103. buf);
  7104. }
  7105. else {
  7106. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  7107. buf);
  7108. }
  7109. grc_mode = tr32(GRC_MODE);
  7110. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  7111. tg3_disable_nvram_access(tp);
  7112. tg3_nvram_unlock(tp);
  7113. }
  7114. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  7115. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7116. udelay(40);
  7117. }
  7118. return ret;
  7119. }
  7120. struct subsys_tbl_ent {
  7121. u16 subsys_vendor, subsys_devid;
  7122. u32 phy_id;
  7123. };
  7124. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  7125. /* Broadcom boards. */
  7126. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  7127. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  7128. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  7129. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  7130. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  7131. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  7132. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  7133. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  7134. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  7135. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  7136. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  7137. /* 3com boards. */
  7138. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  7139. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  7140. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  7141. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  7142. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  7143. /* DELL boards. */
  7144. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  7145. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  7146. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  7147. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  7148. /* Compaq boards. */
  7149. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  7150. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  7151. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  7152. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  7153. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  7154. /* IBM boards. */
  7155. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  7156. };
  7157. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  7158. {
  7159. int i;
  7160. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  7161. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  7162. tp->pdev->subsystem_vendor) &&
  7163. (subsys_id_to_phy_id[i].subsys_devid ==
  7164. tp->pdev->subsystem_device))
  7165. return &subsys_id_to_phy_id[i];
  7166. }
  7167. return NULL;
  7168. }
  7169. /* Since this function may be called in D3-hot power state during
  7170. * tg3_init_one(), only config cycles are allowed.
  7171. */
  7172. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  7173. {
  7174. u32 val;
  7175. /* Make sure register accesses (indirect or otherwise)
  7176. * will function correctly.
  7177. */
  7178. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7179. tp->misc_host_ctrl);
  7180. tp->phy_id = PHY_ID_INVALID;
  7181. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7182. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7183. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7184. u32 nic_cfg, led_cfg;
  7185. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  7186. int eeprom_phy_serdes = 0;
  7187. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7188. tp->nic_sram_data_cfg = nic_cfg;
  7189. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  7190. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  7191. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7192. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7193. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  7194. (ver > 0) && (ver < 0x100))
  7195. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  7196. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  7197. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  7198. eeprom_phy_serdes = 1;
  7199. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  7200. if (nic_phy_id != 0) {
  7201. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  7202. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  7203. eeprom_phy_id = (id1 >> 16) << 10;
  7204. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  7205. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  7206. } else
  7207. eeprom_phy_id = 0;
  7208. tp->phy_id = eeprom_phy_id;
  7209. if (eeprom_phy_serdes)
  7210. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7211. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7212. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  7213. SHASTA_EXT_LED_MODE_MASK);
  7214. else
  7215. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  7216. switch (led_cfg) {
  7217. default:
  7218. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  7219. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7220. break;
  7221. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  7222. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7223. break;
  7224. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  7225. tp->led_ctrl = LED_CTRL_MODE_MAC;
  7226. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  7227. * read on some older 5700/5701 bootcode.
  7228. */
  7229. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7230. ASIC_REV_5700 ||
  7231. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  7232. ASIC_REV_5701)
  7233. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  7234. break;
  7235. case SHASTA_EXT_LED_SHARED:
  7236. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  7237. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  7238. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  7239. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7240. LED_CTRL_MODE_PHY_2);
  7241. break;
  7242. case SHASTA_EXT_LED_MAC:
  7243. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  7244. break;
  7245. case SHASTA_EXT_LED_COMBO:
  7246. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  7247. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  7248. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  7249. LED_CTRL_MODE_PHY_2);
  7250. break;
  7251. };
  7252. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7253. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  7254. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  7255. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  7256. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  7257. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  7258. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  7259. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  7260. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7261. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  7262. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7263. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  7264. }
  7265. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  7266. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  7267. if (cfg2 & (1 << 17))
  7268. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  7269. /* serdes signal pre-emphasis in register 0x590 set by */
  7270. /* bootcode if bit 18 is set */
  7271. if (cfg2 & (1 << 18))
  7272. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  7273. }
  7274. }
  7275. static int __devinit tg3_phy_probe(struct tg3 *tp)
  7276. {
  7277. u32 hw_phy_id_1, hw_phy_id_2;
  7278. u32 hw_phy_id, hw_phy_id_masked;
  7279. int err;
  7280. /* Reading the PHY ID register can conflict with ASF
  7281. * firwmare access to the PHY hardware.
  7282. */
  7283. err = 0;
  7284. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  7285. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  7286. } else {
  7287. /* Now read the physical PHY_ID from the chip and verify
  7288. * that it is sane. If it doesn't look good, we fall back
  7289. * to either the hard-coded table based PHY_ID and failing
  7290. * that the value found in the eeprom area.
  7291. */
  7292. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  7293. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  7294. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  7295. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  7296. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  7297. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  7298. }
  7299. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  7300. tp->phy_id = hw_phy_id;
  7301. if (hw_phy_id_masked == PHY_ID_BCM8002)
  7302. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7303. } else {
  7304. if (tp->phy_id != PHY_ID_INVALID) {
  7305. /* Do nothing, phy ID already set up in
  7306. * tg3_get_eeprom_hw_cfg().
  7307. */
  7308. } else {
  7309. struct subsys_tbl_ent *p;
  7310. /* No eeprom signature? Try the hardcoded
  7311. * subsys device table.
  7312. */
  7313. p = lookup_by_subsys(tp);
  7314. if (!p)
  7315. return -ENODEV;
  7316. tp->phy_id = p->phy_id;
  7317. if (!tp->phy_id ||
  7318. tp->phy_id == PHY_ID_BCM8002)
  7319. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  7320. }
  7321. }
  7322. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7323. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  7324. u32 bmsr, adv_reg, tg3_ctrl;
  7325. tg3_readphy(tp, MII_BMSR, &bmsr);
  7326. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  7327. (bmsr & BMSR_LSTATUS))
  7328. goto skip_phy_reset;
  7329. err = tg3_phy_reset(tp);
  7330. if (err)
  7331. return err;
  7332. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  7333. ADVERTISE_100HALF | ADVERTISE_100FULL |
  7334. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  7335. tg3_ctrl = 0;
  7336. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  7337. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  7338. MII_TG3_CTRL_ADV_1000_FULL);
  7339. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7340. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  7341. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  7342. MII_TG3_CTRL_ENABLE_AS_MASTER);
  7343. }
  7344. if (!tg3_copper_is_advertising_all(tp)) {
  7345. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7346. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7347. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7348. tg3_writephy(tp, MII_BMCR,
  7349. BMCR_ANENABLE | BMCR_ANRESTART);
  7350. }
  7351. tg3_phy_set_wirespeed(tp);
  7352. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  7353. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7354. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  7355. }
  7356. skip_phy_reset:
  7357. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  7358. err = tg3_init_5401phy_dsp(tp);
  7359. if (err)
  7360. return err;
  7361. }
  7362. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  7363. err = tg3_init_5401phy_dsp(tp);
  7364. }
  7365. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7366. tp->link_config.advertising =
  7367. (ADVERTISED_1000baseT_Half |
  7368. ADVERTISED_1000baseT_Full |
  7369. ADVERTISED_Autoneg |
  7370. ADVERTISED_FIBRE);
  7371. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7372. tp->link_config.advertising &=
  7373. ~(ADVERTISED_1000baseT_Half |
  7374. ADVERTISED_1000baseT_Full);
  7375. return err;
  7376. }
  7377. static void __devinit tg3_read_partno(struct tg3 *tp)
  7378. {
  7379. unsigned char vpd_data[256];
  7380. int i;
  7381. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  7382. /* Sun decided not to put the necessary bits in the
  7383. * NVRAM of their onboard tg3 parts :(
  7384. */
  7385. strcpy(tp->board_part_number, "Sun 570X");
  7386. return;
  7387. }
  7388. for (i = 0; i < 256; i += 4) {
  7389. u32 tmp;
  7390. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  7391. goto out_not_found;
  7392. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  7393. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  7394. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  7395. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  7396. }
  7397. /* Now parse and find the part number. */
  7398. for (i = 0; i < 256; ) {
  7399. unsigned char val = vpd_data[i];
  7400. int block_end;
  7401. if (val == 0x82 || val == 0x91) {
  7402. i = (i + 3 +
  7403. (vpd_data[i + 1] +
  7404. (vpd_data[i + 2] << 8)));
  7405. continue;
  7406. }
  7407. if (val != 0x90)
  7408. goto out_not_found;
  7409. block_end = (i + 3 +
  7410. (vpd_data[i + 1] +
  7411. (vpd_data[i + 2] << 8)));
  7412. i += 3;
  7413. while (i < block_end) {
  7414. if (vpd_data[i + 0] == 'P' &&
  7415. vpd_data[i + 1] == 'N') {
  7416. int partno_len = vpd_data[i + 2];
  7417. if (partno_len > 24)
  7418. goto out_not_found;
  7419. memcpy(tp->board_part_number,
  7420. &vpd_data[i + 3],
  7421. partno_len);
  7422. /* Success. */
  7423. return;
  7424. }
  7425. }
  7426. /* Part number not found. */
  7427. goto out_not_found;
  7428. }
  7429. out_not_found:
  7430. strcpy(tp->board_part_number, "none");
  7431. }
  7432. #ifdef CONFIG_SPARC64
  7433. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  7434. {
  7435. struct pci_dev *pdev = tp->pdev;
  7436. struct pcidev_cookie *pcp = pdev->sysdata;
  7437. if (pcp != NULL) {
  7438. int node = pcp->prom_node;
  7439. u32 venid;
  7440. int err;
  7441. err = prom_getproperty(node, "subsystem-vendor-id",
  7442. (char *) &venid, sizeof(venid));
  7443. if (err == 0 || err == -1)
  7444. return 0;
  7445. if (venid == PCI_VENDOR_ID_SUN)
  7446. return 1;
  7447. }
  7448. return 0;
  7449. }
  7450. #endif
  7451. static int __devinit tg3_get_invariants(struct tg3 *tp)
  7452. {
  7453. static struct pci_device_id write_reorder_chipsets[] = {
  7454. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7455. PCI_DEVICE_ID_INTEL_82801AA_8) },
  7456. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7457. PCI_DEVICE_ID_INTEL_82801AB_8) },
  7458. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7459. PCI_DEVICE_ID_INTEL_82801BA_11) },
  7460. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  7461. PCI_DEVICE_ID_INTEL_82801BA_6) },
  7462. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  7463. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  7464. { },
  7465. };
  7466. u32 misc_ctrl_reg;
  7467. u32 cacheline_sz_reg;
  7468. u32 pci_state_reg, grc_misc_cfg;
  7469. u32 val;
  7470. u16 pci_cmd;
  7471. int err;
  7472. #ifdef CONFIG_SPARC64
  7473. if (tg3_is_sun_570X(tp))
  7474. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  7475. #endif
  7476. /* If we have an AMD 762 or Intel ICH/ICH0/ICH2 chipset, write
  7477. * reordering to the mailbox registers done by the host
  7478. * controller can cause major troubles. We read back from
  7479. * every mailbox register write to force the writes to be
  7480. * posted to the chip in order.
  7481. */
  7482. if (pci_dev_present(write_reorder_chipsets))
  7483. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  7484. /* Force memory write invalidate off. If we leave it on,
  7485. * then on 5700_BX chips we have to enable a workaround.
  7486. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  7487. * to match the cacheline size. The Broadcom driver have this
  7488. * workaround but turns MWI off all the times so never uses
  7489. * it. This seems to suggest that the workaround is insufficient.
  7490. */
  7491. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7492. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  7493. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7494. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  7495. * has the register indirect write enable bit set before
  7496. * we try to access any of the MMIO registers. It is also
  7497. * critical that the PCI-X hw workaround situation is decided
  7498. * before that as well.
  7499. */
  7500. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7501. &misc_ctrl_reg);
  7502. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  7503. MISC_HOST_CTRL_CHIPREV_SHIFT);
  7504. /* Wrong chip ID in 5752 A0. This code can be removed later
  7505. * as A0 is not in production.
  7506. */
  7507. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  7508. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  7509. /* Initialize misc host control in PCI block. */
  7510. tp->misc_host_ctrl |= (misc_ctrl_reg &
  7511. MISC_HOST_CTRL_CHIPREV);
  7512. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7513. tp->misc_host_ctrl);
  7514. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7515. &cacheline_sz_reg);
  7516. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  7517. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  7518. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  7519. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  7520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7522. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  7523. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  7524. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  7525. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  7526. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7527. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  7528. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  7529. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  7530. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7531. tp->pci_lat_timer < 64) {
  7532. tp->pci_lat_timer = 64;
  7533. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  7534. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  7535. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  7536. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  7537. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  7538. cacheline_sz_reg);
  7539. }
  7540. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  7541. &pci_state_reg);
  7542. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  7543. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  7544. /* If this is a 5700 BX chipset, and we are in PCI-X
  7545. * mode, enable register write workaround.
  7546. *
  7547. * The workaround is to use indirect register accesses
  7548. * for all chip writes not to mailbox registers.
  7549. */
  7550. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  7551. u32 pm_reg;
  7552. u16 pci_cmd;
  7553. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  7554. /* The chip can have it's power management PCI config
  7555. * space registers clobbered due to this bug.
  7556. * So explicitly force the chip into D0 here.
  7557. */
  7558. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7559. &pm_reg);
  7560. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  7561. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  7562. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  7563. pm_reg);
  7564. /* Also, force SERR#/PERR# in PCI command. */
  7565. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7566. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  7567. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7568. }
  7569. }
  7570. /* Back to back register writes can cause problems on this chip,
  7571. * the workaround is to read back all reg writes except those to
  7572. * mailbox regs. See tg3_write_indirect_reg32().
  7573. *
  7574. * PCI Express 5750_A0 rev chips need this workaround too.
  7575. */
  7576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  7577. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  7578. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  7579. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  7580. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  7581. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  7582. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  7583. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  7584. /* Chip-specific fixup from Broadcom driver */
  7585. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  7586. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  7587. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  7588. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  7589. }
  7590. /* Get eeprom hw config before calling tg3_set_power_state().
  7591. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  7592. * determined before calling tg3_set_power_state() so that
  7593. * we know whether or not to switch out of Vaux power.
  7594. * When the flag is set, it means that GPIO1 is used for eeprom
  7595. * write protect and also implies that it is a LOM where GPIOs
  7596. * are not used to switch power.
  7597. */
  7598. tg3_get_eeprom_hw_cfg(tp);
  7599. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  7600. * GPIO1 driven high will bring 5700's external PHY out of reset.
  7601. * It is also used as eeprom write protect on LOMs.
  7602. */
  7603. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  7604. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  7605. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  7606. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7607. GRC_LCLCTRL_GPIO_OUTPUT1);
  7608. /* Unused GPIO3 must be driven as output on 5752 because there
  7609. * are no pull-up resistors on unused GPIO pins.
  7610. */
  7611. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7612. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  7613. /* Force the chip into D0. */
  7614. err = tg3_set_power_state(tp, 0);
  7615. if (err) {
  7616. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  7617. pci_name(tp->pdev));
  7618. return err;
  7619. }
  7620. /* 5700 B0 chips do not support checksumming correctly due
  7621. * to hardware bugs.
  7622. */
  7623. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  7624. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  7625. /* Pseudo-header checksum is done by hardware logic and not
  7626. * the offload processers, so make the chip do the pseudo-
  7627. * header checksums on receive. For transmit it is more
  7628. * convenient to do the pseudo-header checksum in software
  7629. * as Linux does that on transmit for us in all cases.
  7630. */
  7631. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  7632. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  7633. /* Derive initial jumbo mode from MTU assigned in
  7634. * ether_setup() via the alloc_etherdev() call
  7635. */
  7636. if (tp->dev->mtu > ETH_DATA_LEN)
  7637. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  7638. /* Determine WakeOnLan speed to use. */
  7639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7640. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  7641. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  7642. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  7643. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  7644. } else {
  7645. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  7646. }
  7647. /* A few boards don't want Ethernet@WireSpeed phy feature */
  7648. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  7649. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  7650. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  7651. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)))
  7652. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  7653. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  7654. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  7655. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  7656. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  7657. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  7658. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  7659. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  7660. tp->coalesce_mode = 0;
  7661. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  7662. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  7663. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  7664. /* Initialize MAC MI mode, polling disabled. */
  7665. tw32_f(MAC_MI_MODE, tp->mi_mode);
  7666. udelay(80);
  7667. /* Initialize data/descriptor byte/word swapping. */
  7668. val = tr32(GRC_MODE);
  7669. val &= GRC_MODE_HOST_STACKUP;
  7670. tw32(GRC_MODE, val | tp->grc_mode);
  7671. tg3_switch_clocks(tp);
  7672. /* Clear this out for sanity. */
  7673. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7674. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  7675. &pci_state_reg);
  7676. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  7677. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  7678. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  7679. if (chiprevid == CHIPREV_ID_5701_A0 ||
  7680. chiprevid == CHIPREV_ID_5701_B0 ||
  7681. chiprevid == CHIPREV_ID_5701_B2 ||
  7682. chiprevid == CHIPREV_ID_5701_B5) {
  7683. void __iomem *sram_base;
  7684. /* Write some dummy words into the SRAM status block
  7685. * area, see if it reads back correctly. If the return
  7686. * value is bad, force enable the PCIX workaround.
  7687. */
  7688. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  7689. writel(0x00000000, sram_base);
  7690. writel(0x00000000, sram_base + 4);
  7691. writel(0xffffffff, sram_base + 4);
  7692. if (readl(sram_base) != 0x00000000)
  7693. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  7694. }
  7695. }
  7696. udelay(50);
  7697. tg3_nvram_init(tp);
  7698. grc_misc_cfg = tr32(GRC_MISC_CFG);
  7699. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  7700. /* Broadcom's driver says that CIOBE multisplit has a bug */
  7701. #if 0
  7702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7703. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  7704. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  7705. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  7706. }
  7707. #endif
  7708. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7709. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  7710. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  7711. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  7712. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7713. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  7714. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  7715. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  7716. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  7717. HOSTCC_MODE_CLRTICK_TXBD);
  7718. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  7719. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7720. tp->misc_host_ctrl);
  7721. }
  7722. /* these are limited to 10/100 only */
  7723. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7724. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  7725. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7726. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7727. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  7728. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  7729. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  7730. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7731. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  7732. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  7733. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  7734. err = tg3_phy_probe(tp);
  7735. if (err) {
  7736. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  7737. pci_name(tp->pdev), err);
  7738. /* ... but do not return immediately ... */
  7739. }
  7740. tg3_read_partno(tp);
  7741. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  7742. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7743. } else {
  7744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7745. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  7746. else
  7747. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7748. }
  7749. /* 5700 {AX,BX} chips have a broken status block link
  7750. * change bit implementation, so we must use the
  7751. * status register in those cases.
  7752. */
  7753. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7754. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  7755. else
  7756. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  7757. /* The led_ctrl is set during tg3_phy_probe, here we might
  7758. * have to force the link status polling mechanism based
  7759. * upon subsystem IDs.
  7760. */
  7761. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  7762. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7763. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  7764. TG3_FLAG_USE_LINKCHG_REG);
  7765. }
  7766. /* For all SERDES we poll the MAC status register. */
  7767. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7768. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  7769. else
  7770. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  7771. /* 5700 BX chips need to have their TX producer index mailboxes
  7772. * written twice to workaround a bug.
  7773. */
  7774. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  7775. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  7776. else
  7777. tp->tg3_flags &= ~TG3_FLAG_TXD_MBOX_HWBUG;
  7778. /* It seems all chips can get confused if TX buffers
  7779. * straddle the 4GB address boundary in some cases.
  7780. */
  7781. tp->dev->hard_start_xmit = tg3_start_xmit;
  7782. tp->rx_offset = 2;
  7783. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  7784. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  7785. tp->rx_offset = 0;
  7786. /* By default, disable wake-on-lan. User can change this
  7787. * using ETHTOOL_SWOL.
  7788. */
  7789. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7790. return err;
  7791. }
  7792. #ifdef CONFIG_SPARC64
  7793. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  7794. {
  7795. struct net_device *dev = tp->dev;
  7796. struct pci_dev *pdev = tp->pdev;
  7797. struct pcidev_cookie *pcp = pdev->sysdata;
  7798. if (pcp != NULL) {
  7799. int node = pcp->prom_node;
  7800. if (prom_getproplen(node, "local-mac-address") == 6) {
  7801. prom_getproperty(node, "local-mac-address",
  7802. dev->dev_addr, 6);
  7803. return 0;
  7804. }
  7805. }
  7806. return -ENODEV;
  7807. }
  7808. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  7809. {
  7810. struct net_device *dev = tp->dev;
  7811. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  7812. return 0;
  7813. }
  7814. #endif
  7815. static int __devinit tg3_get_device_address(struct tg3 *tp)
  7816. {
  7817. struct net_device *dev = tp->dev;
  7818. u32 hi, lo, mac_offset;
  7819. #ifdef CONFIG_SPARC64
  7820. if (!tg3_get_macaddr_sparc(tp))
  7821. return 0;
  7822. #endif
  7823. mac_offset = 0x7c;
  7824. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7825. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) {
  7826. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  7827. mac_offset = 0xcc;
  7828. if (tg3_nvram_lock(tp))
  7829. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  7830. else
  7831. tg3_nvram_unlock(tp);
  7832. }
  7833. /* First try to get it from MAC address mailbox. */
  7834. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  7835. if ((hi >> 16) == 0x484b) {
  7836. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7837. dev->dev_addr[1] = (hi >> 0) & 0xff;
  7838. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  7839. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7840. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7841. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7842. dev->dev_addr[5] = (lo >> 0) & 0xff;
  7843. }
  7844. /* Next, try NVRAM. */
  7845. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  7846. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  7847. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  7848. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  7849. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  7850. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  7851. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  7852. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  7853. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  7854. }
  7855. /* Finally just fetch it out of the MAC control regs. */
  7856. else {
  7857. hi = tr32(MAC_ADDR_0_HIGH);
  7858. lo = tr32(MAC_ADDR_0_LOW);
  7859. dev->dev_addr[5] = lo & 0xff;
  7860. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7861. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7862. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7863. dev->dev_addr[1] = hi & 0xff;
  7864. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7865. }
  7866. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  7867. #ifdef CONFIG_SPARC64
  7868. if (!tg3_get_default_macaddr_sparc(tp))
  7869. return 0;
  7870. #endif
  7871. return -EINVAL;
  7872. }
  7873. return 0;
  7874. }
  7875. #define BOUNDARY_SINGLE_CACHELINE 1
  7876. #define BOUNDARY_MULTI_CACHELINE 2
  7877. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  7878. {
  7879. int cacheline_size;
  7880. u8 byte;
  7881. int goal;
  7882. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  7883. if (byte == 0)
  7884. cacheline_size = 1024;
  7885. else
  7886. cacheline_size = (int) byte * 4;
  7887. /* On 5703 and later chips, the boundary bits have no
  7888. * effect.
  7889. */
  7890. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7891. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  7892. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  7893. goto out;
  7894. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  7895. goal = BOUNDARY_MULTI_CACHELINE;
  7896. #else
  7897. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  7898. goal = BOUNDARY_SINGLE_CACHELINE;
  7899. #else
  7900. goal = 0;
  7901. #endif
  7902. #endif
  7903. if (!goal)
  7904. goto out;
  7905. /* PCI controllers on most RISC systems tend to disconnect
  7906. * when a device tries to burst across a cache-line boundary.
  7907. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  7908. *
  7909. * Unfortunately, for PCI-E there are only limited
  7910. * write-side controls for this, and thus for reads
  7911. * we will still get the disconnects. We'll also waste
  7912. * these PCI cycles for both read and write for chips
  7913. * other than 5700 and 5701 which do not implement the
  7914. * boundary bits.
  7915. */
  7916. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  7917. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  7918. switch (cacheline_size) {
  7919. case 16:
  7920. case 32:
  7921. case 64:
  7922. case 128:
  7923. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7924. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  7925. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  7926. } else {
  7927. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  7928. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  7929. }
  7930. break;
  7931. case 256:
  7932. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  7933. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  7934. break;
  7935. default:
  7936. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  7937. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  7938. break;
  7939. };
  7940. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  7941. switch (cacheline_size) {
  7942. case 16:
  7943. case 32:
  7944. case 64:
  7945. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7946. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  7947. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  7948. break;
  7949. }
  7950. /* fallthrough */
  7951. case 128:
  7952. default:
  7953. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  7954. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  7955. break;
  7956. };
  7957. } else {
  7958. switch (cacheline_size) {
  7959. case 16:
  7960. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7961. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  7962. DMA_RWCTRL_WRITE_BNDRY_16);
  7963. break;
  7964. }
  7965. /* fallthrough */
  7966. case 32:
  7967. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7968. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  7969. DMA_RWCTRL_WRITE_BNDRY_32);
  7970. break;
  7971. }
  7972. /* fallthrough */
  7973. case 64:
  7974. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7975. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  7976. DMA_RWCTRL_WRITE_BNDRY_64);
  7977. break;
  7978. }
  7979. /* fallthrough */
  7980. case 128:
  7981. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  7982. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  7983. DMA_RWCTRL_WRITE_BNDRY_128);
  7984. break;
  7985. }
  7986. /* fallthrough */
  7987. case 256:
  7988. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  7989. DMA_RWCTRL_WRITE_BNDRY_256);
  7990. break;
  7991. case 512:
  7992. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  7993. DMA_RWCTRL_WRITE_BNDRY_512);
  7994. break;
  7995. case 1024:
  7996. default:
  7997. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  7998. DMA_RWCTRL_WRITE_BNDRY_1024);
  7999. break;
  8000. };
  8001. }
  8002. out:
  8003. return val;
  8004. }
  8005. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  8006. {
  8007. struct tg3_internal_buffer_desc test_desc;
  8008. u32 sram_dma_descs;
  8009. int i, ret;
  8010. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  8011. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  8012. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  8013. tw32(RDMAC_STATUS, 0);
  8014. tw32(WDMAC_STATUS, 0);
  8015. tw32(BUFMGR_MODE, 0);
  8016. tw32(FTQ_RESET, 0);
  8017. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  8018. test_desc.addr_lo = buf_dma & 0xffffffff;
  8019. test_desc.nic_mbuf = 0x00002100;
  8020. test_desc.len = size;
  8021. /*
  8022. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  8023. * the *second* time the tg3 driver was getting loaded after an
  8024. * initial scan.
  8025. *
  8026. * Broadcom tells me:
  8027. * ...the DMA engine is connected to the GRC block and a DMA
  8028. * reset may affect the GRC block in some unpredictable way...
  8029. * The behavior of resets to individual blocks has not been tested.
  8030. *
  8031. * Broadcom noted the GRC reset will also reset all sub-components.
  8032. */
  8033. if (to_device) {
  8034. test_desc.cqid_sqid = (13 << 8) | 2;
  8035. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  8036. udelay(40);
  8037. } else {
  8038. test_desc.cqid_sqid = (16 << 8) | 7;
  8039. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  8040. udelay(40);
  8041. }
  8042. test_desc.flags = 0x00000005;
  8043. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  8044. u32 val;
  8045. val = *(((u32 *)&test_desc) + i);
  8046. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  8047. sram_dma_descs + (i * sizeof(u32)));
  8048. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  8049. }
  8050. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8051. if (to_device) {
  8052. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  8053. } else {
  8054. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  8055. }
  8056. ret = -ENODEV;
  8057. for (i = 0; i < 40; i++) {
  8058. u32 val;
  8059. if (to_device)
  8060. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  8061. else
  8062. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  8063. if ((val & 0xffff) == sram_dma_descs) {
  8064. ret = 0;
  8065. break;
  8066. }
  8067. udelay(100);
  8068. }
  8069. return ret;
  8070. }
  8071. #define TEST_BUFFER_SIZE 0x2000
  8072. static int __devinit tg3_test_dma(struct tg3 *tp)
  8073. {
  8074. dma_addr_t buf_dma;
  8075. u32 *buf, saved_dma_rwctrl;
  8076. int ret;
  8077. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  8078. if (!buf) {
  8079. ret = -ENOMEM;
  8080. goto out_nofree;
  8081. }
  8082. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  8083. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  8084. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  8085. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8086. /* DMA read watermark not used on PCIE */
  8087. tp->dma_rwctrl |= 0x00180000;
  8088. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  8089. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  8090. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  8091. tp->dma_rwctrl |= 0x003f0000;
  8092. else
  8093. tp->dma_rwctrl |= 0x003f000f;
  8094. } else {
  8095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8096. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  8097. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  8098. if (ccval == 0x6 || ccval == 0x7)
  8099. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  8100. /* Set bit 23 to enable PCIX hw bug fix */
  8101. tp->dma_rwctrl |= 0x009f0000;
  8102. } else {
  8103. tp->dma_rwctrl |= 0x001b000f;
  8104. }
  8105. }
  8106. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  8107. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8108. tp->dma_rwctrl &= 0xfffffff0;
  8109. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  8111. /* Remove this if it causes problems for some boards. */
  8112. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  8113. /* On 5700/5701 chips, we need to set this bit.
  8114. * Otherwise the chip will issue cacheline transactions
  8115. * to streamable DMA memory with not all the byte
  8116. * enables turned on. This is an error on several
  8117. * RISC PCI controllers, in particular sparc64.
  8118. *
  8119. * On 5703/5704 chips, this bit has been reassigned
  8120. * a different meaning. In particular, it is used
  8121. * on those chips to enable a PCI-X workaround.
  8122. */
  8123. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  8124. }
  8125. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8126. #if 0
  8127. /* Unneeded, already done by tg3_get_invariants. */
  8128. tg3_switch_clocks(tp);
  8129. #endif
  8130. ret = 0;
  8131. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8132. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  8133. goto out;
  8134. /* It is best to perform DMA test with maximum write burst size
  8135. * to expose the 5700/5701 write DMA bug.
  8136. */
  8137. saved_dma_rwctrl = tp->dma_rwctrl;
  8138. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8139. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8140. while (1) {
  8141. u32 *p = buf, i;
  8142. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  8143. p[i] = i;
  8144. /* Send the buffer to the chip. */
  8145. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  8146. if (ret) {
  8147. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  8148. break;
  8149. }
  8150. #if 0
  8151. /* validate data reached card RAM correctly. */
  8152. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8153. u32 val;
  8154. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  8155. if (le32_to_cpu(val) != p[i]) {
  8156. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  8157. /* ret = -ENODEV here? */
  8158. }
  8159. p[i] = 0;
  8160. }
  8161. #endif
  8162. /* Now read it back. */
  8163. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  8164. if (ret) {
  8165. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  8166. break;
  8167. }
  8168. /* Verify it. */
  8169. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  8170. if (p[i] == i)
  8171. continue;
  8172. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8173. DMA_RWCTRL_WRITE_BNDRY_16) {
  8174. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8175. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8176. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8177. break;
  8178. } else {
  8179. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  8180. ret = -ENODEV;
  8181. goto out;
  8182. }
  8183. }
  8184. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  8185. /* Success. */
  8186. ret = 0;
  8187. break;
  8188. }
  8189. }
  8190. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  8191. DMA_RWCTRL_WRITE_BNDRY_16) {
  8192. static struct pci_device_id dma_wait_state_chipsets[] = {
  8193. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  8194. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  8195. { },
  8196. };
  8197. /* DMA test passed without adjusting DMA boundary,
  8198. * now look for chipsets that are known to expose the
  8199. * DMA bug without failing the test.
  8200. */
  8201. if (pci_dev_present(dma_wait_state_chipsets)) {
  8202. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  8203. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  8204. }
  8205. else
  8206. /* Safe to use the calculated DMA boundary. */
  8207. tp->dma_rwctrl = saved_dma_rwctrl;
  8208. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8209. }
  8210. out:
  8211. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  8212. out_nofree:
  8213. return ret;
  8214. }
  8215. static void __devinit tg3_init_link_config(struct tg3 *tp)
  8216. {
  8217. tp->link_config.advertising =
  8218. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8219. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8220. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  8221. ADVERTISED_Autoneg | ADVERTISED_MII);
  8222. tp->link_config.speed = SPEED_INVALID;
  8223. tp->link_config.duplex = DUPLEX_INVALID;
  8224. tp->link_config.autoneg = AUTONEG_ENABLE;
  8225. netif_carrier_off(tp->dev);
  8226. tp->link_config.active_speed = SPEED_INVALID;
  8227. tp->link_config.active_duplex = DUPLEX_INVALID;
  8228. tp->link_config.phy_is_low_power = 0;
  8229. tp->link_config.orig_speed = SPEED_INVALID;
  8230. tp->link_config.orig_duplex = DUPLEX_INVALID;
  8231. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  8232. }
  8233. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  8234. {
  8235. tp->bufmgr_config.mbuf_read_dma_low_water =
  8236. DEFAULT_MB_RDMA_LOW_WATER;
  8237. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8238. DEFAULT_MB_MACRX_LOW_WATER;
  8239. tp->bufmgr_config.mbuf_high_water =
  8240. DEFAULT_MB_HIGH_WATER;
  8241. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  8242. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  8243. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  8244. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  8245. tp->bufmgr_config.mbuf_high_water_jumbo =
  8246. DEFAULT_MB_HIGH_WATER_JUMBO;
  8247. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  8248. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  8249. }
  8250. static char * __devinit tg3_phy_string(struct tg3 *tp)
  8251. {
  8252. switch (tp->phy_id & PHY_ID_MASK) {
  8253. case PHY_ID_BCM5400: return "5400";
  8254. case PHY_ID_BCM5401: return "5401";
  8255. case PHY_ID_BCM5411: return "5411";
  8256. case PHY_ID_BCM5701: return "5701";
  8257. case PHY_ID_BCM5703: return "5703";
  8258. case PHY_ID_BCM5704: return "5704";
  8259. case PHY_ID_BCM5705: return "5705";
  8260. case PHY_ID_BCM5750: return "5750";
  8261. case PHY_ID_BCM5752: return "5752";
  8262. case PHY_ID_BCM8002: return "8002/serdes";
  8263. case 0: return "serdes";
  8264. default: return "unknown";
  8265. };
  8266. }
  8267. static struct pci_dev * __devinit tg3_find_5704_peer(struct tg3 *tp)
  8268. {
  8269. struct pci_dev *peer;
  8270. unsigned int func, devnr = tp->pdev->devfn & ~7;
  8271. for (func = 0; func < 8; func++) {
  8272. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  8273. if (peer && peer != tp->pdev)
  8274. break;
  8275. pci_dev_put(peer);
  8276. }
  8277. if (!peer || peer == tp->pdev)
  8278. BUG();
  8279. /*
  8280. * We don't need to keep the refcount elevated; there's no way
  8281. * to remove one half of this device without removing the other
  8282. */
  8283. pci_dev_put(peer);
  8284. return peer;
  8285. }
  8286. static void __devinit tg3_init_coal(struct tg3 *tp)
  8287. {
  8288. struct ethtool_coalesce *ec = &tp->coal;
  8289. memset(ec, 0, sizeof(*ec));
  8290. ec->cmd = ETHTOOL_GCOALESCE;
  8291. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  8292. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  8293. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  8294. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  8295. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  8296. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  8297. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  8298. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  8299. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  8300. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  8301. HOSTCC_MODE_CLRTICK_TXBD)) {
  8302. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  8303. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  8304. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  8305. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  8306. }
  8307. }
  8308. static int __devinit tg3_init_one(struct pci_dev *pdev,
  8309. const struct pci_device_id *ent)
  8310. {
  8311. static int tg3_version_printed = 0;
  8312. unsigned long tg3reg_base, tg3reg_len;
  8313. struct net_device *dev;
  8314. struct tg3 *tp;
  8315. int i, err, pci_using_dac, pm_cap;
  8316. if (tg3_version_printed++ == 0)
  8317. printk(KERN_INFO "%s", version);
  8318. err = pci_enable_device(pdev);
  8319. if (err) {
  8320. printk(KERN_ERR PFX "Cannot enable PCI device, "
  8321. "aborting.\n");
  8322. return err;
  8323. }
  8324. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  8325. printk(KERN_ERR PFX "Cannot find proper PCI device "
  8326. "base address, aborting.\n");
  8327. err = -ENODEV;
  8328. goto err_out_disable_pdev;
  8329. }
  8330. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  8331. if (err) {
  8332. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  8333. "aborting.\n");
  8334. goto err_out_disable_pdev;
  8335. }
  8336. pci_set_master(pdev);
  8337. /* Find power-management capability. */
  8338. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  8339. if (pm_cap == 0) {
  8340. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  8341. "aborting.\n");
  8342. err = -EIO;
  8343. goto err_out_free_res;
  8344. }
  8345. /* Configure DMA attributes. */
  8346. err = pci_set_dma_mask(pdev, 0xffffffffffffffffULL);
  8347. if (!err) {
  8348. pci_using_dac = 1;
  8349. err = pci_set_consistent_dma_mask(pdev, 0xffffffffffffffffULL);
  8350. if (err < 0) {
  8351. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  8352. "for consistent allocations\n");
  8353. goto err_out_free_res;
  8354. }
  8355. } else {
  8356. err = pci_set_dma_mask(pdev, 0xffffffffULL);
  8357. if (err) {
  8358. printk(KERN_ERR PFX "No usable DMA configuration, "
  8359. "aborting.\n");
  8360. goto err_out_free_res;
  8361. }
  8362. pci_using_dac = 0;
  8363. }
  8364. tg3reg_base = pci_resource_start(pdev, 0);
  8365. tg3reg_len = pci_resource_len(pdev, 0);
  8366. dev = alloc_etherdev(sizeof(*tp));
  8367. if (!dev) {
  8368. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  8369. err = -ENOMEM;
  8370. goto err_out_free_res;
  8371. }
  8372. SET_MODULE_OWNER(dev);
  8373. SET_NETDEV_DEV(dev, &pdev->dev);
  8374. if (pci_using_dac)
  8375. dev->features |= NETIF_F_HIGHDMA;
  8376. dev->features |= NETIF_F_LLTX;
  8377. #if TG3_VLAN_TAG_USED
  8378. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  8379. dev->vlan_rx_register = tg3_vlan_rx_register;
  8380. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  8381. #endif
  8382. tp = netdev_priv(dev);
  8383. tp->pdev = pdev;
  8384. tp->dev = dev;
  8385. tp->pm_cap = pm_cap;
  8386. tp->mac_mode = TG3_DEF_MAC_MODE;
  8387. tp->rx_mode = TG3_DEF_RX_MODE;
  8388. tp->tx_mode = TG3_DEF_TX_MODE;
  8389. tp->mi_mode = MAC_MI_MODE_BASE;
  8390. if (tg3_debug > 0)
  8391. tp->msg_enable = tg3_debug;
  8392. else
  8393. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  8394. /* The word/byte swap controls here control register access byte
  8395. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  8396. * setting below.
  8397. */
  8398. tp->misc_host_ctrl =
  8399. MISC_HOST_CTRL_MASK_PCI_INT |
  8400. MISC_HOST_CTRL_WORD_SWAP |
  8401. MISC_HOST_CTRL_INDIR_ACCESS |
  8402. MISC_HOST_CTRL_PCISTATE_RW;
  8403. /* The NONFRM (non-frame) byte/word swap controls take effect
  8404. * on descriptor entries, anything which isn't packet data.
  8405. *
  8406. * The StrongARM chips on the board (one for tx, one for rx)
  8407. * are running in big-endian mode.
  8408. */
  8409. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  8410. GRC_MODE_WSWAP_NONFRM_DATA);
  8411. #ifdef __BIG_ENDIAN
  8412. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  8413. #endif
  8414. spin_lock_init(&tp->lock);
  8415. spin_lock_init(&tp->tx_lock);
  8416. spin_lock_init(&tp->indirect_lock);
  8417. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  8418. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  8419. if (tp->regs == 0UL) {
  8420. printk(KERN_ERR PFX "Cannot map device registers, "
  8421. "aborting.\n");
  8422. err = -ENOMEM;
  8423. goto err_out_free_dev;
  8424. }
  8425. tg3_init_link_config(tp);
  8426. tg3_init_bufmgr_config(tp);
  8427. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  8428. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  8429. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  8430. dev->open = tg3_open;
  8431. dev->stop = tg3_close;
  8432. dev->get_stats = tg3_get_stats;
  8433. dev->set_multicast_list = tg3_set_rx_mode;
  8434. dev->set_mac_address = tg3_set_mac_addr;
  8435. dev->do_ioctl = tg3_ioctl;
  8436. dev->tx_timeout = tg3_tx_timeout;
  8437. dev->poll = tg3_poll;
  8438. dev->ethtool_ops = &tg3_ethtool_ops;
  8439. dev->weight = 64;
  8440. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  8441. dev->change_mtu = tg3_change_mtu;
  8442. dev->irq = pdev->irq;
  8443. #ifdef CONFIG_NET_POLL_CONTROLLER
  8444. dev->poll_controller = tg3_poll_controller;
  8445. #endif
  8446. err = tg3_get_invariants(tp);
  8447. if (err) {
  8448. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  8449. "aborting.\n");
  8450. goto err_out_iounmap;
  8451. }
  8452. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8453. tp->bufmgr_config.mbuf_read_dma_low_water =
  8454. DEFAULT_MB_RDMA_LOW_WATER_5705;
  8455. tp->bufmgr_config.mbuf_mac_rx_low_water =
  8456. DEFAULT_MB_MACRX_LOW_WATER_5705;
  8457. tp->bufmgr_config.mbuf_high_water =
  8458. DEFAULT_MB_HIGH_WATER_5705;
  8459. }
  8460. #if TG3_TSO_SUPPORT != 0
  8461. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  8462. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8463. }
  8464. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  8466. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  8467. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  8468. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  8469. } else {
  8470. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  8471. }
  8472. /* TSO is off by default, user can enable using ethtool. */
  8473. #if 0
  8474. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  8475. dev->features |= NETIF_F_TSO;
  8476. #endif
  8477. #endif
  8478. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  8479. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  8480. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  8481. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  8482. tp->rx_pending = 63;
  8483. }
  8484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  8485. tp->pdev_peer = tg3_find_5704_peer(tp);
  8486. err = tg3_get_device_address(tp);
  8487. if (err) {
  8488. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  8489. "aborting.\n");
  8490. goto err_out_iounmap;
  8491. }
  8492. /*
  8493. * Reset chip in case UNDI or EFI driver did not shutdown
  8494. * DMA self test will enable WDMAC and we'll see (spurious)
  8495. * pending DMA on the PCI bus at that point.
  8496. */
  8497. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  8498. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8499. pci_save_state(tp->pdev);
  8500. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  8501. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8502. }
  8503. err = tg3_test_dma(tp);
  8504. if (err) {
  8505. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  8506. goto err_out_iounmap;
  8507. }
  8508. /* Tigon3 can do ipv4 only... and some chips have buggy
  8509. * checksumming.
  8510. */
  8511. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  8512. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  8513. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8514. } else
  8515. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8516. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  8517. dev->features &= ~NETIF_F_HIGHDMA;
  8518. /* flow control autonegotiation is default behavior */
  8519. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8520. tg3_init_coal(tp);
  8521. err = register_netdev(dev);
  8522. if (err) {
  8523. printk(KERN_ERR PFX "Cannot register net device, "
  8524. "aborting.\n");
  8525. goto err_out_iounmap;
  8526. }
  8527. pci_set_drvdata(pdev, dev);
  8528. /* Now that we have fully setup the chip, save away a snapshot
  8529. * of the PCI config space. We need to restore this after
  8530. * GRC_MISC_CFG core clock resets and some resume events.
  8531. */
  8532. pci_save_state(tp->pdev);
  8533. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (PCI%s:%s:%s) %sBaseT Ethernet ",
  8534. dev->name,
  8535. tp->board_part_number,
  8536. tp->pci_chip_rev_id,
  8537. tg3_phy_string(tp),
  8538. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "X" : ""),
  8539. ((tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED) ?
  8540. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "133MHz" : "66MHz") :
  8541. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "100MHz" : "33MHz")),
  8542. ((tp->tg3_flags & TG3_FLAG_PCI_32BIT) ? "32-bit" : "64-bit"),
  8543. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  8544. for (i = 0; i < 6; i++)
  8545. printk("%2.2x%c", dev->dev_addr[i],
  8546. i == 5 ? '\n' : ':');
  8547. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  8548. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  8549. "TSOcap[%d] \n",
  8550. dev->name,
  8551. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  8552. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  8553. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  8554. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  8555. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  8556. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  8557. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  8558. printk(KERN_INFO "%s: dma_rwctrl[%08x]\n",
  8559. dev->name, tp->dma_rwctrl);
  8560. return 0;
  8561. err_out_iounmap:
  8562. iounmap(tp->regs);
  8563. err_out_free_dev:
  8564. free_netdev(dev);
  8565. err_out_free_res:
  8566. pci_release_regions(pdev);
  8567. err_out_disable_pdev:
  8568. pci_disable_device(pdev);
  8569. pci_set_drvdata(pdev, NULL);
  8570. return err;
  8571. }
  8572. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  8573. {
  8574. struct net_device *dev = pci_get_drvdata(pdev);
  8575. if (dev) {
  8576. struct tg3 *tp = netdev_priv(dev);
  8577. unregister_netdev(dev);
  8578. iounmap(tp->regs);
  8579. free_netdev(dev);
  8580. pci_release_regions(pdev);
  8581. pci_disable_device(pdev);
  8582. pci_set_drvdata(pdev, NULL);
  8583. }
  8584. }
  8585. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  8586. {
  8587. struct net_device *dev = pci_get_drvdata(pdev);
  8588. struct tg3 *tp = netdev_priv(dev);
  8589. int err;
  8590. if (!netif_running(dev))
  8591. return 0;
  8592. tg3_netif_stop(tp);
  8593. del_timer_sync(&tp->timer);
  8594. tg3_full_lock(tp, 1);
  8595. tg3_disable_ints(tp);
  8596. tg3_full_unlock(tp);
  8597. netif_device_detach(dev);
  8598. tg3_full_lock(tp, 0);
  8599. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8600. tg3_full_unlock(tp);
  8601. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  8602. if (err) {
  8603. tg3_full_lock(tp, 0);
  8604. tg3_init_hw(tp);
  8605. tp->timer.expires = jiffies + tp->timer_offset;
  8606. add_timer(&tp->timer);
  8607. netif_device_attach(dev);
  8608. tg3_netif_start(tp);
  8609. tg3_full_unlock(tp);
  8610. }
  8611. return err;
  8612. }
  8613. static int tg3_resume(struct pci_dev *pdev)
  8614. {
  8615. struct net_device *dev = pci_get_drvdata(pdev);
  8616. struct tg3 *tp = netdev_priv(dev);
  8617. int err;
  8618. if (!netif_running(dev))
  8619. return 0;
  8620. pci_restore_state(tp->pdev);
  8621. err = tg3_set_power_state(tp, 0);
  8622. if (err)
  8623. return err;
  8624. netif_device_attach(dev);
  8625. tg3_full_lock(tp, 0);
  8626. tg3_init_hw(tp);
  8627. tp->timer.expires = jiffies + tp->timer_offset;
  8628. add_timer(&tp->timer);
  8629. tg3_netif_start(tp);
  8630. tg3_full_unlock(tp);
  8631. return 0;
  8632. }
  8633. static struct pci_driver tg3_driver = {
  8634. .name = DRV_MODULE_NAME,
  8635. .id_table = tg3_pci_tbl,
  8636. .probe = tg3_init_one,
  8637. .remove = __devexit_p(tg3_remove_one),
  8638. .suspend = tg3_suspend,
  8639. .resume = tg3_resume
  8640. };
  8641. static int __init tg3_init(void)
  8642. {
  8643. return pci_module_init(&tg3_driver);
  8644. }
  8645. static void __exit tg3_cleanup(void)
  8646. {
  8647. pci_unregister_driver(&tg3_driver);
  8648. }
  8649. module_init(tg3_init);
  8650. module_exit(tg3_cleanup);