omap4.dtsi 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696
  1. /*
  2. * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <dt-bindings/gpio/gpio.h>
  9. #include <dt-bindings/interrupt-controller/arm-gic.h>
  10. #include <dt-bindings/pinctrl/omap.h>
  11. #include "skeleton.dtsi"
  12. / {
  13. compatible = "ti,omap4430", "ti,omap4";
  14. interrupt-parent = <&gic>;
  15. aliases {
  16. i2c0 = &i2c1;
  17. i2c1 = &i2c2;
  18. i2c2 = &i2c3;
  19. i2c3 = &i2c4;
  20. serial0 = &uart1;
  21. serial1 = &uart2;
  22. serial2 = &uart3;
  23. serial3 = &uart4;
  24. };
  25. cpus {
  26. #address-cells = <1>;
  27. #size-cells = <0>;
  28. cpu@0 {
  29. compatible = "arm,cortex-a9";
  30. device_type = "cpu";
  31. next-level-cache = <&L2>;
  32. reg = <0x0>;
  33. };
  34. cpu@1 {
  35. compatible = "arm,cortex-a9";
  36. device_type = "cpu";
  37. next-level-cache = <&L2>;
  38. reg = <0x1>;
  39. };
  40. };
  41. gic: interrupt-controller@48241000 {
  42. compatible = "arm,cortex-a9-gic";
  43. interrupt-controller;
  44. #interrupt-cells = <3>;
  45. reg = <0x48241000 0x1000>,
  46. <0x48240100 0x0100>;
  47. };
  48. L2: l2-cache-controller@48242000 {
  49. compatible = "arm,pl310-cache";
  50. reg = <0x48242000 0x1000>;
  51. cache-unified;
  52. cache-level = <2>;
  53. };
  54. local-timer@48240600 {
  55. compatible = "arm,cortex-a9-twd-timer";
  56. reg = <0x48240600 0x20>;
  57. interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
  58. };
  59. /*
  60. * The soc node represents the soc top level view. It is uses for IPs
  61. * that are not memory mapped in the MPU view or for the MPU itself.
  62. */
  63. soc {
  64. compatible = "ti,omap-infra";
  65. mpu {
  66. compatible = "ti,omap4-mpu";
  67. ti,hwmods = "mpu";
  68. };
  69. dsp {
  70. compatible = "ti,omap3-c64";
  71. ti,hwmods = "dsp";
  72. };
  73. iva {
  74. compatible = "ti,ivahd";
  75. ti,hwmods = "iva";
  76. };
  77. };
  78. /*
  79. * XXX: Use a flat representation of the OMAP4 interconnect.
  80. * The real OMAP interconnect network is quite complex.
  81. * Since that will not bring real advantage to represent that in DT for
  82. * the moment, just use a fake OCP bus entry to represent the whole bus
  83. * hierarchy.
  84. */
  85. ocp {
  86. compatible = "ti,omap4-l3-noc", "simple-bus";
  87. #address-cells = <1>;
  88. #size-cells = <1>;
  89. ranges;
  90. ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
  91. reg = <0x44000000 0x1000>,
  92. <0x44800000 0x2000>,
  93. <0x45000000 0x1000>;
  94. interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
  95. <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
  96. counter32k: counter@4a304000 {
  97. compatible = "ti,omap-counter32k";
  98. reg = <0x4a304000 0x20>;
  99. ti,hwmods = "counter_32k";
  100. };
  101. omap4_pmx_core: pinmux@4a100040 {
  102. compatible = "ti,omap4-padconf", "pinctrl-single";
  103. reg = <0x4a100040 0x0196>;
  104. #address-cells = <1>;
  105. #size-cells = <0>;
  106. #interrupt-cells = <1>;
  107. interrupt-controller;
  108. pinctrl-single,register-width = <16>;
  109. pinctrl-single,function-mask = <0x7fff>;
  110. };
  111. omap4_pmx_wkup: pinmux@4a31e040 {
  112. compatible = "ti,omap4-padconf", "pinctrl-single";
  113. reg = <0x4a31e040 0x0038>;
  114. #address-cells = <1>;
  115. #size-cells = <0>;
  116. #interrupt-cells = <1>;
  117. interrupt-controller;
  118. pinctrl-single,register-width = <16>;
  119. pinctrl-single,function-mask = <0x7fff>;
  120. };
  121. sdma: dma-controller@4a056000 {
  122. compatible = "ti,omap4430-sdma";
  123. reg = <0x4a056000 0x1000>;
  124. interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
  125. <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
  126. <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
  127. <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
  128. #dma-cells = <1>;
  129. #dma-channels = <32>;
  130. #dma-requests = <127>;
  131. };
  132. gpio1: gpio@4a310000 {
  133. compatible = "ti,omap4-gpio";
  134. reg = <0x4a310000 0x200>;
  135. interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
  136. ti,hwmods = "gpio1";
  137. ti,gpio-always-on;
  138. gpio-controller;
  139. #gpio-cells = <2>;
  140. interrupt-controller;
  141. #interrupt-cells = <2>;
  142. };
  143. gpio2: gpio@48055000 {
  144. compatible = "ti,omap4-gpio";
  145. reg = <0x48055000 0x200>;
  146. interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
  147. ti,hwmods = "gpio2";
  148. gpio-controller;
  149. #gpio-cells = <2>;
  150. interrupt-controller;
  151. #interrupt-cells = <2>;
  152. };
  153. gpio3: gpio@48057000 {
  154. compatible = "ti,omap4-gpio";
  155. reg = <0x48057000 0x200>;
  156. interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
  157. ti,hwmods = "gpio3";
  158. gpio-controller;
  159. #gpio-cells = <2>;
  160. interrupt-controller;
  161. #interrupt-cells = <2>;
  162. };
  163. gpio4: gpio@48059000 {
  164. compatible = "ti,omap4-gpio";
  165. reg = <0x48059000 0x200>;
  166. interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
  167. ti,hwmods = "gpio4";
  168. gpio-controller;
  169. #gpio-cells = <2>;
  170. interrupt-controller;
  171. #interrupt-cells = <2>;
  172. };
  173. gpio5: gpio@4805b000 {
  174. compatible = "ti,omap4-gpio";
  175. reg = <0x4805b000 0x200>;
  176. interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
  177. ti,hwmods = "gpio5";
  178. gpio-controller;
  179. #gpio-cells = <2>;
  180. interrupt-controller;
  181. #interrupt-cells = <2>;
  182. };
  183. gpio6: gpio@4805d000 {
  184. compatible = "ti,omap4-gpio";
  185. reg = <0x4805d000 0x200>;
  186. interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
  187. ti,hwmods = "gpio6";
  188. gpio-controller;
  189. #gpio-cells = <2>;
  190. interrupt-controller;
  191. #interrupt-cells = <2>;
  192. };
  193. gpmc: gpmc@50000000 {
  194. compatible = "ti,omap4430-gpmc";
  195. reg = <0x50000000 0x1000>;
  196. #address-cells = <2>;
  197. #size-cells = <1>;
  198. interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
  199. gpmc,num-cs = <8>;
  200. gpmc,num-waitpins = <4>;
  201. ti,hwmods = "gpmc";
  202. ti,no-idle-on-init;
  203. };
  204. uart1: serial@4806a000 {
  205. compatible = "ti,omap4-uart";
  206. reg = <0x4806a000 0x100>;
  207. interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
  208. ti,hwmods = "uart1";
  209. clock-frequency = <48000000>;
  210. };
  211. uart2: serial@4806c000 {
  212. compatible = "ti,omap4-uart";
  213. reg = <0x4806c000 0x100>;
  214. interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
  215. ti,hwmods = "uart2";
  216. clock-frequency = <48000000>;
  217. };
  218. uart3: serial@48020000 {
  219. compatible = "ti,omap4-uart";
  220. reg = <0x48020000 0x100>;
  221. interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
  222. ti,hwmods = "uart3";
  223. clock-frequency = <48000000>;
  224. };
  225. uart4: serial@4806e000 {
  226. compatible = "ti,omap4-uart";
  227. reg = <0x4806e000 0x100>;
  228. interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
  229. ti,hwmods = "uart4";
  230. clock-frequency = <48000000>;
  231. };
  232. i2c1: i2c@48070000 {
  233. compatible = "ti,omap4-i2c";
  234. reg = <0x48070000 0x100>;
  235. interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
  236. #address-cells = <1>;
  237. #size-cells = <0>;
  238. ti,hwmods = "i2c1";
  239. };
  240. i2c2: i2c@48072000 {
  241. compatible = "ti,omap4-i2c";
  242. reg = <0x48072000 0x100>;
  243. interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
  244. #address-cells = <1>;
  245. #size-cells = <0>;
  246. ti,hwmods = "i2c2";
  247. };
  248. i2c3: i2c@48060000 {
  249. compatible = "ti,omap4-i2c";
  250. reg = <0x48060000 0x100>;
  251. interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
  252. #address-cells = <1>;
  253. #size-cells = <0>;
  254. ti,hwmods = "i2c3";
  255. };
  256. i2c4: i2c@48350000 {
  257. compatible = "ti,omap4-i2c";
  258. reg = <0x48350000 0x100>;
  259. interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
  260. #address-cells = <1>;
  261. #size-cells = <0>;
  262. ti,hwmods = "i2c4";
  263. };
  264. mcspi1: spi@48098000 {
  265. compatible = "ti,omap4-mcspi";
  266. reg = <0x48098000 0x200>;
  267. interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
  268. #address-cells = <1>;
  269. #size-cells = <0>;
  270. ti,hwmods = "mcspi1";
  271. ti,spi-num-cs = <4>;
  272. dmas = <&sdma 35>,
  273. <&sdma 36>,
  274. <&sdma 37>,
  275. <&sdma 38>,
  276. <&sdma 39>,
  277. <&sdma 40>,
  278. <&sdma 41>,
  279. <&sdma 42>;
  280. dma-names = "tx0", "rx0", "tx1", "rx1",
  281. "tx2", "rx2", "tx3", "rx3";
  282. };
  283. mcspi2: spi@4809a000 {
  284. compatible = "ti,omap4-mcspi";
  285. reg = <0x4809a000 0x200>;
  286. interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
  287. #address-cells = <1>;
  288. #size-cells = <0>;
  289. ti,hwmods = "mcspi2";
  290. ti,spi-num-cs = <2>;
  291. dmas = <&sdma 43>,
  292. <&sdma 44>,
  293. <&sdma 45>,
  294. <&sdma 46>;
  295. dma-names = "tx0", "rx0", "tx1", "rx1";
  296. };
  297. mcspi3: spi@480b8000 {
  298. compatible = "ti,omap4-mcspi";
  299. reg = <0x480b8000 0x200>;
  300. interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
  301. #address-cells = <1>;
  302. #size-cells = <0>;
  303. ti,hwmods = "mcspi3";
  304. ti,spi-num-cs = <2>;
  305. dmas = <&sdma 15>, <&sdma 16>;
  306. dma-names = "tx0", "rx0";
  307. };
  308. mcspi4: spi@480ba000 {
  309. compatible = "ti,omap4-mcspi";
  310. reg = <0x480ba000 0x200>;
  311. interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
  312. #address-cells = <1>;
  313. #size-cells = <0>;
  314. ti,hwmods = "mcspi4";
  315. ti,spi-num-cs = <1>;
  316. dmas = <&sdma 70>, <&sdma 71>;
  317. dma-names = "tx0", "rx0";
  318. };
  319. mmc1: mmc@4809c000 {
  320. compatible = "ti,omap4-hsmmc";
  321. reg = <0x4809c000 0x400>;
  322. interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
  323. ti,hwmods = "mmc1";
  324. ti,dual-volt;
  325. ti,needs-special-reset;
  326. dmas = <&sdma 61>, <&sdma 62>;
  327. dma-names = "tx", "rx";
  328. };
  329. mmc2: mmc@480b4000 {
  330. compatible = "ti,omap4-hsmmc";
  331. reg = <0x480b4000 0x400>;
  332. interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
  333. ti,hwmods = "mmc2";
  334. ti,needs-special-reset;
  335. dmas = <&sdma 47>, <&sdma 48>;
  336. dma-names = "tx", "rx";
  337. };
  338. mmc3: mmc@480ad000 {
  339. compatible = "ti,omap4-hsmmc";
  340. reg = <0x480ad000 0x400>;
  341. interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
  342. ti,hwmods = "mmc3";
  343. ti,needs-special-reset;
  344. dmas = <&sdma 77>, <&sdma 78>;
  345. dma-names = "tx", "rx";
  346. };
  347. mmc4: mmc@480d1000 {
  348. compatible = "ti,omap4-hsmmc";
  349. reg = <0x480d1000 0x400>;
  350. interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
  351. ti,hwmods = "mmc4";
  352. ti,needs-special-reset;
  353. dmas = <&sdma 57>, <&sdma 58>;
  354. dma-names = "tx", "rx";
  355. };
  356. mmc5: mmc@480d5000 {
  357. compatible = "ti,omap4-hsmmc";
  358. reg = <0x480d5000 0x400>;
  359. interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
  360. ti,hwmods = "mmc5";
  361. ti,needs-special-reset;
  362. dmas = <&sdma 59>, <&sdma 60>;
  363. dma-names = "tx", "rx";
  364. };
  365. wdt2: wdt@4a314000 {
  366. compatible = "ti,omap4-wdt", "ti,omap3-wdt";
  367. reg = <0x4a314000 0x80>;
  368. interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
  369. ti,hwmods = "wd_timer2";
  370. };
  371. mcpdm: mcpdm@40132000 {
  372. compatible = "ti,omap4-mcpdm";
  373. reg = <0x40132000 0x7f>, /* MPU private access */
  374. <0x49032000 0x7f>; /* L3 Interconnect */
  375. reg-names = "mpu", "dma";
  376. interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
  377. ti,hwmods = "mcpdm";
  378. dmas = <&sdma 65>,
  379. <&sdma 66>;
  380. dma-names = "up_link", "dn_link";
  381. };
  382. dmic: dmic@4012e000 {
  383. compatible = "ti,omap4-dmic";
  384. reg = <0x4012e000 0x7f>, /* MPU private access */
  385. <0x4902e000 0x7f>; /* L3 Interconnect */
  386. reg-names = "mpu", "dma";
  387. interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
  388. ti,hwmods = "dmic";
  389. dmas = <&sdma 67>;
  390. dma-names = "up_link";
  391. };
  392. mcbsp1: mcbsp@40122000 {
  393. compatible = "ti,omap4-mcbsp";
  394. reg = <0x40122000 0xff>, /* MPU private access */
  395. <0x49022000 0xff>; /* L3 Interconnect */
  396. reg-names = "mpu", "dma";
  397. interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
  398. interrupt-names = "common";
  399. ti,buffer-size = <128>;
  400. ti,hwmods = "mcbsp1";
  401. dmas = <&sdma 33>,
  402. <&sdma 34>;
  403. dma-names = "tx", "rx";
  404. };
  405. mcbsp2: mcbsp@40124000 {
  406. compatible = "ti,omap4-mcbsp";
  407. reg = <0x40124000 0xff>, /* MPU private access */
  408. <0x49024000 0xff>; /* L3 Interconnect */
  409. reg-names = "mpu", "dma";
  410. interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
  411. interrupt-names = "common";
  412. ti,buffer-size = <128>;
  413. ti,hwmods = "mcbsp2";
  414. dmas = <&sdma 17>,
  415. <&sdma 18>;
  416. dma-names = "tx", "rx";
  417. };
  418. mcbsp3: mcbsp@40126000 {
  419. compatible = "ti,omap4-mcbsp";
  420. reg = <0x40126000 0xff>, /* MPU private access */
  421. <0x49026000 0xff>; /* L3 Interconnect */
  422. reg-names = "mpu", "dma";
  423. interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
  424. interrupt-names = "common";
  425. ti,buffer-size = <128>;
  426. ti,hwmods = "mcbsp3";
  427. dmas = <&sdma 19>,
  428. <&sdma 20>;
  429. dma-names = "tx", "rx";
  430. };
  431. mcbsp4: mcbsp@48096000 {
  432. compatible = "ti,omap4-mcbsp";
  433. reg = <0x48096000 0xff>; /* L4 Interconnect */
  434. reg-names = "mpu";
  435. interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
  436. interrupt-names = "common";
  437. ti,buffer-size = <128>;
  438. ti,hwmods = "mcbsp4";
  439. dmas = <&sdma 31>,
  440. <&sdma 32>;
  441. dma-names = "tx", "rx";
  442. };
  443. keypad: keypad@4a31c000 {
  444. compatible = "ti,omap4-keypad";
  445. reg = <0x4a31c000 0x80>;
  446. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  447. reg-names = "mpu";
  448. ti,hwmods = "kbd";
  449. };
  450. emif1: emif@4c000000 {
  451. compatible = "ti,emif-4d";
  452. reg = <0x4c000000 0x100>;
  453. interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
  454. ti,hwmods = "emif1";
  455. ti,no-idle-on-init;
  456. phy-type = <1>;
  457. hw-caps-read-idle-ctrl;
  458. hw-caps-ll-interface;
  459. hw-caps-temp-alert;
  460. };
  461. emif2: emif@4d000000 {
  462. compatible = "ti,emif-4d";
  463. reg = <0x4d000000 0x100>;
  464. interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
  465. ti,hwmods = "emif2";
  466. ti,no-idle-on-init;
  467. phy-type = <1>;
  468. hw-caps-read-idle-ctrl;
  469. hw-caps-ll-interface;
  470. hw-caps-temp-alert;
  471. };
  472. ocp2scp@4a0ad000 {
  473. compatible = "ti,omap-ocp2scp";
  474. reg = <0x4a0ad000 0x1f>;
  475. #address-cells = <1>;
  476. #size-cells = <1>;
  477. ranges;
  478. ti,hwmods = "ocp2scp_usb_phy";
  479. usb2_phy: usb2phy@4a0ad080 {
  480. compatible = "ti,omap-usb2";
  481. reg = <0x4a0ad080 0x58>;
  482. ctrl-module = <&omap_control_usb>;
  483. };
  484. };
  485. timer1: timer@4a318000 {
  486. compatible = "ti,omap3430-timer";
  487. reg = <0x4a318000 0x80>;
  488. interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
  489. ti,hwmods = "timer1";
  490. ti,timer-alwon;
  491. };
  492. timer2: timer@48032000 {
  493. compatible = "ti,omap3430-timer";
  494. reg = <0x48032000 0x80>;
  495. interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
  496. ti,hwmods = "timer2";
  497. };
  498. timer3: timer@48034000 {
  499. compatible = "ti,omap4430-timer";
  500. reg = <0x48034000 0x80>;
  501. interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
  502. ti,hwmods = "timer3";
  503. };
  504. timer4: timer@48036000 {
  505. compatible = "ti,omap4430-timer";
  506. reg = <0x48036000 0x80>;
  507. interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
  508. ti,hwmods = "timer4";
  509. };
  510. timer5: timer@40138000 {
  511. compatible = "ti,omap4430-timer";
  512. reg = <0x40138000 0x80>,
  513. <0x49038000 0x80>;
  514. interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
  515. ti,hwmods = "timer5";
  516. ti,timer-dsp;
  517. };
  518. timer6: timer@4013a000 {
  519. compatible = "ti,omap4430-timer";
  520. reg = <0x4013a000 0x80>,
  521. <0x4903a000 0x80>;
  522. interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
  523. ti,hwmods = "timer6";
  524. ti,timer-dsp;
  525. };
  526. timer7: timer@4013c000 {
  527. compatible = "ti,omap4430-timer";
  528. reg = <0x4013c000 0x80>,
  529. <0x4903c000 0x80>;
  530. interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
  531. ti,hwmods = "timer7";
  532. ti,timer-dsp;
  533. };
  534. timer8: timer@4013e000 {
  535. compatible = "ti,omap4430-timer";
  536. reg = <0x4013e000 0x80>,
  537. <0x4903e000 0x80>;
  538. interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
  539. ti,hwmods = "timer8";
  540. ti,timer-pwm;
  541. ti,timer-dsp;
  542. };
  543. timer9: timer@4803e000 {
  544. compatible = "ti,omap4430-timer";
  545. reg = <0x4803e000 0x80>;
  546. interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
  547. ti,hwmods = "timer9";
  548. ti,timer-pwm;
  549. };
  550. timer10: timer@48086000 {
  551. compatible = "ti,omap3430-timer";
  552. reg = <0x48086000 0x80>;
  553. interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
  554. ti,hwmods = "timer10";
  555. ti,timer-pwm;
  556. };
  557. timer11: timer@48088000 {
  558. compatible = "ti,omap4430-timer";
  559. reg = <0x48088000 0x80>;
  560. interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
  561. ti,hwmods = "timer11";
  562. ti,timer-pwm;
  563. };
  564. usbhstll: usbhstll@4a062000 {
  565. compatible = "ti,usbhs-tll";
  566. reg = <0x4a062000 0x1000>;
  567. interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
  568. ti,hwmods = "usb_tll_hs";
  569. };
  570. usbhshost: usbhshost@4a064000 {
  571. compatible = "ti,usbhs-host";
  572. reg = <0x4a064000 0x800>;
  573. ti,hwmods = "usb_host_hs";
  574. #address-cells = <1>;
  575. #size-cells = <1>;
  576. ranges;
  577. usbhsohci: ohci@4a064800 {
  578. compatible = "ti,ohci-omap3", "usb-ohci";
  579. reg = <0x4a064800 0x400>;
  580. interrupt-parent = <&gic>;
  581. interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
  582. };
  583. usbhsehci: ehci@4a064c00 {
  584. compatible = "ti,ehci-omap", "usb-ehci";
  585. reg = <0x4a064c00 0x400>;
  586. interrupt-parent = <&gic>;
  587. interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
  588. };
  589. };
  590. omap_control_usb: omap-control-usb@4a002300 {
  591. compatible = "ti,omap-control-usb";
  592. reg = <0x4a002300 0x4>,
  593. <0x4a00233c 0x4>;
  594. reg-names = "control_dev_conf", "otghs_control";
  595. ti,type = <1>;
  596. };
  597. usb_otg_hs: usb_otg_hs@4a0ab000 {
  598. compatible = "ti,omap4-musb";
  599. reg = <0x4a0ab000 0x7ff>;
  600. interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
  601. interrupt-names = "mc", "dma";
  602. ti,hwmods = "usb_otg_hs";
  603. usb-phy = <&usb2_phy>;
  604. multipoint = <1>;
  605. num-eps = <16>;
  606. ram-bits = <12>;
  607. ti,has-mailbox;
  608. };
  609. aes: aes@4b501000 {
  610. compatible = "ti,omap4-aes";
  611. ti,hwmods = "aes";
  612. reg = <0x4b501000 0xa0>;
  613. interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
  614. dmas = <&sdma 111>, <&sdma 110>;
  615. dma-names = "tx", "rx";
  616. };
  617. des: des@480a5000 {
  618. compatible = "ti,omap4-des";
  619. ti,hwmods = "des";
  620. reg = <0x480a5000 0xa0>;
  621. interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
  622. dmas = <&sdma 117>, <&sdma 116>;
  623. dma-names = "tx", "rx";
  624. };
  625. };
  626. };