iommu.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610
  1. /*
  2. * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
  3. *
  4. * Rewrite, cleanup:
  5. *
  6. * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
  7. * Copyright (C) 2006 Olof Johansson <olof@lixom.net>
  8. *
  9. * Dynamic DMA mapping support, pSeries-specific parts, both SMP and LPAR.
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. */
  26. #include <linux/config.h>
  27. #include <linux/init.h>
  28. #include <linux/types.h>
  29. #include <linux/slab.h>
  30. #include <linux/mm.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/string.h>
  33. #include <linux/pci.h>
  34. #include <linux/dma-mapping.h>
  35. #include <asm/io.h>
  36. #include <asm/prom.h>
  37. #include <asm/rtas.h>
  38. #include <asm/iommu.h>
  39. #include <asm/pci-bridge.h>
  40. #include <asm/machdep.h>
  41. #include <asm/abs_addr.h>
  42. #include <asm/pSeries_reconfig.h>
  43. #include <asm/firmware.h>
  44. #include <asm/tce.h>
  45. #include <asm/ppc-pci.h>
  46. #include <asm/udbg.h>
  47. #include "plpar_wrappers.h"
  48. #define DBG(fmt...)
  49. static void tce_build_pSeries(struct iommu_table *tbl, long index,
  50. long npages, unsigned long uaddr,
  51. enum dma_data_direction direction)
  52. {
  53. u64 proto_tce;
  54. u64 *tcep;
  55. u64 rpn;
  56. index <<= TCE_PAGE_FACTOR;
  57. npages <<= TCE_PAGE_FACTOR;
  58. proto_tce = TCE_PCI_READ; // Read allowed
  59. if (direction != DMA_TO_DEVICE)
  60. proto_tce |= TCE_PCI_WRITE;
  61. tcep = ((u64 *)tbl->it_base) + index;
  62. while (npages--) {
  63. /* can't move this out since we might cross LMB boundary */
  64. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  65. *tcep = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  66. uaddr += TCE_PAGE_SIZE;
  67. tcep++;
  68. }
  69. }
  70. static void tce_free_pSeries(struct iommu_table *tbl, long index, long npages)
  71. {
  72. u64 *tcep;
  73. npages <<= TCE_PAGE_FACTOR;
  74. index <<= TCE_PAGE_FACTOR;
  75. tcep = ((u64 *)tbl->it_base) + index;
  76. while (npages--)
  77. *(tcep++) = 0;
  78. }
  79. static unsigned long tce_get_pseries(struct iommu_table *tbl, long index)
  80. {
  81. u64 *tcep;
  82. index <<= TCE_PAGE_FACTOR;
  83. tcep = ((u64 *)tbl->it_base) + index;
  84. return *tcep;
  85. }
  86. static void tce_build_pSeriesLP(struct iommu_table *tbl, long tcenum,
  87. long npages, unsigned long uaddr,
  88. enum dma_data_direction direction)
  89. {
  90. u64 rc;
  91. u64 proto_tce, tce;
  92. u64 rpn;
  93. tcenum <<= TCE_PAGE_FACTOR;
  94. npages <<= TCE_PAGE_FACTOR;
  95. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  96. proto_tce = TCE_PCI_READ;
  97. if (direction != DMA_TO_DEVICE)
  98. proto_tce |= TCE_PCI_WRITE;
  99. while (npages--) {
  100. tce = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  101. rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, tce);
  102. if (rc && printk_ratelimit()) {
  103. printk("tce_build_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  104. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  105. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  106. printk("\ttce val = 0x%lx\n", tce );
  107. show_stack(current, (unsigned long *)__get_SP());
  108. }
  109. tcenum++;
  110. rpn++;
  111. }
  112. }
  113. static DEFINE_PER_CPU(u64 *, tce_page) = NULL;
  114. static void tce_buildmulti_pSeriesLP(struct iommu_table *tbl, long tcenum,
  115. long npages, unsigned long uaddr,
  116. enum dma_data_direction direction)
  117. {
  118. u64 rc;
  119. u64 proto_tce;
  120. u64 *tcep;
  121. u64 rpn;
  122. long l, limit;
  123. if (TCE_PAGE_FACTOR == 0 && npages == 1)
  124. return tce_build_pSeriesLP(tbl, tcenum, npages, uaddr,
  125. direction);
  126. tcep = __get_cpu_var(tce_page);
  127. /* This is safe to do since interrupts are off when we're called
  128. * from iommu_alloc{,_sg}()
  129. */
  130. if (!tcep) {
  131. tcep = (u64 *)__get_free_page(GFP_ATOMIC);
  132. /* If allocation fails, fall back to the loop implementation */
  133. if (!tcep)
  134. return tce_build_pSeriesLP(tbl, tcenum, npages,
  135. uaddr, direction);
  136. __get_cpu_var(tce_page) = tcep;
  137. }
  138. tcenum <<= TCE_PAGE_FACTOR;
  139. npages <<= TCE_PAGE_FACTOR;
  140. rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
  141. proto_tce = TCE_PCI_READ;
  142. if (direction != DMA_TO_DEVICE)
  143. proto_tce |= TCE_PCI_WRITE;
  144. /* We can map max one pageful of TCEs at a time */
  145. do {
  146. /*
  147. * Set up the page with TCE data, looping through and setting
  148. * the values.
  149. */
  150. limit = min_t(long, npages, 4096/TCE_ENTRY_SIZE);
  151. for (l = 0; l < limit; l++) {
  152. tcep[l] = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
  153. rpn++;
  154. }
  155. rc = plpar_tce_put_indirect((u64)tbl->it_index,
  156. (u64)tcenum << 12,
  157. (u64)virt_to_abs(tcep),
  158. limit);
  159. npages -= limit;
  160. tcenum += limit;
  161. } while (npages > 0 && !rc);
  162. if (rc && printk_ratelimit()) {
  163. printk("tce_buildmulti_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  164. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  165. printk("\tnpages = 0x%lx\n", (u64)npages);
  166. printk("\ttce[0] val = 0x%lx\n", tcep[0]);
  167. show_stack(current, (unsigned long *)__get_SP());
  168. }
  169. }
  170. static void tce_free_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  171. {
  172. u64 rc;
  173. tcenum <<= TCE_PAGE_FACTOR;
  174. npages <<= TCE_PAGE_FACTOR;
  175. while (npages--) {
  176. rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, 0);
  177. if (rc && printk_ratelimit()) {
  178. printk("tce_free_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
  179. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  180. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  181. show_stack(current, (unsigned long *)__get_SP());
  182. }
  183. tcenum++;
  184. }
  185. }
  186. static void tce_freemulti_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
  187. {
  188. u64 rc;
  189. tcenum <<= TCE_PAGE_FACTOR;
  190. npages <<= TCE_PAGE_FACTOR;
  191. rc = plpar_tce_stuff((u64)tbl->it_index, (u64)tcenum << 12, 0, npages);
  192. if (rc && printk_ratelimit()) {
  193. printk("tce_freemulti_pSeriesLP: plpar_tce_stuff failed\n");
  194. printk("\trc = %ld\n", rc);
  195. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  196. printk("\tnpages = 0x%lx\n", (u64)npages);
  197. show_stack(current, (unsigned long *)__get_SP());
  198. }
  199. }
  200. static unsigned long tce_get_pSeriesLP(struct iommu_table *tbl, long tcenum)
  201. {
  202. u64 rc;
  203. unsigned long tce_ret;
  204. tcenum <<= TCE_PAGE_FACTOR;
  205. rc = plpar_tce_get((u64)tbl->it_index, (u64)tcenum << 12, &tce_ret);
  206. if (rc && printk_ratelimit()) {
  207. printk("tce_get_pSeriesLP: plpar_tce_get failed. rc=%ld\n",
  208. rc);
  209. printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
  210. printk("\ttcenum = 0x%lx\n", (u64)tcenum);
  211. show_stack(current, (unsigned long *)__get_SP());
  212. }
  213. return tce_ret;
  214. }
  215. static void iommu_table_setparms(struct pci_controller *phb,
  216. struct device_node *dn,
  217. struct iommu_table *tbl)
  218. {
  219. struct device_node *node;
  220. unsigned long *basep;
  221. unsigned int *sizep;
  222. node = (struct device_node *)phb->arch_data;
  223. basep = (unsigned long *)get_property(node, "linux,tce-base", NULL);
  224. sizep = (unsigned int *)get_property(node, "linux,tce-size", NULL);
  225. if (basep == NULL || sizep == NULL) {
  226. printk(KERN_ERR "PCI_DMA: iommu_table_setparms: %s has "
  227. "missing tce entries !\n", dn->full_name);
  228. return;
  229. }
  230. tbl->it_base = (unsigned long)__va(*basep);
  231. #ifndef CONFIG_CRASH_DUMP
  232. memset((void *)tbl->it_base, 0, *sizep);
  233. #endif
  234. tbl->it_busno = phb->bus->number;
  235. /* Units of tce entries */
  236. tbl->it_offset = phb->dma_window_base_cur >> PAGE_SHIFT;
  237. /* Test if we are going over 2GB of DMA space */
  238. if (phb->dma_window_base_cur + phb->dma_window_size > 0x80000000ul) {
  239. udbg_printf("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  240. panic("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
  241. }
  242. phb->dma_window_base_cur += phb->dma_window_size;
  243. /* Set the tce table size - measured in entries */
  244. tbl->it_size = phb->dma_window_size >> PAGE_SHIFT;
  245. tbl->it_index = 0;
  246. tbl->it_blocksize = 16;
  247. tbl->it_type = TCE_PCI;
  248. }
  249. /*
  250. * iommu_table_setparms_lpar
  251. *
  252. * Function: On pSeries LPAR systems, return TCE table info, given a pci bus.
  253. */
  254. static void iommu_table_setparms_lpar(struct pci_controller *phb,
  255. struct device_node *dn,
  256. struct iommu_table *tbl,
  257. unsigned char *dma_window)
  258. {
  259. unsigned long offset, size;
  260. tbl->it_busno = PCI_DN(dn)->bussubno;
  261. of_parse_dma_window(dn, dma_window, &tbl->it_index, &offset, &size);
  262. tbl->it_base = 0;
  263. tbl->it_blocksize = 16;
  264. tbl->it_type = TCE_PCI;
  265. tbl->it_offset = offset >> PAGE_SHIFT;
  266. tbl->it_size = size >> PAGE_SHIFT;
  267. }
  268. static void iommu_bus_setup_pSeries(struct pci_bus *bus)
  269. {
  270. struct device_node *dn;
  271. struct iommu_table *tbl;
  272. struct device_node *isa_dn, *isa_dn_orig;
  273. struct device_node *tmp;
  274. struct pci_dn *pci;
  275. int children;
  276. DBG("iommu_bus_setup_pSeries, bus %p, bus->self %p\n", bus, bus->self);
  277. dn = pci_bus_to_OF_node(bus);
  278. pci = PCI_DN(dn);
  279. if (bus->self) {
  280. /* This is not a root bus, any setup will be done for the
  281. * device-side of the bridge in iommu_dev_setup_pSeries().
  282. */
  283. return;
  284. }
  285. /* Check if the ISA bus on the system is under
  286. * this PHB.
  287. */
  288. isa_dn = isa_dn_orig = of_find_node_by_type(NULL, "isa");
  289. while (isa_dn && isa_dn != dn)
  290. isa_dn = isa_dn->parent;
  291. if (isa_dn_orig)
  292. of_node_put(isa_dn_orig);
  293. /* Count number of direct PCI children of the PHB. */
  294. for (children = 0, tmp = dn->child; tmp; tmp = tmp->sibling)
  295. children++;
  296. DBG("Children: %d\n", children);
  297. /* Calculate amount of DMA window per slot. Each window must be
  298. * a power of two (due to pci_alloc_consistent requirements).
  299. *
  300. * Keep 256MB aside for PHBs with ISA.
  301. */
  302. if (!isa_dn) {
  303. /* No ISA/IDE - just set window size and return */
  304. pci->phb->dma_window_size = 0x80000000ul; /* To be divided */
  305. while (pci->phb->dma_window_size * children > 0x80000000ul)
  306. pci->phb->dma_window_size >>= 1;
  307. DBG("No ISA/IDE, window size is 0x%lx\n",
  308. pci->phb->dma_window_size);
  309. pci->phb->dma_window_base_cur = 0;
  310. return;
  311. }
  312. /* If we have ISA, then we probably have an IDE
  313. * controller too. Allocate a 128MB table but
  314. * skip the first 128MB to avoid stepping on ISA
  315. * space.
  316. */
  317. pci->phb->dma_window_size = 0x8000000ul;
  318. pci->phb->dma_window_base_cur = 0x8000000ul;
  319. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  320. pci->phb->node);
  321. iommu_table_setparms(pci->phb, dn, tbl);
  322. pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
  323. /* Divide the rest (1.75GB) among the children */
  324. pci->phb->dma_window_size = 0x80000000ul;
  325. while (pci->phb->dma_window_size * children > 0x70000000ul)
  326. pci->phb->dma_window_size >>= 1;
  327. DBG("ISA/IDE, window size is 0x%lx\n", pci->phb->dma_window_size);
  328. }
  329. static void iommu_bus_setup_pSeriesLP(struct pci_bus *bus)
  330. {
  331. struct iommu_table *tbl;
  332. struct device_node *dn, *pdn;
  333. struct pci_dn *ppci;
  334. unsigned char *dma_window = NULL;
  335. DBG("iommu_bus_setup_pSeriesLP, bus %p, bus->self %p\n", bus, bus->self);
  336. dn = pci_bus_to_OF_node(bus);
  337. /* Find nearest ibm,dma-window, walking up the device tree */
  338. for (pdn = dn; pdn != NULL; pdn = pdn->parent) {
  339. dma_window = get_property(pdn, "ibm,dma-window", NULL);
  340. if (dma_window != NULL)
  341. break;
  342. }
  343. if (dma_window == NULL) {
  344. DBG("iommu_bus_setup_pSeriesLP: bus %s seems to have no ibm,dma-window property\n", dn->full_name);
  345. return;
  346. }
  347. ppci = PCI_DN(pdn);
  348. if (!ppci->iommu_table) {
  349. /* Bussubno hasn't been copied yet.
  350. * Do it now because iommu_table_setparms_lpar needs it.
  351. */
  352. ppci->bussubno = bus->number;
  353. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  354. ppci->phb->node);
  355. iommu_table_setparms_lpar(ppci->phb, pdn, tbl, dma_window);
  356. ppci->iommu_table = iommu_init_table(tbl, ppci->phb->node);
  357. }
  358. if (pdn != dn)
  359. PCI_DN(dn)->iommu_table = ppci->iommu_table;
  360. }
  361. static void iommu_dev_setup_pSeries(struct pci_dev *dev)
  362. {
  363. struct device_node *dn, *mydn;
  364. struct iommu_table *tbl;
  365. DBG("iommu_dev_setup_pSeries, dev %p (%s)\n", dev, pci_name(dev));
  366. mydn = dn = pci_device_to_OF_node(dev);
  367. /* If we're the direct child of a root bus, then we need to allocate
  368. * an iommu table ourselves. The bus setup code should have setup
  369. * the window sizes already.
  370. */
  371. if (!dev->bus->self) {
  372. DBG(" --> first child, no bridge. Allocating iommu table.\n");
  373. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  374. PCI_DN(dn)->phb->node);
  375. iommu_table_setparms(PCI_DN(dn)->phb, dn, tbl);
  376. PCI_DN(dn)->iommu_table = iommu_init_table(tbl,
  377. PCI_DN(dn)->phb->node);
  378. return;
  379. }
  380. /* If this device is further down the bus tree, search upwards until
  381. * an already allocated iommu table is found and use that.
  382. */
  383. while (dn && PCI_DN(dn) && PCI_DN(dn)->iommu_table == NULL)
  384. dn = dn->parent;
  385. if (dn && PCI_DN(dn)) {
  386. PCI_DN(mydn)->iommu_table = PCI_DN(dn)->iommu_table;
  387. } else {
  388. DBG("iommu_dev_setup_pSeries, dev %p (%s) has no iommu table\n", dev, pci_name(dev));
  389. }
  390. }
  391. static int iommu_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *node)
  392. {
  393. int err = NOTIFY_OK;
  394. struct device_node *np = node;
  395. struct pci_dn *pci = PCI_DN(np);
  396. switch (action) {
  397. case PSERIES_RECONFIG_REMOVE:
  398. if (pci && pci->iommu_table &&
  399. get_property(np, "ibm,dma-window", NULL))
  400. iommu_free_table(np);
  401. break;
  402. default:
  403. err = NOTIFY_DONE;
  404. break;
  405. }
  406. return err;
  407. }
  408. static struct notifier_block iommu_reconfig_nb = {
  409. .notifier_call = iommu_reconfig_notifier,
  410. };
  411. static void iommu_dev_setup_pSeriesLP(struct pci_dev *dev)
  412. {
  413. struct device_node *pdn, *dn;
  414. struct iommu_table *tbl;
  415. unsigned char *dma_window = NULL;
  416. struct pci_dn *pci;
  417. DBG("iommu_dev_setup_pSeriesLP, dev %p (%s)\n", dev, pci_name(dev));
  418. /* dev setup for LPAR is a little tricky, since the device tree might
  419. * contain the dma-window properties per-device and not neccesarily
  420. * for the bus. So we need to search upwards in the tree until we
  421. * either hit a dma-window property, OR find a parent with a table
  422. * already allocated.
  423. */
  424. dn = pci_device_to_OF_node(dev);
  425. for (pdn = dn; pdn && PCI_DN(pdn) && !PCI_DN(pdn)->iommu_table;
  426. pdn = pdn->parent) {
  427. dma_window = get_property(pdn, "ibm,dma-window", NULL);
  428. if (dma_window)
  429. break;
  430. }
  431. /* Check for parent == NULL so we don't try to setup the empty EADS
  432. * slots on POWER4 machines.
  433. */
  434. if (dma_window == NULL || pdn->parent == NULL) {
  435. DBG("No dma window for device, linking to parent\n");
  436. PCI_DN(dn)->iommu_table = PCI_DN(pdn)->iommu_table;
  437. return;
  438. } else {
  439. DBG("Found DMA window, allocating table\n");
  440. }
  441. pci = PCI_DN(pdn);
  442. if (!pci->iommu_table) {
  443. /* iommu_table_setparms_lpar needs bussubno. */
  444. pci->bussubno = pci->phb->bus->number;
  445. tbl = kmalloc_node(sizeof(struct iommu_table), GFP_KERNEL,
  446. pci->phb->node);
  447. iommu_table_setparms_lpar(pci->phb, pdn, tbl, dma_window);
  448. pci->iommu_table = iommu_init_table(tbl, pci->phb->node);
  449. }
  450. if (pdn != dn)
  451. PCI_DN(dn)->iommu_table = pci->iommu_table;
  452. }
  453. static void iommu_bus_setup_null(struct pci_bus *b) { }
  454. static void iommu_dev_setup_null(struct pci_dev *d) { }
  455. /* These are called very early. */
  456. void iommu_init_early_pSeries(void)
  457. {
  458. if (of_chosen && get_property(of_chosen, "linux,iommu-off", NULL)) {
  459. /* Direct I/O, IOMMU off */
  460. ppc_md.iommu_dev_setup = iommu_dev_setup_null;
  461. ppc_md.iommu_bus_setup = iommu_bus_setup_null;
  462. pci_direct_iommu_init();
  463. return;
  464. }
  465. if (firmware_has_feature(FW_FEATURE_LPAR)) {
  466. if (firmware_has_feature(FW_FEATURE_MULTITCE)) {
  467. ppc_md.tce_build = tce_buildmulti_pSeriesLP;
  468. ppc_md.tce_free = tce_freemulti_pSeriesLP;
  469. } else {
  470. ppc_md.tce_build = tce_build_pSeriesLP;
  471. ppc_md.tce_free = tce_free_pSeriesLP;
  472. }
  473. ppc_md.tce_get = tce_get_pSeriesLP;
  474. ppc_md.iommu_bus_setup = iommu_bus_setup_pSeriesLP;
  475. ppc_md.iommu_dev_setup = iommu_dev_setup_pSeriesLP;
  476. } else {
  477. ppc_md.tce_build = tce_build_pSeries;
  478. ppc_md.tce_free = tce_free_pSeries;
  479. ppc_md.tce_get = tce_get_pseries;
  480. ppc_md.iommu_bus_setup = iommu_bus_setup_pSeries;
  481. ppc_md.iommu_dev_setup = iommu_dev_setup_pSeries;
  482. }
  483. pSeries_reconfig_notifier_register(&iommu_reconfig_nb);
  484. pci_iommu_init();
  485. }