ti_hdmi_4xxx_ip.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429
  1. /*
  2. * ti_hdmi_4xxx_ip.c
  3. *
  4. * HDMI TI81xx, TI38xx, TI OMAP4 etc IP driver Library
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/err.h>
  24. #include <linux/io.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/mutex.h>
  27. #include <linux/delay.h>
  28. #include <linux/string.h>
  29. #include <linux/seq_file.h>
  30. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  31. #include <sound/asound.h>
  32. #include <sound/asoundef.h>
  33. #endif
  34. #include "ti_hdmi_4xxx_ip.h"
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define HDMI_IRQ_LINK_CONNECT (1 << 25)
  38. #define HDMI_IRQ_LINK_DISCONNECT (1 << 26)
  39. static inline void hdmi_write_reg(void __iomem *base_addr,
  40. const u16 idx, u32 val)
  41. {
  42. __raw_writel(val, base_addr + idx);
  43. }
  44. static inline u32 hdmi_read_reg(void __iomem *base_addr,
  45. const u16 idx)
  46. {
  47. return __raw_readl(base_addr + idx);
  48. }
  49. static inline void __iomem *hdmi_wp_base(struct hdmi_ip_data *ip_data)
  50. {
  51. return ip_data->base_wp;
  52. }
  53. static inline void __iomem *hdmi_phy_base(struct hdmi_ip_data *ip_data)
  54. {
  55. return ip_data->base_wp + ip_data->phy_offset;
  56. }
  57. static inline void __iomem *hdmi_pll_base(struct hdmi_ip_data *ip_data)
  58. {
  59. return ip_data->base_wp + ip_data->pll_offset;
  60. }
  61. static inline void __iomem *hdmi_av_base(struct hdmi_ip_data *ip_data)
  62. {
  63. return ip_data->base_wp + ip_data->core_av_offset;
  64. }
  65. static inline void __iomem *hdmi_core_sys_base(struct hdmi_ip_data *ip_data)
  66. {
  67. return ip_data->base_wp + ip_data->core_sys_offset;
  68. }
  69. static inline int hdmi_wait_for_bit_change(void __iomem *base_addr,
  70. const u16 idx,
  71. int b2, int b1, u32 val)
  72. {
  73. u32 t = 0;
  74. while (val != REG_GET(base_addr, idx, b2, b1)) {
  75. udelay(1);
  76. if (t++ > 10000)
  77. return !val;
  78. }
  79. return val;
  80. }
  81. static int hdmi_pll_init(struct hdmi_ip_data *ip_data)
  82. {
  83. u32 r;
  84. void __iomem *pll_base = hdmi_pll_base(ip_data);
  85. struct hdmi_pll_info *fmt = &ip_data->pll_data;
  86. /* PLL start always use manual mode */
  87. REG_FLD_MOD(pll_base, PLLCTRL_PLL_CONTROL, 0x0, 0, 0);
  88. r = hdmi_read_reg(pll_base, PLLCTRL_CFG1);
  89. r = FLD_MOD(r, fmt->regm, 20, 9); /* CFG1_PLL_REGM */
  90. r = FLD_MOD(r, fmt->regn - 1, 8, 1); /* CFG1_PLL_REGN */
  91. hdmi_write_reg(pll_base, PLLCTRL_CFG1, r);
  92. r = hdmi_read_reg(pll_base, PLLCTRL_CFG2);
  93. r = FLD_MOD(r, 0x0, 12, 12); /* PLL_HIGHFREQ divide by 2 */
  94. r = FLD_MOD(r, 0x1, 13, 13); /* PLL_REFEN */
  95. r = FLD_MOD(r, 0x0, 14, 14); /* PHY_CLKINEN de-assert during locking */
  96. r = FLD_MOD(r, fmt->refsel, 22, 21); /* REFSEL */
  97. if (fmt->dcofreq) {
  98. /* divider programming for frequency beyond 1000Mhz */
  99. REG_FLD_MOD(pll_base, PLLCTRL_CFG3, fmt->regsd, 17, 10);
  100. r = FLD_MOD(r, 0x4, 3, 1); /* 1000MHz and 2000MHz */
  101. } else {
  102. r = FLD_MOD(r, 0x2, 3, 1); /* 500MHz and 1000MHz */
  103. }
  104. hdmi_write_reg(pll_base, PLLCTRL_CFG2, r);
  105. r = hdmi_read_reg(pll_base, PLLCTRL_CFG4);
  106. r = FLD_MOD(r, fmt->regm2, 24, 18);
  107. r = FLD_MOD(r, fmt->regmf, 17, 0);
  108. hdmi_write_reg(pll_base, PLLCTRL_CFG4, r);
  109. /* go now */
  110. REG_FLD_MOD(pll_base, PLLCTRL_PLL_GO, 0x1, 0, 0);
  111. /* wait for bit change */
  112. if (hdmi_wait_for_bit_change(pll_base, PLLCTRL_PLL_GO,
  113. 0, 0, 1) != 1) {
  114. pr_err("PLL GO bit not set\n");
  115. return -ETIMEDOUT;
  116. }
  117. /* Wait till the lock bit is set in PLL status */
  118. if (hdmi_wait_for_bit_change(pll_base,
  119. PLLCTRL_PLL_STATUS, 1, 1, 1) != 1) {
  120. pr_err("cannot lock PLL\n");
  121. pr_err("CFG1 0x%x\n",
  122. hdmi_read_reg(pll_base, PLLCTRL_CFG1));
  123. pr_err("CFG2 0x%x\n",
  124. hdmi_read_reg(pll_base, PLLCTRL_CFG2));
  125. pr_err("CFG4 0x%x\n",
  126. hdmi_read_reg(pll_base, PLLCTRL_CFG4));
  127. return -ETIMEDOUT;
  128. }
  129. pr_debug("PLL locked!\n");
  130. return 0;
  131. }
  132. /* PHY_PWR_CMD */
  133. static int hdmi_set_phy_pwr(struct hdmi_ip_data *ip_data, enum hdmi_phy_pwr val)
  134. {
  135. /* Return if already the state */
  136. if (REG_GET(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, 5, 4) == val)
  137. return 0;
  138. /* Command for power control of HDMI PHY */
  139. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 7, 6);
  140. /* Status of the power control of HDMI PHY */
  141. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data),
  142. HDMI_WP_PWR_CTRL, 5, 4, val) != val) {
  143. pr_err("Failed to set PHY power mode to %d\n", val);
  144. return -ETIMEDOUT;
  145. }
  146. return 0;
  147. }
  148. /* PLL_PWR_CMD */
  149. static int hdmi_set_pll_pwr(struct hdmi_ip_data *ip_data, enum hdmi_pll_pwr val)
  150. {
  151. /* Command for power control of HDMI PLL */
  152. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL, val, 3, 2);
  153. /* wait till PHY_PWR_STATUS is set */
  154. if (hdmi_wait_for_bit_change(hdmi_wp_base(ip_data), HDMI_WP_PWR_CTRL,
  155. 1, 0, val) != val) {
  156. pr_err("Failed to set PLL_PWR_STATUS\n");
  157. return -ETIMEDOUT;
  158. }
  159. return 0;
  160. }
  161. static int hdmi_pll_reset(struct hdmi_ip_data *ip_data)
  162. {
  163. /* SYSRESET controlled by power FSM */
  164. REG_FLD_MOD(hdmi_pll_base(ip_data), PLLCTRL_PLL_CONTROL, 0x0, 3, 3);
  165. /* READ 0x0 reset is in progress */
  166. if (hdmi_wait_for_bit_change(hdmi_pll_base(ip_data),
  167. PLLCTRL_PLL_STATUS, 0, 0, 1) != 1) {
  168. pr_err("Failed to sysreset PLL\n");
  169. return -ETIMEDOUT;
  170. }
  171. return 0;
  172. }
  173. int ti_hdmi_4xxx_pll_enable(struct hdmi_ip_data *ip_data)
  174. {
  175. u16 r = 0;
  176. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  177. if (r)
  178. return r;
  179. r = hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
  180. if (r)
  181. return r;
  182. r = hdmi_pll_reset(ip_data);
  183. if (r)
  184. return r;
  185. r = hdmi_pll_init(ip_data);
  186. if (r)
  187. return r;
  188. return 0;
  189. }
  190. void ti_hdmi_4xxx_pll_disable(struct hdmi_ip_data *ip_data)
  191. {
  192. hdmi_set_pll_pwr(ip_data, HDMI_PLLPWRCMD_ALLOFF);
  193. }
  194. static irqreturn_t hdmi_irq_handler(int irq, void *data)
  195. {
  196. struct hdmi_ip_data *ip_data = data;
  197. void __iomem *wp_base = hdmi_wp_base(ip_data);
  198. u32 irqstatus;
  199. irqstatus = hdmi_read_reg(wp_base, HDMI_WP_IRQSTATUS);
  200. hdmi_write_reg(wp_base, HDMI_WP_IRQSTATUS, irqstatus);
  201. /* flush posted write */
  202. hdmi_read_reg(wp_base, HDMI_WP_IRQSTATUS);
  203. if ((irqstatus & HDMI_IRQ_LINK_CONNECT) &&
  204. irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
  205. /*
  206. * If we get both connect and disconnect interrupts at the same
  207. * time, turn off the PHY, clear interrupts, and restart, which
  208. * raises connect interrupt if a cable is connected, or nothing
  209. * if cable is not connected.
  210. */
  211. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  212. hdmi_write_reg(wp_base, HDMI_WP_IRQSTATUS,
  213. HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
  214. /* flush posted write */
  215. hdmi_read_reg(wp_base, HDMI_WP_IRQSTATUS);
  216. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  217. } else if (irqstatus & HDMI_IRQ_LINK_CONNECT) {
  218. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_TXON);
  219. } else if (irqstatus & HDMI_IRQ_LINK_DISCONNECT) {
  220. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  221. }
  222. return IRQ_HANDLED;
  223. }
  224. int ti_hdmi_4xxx_phy_enable(struct hdmi_ip_data *ip_data)
  225. {
  226. u16 r = 0;
  227. void __iomem *phy_base = hdmi_phy_base(ip_data);
  228. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_IRQENABLE_CLR,
  229. 0xffffffff);
  230. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_IRQSTATUS,
  231. HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
  232. r = hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_LDOON);
  233. if (r)
  234. return r;
  235. /*
  236. * Read address 0 in order to get the SCP reset done completed
  237. * Dummy access performed to make sure reset is done
  238. */
  239. hdmi_read_reg(phy_base, HDMI_TXPHY_TX_CTRL);
  240. /*
  241. * Write to phy address 0 to configure the clock
  242. * use HFBITCLK write HDMI_TXPHY_TX_CONTROL_FREQOUT field
  243. */
  244. REG_FLD_MOD(phy_base, HDMI_TXPHY_TX_CTRL, 0x1, 31, 30);
  245. /* Write to phy address 1 to start HDMI line (TXVALID and TMDSCLKEN) */
  246. hdmi_write_reg(phy_base, HDMI_TXPHY_DIGITAL_CTRL, 0xF0000000);
  247. /* Setup max LDO voltage */
  248. REG_FLD_MOD(phy_base, HDMI_TXPHY_POWER_CTRL, 0xB, 3, 0);
  249. /* Write to phy address 3 to change the polarity control */
  250. REG_FLD_MOD(phy_base, HDMI_TXPHY_PAD_CFG_CTRL, 0x1, 27, 27);
  251. r = request_threaded_irq(ip_data->irq, NULL, hdmi_irq_handler,
  252. IRQF_ONESHOT, "OMAP HDMI", ip_data);
  253. if (r) {
  254. DSSERR("HDMI IRQ request failed\n");
  255. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  256. return r;
  257. }
  258. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_IRQENABLE_SET,
  259. HDMI_IRQ_LINK_CONNECT | HDMI_IRQ_LINK_DISCONNECT);
  260. return 0;
  261. }
  262. void ti_hdmi_4xxx_phy_disable(struct hdmi_ip_data *ip_data)
  263. {
  264. free_irq(ip_data->irq, ip_data);
  265. hdmi_set_phy_pwr(ip_data, HDMI_PHYPWRCMD_OFF);
  266. }
  267. static int hdmi_core_ddc_init(struct hdmi_ip_data *ip_data)
  268. {
  269. void __iomem *base = hdmi_core_sys_base(ip_data);
  270. /* Turn on CLK for DDC */
  271. REG_FLD_MOD(base, HDMI_CORE_AV_DPD, 0x7, 2, 0);
  272. /* IN_PROG */
  273. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 1) {
  274. /* Abort transaction */
  275. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xf, 3, 0);
  276. /* IN_PROG */
  277. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  278. 4, 4, 0) != 0) {
  279. DSSERR("Timeout aborting DDC transaction\n");
  280. return -ETIMEDOUT;
  281. }
  282. }
  283. /* Clk SCL Devices */
  284. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0xA, 3, 0);
  285. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  286. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  287. 4, 4, 0) != 0) {
  288. DSSERR("Timeout starting SCL clock\n");
  289. return -ETIMEDOUT;
  290. }
  291. /* Clear FIFO */
  292. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x9, 3, 0);
  293. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  294. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  295. 4, 4, 0) != 0) {
  296. DSSERR("Timeout clearing DDC fifo\n");
  297. return -ETIMEDOUT;
  298. }
  299. return 0;
  300. }
  301. static int hdmi_core_ddc_edid(struct hdmi_ip_data *ip_data,
  302. u8 *pedid, int ext)
  303. {
  304. void __iomem *base = hdmi_core_sys_base(ip_data);
  305. u32 i;
  306. char checksum;
  307. u32 offset = 0;
  308. /* HDMI_CORE_DDC_STATUS_IN_PROG */
  309. if (hdmi_wait_for_bit_change(base, HDMI_CORE_DDC_STATUS,
  310. 4, 4, 0) != 0) {
  311. DSSERR("Timeout waiting DDC to be ready\n");
  312. return -ETIMEDOUT;
  313. }
  314. if (ext % 2 != 0)
  315. offset = 0x80;
  316. /* Load Segment Address Register */
  317. REG_FLD_MOD(base, HDMI_CORE_DDC_SEGM, ext / 2, 7, 0);
  318. /* Load Slave Address Register */
  319. REG_FLD_MOD(base, HDMI_CORE_DDC_ADDR, 0xA0 >> 1, 7, 1);
  320. /* Load Offset Address Register */
  321. REG_FLD_MOD(base, HDMI_CORE_DDC_OFFSET, offset, 7, 0);
  322. /* Load Byte Count */
  323. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT1, 0x80, 7, 0);
  324. REG_FLD_MOD(base, HDMI_CORE_DDC_COUNT2, 0x0, 1, 0);
  325. /* Set DDC_CMD */
  326. if (ext)
  327. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x4, 3, 0);
  328. else
  329. REG_FLD_MOD(base, HDMI_CORE_DDC_CMD, 0x2, 3, 0);
  330. /* HDMI_CORE_DDC_STATUS_BUS_LOW */
  331. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 6, 6) == 1) {
  332. pr_err("I2C Bus Low?\n");
  333. return -EIO;
  334. }
  335. /* HDMI_CORE_DDC_STATUS_NO_ACK */
  336. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 5, 5) == 1) {
  337. pr_err("I2C No Ack\n");
  338. return -EIO;
  339. }
  340. for (i = 0; i < 0x80; ++i) {
  341. int t;
  342. /* IN_PROG */
  343. if (REG_GET(base, HDMI_CORE_DDC_STATUS, 4, 4) == 0) {
  344. DSSERR("operation stopped when reading edid\n");
  345. return -EIO;
  346. }
  347. t = 0;
  348. /* FIFO_EMPTY */
  349. while (REG_GET(base, HDMI_CORE_DDC_STATUS, 2, 2) == 1) {
  350. if (t++ > 10000) {
  351. DSSERR("timeout reading edid\n");
  352. return -ETIMEDOUT;
  353. }
  354. udelay(1);
  355. }
  356. pedid[i] = REG_GET(base, HDMI_CORE_DDC_DATA, 7, 0);
  357. }
  358. checksum = 0;
  359. for (i = 0; i < 0x80; ++i)
  360. checksum += pedid[i];
  361. if (checksum != 0) {
  362. pr_err("E-EDID checksum failed!!\n");
  363. return -EIO;
  364. }
  365. return 0;
  366. }
  367. int ti_hdmi_4xxx_read_edid(struct hdmi_ip_data *ip_data,
  368. u8 *edid, int len)
  369. {
  370. int r, l;
  371. if (len < 128)
  372. return -EINVAL;
  373. r = hdmi_core_ddc_init(ip_data);
  374. if (r)
  375. return r;
  376. r = hdmi_core_ddc_edid(ip_data, edid, 0);
  377. if (r)
  378. return r;
  379. l = 128;
  380. if (len >= 128 * 2 && edid[0x7e] > 0) {
  381. r = hdmi_core_ddc_edid(ip_data, edid + 0x80, 1);
  382. if (r)
  383. return r;
  384. l += 128;
  385. }
  386. return l;
  387. }
  388. static void hdmi_core_init(struct hdmi_core_video_config *video_cfg,
  389. struct hdmi_core_infoframe_avi *avi_cfg,
  390. struct hdmi_core_packet_enable_repeat *repeat_cfg)
  391. {
  392. pr_debug("Enter hdmi_core_init\n");
  393. /* video core */
  394. video_cfg->ip_bus_width = HDMI_INPUT_8BIT;
  395. video_cfg->op_dither_truc = HDMI_OUTPUTTRUNCATION_8BIT;
  396. video_cfg->deep_color_pkt = HDMI_DEEPCOLORPACKECTDISABLE;
  397. video_cfg->pkt_mode = HDMI_PACKETMODERESERVEDVALUE;
  398. video_cfg->hdmi_dvi = HDMI_DVI;
  399. video_cfg->tclk_sel_clkmult = HDMI_FPLL10IDCK;
  400. /* info frame */
  401. avi_cfg->db1_format = 0;
  402. avi_cfg->db1_active_info = 0;
  403. avi_cfg->db1_bar_info_dv = 0;
  404. avi_cfg->db1_scan_info = 0;
  405. avi_cfg->db2_colorimetry = 0;
  406. avi_cfg->db2_aspect_ratio = 0;
  407. avi_cfg->db2_active_fmt_ar = 0;
  408. avi_cfg->db3_itc = 0;
  409. avi_cfg->db3_ec = 0;
  410. avi_cfg->db3_q_range = 0;
  411. avi_cfg->db3_nup_scaling = 0;
  412. avi_cfg->db4_videocode = 0;
  413. avi_cfg->db5_pixel_repeat = 0;
  414. avi_cfg->db6_7_line_eoftop = 0 ;
  415. avi_cfg->db8_9_line_sofbottom = 0;
  416. avi_cfg->db10_11_pixel_eofleft = 0;
  417. avi_cfg->db12_13_pixel_sofright = 0;
  418. /* packet enable and repeat */
  419. repeat_cfg->audio_pkt = 0;
  420. repeat_cfg->audio_pkt_repeat = 0;
  421. repeat_cfg->avi_infoframe = 0;
  422. repeat_cfg->avi_infoframe_repeat = 0;
  423. repeat_cfg->gen_cntrl_pkt = 0;
  424. repeat_cfg->gen_cntrl_pkt_repeat = 0;
  425. repeat_cfg->generic_pkt = 0;
  426. repeat_cfg->generic_pkt_repeat = 0;
  427. }
  428. static void hdmi_core_powerdown_disable(struct hdmi_ip_data *ip_data)
  429. {
  430. pr_debug("Enter hdmi_core_powerdown_disable\n");
  431. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_CTRL1, 0x0, 0, 0);
  432. }
  433. static void hdmi_core_swreset_release(struct hdmi_ip_data *ip_data)
  434. {
  435. pr_debug("Enter hdmi_core_swreset_release\n");
  436. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x0, 0, 0);
  437. }
  438. static void hdmi_core_swreset_assert(struct hdmi_ip_data *ip_data)
  439. {
  440. pr_debug("Enter hdmi_core_swreset_assert\n");
  441. REG_FLD_MOD(hdmi_core_sys_base(ip_data), HDMI_CORE_SYS_SRST, 0x1, 0, 0);
  442. }
  443. /* HDMI_CORE_VIDEO_CONFIG */
  444. static void hdmi_core_video_config(struct hdmi_ip_data *ip_data,
  445. struct hdmi_core_video_config *cfg)
  446. {
  447. u32 r = 0;
  448. void __iomem *core_sys_base = hdmi_core_sys_base(ip_data);
  449. /* sys_ctrl1 default configuration not tunable */
  450. r = hdmi_read_reg(core_sys_base, HDMI_CORE_CTRL1);
  451. r = FLD_MOD(r, HDMI_CORE_CTRL1_VEN_FOLLOWVSYNC, 5, 5);
  452. r = FLD_MOD(r, HDMI_CORE_CTRL1_HEN_FOLLOWHSYNC, 4, 4);
  453. r = FLD_MOD(r, HDMI_CORE_CTRL1_BSEL_24BITBUS, 2, 2);
  454. r = FLD_MOD(r, HDMI_CORE_CTRL1_EDGE_RISINGEDGE, 1, 1);
  455. hdmi_write_reg(core_sys_base, HDMI_CORE_CTRL1, r);
  456. REG_FLD_MOD(core_sys_base,
  457. HDMI_CORE_SYS_VID_ACEN, cfg->ip_bus_width, 7, 6);
  458. /* Vid_Mode */
  459. r = hdmi_read_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE);
  460. /* dither truncation configuration */
  461. if (cfg->op_dither_truc > HDMI_OUTPUTTRUNCATION_12BIT) {
  462. r = FLD_MOD(r, cfg->op_dither_truc - 3, 7, 6);
  463. r = FLD_MOD(r, 1, 5, 5);
  464. } else {
  465. r = FLD_MOD(r, cfg->op_dither_truc, 7, 6);
  466. r = FLD_MOD(r, 0, 5, 5);
  467. }
  468. hdmi_write_reg(core_sys_base, HDMI_CORE_SYS_VID_MODE, r);
  469. /* HDMI_Ctrl */
  470. r = hdmi_read_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL);
  471. r = FLD_MOD(r, cfg->deep_color_pkt, 6, 6);
  472. r = FLD_MOD(r, cfg->pkt_mode, 5, 3);
  473. r = FLD_MOD(r, cfg->hdmi_dvi, 0, 0);
  474. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_HDMI_CTRL, r);
  475. /* TMDS_CTRL */
  476. REG_FLD_MOD(core_sys_base,
  477. HDMI_CORE_SYS_TMDS_CTRL, cfg->tclk_sel_clkmult, 6, 5);
  478. }
  479. static void hdmi_core_aux_infoframe_avi_config(struct hdmi_ip_data *ip_data)
  480. {
  481. u32 val;
  482. char sum = 0, checksum = 0;
  483. void __iomem *av_base = hdmi_av_base(ip_data);
  484. struct hdmi_core_infoframe_avi info_avi = ip_data->avi_cfg;
  485. sum += 0x82 + 0x002 + 0x00D;
  486. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_TYPE, 0x082);
  487. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_VERS, 0x002);
  488. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_LEN, 0x00D);
  489. val = (info_avi.db1_format << 5) |
  490. (info_avi.db1_active_info << 4) |
  491. (info_avi.db1_bar_info_dv << 2) |
  492. (info_avi.db1_scan_info);
  493. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(0), val);
  494. sum += val;
  495. val = (info_avi.db2_colorimetry << 6) |
  496. (info_avi.db2_aspect_ratio << 4) |
  497. (info_avi.db2_active_fmt_ar);
  498. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(1), val);
  499. sum += val;
  500. val = (info_avi.db3_itc << 7) |
  501. (info_avi.db3_ec << 4) |
  502. (info_avi.db3_q_range << 2) |
  503. (info_avi.db3_nup_scaling);
  504. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(2), val);
  505. sum += val;
  506. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(3),
  507. info_avi.db4_videocode);
  508. sum += info_avi.db4_videocode;
  509. val = info_avi.db5_pixel_repeat;
  510. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(4), val);
  511. sum += val;
  512. val = info_avi.db6_7_line_eoftop & 0x00FF;
  513. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(5), val);
  514. sum += val;
  515. val = ((info_avi.db6_7_line_eoftop >> 8) & 0x00FF);
  516. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(6), val);
  517. sum += val;
  518. val = info_avi.db8_9_line_sofbottom & 0x00FF;
  519. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(7), val);
  520. sum += val;
  521. val = ((info_avi.db8_9_line_sofbottom >> 8) & 0x00FF);
  522. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(8), val);
  523. sum += val;
  524. val = info_avi.db10_11_pixel_eofleft & 0x00FF;
  525. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(9), val);
  526. sum += val;
  527. val = ((info_avi.db10_11_pixel_eofleft >> 8) & 0x00FF);
  528. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(10), val);
  529. sum += val;
  530. val = info_avi.db12_13_pixel_sofright & 0x00FF;
  531. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(11), val);
  532. sum += val;
  533. val = ((info_avi.db12_13_pixel_sofright >> 8) & 0x00FF);
  534. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_DBYTE(12), val);
  535. sum += val;
  536. checksum = 0x100 - sum;
  537. hdmi_write_reg(av_base, HDMI_CORE_AV_AVI_CHSUM, checksum);
  538. }
  539. static void hdmi_core_av_packet_config(struct hdmi_ip_data *ip_data,
  540. struct hdmi_core_packet_enable_repeat repeat_cfg)
  541. {
  542. /* enable/repeat the infoframe */
  543. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL1,
  544. (repeat_cfg.audio_pkt << 5) |
  545. (repeat_cfg.audio_pkt_repeat << 4) |
  546. (repeat_cfg.avi_infoframe << 1) |
  547. (repeat_cfg.avi_infoframe_repeat));
  548. /* enable/repeat the packet */
  549. hdmi_write_reg(hdmi_av_base(ip_data), HDMI_CORE_AV_PB_CTRL2,
  550. (repeat_cfg.gen_cntrl_pkt << 3) |
  551. (repeat_cfg.gen_cntrl_pkt_repeat << 2) |
  552. (repeat_cfg.generic_pkt << 1) |
  553. (repeat_cfg.generic_pkt_repeat));
  554. }
  555. static void hdmi_wp_init(struct omap_video_timings *timings,
  556. struct hdmi_video_format *video_fmt)
  557. {
  558. pr_debug("Enter hdmi_wp_init\n");
  559. timings->hbp = 0;
  560. timings->hfp = 0;
  561. timings->hsw = 0;
  562. timings->vbp = 0;
  563. timings->vfp = 0;
  564. timings->vsw = 0;
  565. video_fmt->packing_mode = HDMI_PACK_10b_RGB_YUV444;
  566. video_fmt->y_res = 0;
  567. video_fmt->x_res = 0;
  568. }
  569. int ti_hdmi_4xxx_wp_video_start(struct hdmi_ip_data *ip_data)
  570. {
  571. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, true, 31, 31);
  572. return 0;
  573. }
  574. void ti_hdmi_4xxx_wp_video_stop(struct hdmi_ip_data *ip_data)
  575. {
  576. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, false, 31, 31);
  577. }
  578. static void hdmi_wp_video_init_format(struct hdmi_video_format *video_fmt,
  579. struct omap_video_timings *timings, struct hdmi_config *param)
  580. {
  581. pr_debug("Enter hdmi_wp_video_init_format\n");
  582. video_fmt->y_res = param->timings.y_res;
  583. video_fmt->x_res = param->timings.x_res;
  584. timings->hbp = param->timings.hbp;
  585. timings->hfp = param->timings.hfp;
  586. timings->hsw = param->timings.hsw;
  587. timings->vbp = param->timings.vbp;
  588. timings->vfp = param->timings.vfp;
  589. timings->vsw = param->timings.vsw;
  590. }
  591. static void hdmi_wp_video_config_format(struct hdmi_ip_data *ip_data,
  592. struct hdmi_video_format *video_fmt)
  593. {
  594. u32 l = 0;
  595. REG_FLD_MOD(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG,
  596. video_fmt->packing_mode, 10, 8);
  597. l |= FLD_VAL(video_fmt->y_res, 31, 16);
  598. l |= FLD_VAL(video_fmt->x_res, 15, 0);
  599. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_SIZE, l);
  600. }
  601. static void hdmi_wp_video_config_interface(struct hdmi_ip_data *ip_data)
  602. {
  603. u32 r;
  604. bool vsync_pol, hsync_pol;
  605. pr_debug("Enter hdmi_wp_video_config_interface\n");
  606. vsync_pol = ip_data->cfg.timings.vsync_level == OMAPDSS_SIG_ACTIVE_HIGH;
  607. hsync_pol = ip_data->cfg.timings.hsync_level == OMAPDSS_SIG_ACTIVE_HIGH;
  608. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG);
  609. r = FLD_MOD(r, vsync_pol, 7, 7);
  610. r = FLD_MOD(r, hsync_pol, 6, 6);
  611. r = FLD_MOD(r, ip_data->cfg.timings.interlace, 3, 3);
  612. r = FLD_MOD(r, 1, 1, 0); /* HDMI_TIMING_MASTER_24BIT */
  613. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_CFG, r);
  614. }
  615. static void hdmi_wp_video_config_timing(struct hdmi_ip_data *ip_data,
  616. struct omap_video_timings *timings)
  617. {
  618. u32 timing_h = 0;
  619. u32 timing_v = 0;
  620. pr_debug("Enter hdmi_wp_video_config_timing\n");
  621. timing_h |= FLD_VAL(timings->hbp, 31, 20);
  622. timing_h |= FLD_VAL(timings->hfp, 19, 8);
  623. timing_h |= FLD_VAL(timings->hsw, 7, 0);
  624. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_H, timing_h);
  625. timing_v |= FLD_VAL(timings->vbp, 31, 20);
  626. timing_v |= FLD_VAL(timings->vfp, 19, 8);
  627. timing_v |= FLD_VAL(timings->vsw, 7, 0);
  628. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_VIDEO_TIMING_V, timing_v);
  629. }
  630. void ti_hdmi_4xxx_basic_configure(struct hdmi_ip_data *ip_data)
  631. {
  632. /* HDMI */
  633. struct omap_video_timings video_timing;
  634. struct hdmi_video_format video_format;
  635. /* HDMI core */
  636. struct hdmi_core_infoframe_avi avi_cfg = ip_data->avi_cfg;
  637. struct hdmi_core_video_config v_core_cfg;
  638. struct hdmi_core_packet_enable_repeat repeat_cfg;
  639. struct hdmi_config *cfg = &ip_data->cfg;
  640. hdmi_wp_init(&video_timing, &video_format);
  641. hdmi_core_init(&v_core_cfg,
  642. &avi_cfg,
  643. &repeat_cfg);
  644. hdmi_wp_video_init_format(&video_format, &video_timing, cfg);
  645. hdmi_wp_video_config_timing(ip_data, &video_timing);
  646. /* video config */
  647. video_format.packing_mode = HDMI_PACK_24b_RGB_YUV444_YUV422;
  648. hdmi_wp_video_config_format(ip_data, &video_format);
  649. hdmi_wp_video_config_interface(ip_data);
  650. /*
  651. * configure core video part
  652. * set software reset in the core
  653. */
  654. hdmi_core_swreset_assert(ip_data);
  655. /* power down off */
  656. hdmi_core_powerdown_disable(ip_data);
  657. v_core_cfg.pkt_mode = HDMI_PACKETMODE24BITPERPIXEL;
  658. v_core_cfg.hdmi_dvi = cfg->cm.mode;
  659. hdmi_core_video_config(ip_data, &v_core_cfg);
  660. /* release software reset in the core */
  661. hdmi_core_swreset_release(ip_data);
  662. /*
  663. * configure packet
  664. * info frame video see doc CEA861-D page 65
  665. */
  666. avi_cfg.db1_format = HDMI_INFOFRAME_AVI_DB1Y_RGB;
  667. avi_cfg.db1_active_info =
  668. HDMI_INFOFRAME_AVI_DB1A_ACTIVE_FORMAT_OFF;
  669. avi_cfg.db1_bar_info_dv = HDMI_INFOFRAME_AVI_DB1B_NO;
  670. avi_cfg.db1_scan_info = HDMI_INFOFRAME_AVI_DB1S_0;
  671. avi_cfg.db2_colorimetry = HDMI_INFOFRAME_AVI_DB2C_NO;
  672. avi_cfg.db2_aspect_ratio = HDMI_INFOFRAME_AVI_DB2M_NO;
  673. avi_cfg.db2_active_fmt_ar = HDMI_INFOFRAME_AVI_DB2R_SAME;
  674. avi_cfg.db3_itc = HDMI_INFOFRAME_AVI_DB3ITC_NO;
  675. avi_cfg.db3_ec = HDMI_INFOFRAME_AVI_DB3EC_XVYUV601;
  676. avi_cfg.db3_q_range = HDMI_INFOFRAME_AVI_DB3Q_DEFAULT;
  677. avi_cfg.db3_nup_scaling = HDMI_INFOFRAME_AVI_DB3SC_NO;
  678. avi_cfg.db4_videocode = cfg->cm.code;
  679. avi_cfg.db5_pixel_repeat = HDMI_INFOFRAME_AVI_DB5PR_NO;
  680. avi_cfg.db6_7_line_eoftop = 0;
  681. avi_cfg.db8_9_line_sofbottom = 0;
  682. avi_cfg.db10_11_pixel_eofleft = 0;
  683. avi_cfg.db12_13_pixel_sofright = 0;
  684. hdmi_core_aux_infoframe_avi_config(ip_data);
  685. /* enable/repeat the infoframe */
  686. repeat_cfg.avi_infoframe = HDMI_PACKETENABLE;
  687. repeat_cfg.avi_infoframe_repeat = HDMI_PACKETREPEATON;
  688. /* wakeup */
  689. repeat_cfg.audio_pkt = HDMI_PACKETENABLE;
  690. repeat_cfg.audio_pkt_repeat = HDMI_PACKETREPEATON;
  691. hdmi_core_av_packet_config(ip_data, repeat_cfg);
  692. }
  693. void ti_hdmi_4xxx_wp_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  694. {
  695. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r,\
  696. hdmi_read_reg(hdmi_wp_base(ip_data), r))
  697. DUMPREG(HDMI_WP_REVISION);
  698. DUMPREG(HDMI_WP_SYSCONFIG);
  699. DUMPREG(HDMI_WP_IRQSTATUS_RAW);
  700. DUMPREG(HDMI_WP_IRQSTATUS);
  701. DUMPREG(HDMI_WP_PWR_CTRL);
  702. DUMPREG(HDMI_WP_IRQENABLE_SET);
  703. DUMPREG(HDMI_WP_VIDEO_CFG);
  704. DUMPREG(HDMI_WP_VIDEO_SIZE);
  705. DUMPREG(HDMI_WP_VIDEO_TIMING_H);
  706. DUMPREG(HDMI_WP_VIDEO_TIMING_V);
  707. DUMPREG(HDMI_WP_WP_CLK);
  708. DUMPREG(HDMI_WP_AUDIO_CFG);
  709. DUMPREG(HDMI_WP_AUDIO_CFG2);
  710. DUMPREG(HDMI_WP_AUDIO_CTRL);
  711. DUMPREG(HDMI_WP_AUDIO_DATA);
  712. }
  713. void ti_hdmi_4xxx_pll_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  714. {
  715. #define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
  716. hdmi_read_reg(hdmi_pll_base(ip_data), r))
  717. DUMPPLL(PLLCTRL_PLL_CONTROL);
  718. DUMPPLL(PLLCTRL_PLL_STATUS);
  719. DUMPPLL(PLLCTRL_PLL_GO);
  720. DUMPPLL(PLLCTRL_CFG1);
  721. DUMPPLL(PLLCTRL_CFG2);
  722. DUMPPLL(PLLCTRL_CFG3);
  723. DUMPPLL(PLLCTRL_CFG4);
  724. }
  725. void ti_hdmi_4xxx_core_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  726. {
  727. int i;
  728. #define CORE_REG(i, name) name(i)
  729. #define DUMPCORE(r) seq_printf(s, "%-35s %08x\n", #r,\
  730. hdmi_read_reg(hdmi_core_sys_base(ip_data), r))
  731. #define DUMPCOREAV(r) seq_printf(s, "%-35s %08x\n", #r,\
  732. hdmi_read_reg(hdmi_av_base(ip_data), r))
  733. #define DUMPCOREAV2(i, r) seq_printf(s, "%s[%d]%*s %08x\n", #r, i, \
  734. (i < 10) ? 32 - (int)strlen(#r) : 31 - (int)strlen(#r), " ", \
  735. hdmi_read_reg(hdmi_av_base(ip_data), CORE_REG(i, r)))
  736. DUMPCORE(HDMI_CORE_SYS_VND_IDL);
  737. DUMPCORE(HDMI_CORE_SYS_DEV_IDL);
  738. DUMPCORE(HDMI_CORE_SYS_DEV_IDH);
  739. DUMPCORE(HDMI_CORE_SYS_DEV_REV);
  740. DUMPCORE(HDMI_CORE_SYS_SRST);
  741. DUMPCORE(HDMI_CORE_CTRL1);
  742. DUMPCORE(HDMI_CORE_SYS_SYS_STAT);
  743. DUMPCORE(HDMI_CORE_SYS_DE_DLY);
  744. DUMPCORE(HDMI_CORE_SYS_DE_CTRL);
  745. DUMPCORE(HDMI_CORE_SYS_DE_TOP);
  746. DUMPCORE(HDMI_CORE_SYS_DE_CNTL);
  747. DUMPCORE(HDMI_CORE_SYS_DE_CNTH);
  748. DUMPCORE(HDMI_CORE_SYS_DE_LINL);
  749. DUMPCORE(HDMI_CORE_SYS_DE_LINH_1);
  750. DUMPCORE(HDMI_CORE_SYS_VID_ACEN);
  751. DUMPCORE(HDMI_CORE_SYS_VID_MODE);
  752. DUMPCORE(HDMI_CORE_SYS_INTR_STATE);
  753. DUMPCORE(HDMI_CORE_SYS_INTR1);
  754. DUMPCORE(HDMI_CORE_SYS_INTR2);
  755. DUMPCORE(HDMI_CORE_SYS_INTR3);
  756. DUMPCORE(HDMI_CORE_SYS_INTR4);
  757. DUMPCORE(HDMI_CORE_SYS_UMASK1);
  758. DUMPCORE(HDMI_CORE_SYS_TMDS_CTRL);
  759. DUMPCORE(HDMI_CORE_DDC_ADDR);
  760. DUMPCORE(HDMI_CORE_DDC_SEGM);
  761. DUMPCORE(HDMI_CORE_DDC_OFFSET);
  762. DUMPCORE(HDMI_CORE_DDC_COUNT1);
  763. DUMPCORE(HDMI_CORE_DDC_COUNT2);
  764. DUMPCORE(HDMI_CORE_DDC_STATUS);
  765. DUMPCORE(HDMI_CORE_DDC_CMD);
  766. DUMPCORE(HDMI_CORE_DDC_DATA);
  767. DUMPCOREAV(HDMI_CORE_AV_ACR_CTRL);
  768. DUMPCOREAV(HDMI_CORE_AV_FREQ_SVAL);
  769. DUMPCOREAV(HDMI_CORE_AV_N_SVAL1);
  770. DUMPCOREAV(HDMI_CORE_AV_N_SVAL2);
  771. DUMPCOREAV(HDMI_CORE_AV_N_SVAL3);
  772. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL1);
  773. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL2);
  774. DUMPCOREAV(HDMI_CORE_AV_CTS_SVAL3);
  775. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL1);
  776. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL2);
  777. DUMPCOREAV(HDMI_CORE_AV_CTS_HVAL3);
  778. DUMPCOREAV(HDMI_CORE_AV_AUD_MODE);
  779. DUMPCOREAV(HDMI_CORE_AV_SPDIF_CTRL);
  780. DUMPCOREAV(HDMI_CORE_AV_HW_SPDIF_FS);
  781. DUMPCOREAV(HDMI_CORE_AV_SWAP_I2S);
  782. DUMPCOREAV(HDMI_CORE_AV_SPDIF_ERTH);
  783. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_MAP);
  784. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_CTRL);
  785. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST0);
  786. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST1);
  787. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST2);
  788. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST4);
  789. DUMPCOREAV(HDMI_CORE_AV_I2S_CHST5);
  790. DUMPCOREAV(HDMI_CORE_AV_ASRC);
  791. DUMPCOREAV(HDMI_CORE_AV_I2S_IN_LEN);
  792. DUMPCOREAV(HDMI_CORE_AV_HDMI_CTRL);
  793. DUMPCOREAV(HDMI_CORE_AV_AUDO_TXSTAT);
  794. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_1);
  795. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_2);
  796. DUMPCOREAV(HDMI_CORE_AV_AUD_PAR_BUSCLK_3);
  797. DUMPCOREAV(HDMI_CORE_AV_TEST_TXCTRL);
  798. DUMPCOREAV(HDMI_CORE_AV_DPD);
  799. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL1);
  800. DUMPCOREAV(HDMI_CORE_AV_PB_CTRL2);
  801. DUMPCOREAV(HDMI_CORE_AV_AVI_TYPE);
  802. DUMPCOREAV(HDMI_CORE_AV_AVI_VERS);
  803. DUMPCOREAV(HDMI_CORE_AV_AVI_LEN);
  804. DUMPCOREAV(HDMI_CORE_AV_AVI_CHSUM);
  805. for (i = 0; i < HDMI_CORE_AV_AVI_DBYTE_NELEMS; i++)
  806. DUMPCOREAV2(i, HDMI_CORE_AV_AVI_DBYTE);
  807. DUMPCOREAV(HDMI_CORE_AV_SPD_TYPE);
  808. DUMPCOREAV(HDMI_CORE_AV_SPD_VERS);
  809. DUMPCOREAV(HDMI_CORE_AV_SPD_LEN);
  810. DUMPCOREAV(HDMI_CORE_AV_SPD_CHSUM);
  811. for (i = 0; i < HDMI_CORE_AV_SPD_DBYTE_NELEMS; i++)
  812. DUMPCOREAV2(i, HDMI_CORE_AV_SPD_DBYTE);
  813. DUMPCOREAV(HDMI_CORE_AV_AUDIO_TYPE);
  814. DUMPCOREAV(HDMI_CORE_AV_AUDIO_VERS);
  815. DUMPCOREAV(HDMI_CORE_AV_AUDIO_LEN);
  816. DUMPCOREAV(HDMI_CORE_AV_AUDIO_CHSUM);
  817. for (i = 0; i < HDMI_CORE_AV_AUD_DBYTE_NELEMS; i++)
  818. DUMPCOREAV2(i, HDMI_CORE_AV_AUD_DBYTE);
  819. DUMPCOREAV(HDMI_CORE_AV_MPEG_TYPE);
  820. DUMPCOREAV(HDMI_CORE_AV_MPEG_VERS);
  821. DUMPCOREAV(HDMI_CORE_AV_MPEG_LEN);
  822. DUMPCOREAV(HDMI_CORE_AV_MPEG_CHSUM);
  823. for (i = 0; i < HDMI_CORE_AV_MPEG_DBYTE_NELEMS; i++)
  824. DUMPCOREAV2(i, HDMI_CORE_AV_MPEG_DBYTE);
  825. for (i = 0; i < HDMI_CORE_AV_GEN_DBYTE_NELEMS; i++)
  826. DUMPCOREAV2(i, HDMI_CORE_AV_GEN_DBYTE);
  827. DUMPCOREAV(HDMI_CORE_AV_CP_BYTE1);
  828. for (i = 0; i < HDMI_CORE_AV_GEN2_DBYTE_NELEMS; i++)
  829. DUMPCOREAV2(i, HDMI_CORE_AV_GEN2_DBYTE);
  830. DUMPCOREAV(HDMI_CORE_AV_CEC_ADDR_ID);
  831. }
  832. void ti_hdmi_4xxx_phy_dump(struct hdmi_ip_data *ip_data, struct seq_file *s)
  833. {
  834. #define DUMPPHY(r) seq_printf(s, "%-35s %08x\n", #r,\
  835. hdmi_read_reg(hdmi_phy_base(ip_data), r))
  836. DUMPPHY(HDMI_TXPHY_TX_CTRL);
  837. DUMPPHY(HDMI_TXPHY_DIGITAL_CTRL);
  838. DUMPPHY(HDMI_TXPHY_POWER_CTRL);
  839. DUMPPHY(HDMI_TXPHY_PAD_CFG_CTRL);
  840. }
  841. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  842. static void ti_hdmi_4xxx_wp_audio_config_format(struct hdmi_ip_data *ip_data,
  843. struct hdmi_audio_format *aud_fmt)
  844. {
  845. u32 r;
  846. DSSDBG("Enter hdmi_wp_audio_config_format\n");
  847. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG);
  848. r = FLD_MOD(r, aud_fmt->stereo_channels, 26, 24);
  849. r = FLD_MOD(r, aud_fmt->active_chnnls_msk, 23, 16);
  850. r = FLD_MOD(r, aud_fmt->en_sig_blk_strt_end, 5, 5);
  851. r = FLD_MOD(r, aud_fmt->type, 4, 4);
  852. r = FLD_MOD(r, aud_fmt->justification, 3, 3);
  853. r = FLD_MOD(r, aud_fmt->sample_order, 2, 2);
  854. r = FLD_MOD(r, aud_fmt->samples_per_word, 1, 1);
  855. r = FLD_MOD(r, aud_fmt->sample_size, 0, 0);
  856. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG, r);
  857. }
  858. static void ti_hdmi_4xxx_wp_audio_config_dma(struct hdmi_ip_data *ip_data,
  859. struct hdmi_audio_dma *aud_dma)
  860. {
  861. u32 r;
  862. DSSDBG("Enter hdmi_wp_audio_config_dma\n");
  863. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2);
  864. r = FLD_MOD(r, aud_dma->transfer_size, 15, 8);
  865. r = FLD_MOD(r, aud_dma->block_size, 7, 0);
  866. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CFG2, r);
  867. r = hdmi_read_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL);
  868. r = FLD_MOD(r, aud_dma->mode, 9, 9);
  869. r = FLD_MOD(r, aud_dma->fifo_threshold, 8, 0);
  870. hdmi_write_reg(hdmi_wp_base(ip_data), HDMI_WP_AUDIO_CTRL, r);
  871. }
  872. static void ti_hdmi_4xxx_core_audio_config(struct hdmi_ip_data *ip_data,
  873. struct hdmi_core_audio_config *cfg)
  874. {
  875. u32 r;
  876. void __iomem *av_base = hdmi_av_base(ip_data);
  877. /*
  878. * Parameters for generation of Audio Clock Recovery packets
  879. */
  880. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL1, cfg->n, 7, 0);
  881. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL2, cfg->n >> 8, 7, 0);
  882. REG_FLD_MOD(av_base, HDMI_CORE_AV_N_SVAL3, cfg->n >> 16, 7, 0);
  883. if (cfg->cts_mode == HDMI_AUDIO_CTS_MODE_SW) {
  884. REG_FLD_MOD(av_base, HDMI_CORE_AV_CTS_SVAL1, cfg->cts, 7, 0);
  885. REG_FLD_MOD(av_base,
  886. HDMI_CORE_AV_CTS_SVAL2, cfg->cts >> 8, 7, 0);
  887. REG_FLD_MOD(av_base,
  888. HDMI_CORE_AV_CTS_SVAL3, cfg->cts >> 16, 7, 0);
  889. } else {
  890. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_1,
  891. cfg->aud_par_busclk, 7, 0);
  892. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_2,
  893. (cfg->aud_par_busclk >> 8), 7, 0);
  894. REG_FLD_MOD(av_base, HDMI_CORE_AV_AUD_PAR_BUSCLK_3,
  895. (cfg->aud_par_busclk >> 16), 7, 0);
  896. }
  897. /* Set ACR clock divisor */
  898. REG_FLD_MOD(av_base,
  899. HDMI_CORE_AV_FREQ_SVAL, cfg->mclk_mode, 2, 0);
  900. r = hdmi_read_reg(av_base, HDMI_CORE_AV_ACR_CTRL);
  901. /*
  902. * Use TMDS clock for ACR packets. For devices that use
  903. * the MCLK, this is the first part of the MCLK initialization.
  904. */
  905. r = FLD_MOD(r, 0, 2, 2);
  906. r = FLD_MOD(r, cfg->en_acr_pkt, 1, 1);
  907. r = FLD_MOD(r, cfg->cts_mode, 0, 0);
  908. hdmi_write_reg(av_base, HDMI_CORE_AV_ACR_CTRL, r);
  909. /* For devices using MCLK, this completes its initialization. */
  910. if (cfg->use_mclk)
  911. REG_FLD_MOD(av_base, HDMI_CORE_AV_ACR_CTRL, 1, 2, 2);
  912. /* Override of SPDIF sample frequency with value in I2S_CHST4 */
  913. REG_FLD_MOD(av_base, HDMI_CORE_AV_SPDIF_CTRL,
  914. cfg->fs_override, 1, 1);
  915. /*
  916. * Set IEC-60958-3 channel status word. It is passed to the IP
  917. * just as it is received. The user of the driver is responsible
  918. * for its contents.
  919. */
  920. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST0,
  921. cfg->iec60958_cfg->status[0]);
  922. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST1,
  923. cfg->iec60958_cfg->status[1]);
  924. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST2,
  925. cfg->iec60958_cfg->status[2]);
  926. /* yes, this is correct: status[3] goes to CHST4 register */
  927. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST4,
  928. cfg->iec60958_cfg->status[3]);
  929. /* yes, this is correct: status[4] goes to CHST5 register */
  930. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_CHST5,
  931. cfg->iec60958_cfg->status[4]);
  932. /* set I2S parameters */
  933. r = hdmi_read_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL);
  934. r = FLD_MOD(r, cfg->i2s_cfg.sck_edge_mode, 6, 6);
  935. r = FLD_MOD(r, cfg->i2s_cfg.vbit, 4, 4);
  936. r = FLD_MOD(r, cfg->i2s_cfg.justification, 2, 2);
  937. r = FLD_MOD(r, cfg->i2s_cfg.direction, 1, 1);
  938. r = FLD_MOD(r, cfg->i2s_cfg.shift, 0, 0);
  939. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_CTRL, r);
  940. REG_FLD_MOD(av_base, HDMI_CORE_AV_I2S_IN_LEN,
  941. cfg->i2s_cfg.in_length_bits, 3, 0);
  942. /* Audio channels and mode parameters */
  943. REG_FLD_MOD(av_base, HDMI_CORE_AV_HDMI_CTRL, cfg->layout, 2, 1);
  944. r = hdmi_read_reg(av_base, HDMI_CORE_AV_AUD_MODE);
  945. r = FLD_MOD(r, cfg->i2s_cfg.active_sds, 7, 4);
  946. r = FLD_MOD(r, cfg->en_dsd_audio, 3, 3);
  947. r = FLD_MOD(r, cfg->en_parallel_aud_input, 2, 2);
  948. r = FLD_MOD(r, cfg->en_spdif, 1, 1);
  949. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_MODE, r);
  950. /* Audio channel mappings */
  951. /* TODO: Make channel mapping dynamic. For now, map channels
  952. * in the ALSA order: FL/FR/RL/RR/C/LFE/SL/SR. Remapping is needed as
  953. * HDMI speaker order is different. See CEA-861 Section 6.6.2.
  954. */
  955. hdmi_write_reg(av_base, HDMI_CORE_AV_I2S_IN_MAP, 0x78);
  956. REG_FLD_MOD(av_base, HDMI_CORE_AV_SWAP_I2S, 1, 5, 5);
  957. }
  958. static void ti_hdmi_4xxx_core_audio_infoframe_cfg(struct hdmi_ip_data *ip_data,
  959. struct snd_cea_861_aud_if *info_aud)
  960. {
  961. u8 sum = 0, checksum = 0;
  962. void __iomem *av_base = hdmi_av_base(ip_data);
  963. /*
  964. * Set audio info frame type, version and length as
  965. * described in HDMI 1.4a Section 8.2.2 specification.
  966. * Checksum calculation is defined in Section 5.3.5.
  967. */
  968. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_TYPE, 0x84);
  969. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_VERS, 0x01);
  970. hdmi_write_reg(av_base, HDMI_CORE_AV_AUDIO_LEN, 0x0a);
  971. sum += 0x84 + 0x001 + 0x00a;
  972. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(0),
  973. info_aud->db1_ct_cc);
  974. sum += info_aud->db1_ct_cc;
  975. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(1),
  976. info_aud->db2_sf_ss);
  977. sum += info_aud->db2_sf_ss;
  978. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(2), info_aud->db3);
  979. sum += info_aud->db3;
  980. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(3), info_aud->db4_ca);
  981. sum += info_aud->db4_ca;
  982. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(4),
  983. info_aud->db5_dminh_lsv);
  984. sum += info_aud->db5_dminh_lsv;
  985. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(5), 0x00);
  986. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(6), 0x00);
  987. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(7), 0x00);
  988. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(8), 0x00);
  989. hdmi_write_reg(av_base, HDMI_CORE_AV_AUD_DBYTE(9), 0x00);
  990. checksum = 0x100 - sum;
  991. hdmi_write_reg(av_base,
  992. HDMI_CORE_AV_AUDIO_CHSUM, checksum);
  993. /*
  994. * TODO: Add MPEG and SPD enable and repeat cfg when EDID parsing
  995. * is available.
  996. */
  997. }
  998. int ti_hdmi_4xxx_audio_config(struct hdmi_ip_data *ip_data,
  999. struct omap_dss_audio *audio)
  1000. {
  1001. struct hdmi_audio_format audio_format;
  1002. struct hdmi_audio_dma audio_dma;
  1003. struct hdmi_core_audio_config core;
  1004. int err, n, cts, channel_count;
  1005. unsigned int fs_nr;
  1006. bool word_length_16b = false;
  1007. if (!audio || !audio->iec || !audio->cea || !ip_data)
  1008. return -EINVAL;
  1009. core.iec60958_cfg = audio->iec;
  1010. /*
  1011. * In the IEC-60958 status word, check if the audio sample word length
  1012. * is 16-bit as several optimizations can be performed in such case.
  1013. */
  1014. if (!(audio->iec->status[4] & IEC958_AES4_CON_MAX_WORDLEN_24))
  1015. if (audio->iec->status[4] & IEC958_AES4_CON_WORDLEN_20_16)
  1016. word_length_16b = true;
  1017. /* I2S configuration. See Phillips' specification */
  1018. if (word_length_16b)
  1019. core.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  1020. else
  1021. core.i2s_cfg.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  1022. /*
  1023. * The I2S input word length is twice the lenght given in the IEC-60958
  1024. * status word. If the word size is greater than
  1025. * 20 bits, increment by one.
  1026. */
  1027. core.i2s_cfg.in_length_bits = audio->iec->status[4]
  1028. & IEC958_AES4_CON_WORDLEN;
  1029. if (audio->iec->status[4] & IEC958_AES4_CON_MAX_WORDLEN_24)
  1030. core.i2s_cfg.in_length_bits++;
  1031. core.i2s_cfg.sck_edge_mode = HDMI_AUDIO_I2S_SCK_EDGE_RISING;
  1032. core.i2s_cfg.vbit = HDMI_AUDIO_I2S_VBIT_FOR_PCM;
  1033. core.i2s_cfg.direction = HDMI_AUDIO_I2S_MSB_SHIFTED_FIRST;
  1034. core.i2s_cfg.shift = HDMI_AUDIO_I2S_FIRST_BIT_SHIFT;
  1035. /* convert sample frequency to a number */
  1036. switch (audio->iec->status[3] & IEC958_AES3_CON_FS) {
  1037. case IEC958_AES3_CON_FS_32000:
  1038. fs_nr = 32000;
  1039. break;
  1040. case IEC958_AES3_CON_FS_44100:
  1041. fs_nr = 44100;
  1042. break;
  1043. case IEC958_AES3_CON_FS_48000:
  1044. fs_nr = 48000;
  1045. break;
  1046. case IEC958_AES3_CON_FS_88200:
  1047. fs_nr = 88200;
  1048. break;
  1049. case IEC958_AES3_CON_FS_96000:
  1050. fs_nr = 96000;
  1051. break;
  1052. case IEC958_AES3_CON_FS_176400:
  1053. fs_nr = 176400;
  1054. break;
  1055. case IEC958_AES3_CON_FS_192000:
  1056. fs_nr = 192000;
  1057. break;
  1058. default:
  1059. return -EINVAL;
  1060. }
  1061. err = hdmi_compute_acr(fs_nr, &n, &cts);
  1062. /* Audio clock regeneration settings */
  1063. core.n = n;
  1064. core.cts = cts;
  1065. if (dss_has_feature(FEAT_HDMI_CTS_SWMODE)) {
  1066. core.aud_par_busclk = 0;
  1067. core.cts_mode = HDMI_AUDIO_CTS_MODE_SW;
  1068. core.use_mclk = dss_has_feature(FEAT_HDMI_AUDIO_USE_MCLK);
  1069. } else {
  1070. core.aud_par_busclk = (((128 * 31) - 1) << 8);
  1071. core.cts_mode = HDMI_AUDIO_CTS_MODE_HW;
  1072. core.use_mclk = true;
  1073. }
  1074. if (core.use_mclk)
  1075. core.mclk_mode = HDMI_AUDIO_MCLK_128FS;
  1076. /* Audio channels settings */
  1077. channel_count = (audio->cea->db1_ct_cc &
  1078. CEA861_AUDIO_INFOFRAME_DB1CC) + 1;
  1079. switch (channel_count) {
  1080. case 2:
  1081. audio_format.active_chnnls_msk = 0x03;
  1082. break;
  1083. case 3:
  1084. audio_format.active_chnnls_msk = 0x07;
  1085. break;
  1086. case 4:
  1087. audio_format.active_chnnls_msk = 0x0f;
  1088. break;
  1089. case 5:
  1090. audio_format.active_chnnls_msk = 0x1f;
  1091. break;
  1092. case 6:
  1093. audio_format.active_chnnls_msk = 0x3f;
  1094. break;
  1095. case 7:
  1096. audio_format.active_chnnls_msk = 0x7f;
  1097. break;
  1098. case 8:
  1099. audio_format.active_chnnls_msk = 0xff;
  1100. break;
  1101. default:
  1102. return -EINVAL;
  1103. }
  1104. /*
  1105. * the HDMI IP needs to enable four stereo channels when transmitting
  1106. * more than 2 audio channels
  1107. */
  1108. if (channel_count == 2) {
  1109. audio_format.stereo_channels = HDMI_AUDIO_STEREO_ONECHANNEL;
  1110. core.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN;
  1111. core.layout = HDMI_AUDIO_LAYOUT_2CH;
  1112. } else {
  1113. audio_format.stereo_channels = HDMI_AUDIO_STEREO_FOURCHANNELS;
  1114. core.i2s_cfg.active_sds = HDMI_AUDIO_I2S_SD0_EN |
  1115. HDMI_AUDIO_I2S_SD1_EN | HDMI_AUDIO_I2S_SD2_EN |
  1116. HDMI_AUDIO_I2S_SD3_EN;
  1117. core.layout = HDMI_AUDIO_LAYOUT_8CH;
  1118. }
  1119. core.en_spdif = false;
  1120. /* use sample frequency from channel status word */
  1121. core.fs_override = true;
  1122. /* enable ACR packets */
  1123. core.en_acr_pkt = true;
  1124. /* disable direct streaming digital audio */
  1125. core.en_dsd_audio = false;
  1126. /* use parallel audio interface */
  1127. core.en_parallel_aud_input = true;
  1128. /* DMA settings */
  1129. if (word_length_16b)
  1130. audio_dma.transfer_size = 0x10;
  1131. else
  1132. audio_dma.transfer_size = 0x20;
  1133. audio_dma.block_size = 0xC0;
  1134. audio_dma.mode = HDMI_AUDIO_TRANSF_DMA;
  1135. audio_dma.fifo_threshold = 0x20; /* in number of samples */
  1136. /* audio FIFO format settings */
  1137. if (word_length_16b) {
  1138. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_TWOSAMPLES;
  1139. audio_format.sample_size = HDMI_AUDIO_SAMPLE_16BITS;
  1140. audio_format.justification = HDMI_AUDIO_JUSTIFY_LEFT;
  1141. } else {
  1142. audio_format.samples_per_word = HDMI_AUDIO_ONEWORD_ONESAMPLE;
  1143. audio_format.sample_size = HDMI_AUDIO_SAMPLE_24BITS;
  1144. audio_format.justification = HDMI_AUDIO_JUSTIFY_RIGHT;
  1145. }
  1146. audio_format.type = HDMI_AUDIO_TYPE_LPCM;
  1147. audio_format.sample_order = HDMI_AUDIO_SAMPLE_LEFT_FIRST;
  1148. /* disable start/stop signals of IEC 60958 blocks */
  1149. audio_format.en_sig_blk_strt_end = HDMI_AUDIO_BLOCK_SIG_STARTEND_ON;
  1150. /* configure DMA and audio FIFO format*/
  1151. ti_hdmi_4xxx_wp_audio_config_dma(ip_data, &audio_dma);
  1152. ti_hdmi_4xxx_wp_audio_config_format(ip_data, &audio_format);
  1153. /* configure the core*/
  1154. ti_hdmi_4xxx_core_audio_config(ip_data, &core);
  1155. /* configure CEA 861 audio infoframe*/
  1156. ti_hdmi_4xxx_core_audio_infoframe_cfg(ip_data, audio->cea);
  1157. return 0;
  1158. }
  1159. int ti_hdmi_4xxx_wp_audio_enable(struct hdmi_ip_data *ip_data)
  1160. {
  1161. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1162. HDMI_WP_AUDIO_CTRL, true, 31, 31);
  1163. return 0;
  1164. }
  1165. void ti_hdmi_4xxx_wp_audio_disable(struct hdmi_ip_data *ip_data)
  1166. {
  1167. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1168. HDMI_WP_AUDIO_CTRL, false, 31, 31);
  1169. }
  1170. int ti_hdmi_4xxx_audio_start(struct hdmi_ip_data *ip_data)
  1171. {
  1172. REG_FLD_MOD(hdmi_av_base(ip_data),
  1173. HDMI_CORE_AV_AUD_MODE, true, 0, 0);
  1174. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1175. HDMI_WP_AUDIO_CTRL, true, 30, 30);
  1176. return 0;
  1177. }
  1178. void ti_hdmi_4xxx_audio_stop(struct hdmi_ip_data *ip_data)
  1179. {
  1180. REG_FLD_MOD(hdmi_av_base(ip_data),
  1181. HDMI_CORE_AV_AUD_MODE, false, 0, 0);
  1182. REG_FLD_MOD(hdmi_wp_base(ip_data),
  1183. HDMI_WP_AUDIO_CTRL, false, 30, 30);
  1184. }
  1185. int ti_hdmi_4xxx_audio_get_dma_port(u32 *offset, u32 *size)
  1186. {
  1187. if (!offset || !size)
  1188. return -EINVAL;
  1189. *offset = HDMI_WP_AUDIO_DATA;
  1190. *size = 4;
  1191. return 0;
  1192. }
  1193. #endif