vmx.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. *
  9. * Authors:
  10. * Avi Kivity <avi@qumranet.com>
  11. * Yaniv Kamay <yaniv@qumranet.com>
  12. *
  13. * This work is licensed under the terms of the GNU GPL, version 2. See
  14. * the COPYING file in the top-level directory.
  15. *
  16. */
  17. #include "kvm.h"
  18. #include "vmx.h"
  19. #include "kvm_vmx.h"
  20. #include <linux/module.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <asm/io.h>
  24. #include <asm/desc.h>
  25. #include "segment_descriptor.h"
  26. MODULE_AUTHOR("Qumranet");
  27. MODULE_LICENSE("GPL");
  28. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  29. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  30. #ifdef CONFIG_X86_64
  31. #define HOST_IS_64 1
  32. #else
  33. #define HOST_IS_64 0
  34. #endif
  35. static struct vmcs_descriptor {
  36. int size;
  37. int order;
  38. u32 revision_id;
  39. } vmcs_descriptor;
  40. #define VMX_SEGMENT_FIELD(seg) \
  41. [VCPU_SREG_##seg] = { \
  42. .selector = GUEST_##seg##_SELECTOR, \
  43. .base = GUEST_##seg##_BASE, \
  44. .limit = GUEST_##seg##_LIMIT, \
  45. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  46. }
  47. static struct kvm_vmx_segment_field {
  48. unsigned selector;
  49. unsigned base;
  50. unsigned limit;
  51. unsigned ar_bytes;
  52. } kvm_vmx_segment_fields[] = {
  53. VMX_SEGMENT_FIELD(CS),
  54. VMX_SEGMENT_FIELD(DS),
  55. VMX_SEGMENT_FIELD(ES),
  56. VMX_SEGMENT_FIELD(FS),
  57. VMX_SEGMENT_FIELD(GS),
  58. VMX_SEGMENT_FIELD(SS),
  59. VMX_SEGMENT_FIELD(TR),
  60. VMX_SEGMENT_FIELD(LDTR),
  61. };
  62. static const u32 vmx_msr_index[] = {
  63. #ifdef CONFIG_X86_64
  64. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR, MSR_KERNEL_GS_BASE,
  65. #endif
  66. MSR_EFER, MSR_K6_STAR,
  67. };
  68. #define NR_VMX_MSR (sizeof(vmx_msr_index) / sizeof(*vmx_msr_index))
  69. static inline int is_page_fault(u32 intr_info)
  70. {
  71. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  72. INTR_INFO_VALID_MASK)) ==
  73. (INTR_TYPE_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  74. }
  75. static inline int is_external_interrupt(u32 intr_info)
  76. {
  77. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  78. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  79. }
  80. static struct vmx_msr_entry *find_msr_entry(struct kvm_vcpu *vcpu, u32 msr)
  81. {
  82. int i;
  83. for (i = 0; i < vcpu->nmsrs; ++i)
  84. if (vcpu->guest_msrs[i].index == msr)
  85. return &vcpu->guest_msrs[i];
  86. return 0;
  87. }
  88. static void vmcs_clear(struct vmcs *vmcs)
  89. {
  90. u64 phys_addr = __pa(vmcs);
  91. u8 error;
  92. asm volatile (ASM_VMX_VMCLEAR_RAX "; setna %0"
  93. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  94. : "cc", "memory");
  95. if (error)
  96. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  97. vmcs, phys_addr);
  98. }
  99. static void __vcpu_clear(void *arg)
  100. {
  101. struct kvm_vcpu *vcpu = arg;
  102. int cpu = raw_smp_processor_id();
  103. if (vcpu->cpu == cpu)
  104. vmcs_clear(vcpu->vmcs);
  105. if (per_cpu(current_vmcs, cpu) == vcpu->vmcs)
  106. per_cpu(current_vmcs, cpu) = NULL;
  107. }
  108. static unsigned long vmcs_readl(unsigned long field)
  109. {
  110. unsigned long value;
  111. asm volatile (ASM_VMX_VMREAD_RDX_RAX
  112. : "=a"(value) : "d"(field) : "cc");
  113. return value;
  114. }
  115. static u16 vmcs_read16(unsigned long field)
  116. {
  117. return vmcs_readl(field);
  118. }
  119. static u32 vmcs_read32(unsigned long field)
  120. {
  121. return vmcs_readl(field);
  122. }
  123. static u64 vmcs_read64(unsigned long field)
  124. {
  125. #ifdef CONFIG_X86_64
  126. return vmcs_readl(field);
  127. #else
  128. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  129. #endif
  130. }
  131. static void vmcs_writel(unsigned long field, unsigned long value)
  132. {
  133. u8 error;
  134. asm volatile (ASM_VMX_VMWRITE_RAX_RDX "; setna %0"
  135. : "=q"(error) : "a"(value), "d"(field) : "cc" );
  136. if (error)
  137. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  138. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  139. }
  140. static void vmcs_write16(unsigned long field, u16 value)
  141. {
  142. vmcs_writel(field, value);
  143. }
  144. static void vmcs_write32(unsigned long field, u32 value)
  145. {
  146. vmcs_writel(field, value);
  147. }
  148. static void vmcs_write64(unsigned long field, u64 value)
  149. {
  150. #ifdef CONFIG_X86_64
  151. vmcs_writel(field, value);
  152. #else
  153. vmcs_writel(field, value);
  154. asm volatile ("");
  155. vmcs_writel(field+1, value >> 32);
  156. #endif
  157. }
  158. /*
  159. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  160. * vcpu mutex is already taken.
  161. */
  162. static struct kvm_vcpu *vmx_vcpu_load(struct kvm_vcpu *vcpu)
  163. {
  164. u64 phys_addr = __pa(vcpu->vmcs);
  165. int cpu;
  166. cpu = get_cpu();
  167. if (vcpu->cpu != cpu) {
  168. smp_call_function(__vcpu_clear, vcpu, 0, 1);
  169. vcpu->launched = 0;
  170. }
  171. if (per_cpu(current_vmcs, cpu) != vcpu->vmcs) {
  172. u8 error;
  173. per_cpu(current_vmcs, cpu) = vcpu->vmcs;
  174. asm volatile (ASM_VMX_VMPTRLD_RAX "; setna %0"
  175. : "=g"(error) : "a"(&phys_addr), "m"(phys_addr)
  176. : "cc");
  177. if (error)
  178. printk(KERN_ERR "kvm: vmptrld %p/%llx fail\n",
  179. vcpu->vmcs, phys_addr);
  180. }
  181. if (vcpu->cpu != cpu) {
  182. struct descriptor_table dt;
  183. unsigned long sysenter_esp;
  184. vcpu->cpu = cpu;
  185. /*
  186. * Linux uses per-cpu TSS and GDT, so set these when switching
  187. * processors.
  188. */
  189. vmcs_writel(HOST_TR_BASE, read_tr_base()); /* 22.2.4 */
  190. get_gdt(&dt);
  191. vmcs_writel(HOST_GDTR_BASE, dt.base); /* 22.2.4 */
  192. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  193. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  194. }
  195. return vcpu;
  196. }
  197. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  198. {
  199. put_cpu();
  200. }
  201. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  202. {
  203. return vmcs_readl(GUEST_RFLAGS);
  204. }
  205. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  206. {
  207. vmcs_writel(GUEST_RFLAGS, rflags);
  208. }
  209. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  210. {
  211. unsigned long rip;
  212. u32 interruptibility;
  213. rip = vmcs_readl(GUEST_RIP);
  214. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  215. vmcs_writel(GUEST_RIP, rip);
  216. /*
  217. * We emulated an instruction, so temporary interrupt blocking
  218. * should be removed, if set.
  219. */
  220. interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  221. if (interruptibility & 3)
  222. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  223. interruptibility & ~3);
  224. vcpu->interrupt_window_open = 1;
  225. }
  226. static void vmx_inject_gp(struct kvm_vcpu *vcpu, unsigned error_code)
  227. {
  228. printk(KERN_DEBUG "inject_general_protection: rip 0x%lx\n",
  229. vmcs_readl(GUEST_RIP));
  230. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  231. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  232. GP_VECTOR |
  233. INTR_TYPE_EXCEPTION |
  234. INTR_INFO_DELIEVER_CODE_MASK |
  235. INTR_INFO_VALID_MASK);
  236. }
  237. /*
  238. * reads and returns guest's timestamp counter "register"
  239. * guest_tsc = host_tsc + tsc_offset -- 21.3
  240. */
  241. static u64 guest_read_tsc(void)
  242. {
  243. u64 host_tsc, tsc_offset;
  244. rdtscll(host_tsc);
  245. tsc_offset = vmcs_read64(TSC_OFFSET);
  246. return host_tsc + tsc_offset;
  247. }
  248. /*
  249. * writes 'guest_tsc' into guest's timestamp counter "register"
  250. * guest_tsc = host_tsc + tsc_offset ==> tsc_offset = guest_tsc - host_tsc
  251. */
  252. static void guest_write_tsc(u64 guest_tsc)
  253. {
  254. u64 host_tsc;
  255. rdtscll(host_tsc);
  256. vmcs_write64(TSC_OFFSET, guest_tsc - host_tsc);
  257. }
  258. static void reload_tss(void)
  259. {
  260. #ifndef CONFIG_X86_64
  261. /*
  262. * VT restores TR but not its size. Useless.
  263. */
  264. struct descriptor_table gdt;
  265. struct segment_descriptor *descs;
  266. get_gdt(&gdt);
  267. descs = (void *)gdt.base;
  268. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  269. load_TR_desc();
  270. #endif
  271. }
  272. /*
  273. * Reads an msr value (of 'msr_index') into 'pdata'.
  274. * Returns 0 on success, non-0 otherwise.
  275. * Assumes vcpu_load() was already called.
  276. */
  277. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  278. {
  279. u64 data;
  280. struct vmx_msr_entry *msr;
  281. if (!pdata) {
  282. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  283. return -EINVAL;
  284. }
  285. switch (msr_index) {
  286. #ifdef CONFIG_X86_64
  287. case MSR_FS_BASE:
  288. data = vmcs_readl(GUEST_FS_BASE);
  289. break;
  290. case MSR_GS_BASE:
  291. data = vmcs_readl(GUEST_GS_BASE);
  292. break;
  293. case MSR_EFER:
  294. return kvm_get_msr_common(vcpu, msr_index, pdata);
  295. #endif
  296. case MSR_IA32_TIME_STAMP_COUNTER:
  297. data = guest_read_tsc();
  298. break;
  299. case MSR_IA32_SYSENTER_CS:
  300. data = vmcs_read32(GUEST_SYSENTER_CS);
  301. break;
  302. case MSR_IA32_SYSENTER_EIP:
  303. data = vmcs_read32(GUEST_SYSENTER_EIP);
  304. break;
  305. case MSR_IA32_SYSENTER_ESP:
  306. data = vmcs_read32(GUEST_SYSENTER_ESP);
  307. break;
  308. default:
  309. msr = find_msr_entry(vcpu, msr_index);
  310. if (msr) {
  311. data = msr->data;
  312. break;
  313. }
  314. return kvm_get_msr_common(vcpu, msr_index, pdata);
  315. }
  316. *pdata = data;
  317. return 0;
  318. }
  319. /*
  320. * Writes msr value into into the appropriate "register".
  321. * Returns 0 on success, non-0 otherwise.
  322. * Assumes vcpu_load() was already called.
  323. */
  324. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  325. {
  326. struct vmx_msr_entry *msr;
  327. switch (msr_index) {
  328. #ifdef CONFIG_X86_64
  329. case MSR_EFER:
  330. return kvm_set_msr_common(vcpu, msr_index, data);
  331. case MSR_FS_BASE:
  332. vmcs_writel(GUEST_FS_BASE, data);
  333. break;
  334. case MSR_GS_BASE:
  335. vmcs_writel(GUEST_GS_BASE, data);
  336. break;
  337. #endif
  338. case MSR_IA32_SYSENTER_CS:
  339. vmcs_write32(GUEST_SYSENTER_CS, data);
  340. break;
  341. case MSR_IA32_SYSENTER_EIP:
  342. vmcs_write32(GUEST_SYSENTER_EIP, data);
  343. break;
  344. case MSR_IA32_SYSENTER_ESP:
  345. vmcs_write32(GUEST_SYSENTER_ESP, data);
  346. break;
  347. case MSR_IA32_TIME_STAMP_COUNTER: {
  348. guest_write_tsc(data);
  349. break;
  350. }
  351. default:
  352. msr = find_msr_entry(vcpu, msr_index);
  353. if (msr) {
  354. msr->data = data;
  355. break;
  356. }
  357. return kvm_set_msr_common(vcpu, msr_index, data);
  358. msr->data = data;
  359. break;
  360. }
  361. return 0;
  362. }
  363. /*
  364. * Sync the rsp and rip registers into the vcpu structure. This allows
  365. * registers to be accessed by indexing vcpu->regs.
  366. */
  367. static void vcpu_load_rsp_rip(struct kvm_vcpu *vcpu)
  368. {
  369. vcpu->regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  370. vcpu->rip = vmcs_readl(GUEST_RIP);
  371. }
  372. /*
  373. * Syncs rsp and rip back into the vmcs. Should be called after possible
  374. * modification.
  375. */
  376. static void vcpu_put_rsp_rip(struct kvm_vcpu *vcpu)
  377. {
  378. vmcs_writel(GUEST_RSP, vcpu->regs[VCPU_REGS_RSP]);
  379. vmcs_writel(GUEST_RIP, vcpu->rip);
  380. }
  381. static int set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_debug_guest *dbg)
  382. {
  383. unsigned long dr7 = 0x400;
  384. u32 exception_bitmap;
  385. int old_singlestep;
  386. exception_bitmap = vmcs_read32(EXCEPTION_BITMAP);
  387. old_singlestep = vcpu->guest_debug.singlestep;
  388. vcpu->guest_debug.enabled = dbg->enabled;
  389. if (vcpu->guest_debug.enabled) {
  390. int i;
  391. dr7 |= 0x200; /* exact */
  392. for (i = 0; i < 4; ++i) {
  393. if (!dbg->breakpoints[i].enabled)
  394. continue;
  395. vcpu->guest_debug.bp[i] = dbg->breakpoints[i].address;
  396. dr7 |= 2 << (i*2); /* global enable */
  397. dr7 |= 0 << (i*4+16); /* execution breakpoint */
  398. }
  399. exception_bitmap |= (1u << 1); /* Trap debug exceptions */
  400. vcpu->guest_debug.singlestep = dbg->singlestep;
  401. } else {
  402. exception_bitmap &= ~(1u << 1); /* Ignore debug exceptions */
  403. vcpu->guest_debug.singlestep = 0;
  404. }
  405. if (old_singlestep && !vcpu->guest_debug.singlestep) {
  406. unsigned long flags;
  407. flags = vmcs_readl(GUEST_RFLAGS);
  408. flags &= ~(X86_EFLAGS_TF | X86_EFLAGS_RF);
  409. vmcs_writel(GUEST_RFLAGS, flags);
  410. }
  411. vmcs_write32(EXCEPTION_BITMAP, exception_bitmap);
  412. vmcs_writel(GUEST_DR7, dr7);
  413. return 0;
  414. }
  415. static __init int cpu_has_kvm_support(void)
  416. {
  417. unsigned long ecx = cpuid_ecx(1);
  418. return test_bit(5, &ecx); /* CPUID.1:ECX.VMX[bit 5] -> VT */
  419. }
  420. static __init int vmx_disabled_by_bios(void)
  421. {
  422. u64 msr;
  423. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  424. return (msr & 5) == 1; /* locked but not enabled */
  425. }
  426. static __init void hardware_enable(void *garbage)
  427. {
  428. int cpu = raw_smp_processor_id();
  429. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  430. u64 old;
  431. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  432. if ((old & 5) != 5)
  433. /* enable and lock */
  434. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | 5);
  435. write_cr4(read_cr4() | CR4_VMXE); /* FIXME: not cpu hotplug safe */
  436. asm volatile (ASM_VMX_VMXON_RAX : : "a"(&phys_addr), "m"(phys_addr)
  437. : "memory", "cc");
  438. }
  439. static void hardware_disable(void *garbage)
  440. {
  441. asm volatile (ASM_VMX_VMXOFF : : : "cc");
  442. }
  443. static __init void setup_vmcs_descriptor(void)
  444. {
  445. u32 vmx_msr_low, vmx_msr_high;
  446. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  447. vmcs_descriptor.size = vmx_msr_high & 0x1fff;
  448. vmcs_descriptor.order = get_order(vmcs_descriptor.size);
  449. vmcs_descriptor.revision_id = vmx_msr_low;
  450. }
  451. static struct vmcs *alloc_vmcs_cpu(int cpu)
  452. {
  453. int node = cpu_to_node(cpu);
  454. struct page *pages;
  455. struct vmcs *vmcs;
  456. pages = alloc_pages_node(node, GFP_KERNEL, vmcs_descriptor.order);
  457. if (!pages)
  458. return NULL;
  459. vmcs = page_address(pages);
  460. memset(vmcs, 0, vmcs_descriptor.size);
  461. vmcs->revision_id = vmcs_descriptor.revision_id; /* vmcs revision id */
  462. return vmcs;
  463. }
  464. static struct vmcs *alloc_vmcs(void)
  465. {
  466. return alloc_vmcs_cpu(raw_smp_processor_id());
  467. }
  468. static void free_vmcs(struct vmcs *vmcs)
  469. {
  470. free_pages((unsigned long)vmcs, vmcs_descriptor.order);
  471. }
  472. static __exit void free_kvm_area(void)
  473. {
  474. int cpu;
  475. for_each_online_cpu(cpu)
  476. free_vmcs(per_cpu(vmxarea, cpu));
  477. }
  478. extern struct vmcs *alloc_vmcs_cpu(int cpu);
  479. static __init int alloc_kvm_area(void)
  480. {
  481. int cpu;
  482. for_each_online_cpu(cpu) {
  483. struct vmcs *vmcs;
  484. vmcs = alloc_vmcs_cpu(cpu);
  485. if (!vmcs) {
  486. free_kvm_area();
  487. return -ENOMEM;
  488. }
  489. per_cpu(vmxarea, cpu) = vmcs;
  490. }
  491. return 0;
  492. }
  493. static __init int hardware_setup(void)
  494. {
  495. setup_vmcs_descriptor();
  496. return alloc_kvm_area();
  497. }
  498. static __exit void hardware_unsetup(void)
  499. {
  500. free_kvm_area();
  501. }
  502. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  503. {
  504. if (vcpu->rmode.active)
  505. vmcs_write32(EXCEPTION_BITMAP, ~0);
  506. else
  507. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  508. }
  509. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  510. {
  511. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  512. if (vmcs_readl(sf->base) == save->base) {
  513. vmcs_write16(sf->selector, save->selector);
  514. vmcs_writel(sf->base, save->base);
  515. vmcs_write32(sf->limit, save->limit);
  516. vmcs_write32(sf->ar_bytes, save->ar);
  517. } else {
  518. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  519. << AR_DPL_SHIFT;
  520. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  521. }
  522. }
  523. static void enter_pmode(struct kvm_vcpu *vcpu)
  524. {
  525. unsigned long flags;
  526. vcpu->rmode.active = 0;
  527. vmcs_writel(GUEST_TR_BASE, vcpu->rmode.tr.base);
  528. vmcs_write32(GUEST_TR_LIMIT, vcpu->rmode.tr.limit);
  529. vmcs_write32(GUEST_TR_AR_BYTES, vcpu->rmode.tr.ar);
  530. flags = vmcs_readl(GUEST_RFLAGS);
  531. flags &= ~(IOPL_MASK | X86_EFLAGS_VM);
  532. flags |= (vcpu->rmode.save_iopl << IOPL_SHIFT);
  533. vmcs_writel(GUEST_RFLAGS, flags);
  534. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~CR4_VME_MASK) |
  535. (vmcs_readl(CR4_READ_SHADOW) & CR4_VME_MASK));
  536. update_exception_bitmap(vcpu);
  537. fix_pmode_dataseg(VCPU_SREG_ES, &vcpu->rmode.es);
  538. fix_pmode_dataseg(VCPU_SREG_DS, &vcpu->rmode.ds);
  539. fix_pmode_dataseg(VCPU_SREG_GS, &vcpu->rmode.gs);
  540. fix_pmode_dataseg(VCPU_SREG_FS, &vcpu->rmode.fs);
  541. vmcs_write16(GUEST_SS_SELECTOR, 0);
  542. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  543. vmcs_write16(GUEST_CS_SELECTOR,
  544. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  545. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  546. }
  547. static int rmode_tss_base(struct kvm* kvm)
  548. {
  549. gfn_t base_gfn = kvm->memslots[0].base_gfn + kvm->memslots[0].npages - 3;
  550. return base_gfn << PAGE_SHIFT;
  551. }
  552. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  553. {
  554. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  555. save->selector = vmcs_read16(sf->selector);
  556. save->base = vmcs_readl(sf->base);
  557. save->limit = vmcs_read32(sf->limit);
  558. save->ar = vmcs_read32(sf->ar_bytes);
  559. vmcs_write16(sf->selector, vmcs_readl(sf->base) >> 4);
  560. vmcs_write32(sf->limit, 0xffff);
  561. vmcs_write32(sf->ar_bytes, 0xf3);
  562. }
  563. static void enter_rmode(struct kvm_vcpu *vcpu)
  564. {
  565. unsigned long flags;
  566. vcpu->rmode.active = 1;
  567. vcpu->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  568. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  569. vcpu->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  570. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  571. vcpu->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  572. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  573. flags = vmcs_readl(GUEST_RFLAGS);
  574. vcpu->rmode.save_iopl = (flags & IOPL_MASK) >> IOPL_SHIFT;
  575. flags |= IOPL_MASK | X86_EFLAGS_VM;
  576. vmcs_writel(GUEST_RFLAGS, flags);
  577. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | CR4_VME_MASK);
  578. update_exception_bitmap(vcpu);
  579. vmcs_write16(GUEST_SS_SELECTOR, vmcs_readl(GUEST_SS_BASE) >> 4);
  580. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  581. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  582. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  583. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  584. vmcs_write16(GUEST_CS_SELECTOR, vmcs_readl(GUEST_CS_BASE) >> 4);
  585. fix_rmode_seg(VCPU_SREG_ES, &vcpu->rmode.es);
  586. fix_rmode_seg(VCPU_SREG_DS, &vcpu->rmode.ds);
  587. fix_rmode_seg(VCPU_SREG_GS, &vcpu->rmode.gs);
  588. fix_rmode_seg(VCPU_SREG_FS, &vcpu->rmode.fs);
  589. }
  590. #ifdef CONFIG_X86_64
  591. static void enter_lmode(struct kvm_vcpu *vcpu)
  592. {
  593. u32 guest_tr_ar;
  594. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  595. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  596. printk(KERN_DEBUG "%s: tss fixup for long mode. \n",
  597. __FUNCTION__);
  598. vmcs_write32(GUEST_TR_AR_BYTES,
  599. (guest_tr_ar & ~AR_TYPE_MASK)
  600. | AR_TYPE_BUSY_64_TSS);
  601. }
  602. vcpu->shadow_efer |= EFER_LMA;
  603. find_msr_entry(vcpu, MSR_EFER)->data |= EFER_LMA | EFER_LME;
  604. vmcs_write32(VM_ENTRY_CONTROLS,
  605. vmcs_read32(VM_ENTRY_CONTROLS)
  606. | VM_ENTRY_CONTROLS_IA32E_MASK);
  607. }
  608. static void exit_lmode(struct kvm_vcpu *vcpu)
  609. {
  610. vcpu->shadow_efer &= ~EFER_LMA;
  611. vmcs_write32(VM_ENTRY_CONTROLS,
  612. vmcs_read32(VM_ENTRY_CONTROLS)
  613. & ~VM_ENTRY_CONTROLS_IA32E_MASK);
  614. }
  615. #endif
  616. static void vmx_decache_cr0_cr4_guest_bits(struct kvm_vcpu *vcpu)
  617. {
  618. vcpu->cr0 &= KVM_GUEST_CR0_MASK;
  619. vcpu->cr0 |= vmcs_readl(GUEST_CR0) & ~KVM_GUEST_CR0_MASK;
  620. vcpu->cr4 &= KVM_GUEST_CR4_MASK;
  621. vcpu->cr4 |= vmcs_readl(GUEST_CR4) & ~KVM_GUEST_CR4_MASK;
  622. }
  623. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  624. {
  625. if (vcpu->rmode.active && (cr0 & CR0_PE_MASK))
  626. enter_pmode(vcpu);
  627. if (!vcpu->rmode.active && !(cr0 & CR0_PE_MASK))
  628. enter_rmode(vcpu);
  629. #ifdef CONFIG_X86_64
  630. if (vcpu->shadow_efer & EFER_LME) {
  631. if (!is_paging(vcpu) && (cr0 & CR0_PG_MASK))
  632. enter_lmode(vcpu);
  633. if (is_paging(vcpu) && !(cr0 & CR0_PG_MASK))
  634. exit_lmode(vcpu);
  635. }
  636. #endif
  637. vmcs_writel(CR0_READ_SHADOW, cr0);
  638. vmcs_writel(GUEST_CR0,
  639. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  640. vcpu->cr0 = cr0;
  641. }
  642. /*
  643. * Used when restoring the VM to avoid corrupting segment registers
  644. */
  645. static void vmx_set_cr0_no_modeswitch(struct kvm_vcpu *vcpu, unsigned long cr0)
  646. {
  647. vcpu->rmode.active = ((cr0 & CR0_PE_MASK) == 0);
  648. update_exception_bitmap(vcpu);
  649. vmcs_writel(CR0_READ_SHADOW, cr0);
  650. vmcs_writel(GUEST_CR0,
  651. (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON);
  652. vcpu->cr0 = cr0;
  653. }
  654. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  655. {
  656. vmcs_writel(GUEST_CR3, cr3);
  657. }
  658. static void vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  659. {
  660. vmcs_writel(CR4_READ_SHADOW, cr4);
  661. vmcs_writel(GUEST_CR4, cr4 | (vcpu->rmode.active ?
  662. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON));
  663. vcpu->cr4 = cr4;
  664. }
  665. #ifdef CONFIG_X86_64
  666. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  667. {
  668. struct vmx_msr_entry *msr = find_msr_entry(vcpu, MSR_EFER);
  669. vcpu->shadow_efer = efer;
  670. if (efer & EFER_LMA) {
  671. vmcs_write32(VM_ENTRY_CONTROLS,
  672. vmcs_read32(VM_ENTRY_CONTROLS) |
  673. VM_ENTRY_CONTROLS_IA32E_MASK);
  674. msr->data = efer;
  675. } else {
  676. vmcs_write32(VM_ENTRY_CONTROLS,
  677. vmcs_read32(VM_ENTRY_CONTROLS) &
  678. ~VM_ENTRY_CONTROLS_IA32E_MASK);
  679. msr->data = efer & ~EFER_LME;
  680. }
  681. }
  682. #endif
  683. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  684. {
  685. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  686. return vmcs_readl(sf->base);
  687. }
  688. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  689. struct kvm_segment *var, int seg)
  690. {
  691. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  692. u32 ar;
  693. var->base = vmcs_readl(sf->base);
  694. var->limit = vmcs_read32(sf->limit);
  695. var->selector = vmcs_read16(sf->selector);
  696. ar = vmcs_read32(sf->ar_bytes);
  697. if (ar & AR_UNUSABLE_MASK)
  698. ar = 0;
  699. var->type = ar & 15;
  700. var->s = (ar >> 4) & 1;
  701. var->dpl = (ar >> 5) & 3;
  702. var->present = (ar >> 7) & 1;
  703. var->avl = (ar >> 12) & 1;
  704. var->l = (ar >> 13) & 1;
  705. var->db = (ar >> 14) & 1;
  706. var->g = (ar >> 15) & 1;
  707. var->unusable = (ar >> 16) & 1;
  708. }
  709. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  710. struct kvm_segment *var, int seg)
  711. {
  712. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  713. u32 ar;
  714. vmcs_writel(sf->base, var->base);
  715. vmcs_write32(sf->limit, var->limit);
  716. vmcs_write16(sf->selector, var->selector);
  717. if (var->unusable)
  718. ar = 1 << 16;
  719. else {
  720. ar = var->type & 15;
  721. ar |= (var->s & 1) << 4;
  722. ar |= (var->dpl & 3) << 5;
  723. ar |= (var->present & 1) << 7;
  724. ar |= (var->avl & 1) << 12;
  725. ar |= (var->l & 1) << 13;
  726. ar |= (var->db & 1) << 14;
  727. ar |= (var->g & 1) << 15;
  728. }
  729. if (ar == 0) /* a 0 value means unusable */
  730. ar = AR_UNUSABLE_MASK;
  731. vmcs_write32(sf->ar_bytes, ar);
  732. }
  733. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  734. {
  735. u32 ar = vmcs_read32(GUEST_CS_AR_BYTES);
  736. *db = (ar >> 14) & 1;
  737. *l = (ar >> 13) & 1;
  738. }
  739. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  740. {
  741. dt->limit = vmcs_read32(GUEST_IDTR_LIMIT);
  742. dt->base = vmcs_readl(GUEST_IDTR_BASE);
  743. }
  744. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  745. {
  746. vmcs_write32(GUEST_IDTR_LIMIT, dt->limit);
  747. vmcs_writel(GUEST_IDTR_BASE, dt->base);
  748. }
  749. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  750. {
  751. dt->limit = vmcs_read32(GUEST_GDTR_LIMIT);
  752. dt->base = vmcs_readl(GUEST_GDTR_BASE);
  753. }
  754. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct descriptor_table *dt)
  755. {
  756. vmcs_write32(GUEST_GDTR_LIMIT, dt->limit);
  757. vmcs_writel(GUEST_GDTR_BASE, dt->base);
  758. }
  759. static int init_rmode_tss(struct kvm* kvm)
  760. {
  761. struct page *p1, *p2, *p3;
  762. gfn_t fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  763. char *page;
  764. p1 = _gfn_to_page(kvm, fn++);
  765. p2 = _gfn_to_page(kvm, fn++);
  766. p3 = _gfn_to_page(kvm, fn);
  767. if (!p1 || !p2 || !p3) {
  768. kvm_printf(kvm,"%s: gfn_to_page failed\n", __FUNCTION__);
  769. return 0;
  770. }
  771. page = kmap_atomic(p1, KM_USER0);
  772. memset(page, 0, PAGE_SIZE);
  773. *(u16*)(page + 0x66) = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  774. kunmap_atomic(page, KM_USER0);
  775. page = kmap_atomic(p2, KM_USER0);
  776. memset(page, 0, PAGE_SIZE);
  777. kunmap_atomic(page, KM_USER0);
  778. page = kmap_atomic(p3, KM_USER0);
  779. memset(page, 0, PAGE_SIZE);
  780. *(page + RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1) = ~0;
  781. kunmap_atomic(page, KM_USER0);
  782. return 1;
  783. }
  784. static void vmcs_write32_fixedbits(u32 msr, u32 vmcs_field, u32 val)
  785. {
  786. u32 msr_high, msr_low;
  787. rdmsr(msr, msr_low, msr_high);
  788. val &= msr_high;
  789. val |= msr_low;
  790. vmcs_write32(vmcs_field, val);
  791. }
  792. static void seg_setup(int seg)
  793. {
  794. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  795. vmcs_write16(sf->selector, 0);
  796. vmcs_writel(sf->base, 0);
  797. vmcs_write32(sf->limit, 0xffff);
  798. vmcs_write32(sf->ar_bytes, 0x93);
  799. }
  800. /*
  801. * Sets up the vmcs for emulated real mode.
  802. */
  803. static int vmx_vcpu_setup(struct kvm_vcpu *vcpu)
  804. {
  805. u32 host_sysenter_cs;
  806. u32 junk;
  807. unsigned long a;
  808. struct descriptor_table dt;
  809. int i;
  810. int ret = 0;
  811. int nr_good_msrs;
  812. extern asmlinkage void kvm_vmx_return(void);
  813. if (!init_rmode_tss(vcpu->kvm)) {
  814. ret = -ENOMEM;
  815. goto out;
  816. }
  817. memset(vcpu->regs, 0, sizeof(vcpu->regs));
  818. vcpu->regs[VCPU_REGS_RDX] = get_rdx_init_val();
  819. vcpu->cr8 = 0;
  820. vcpu->apic_base = 0xfee00000 |
  821. /*for vcpu 0*/ MSR_IA32_APICBASE_BSP |
  822. MSR_IA32_APICBASE_ENABLE;
  823. fx_init(vcpu);
  824. /*
  825. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  826. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  827. */
  828. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  829. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  830. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  831. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  832. seg_setup(VCPU_SREG_DS);
  833. seg_setup(VCPU_SREG_ES);
  834. seg_setup(VCPU_SREG_FS);
  835. seg_setup(VCPU_SREG_GS);
  836. seg_setup(VCPU_SREG_SS);
  837. vmcs_write16(GUEST_TR_SELECTOR, 0);
  838. vmcs_writel(GUEST_TR_BASE, 0);
  839. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  840. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  841. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  842. vmcs_writel(GUEST_LDTR_BASE, 0);
  843. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  844. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  845. vmcs_write32(GUEST_SYSENTER_CS, 0);
  846. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  847. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  848. vmcs_writel(GUEST_RFLAGS, 0x02);
  849. vmcs_writel(GUEST_RIP, 0xfff0);
  850. vmcs_writel(GUEST_RSP, 0);
  851. vmcs_writel(GUEST_CR3, 0);
  852. //todo: dr0 = dr1 = dr2 = dr3 = 0; dr6 = 0xffff0ff0
  853. vmcs_writel(GUEST_DR7, 0x400);
  854. vmcs_writel(GUEST_GDTR_BASE, 0);
  855. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  856. vmcs_writel(GUEST_IDTR_BASE, 0);
  857. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  858. vmcs_write32(GUEST_ACTIVITY_STATE, 0);
  859. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  860. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  861. /* I/O */
  862. vmcs_write64(IO_BITMAP_A, 0);
  863. vmcs_write64(IO_BITMAP_B, 0);
  864. guest_write_tsc(0);
  865. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  866. /* Special registers */
  867. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  868. /* Control */
  869. vmcs_write32_fixedbits(MSR_IA32_VMX_PINBASED_CTLS,
  870. PIN_BASED_VM_EXEC_CONTROL,
  871. PIN_BASED_EXT_INTR_MASK /* 20.6.1 */
  872. | PIN_BASED_NMI_EXITING /* 20.6.1 */
  873. );
  874. vmcs_write32_fixedbits(MSR_IA32_VMX_PROCBASED_CTLS,
  875. CPU_BASED_VM_EXEC_CONTROL,
  876. CPU_BASED_HLT_EXITING /* 20.6.2 */
  877. | CPU_BASED_CR8_LOAD_EXITING /* 20.6.2 */
  878. | CPU_BASED_CR8_STORE_EXITING /* 20.6.2 */
  879. | CPU_BASED_UNCOND_IO_EXITING /* 20.6.2 */
  880. | CPU_BASED_MOV_DR_EXITING
  881. | CPU_BASED_USE_TSC_OFFSETING /* 21.3 */
  882. );
  883. vmcs_write32(EXCEPTION_BITMAP, 1 << PF_VECTOR);
  884. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  885. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  886. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  887. vmcs_writel(HOST_CR0, read_cr0()); /* 22.2.3 */
  888. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  889. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  890. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  891. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  892. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  893. vmcs_write16(HOST_FS_SELECTOR, read_fs()); /* 22.2.4 */
  894. vmcs_write16(HOST_GS_SELECTOR, read_gs()); /* 22.2.4 */
  895. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  896. #ifdef CONFIG_X86_64
  897. rdmsrl(MSR_FS_BASE, a);
  898. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  899. rdmsrl(MSR_GS_BASE, a);
  900. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  901. #else
  902. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  903. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  904. #endif
  905. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  906. get_idt(&dt);
  907. vmcs_writel(HOST_IDTR_BASE, dt.base); /* 22.2.4 */
  908. vmcs_writel(HOST_RIP, (unsigned long)kvm_vmx_return); /* 22.2.5 */
  909. rdmsr(MSR_IA32_SYSENTER_CS, host_sysenter_cs, junk);
  910. vmcs_write32(HOST_IA32_SYSENTER_CS, host_sysenter_cs);
  911. rdmsrl(MSR_IA32_SYSENTER_ESP, a);
  912. vmcs_writel(HOST_IA32_SYSENTER_ESP, a); /* 22.2.3 */
  913. rdmsrl(MSR_IA32_SYSENTER_EIP, a);
  914. vmcs_writel(HOST_IA32_SYSENTER_EIP, a); /* 22.2.3 */
  915. for (i = 0; i < NR_VMX_MSR; ++i) {
  916. u32 index = vmx_msr_index[i];
  917. u32 data_low, data_high;
  918. u64 data;
  919. int j = vcpu->nmsrs;
  920. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  921. continue;
  922. data = data_low | ((u64)data_high << 32);
  923. vcpu->host_msrs[j].index = index;
  924. vcpu->host_msrs[j].reserved = 0;
  925. vcpu->host_msrs[j].data = data;
  926. vcpu->guest_msrs[j] = vcpu->host_msrs[j];
  927. ++vcpu->nmsrs;
  928. }
  929. printk(KERN_DEBUG "kvm: msrs: %d\n", vcpu->nmsrs);
  930. nr_good_msrs = vcpu->nmsrs - NR_BAD_MSRS;
  931. vmcs_writel(VM_ENTRY_MSR_LOAD_ADDR,
  932. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  933. vmcs_writel(VM_EXIT_MSR_STORE_ADDR,
  934. virt_to_phys(vcpu->guest_msrs + NR_BAD_MSRS));
  935. vmcs_writel(VM_EXIT_MSR_LOAD_ADDR,
  936. virt_to_phys(vcpu->host_msrs + NR_BAD_MSRS));
  937. vmcs_write32_fixedbits(MSR_IA32_VMX_EXIT_CTLS, VM_EXIT_CONTROLS,
  938. (HOST_IS_64 << 9)); /* 22.2,1, 20.7.1 */
  939. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, nr_good_msrs); /* 22.2.2 */
  940. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  941. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, nr_good_msrs); /* 22.2.2 */
  942. /* 22.2.1, 20.8.1 */
  943. vmcs_write32_fixedbits(MSR_IA32_VMX_ENTRY_CTLS,
  944. VM_ENTRY_CONTROLS, 0);
  945. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  946. #ifdef CONFIG_X86_64
  947. vmcs_writel(VIRTUAL_APIC_PAGE_ADDR, 0);
  948. vmcs_writel(TPR_THRESHOLD, 0);
  949. #endif
  950. vmcs_writel(CR0_GUEST_HOST_MASK, KVM_GUEST_CR0_MASK);
  951. vmcs_writel(CR4_GUEST_HOST_MASK, KVM_GUEST_CR4_MASK);
  952. vcpu->cr0 = 0x60000010;
  953. vmx_set_cr0(vcpu, vcpu->cr0); // enter rmode
  954. vmx_set_cr4(vcpu, 0);
  955. #ifdef CONFIG_X86_64
  956. vmx_set_efer(vcpu, 0);
  957. #endif
  958. return 0;
  959. out:
  960. return ret;
  961. }
  962. static void inject_rmode_irq(struct kvm_vcpu *vcpu, int irq)
  963. {
  964. u16 ent[2];
  965. u16 cs;
  966. u16 ip;
  967. unsigned long flags;
  968. unsigned long ss_base = vmcs_readl(GUEST_SS_BASE);
  969. u16 sp = vmcs_readl(GUEST_RSP);
  970. u32 ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  971. if (sp > ss_limit || sp - 6 > sp) {
  972. vcpu_printf(vcpu, "%s: #SS, rsp 0x%lx ss 0x%lx limit 0x%x\n",
  973. __FUNCTION__,
  974. vmcs_readl(GUEST_RSP),
  975. vmcs_readl(GUEST_SS_BASE),
  976. vmcs_read32(GUEST_SS_LIMIT));
  977. return;
  978. }
  979. if (kvm_read_guest(vcpu, irq * sizeof(ent), sizeof(ent), &ent) !=
  980. sizeof(ent)) {
  981. vcpu_printf(vcpu, "%s: read guest err\n", __FUNCTION__);
  982. return;
  983. }
  984. flags = vmcs_readl(GUEST_RFLAGS);
  985. cs = vmcs_readl(GUEST_CS_BASE) >> 4;
  986. ip = vmcs_readl(GUEST_RIP);
  987. if (kvm_write_guest(vcpu, ss_base + sp - 2, 2, &flags) != 2 ||
  988. kvm_write_guest(vcpu, ss_base + sp - 4, 2, &cs) != 2 ||
  989. kvm_write_guest(vcpu, ss_base + sp - 6, 2, &ip) != 2) {
  990. vcpu_printf(vcpu, "%s: write guest err\n", __FUNCTION__);
  991. return;
  992. }
  993. vmcs_writel(GUEST_RFLAGS, flags &
  994. ~( X86_EFLAGS_IF | X86_EFLAGS_AC | X86_EFLAGS_TF));
  995. vmcs_write16(GUEST_CS_SELECTOR, ent[1]) ;
  996. vmcs_writel(GUEST_CS_BASE, ent[1] << 4);
  997. vmcs_writel(GUEST_RIP, ent[0]);
  998. vmcs_writel(GUEST_RSP, (vmcs_readl(GUEST_RSP) & ~0xffff) | (sp - 6));
  999. }
  1000. static void kvm_do_inject_irq(struct kvm_vcpu *vcpu)
  1001. {
  1002. int word_index = __ffs(vcpu->irq_summary);
  1003. int bit_index = __ffs(vcpu->irq_pending[word_index]);
  1004. int irq = word_index * BITS_PER_LONG + bit_index;
  1005. clear_bit(bit_index, &vcpu->irq_pending[word_index]);
  1006. if (!vcpu->irq_pending[word_index])
  1007. clear_bit(word_index, &vcpu->irq_summary);
  1008. if (vcpu->rmode.active) {
  1009. inject_rmode_irq(vcpu, irq);
  1010. return;
  1011. }
  1012. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1013. irq | INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  1014. }
  1015. static void do_interrupt_requests(struct kvm_vcpu *vcpu,
  1016. struct kvm_run *kvm_run)
  1017. {
  1018. u32 cpu_based_vm_exec_control;
  1019. vcpu->interrupt_window_open =
  1020. ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  1021. (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0);
  1022. if (vcpu->interrupt_window_open &&
  1023. vcpu->irq_summary &&
  1024. !(vmcs_read32(VM_ENTRY_INTR_INFO_FIELD) & INTR_INFO_VALID_MASK))
  1025. /*
  1026. * If interrupts enabled, and not blocked by sti or mov ss. Good.
  1027. */
  1028. kvm_do_inject_irq(vcpu);
  1029. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  1030. if (!vcpu->interrupt_window_open &&
  1031. (vcpu->irq_summary || kvm_run->request_interrupt_window))
  1032. /*
  1033. * Interrupts blocked. Wait for unblock.
  1034. */
  1035. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  1036. else
  1037. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  1038. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  1039. }
  1040. static void kvm_guest_debug_pre(struct kvm_vcpu *vcpu)
  1041. {
  1042. struct kvm_guest_debug *dbg = &vcpu->guest_debug;
  1043. set_debugreg(dbg->bp[0], 0);
  1044. set_debugreg(dbg->bp[1], 1);
  1045. set_debugreg(dbg->bp[2], 2);
  1046. set_debugreg(dbg->bp[3], 3);
  1047. if (dbg->singlestep) {
  1048. unsigned long flags;
  1049. flags = vmcs_readl(GUEST_RFLAGS);
  1050. flags |= X86_EFLAGS_TF | X86_EFLAGS_RF;
  1051. vmcs_writel(GUEST_RFLAGS, flags);
  1052. }
  1053. }
  1054. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  1055. int vec, u32 err_code)
  1056. {
  1057. if (!vcpu->rmode.active)
  1058. return 0;
  1059. if (vec == GP_VECTOR && err_code == 0)
  1060. if (emulate_instruction(vcpu, NULL, 0, 0) == EMULATE_DONE)
  1061. return 1;
  1062. return 0;
  1063. }
  1064. static int handle_exception(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1065. {
  1066. u32 intr_info, error_code;
  1067. unsigned long cr2, rip;
  1068. u32 vect_info;
  1069. enum emulation_result er;
  1070. vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1071. intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  1072. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  1073. !is_page_fault(intr_info)) {
  1074. printk(KERN_ERR "%s: unexpected, vectoring info 0x%x "
  1075. "intr info 0x%x\n", __FUNCTION__, vect_info, intr_info);
  1076. }
  1077. if (is_external_interrupt(vect_info)) {
  1078. int irq = vect_info & VECTORING_INFO_VECTOR_MASK;
  1079. set_bit(irq, vcpu->irq_pending);
  1080. set_bit(irq / BITS_PER_LONG, &vcpu->irq_summary);
  1081. }
  1082. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == 0x200) { /* nmi */
  1083. asm ("int $2");
  1084. return 1;
  1085. }
  1086. error_code = 0;
  1087. rip = vmcs_readl(GUEST_RIP);
  1088. if (intr_info & INTR_INFO_DELIEVER_CODE_MASK)
  1089. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  1090. if (is_page_fault(intr_info)) {
  1091. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  1092. spin_lock(&vcpu->kvm->lock);
  1093. if (!kvm_mmu_page_fault(vcpu, cr2, error_code)) {
  1094. spin_unlock(&vcpu->kvm->lock);
  1095. return 1;
  1096. }
  1097. er = emulate_instruction(vcpu, kvm_run, cr2, error_code);
  1098. spin_unlock(&vcpu->kvm->lock);
  1099. switch (er) {
  1100. case EMULATE_DONE:
  1101. return 1;
  1102. case EMULATE_DO_MMIO:
  1103. ++kvm_stat.mmio_exits;
  1104. kvm_run->exit_reason = KVM_EXIT_MMIO;
  1105. return 0;
  1106. case EMULATE_FAIL:
  1107. vcpu_printf(vcpu, "%s: emulate fail\n", __FUNCTION__);
  1108. break;
  1109. default:
  1110. BUG();
  1111. }
  1112. }
  1113. if (vcpu->rmode.active &&
  1114. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  1115. error_code))
  1116. return 1;
  1117. if ((intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK)) == (INTR_TYPE_EXCEPTION | 1)) {
  1118. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  1119. return 0;
  1120. }
  1121. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  1122. kvm_run->ex.exception = intr_info & INTR_INFO_VECTOR_MASK;
  1123. kvm_run->ex.error_code = error_code;
  1124. return 0;
  1125. }
  1126. static int handle_external_interrupt(struct kvm_vcpu *vcpu,
  1127. struct kvm_run *kvm_run)
  1128. {
  1129. ++kvm_stat.irq_exits;
  1130. return 1;
  1131. }
  1132. static int get_io_count(struct kvm_vcpu *vcpu, u64 *count)
  1133. {
  1134. u64 inst;
  1135. gva_t rip;
  1136. int countr_size;
  1137. int i, n;
  1138. if ((vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_VM)) {
  1139. countr_size = 2;
  1140. } else {
  1141. u32 cs_ar = vmcs_read32(GUEST_CS_AR_BYTES);
  1142. countr_size = (cs_ar & AR_L_MASK) ? 8:
  1143. (cs_ar & AR_DB_MASK) ? 4: 2;
  1144. }
  1145. rip = vmcs_readl(GUEST_RIP);
  1146. if (countr_size != 8)
  1147. rip += vmcs_readl(GUEST_CS_BASE);
  1148. n = kvm_read_guest(vcpu, rip, sizeof(inst), &inst);
  1149. for (i = 0; i < n; i++) {
  1150. switch (((u8*)&inst)[i]) {
  1151. case 0xf0:
  1152. case 0xf2:
  1153. case 0xf3:
  1154. case 0x2e:
  1155. case 0x36:
  1156. case 0x3e:
  1157. case 0x26:
  1158. case 0x64:
  1159. case 0x65:
  1160. case 0x66:
  1161. break;
  1162. case 0x67:
  1163. countr_size = (countr_size == 2) ? 4: (countr_size >> 1);
  1164. default:
  1165. goto done;
  1166. }
  1167. }
  1168. return 0;
  1169. done:
  1170. countr_size *= 8;
  1171. *count = vcpu->regs[VCPU_REGS_RCX] & (~0ULL >> (64 - countr_size));
  1172. return 1;
  1173. }
  1174. static int handle_io(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1175. {
  1176. u64 exit_qualification;
  1177. ++kvm_stat.io_exits;
  1178. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1179. kvm_run->exit_reason = KVM_EXIT_IO;
  1180. if (exit_qualification & 8)
  1181. kvm_run->io.direction = KVM_EXIT_IO_IN;
  1182. else
  1183. kvm_run->io.direction = KVM_EXIT_IO_OUT;
  1184. kvm_run->io.size = (exit_qualification & 7) + 1;
  1185. kvm_run->io.string = (exit_qualification & 16) != 0;
  1186. kvm_run->io.string_down
  1187. = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_DF) != 0;
  1188. kvm_run->io.rep = (exit_qualification & 32) != 0;
  1189. kvm_run->io.port = exit_qualification >> 16;
  1190. if (kvm_run->io.string) {
  1191. if (!get_io_count(vcpu, &kvm_run->io.count))
  1192. return 1;
  1193. kvm_run->io.address = vmcs_readl(GUEST_LINEAR_ADDRESS);
  1194. } else
  1195. kvm_run->io.value = vcpu->regs[VCPU_REGS_RAX]; /* rax */
  1196. return 0;
  1197. }
  1198. static int handle_cr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1199. {
  1200. u64 exit_qualification;
  1201. int cr;
  1202. int reg;
  1203. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1204. cr = exit_qualification & 15;
  1205. reg = (exit_qualification >> 8) & 15;
  1206. switch ((exit_qualification >> 4) & 3) {
  1207. case 0: /* mov to cr */
  1208. switch (cr) {
  1209. case 0:
  1210. vcpu_load_rsp_rip(vcpu);
  1211. set_cr0(vcpu, vcpu->regs[reg]);
  1212. skip_emulated_instruction(vcpu);
  1213. return 1;
  1214. case 3:
  1215. vcpu_load_rsp_rip(vcpu);
  1216. set_cr3(vcpu, vcpu->regs[reg]);
  1217. skip_emulated_instruction(vcpu);
  1218. return 1;
  1219. case 4:
  1220. vcpu_load_rsp_rip(vcpu);
  1221. set_cr4(vcpu, vcpu->regs[reg]);
  1222. skip_emulated_instruction(vcpu);
  1223. return 1;
  1224. case 8:
  1225. vcpu_load_rsp_rip(vcpu);
  1226. set_cr8(vcpu, vcpu->regs[reg]);
  1227. skip_emulated_instruction(vcpu);
  1228. return 1;
  1229. };
  1230. break;
  1231. case 1: /*mov from cr*/
  1232. switch (cr) {
  1233. case 3:
  1234. vcpu_load_rsp_rip(vcpu);
  1235. vcpu->regs[reg] = vcpu->cr3;
  1236. vcpu_put_rsp_rip(vcpu);
  1237. skip_emulated_instruction(vcpu);
  1238. return 1;
  1239. case 8:
  1240. printk(KERN_DEBUG "handle_cr: read CR8 "
  1241. "cpu erratum AA15\n");
  1242. vcpu_load_rsp_rip(vcpu);
  1243. vcpu->regs[reg] = vcpu->cr8;
  1244. vcpu_put_rsp_rip(vcpu);
  1245. skip_emulated_instruction(vcpu);
  1246. return 1;
  1247. }
  1248. break;
  1249. case 3: /* lmsw */
  1250. lmsw(vcpu, (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f);
  1251. skip_emulated_instruction(vcpu);
  1252. return 1;
  1253. default:
  1254. break;
  1255. }
  1256. kvm_run->exit_reason = 0;
  1257. printk(KERN_ERR "kvm: unhandled control register: op %d cr %d\n",
  1258. (int)(exit_qualification >> 4) & 3, cr);
  1259. return 0;
  1260. }
  1261. static int handle_dr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1262. {
  1263. u64 exit_qualification;
  1264. unsigned long val;
  1265. int dr, reg;
  1266. /*
  1267. * FIXME: this code assumes the host is debugging the guest.
  1268. * need to deal with guest debugging itself too.
  1269. */
  1270. exit_qualification = vmcs_read64(EXIT_QUALIFICATION);
  1271. dr = exit_qualification & 7;
  1272. reg = (exit_qualification >> 8) & 15;
  1273. vcpu_load_rsp_rip(vcpu);
  1274. if (exit_qualification & 16) {
  1275. /* mov from dr */
  1276. switch (dr) {
  1277. case 6:
  1278. val = 0xffff0ff0;
  1279. break;
  1280. case 7:
  1281. val = 0x400;
  1282. break;
  1283. default:
  1284. val = 0;
  1285. }
  1286. vcpu->regs[reg] = val;
  1287. } else {
  1288. /* mov to dr */
  1289. }
  1290. vcpu_put_rsp_rip(vcpu);
  1291. skip_emulated_instruction(vcpu);
  1292. return 1;
  1293. }
  1294. static int handle_cpuid(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1295. {
  1296. kvm_run->exit_reason = KVM_EXIT_CPUID;
  1297. return 0;
  1298. }
  1299. static int handle_rdmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1300. {
  1301. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1302. u64 data;
  1303. if (vmx_get_msr(vcpu, ecx, &data)) {
  1304. vmx_inject_gp(vcpu, 0);
  1305. return 1;
  1306. }
  1307. /* FIXME: handling of bits 32:63 of rax, rdx */
  1308. vcpu->regs[VCPU_REGS_RAX] = data & -1u;
  1309. vcpu->regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  1310. skip_emulated_instruction(vcpu);
  1311. return 1;
  1312. }
  1313. static int handle_wrmsr(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1314. {
  1315. u32 ecx = vcpu->regs[VCPU_REGS_RCX];
  1316. u64 data = (vcpu->regs[VCPU_REGS_RAX] & -1u)
  1317. | ((u64)(vcpu->regs[VCPU_REGS_RDX] & -1u) << 32);
  1318. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  1319. vmx_inject_gp(vcpu, 0);
  1320. return 1;
  1321. }
  1322. skip_emulated_instruction(vcpu);
  1323. return 1;
  1324. }
  1325. static void post_kvm_run_save(struct kvm_vcpu *vcpu,
  1326. struct kvm_run *kvm_run)
  1327. {
  1328. kvm_run->if_flag = (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) != 0;
  1329. kvm_run->cr8 = vcpu->cr8;
  1330. kvm_run->apic_base = vcpu->apic_base;
  1331. kvm_run->ready_for_interrupt_injection = (vcpu->interrupt_window_open &&
  1332. vcpu->irq_summary == 0);
  1333. }
  1334. static int handle_interrupt_window(struct kvm_vcpu *vcpu,
  1335. struct kvm_run *kvm_run)
  1336. {
  1337. /*
  1338. * If the user space waits to inject interrupts, exit as soon as
  1339. * possible
  1340. */
  1341. if (kvm_run->request_interrupt_window &&
  1342. !vcpu->irq_summary &&
  1343. (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF)) {
  1344. kvm_run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  1345. ++kvm_stat.irq_window_exits;
  1346. return 0;
  1347. }
  1348. return 1;
  1349. }
  1350. static int handle_halt(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1351. {
  1352. skip_emulated_instruction(vcpu);
  1353. if (vcpu->irq_summary)
  1354. return 1;
  1355. kvm_run->exit_reason = KVM_EXIT_HLT;
  1356. ++kvm_stat.halt_exits;
  1357. return 0;
  1358. }
  1359. /*
  1360. * The exit handlers return 1 if the exit was handled fully and guest execution
  1361. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  1362. * to be done to userspace and return 0.
  1363. */
  1364. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu,
  1365. struct kvm_run *kvm_run) = {
  1366. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  1367. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  1368. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  1369. [EXIT_REASON_CR_ACCESS] = handle_cr,
  1370. [EXIT_REASON_DR_ACCESS] = handle_dr,
  1371. [EXIT_REASON_CPUID] = handle_cpuid,
  1372. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  1373. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  1374. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  1375. [EXIT_REASON_HLT] = handle_halt,
  1376. };
  1377. static const int kvm_vmx_max_exit_handlers =
  1378. sizeof(kvm_vmx_exit_handlers) / sizeof(*kvm_vmx_exit_handlers);
  1379. /*
  1380. * The guest has exited. See if we can fix it or if we need userspace
  1381. * assistance.
  1382. */
  1383. static int kvm_handle_exit(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1384. {
  1385. u32 vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1386. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  1387. if ( (vectoring_info & VECTORING_INFO_VALID_MASK) &&
  1388. exit_reason != EXIT_REASON_EXCEPTION_NMI )
  1389. printk(KERN_WARNING "%s: unexpected, valid vectoring info and "
  1390. "exit reason is 0x%x\n", __FUNCTION__, exit_reason);
  1391. kvm_run->instruction_length = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1392. if (exit_reason < kvm_vmx_max_exit_handlers
  1393. && kvm_vmx_exit_handlers[exit_reason])
  1394. return kvm_vmx_exit_handlers[exit_reason](vcpu, kvm_run);
  1395. else {
  1396. kvm_run->exit_reason = KVM_EXIT_UNKNOWN;
  1397. kvm_run->hw.hardware_exit_reason = exit_reason;
  1398. }
  1399. return 0;
  1400. }
  1401. /*
  1402. * Check if userspace requested an interrupt window, and that the
  1403. * interrupt window is open.
  1404. *
  1405. * No need to exit to userspace if we already have an interrupt queued.
  1406. */
  1407. static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu,
  1408. struct kvm_run *kvm_run)
  1409. {
  1410. return (!vcpu->irq_summary &&
  1411. kvm_run->request_interrupt_window &&
  1412. vcpu->interrupt_window_open &&
  1413. (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF));
  1414. }
  1415. static int vmx_vcpu_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
  1416. {
  1417. u8 fail;
  1418. u16 fs_sel, gs_sel, ldt_sel;
  1419. int fs_gs_ldt_reload_needed;
  1420. again:
  1421. /*
  1422. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1423. * allow segment selectors with cpl > 0 or ti == 1.
  1424. */
  1425. fs_sel = read_fs();
  1426. gs_sel = read_gs();
  1427. ldt_sel = read_ldt();
  1428. fs_gs_ldt_reload_needed = (fs_sel & 7) | (gs_sel & 7) | ldt_sel;
  1429. if (!fs_gs_ldt_reload_needed) {
  1430. vmcs_write16(HOST_FS_SELECTOR, fs_sel);
  1431. vmcs_write16(HOST_GS_SELECTOR, gs_sel);
  1432. } else {
  1433. vmcs_write16(HOST_FS_SELECTOR, 0);
  1434. vmcs_write16(HOST_GS_SELECTOR, 0);
  1435. }
  1436. #ifdef CONFIG_X86_64
  1437. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1438. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1439. #else
  1440. vmcs_writel(HOST_FS_BASE, segment_base(fs_sel));
  1441. vmcs_writel(HOST_GS_BASE, segment_base(gs_sel));
  1442. #endif
  1443. do_interrupt_requests(vcpu, kvm_run);
  1444. if (vcpu->guest_debug.enabled)
  1445. kvm_guest_debug_pre(vcpu);
  1446. fx_save(vcpu->host_fx_image);
  1447. fx_restore(vcpu->guest_fx_image);
  1448. save_msrs(vcpu->host_msrs, vcpu->nmsrs);
  1449. load_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1450. asm (
  1451. /* Store host registers */
  1452. "pushf \n\t"
  1453. #ifdef CONFIG_X86_64
  1454. "push %%rax; push %%rbx; push %%rdx;"
  1455. "push %%rsi; push %%rdi; push %%rbp;"
  1456. "push %%r8; push %%r9; push %%r10; push %%r11;"
  1457. "push %%r12; push %%r13; push %%r14; push %%r15;"
  1458. "push %%rcx \n\t"
  1459. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1460. #else
  1461. "pusha; push %%ecx \n\t"
  1462. ASM_VMX_VMWRITE_RSP_RDX "\n\t"
  1463. #endif
  1464. /* Check if vmlaunch of vmresume is needed */
  1465. "cmp $0, %1 \n\t"
  1466. /* Load guest registers. Don't clobber flags. */
  1467. #ifdef CONFIG_X86_64
  1468. "mov %c[cr2](%3), %%rax \n\t"
  1469. "mov %%rax, %%cr2 \n\t"
  1470. "mov %c[rax](%3), %%rax \n\t"
  1471. "mov %c[rbx](%3), %%rbx \n\t"
  1472. "mov %c[rdx](%3), %%rdx \n\t"
  1473. "mov %c[rsi](%3), %%rsi \n\t"
  1474. "mov %c[rdi](%3), %%rdi \n\t"
  1475. "mov %c[rbp](%3), %%rbp \n\t"
  1476. "mov %c[r8](%3), %%r8 \n\t"
  1477. "mov %c[r9](%3), %%r9 \n\t"
  1478. "mov %c[r10](%3), %%r10 \n\t"
  1479. "mov %c[r11](%3), %%r11 \n\t"
  1480. "mov %c[r12](%3), %%r12 \n\t"
  1481. "mov %c[r13](%3), %%r13 \n\t"
  1482. "mov %c[r14](%3), %%r14 \n\t"
  1483. "mov %c[r15](%3), %%r15 \n\t"
  1484. "mov %c[rcx](%3), %%rcx \n\t" /* kills %3 (rcx) */
  1485. #else
  1486. "mov %c[cr2](%3), %%eax \n\t"
  1487. "mov %%eax, %%cr2 \n\t"
  1488. "mov %c[rax](%3), %%eax \n\t"
  1489. "mov %c[rbx](%3), %%ebx \n\t"
  1490. "mov %c[rdx](%3), %%edx \n\t"
  1491. "mov %c[rsi](%3), %%esi \n\t"
  1492. "mov %c[rdi](%3), %%edi \n\t"
  1493. "mov %c[rbp](%3), %%ebp \n\t"
  1494. "mov %c[rcx](%3), %%ecx \n\t" /* kills %3 (ecx) */
  1495. #endif
  1496. /* Enter guest mode */
  1497. "jne launched \n\t"
  1498. ASM_VMX_VMLAUNCH "\n\t"
  1499. "jmp kvm_vmx_return \n\t"
  1500. "launched: " ASM_VMX_VMRESUME "\n\t"
  1501. ".globl kvm_vmx_return \n\t"
  1502. "kvm_vmx_return: "
  1503. /* Save guest registers, load host registers, keep flags */
  1504. #ifdef CONFIG_X86_64
  1505. "xchg %3, 0(%%rsp) \n\t"
  1506. "mov %%rax, %c[rax](%3) \n\t"
  1507. "mov %%rbx, %c[rbx](%3) \n\t"
  1508. "pushq 0(%%rsp); popq %c[rcx](%3) \n\t"
  1509. "mov %%rdx, %c[rdx](%3) \n\t"
  1510. "mov %%rsi, %c[rsi](%3) \n\t"
  1511. "mov %%rdi, %c[rdi](%3) \n\t"
  1512. "mov %%rbp, %c[rbp](%3) \n\t"
  1513. "mov %%r8, %c[r8](%3) \n\t"
  1514. "mov %%r9, %c[r9](%3) \n\t"
  1515. "mov %%r10, %c[r10](%3) \n\t"
  1516. "mov %%r11, %c[r11](%3) \n\t"
  1517. "mov %%r12, %c[r12](%3) \n\t"
  1518. "mov %%r13, %c[r13](%3) \n\t"
  1519. "mov %%r14, %c[r14](%3) \n\t"
  1520. "mov %%r15, %c[r15](%3) \n\t"
  1521. "mov %%cr2, %%rax \n\t"
  1522. "mov %%rax, %c[cr2](%3) \n\t"
  1523. "mov 0(%%rsp), %3 \n\t"
  1524. "pop %%rcx; pop %%r15; pop %%r14; pop %%r13; pop %%r12;"
  1525. "pop %%r11; pop %%r10; pop %%r9; pop %%r8;"
  1526. "pop %%rbp; pop %%rdi; pop %%rsi;"
  1527. "pop %%rdx; pop %%rbx; pop %%rax \n\t"
  1528. #else
  1529. "xchg %3, 0(%%esp) \n\t"
  1530. "mov %%eax, %c[rax](%3) \n\t"
  1531. "mov %%ebx, %c[rbx](%3) \n\t"
  1532. "pushl 0(%%esp); popl %c[rcx](%3) \n\t"
  1533. "mov %%edx, %c[rdx](%3) \n\t"
  1534. "mov %%esi, %c[rsi](%3) \n\t"
  1535. "mov %%edi, %c[rdi](%3) \n\t"
  1536. "mov %%ebp, %c[rbp](%3) \n\t"
  1537. "mov %%cr2, %%eax \n\t"
  1538. "mov %%eax, %c[cr2](%3) \n\t"
  1539. "mov 0(%%esp), %3 \n\t"
  1540. "pop %%ecx; popa \n\t"
  1541. #endif
  1542. "setbe %0 \n\t"
  1543. "popf \n\t"
  1544. : "=g" (fail)
  1545. : "r"(vcpu->launched), "d"((unsigned long)HOST_RSP),
  1546. "c"(vcpu),
  1547. [rax]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RAX])),
  1548. [rbx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBX])),
  1549. [rcx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RCX])),
  1550. [rdx]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDX])),
  1551. [rsi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RSI])),
  1552. [rdi]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RDI])),
  1553. [rbp]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_RBP])),
  1554. #ifdef CONFIG_X86_64
  1555. [r8 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R8 ])),
  1556. [r9 ]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R9 ])),
  1557. [r10]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R10])),
  1558. [r11]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R11])),
  1559. [r12]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R12])),
  1560. [r13]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R13])),
  1561. [r14]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R14])),
  1562. [r15]"i"(offsetof(struct kvm_vcpu, regs[VCPU_REGS_R15])),
  1563. #endif
  1564. [cr2]"i"(offsetof(struct kvm_vcpu, cr2))
  1565. : "cc", "memory" );
  1566. ++kvm_stat.exits;
  1567. save_msrs(vcpu->guest_msrs, NR_BAD_MSRS);
  1568. load_msrs(vcpu->host_msrs, NR_BAD_MSRS);
  1569. fx_save(vcpu->guest_fx_image);
  1570. fx_restore(vcpu->host_fx_image);
  1571. vcpu->interrupt_window_open = (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & 3) == 0;
  1572. #ifndef CONFIG_X86_64
  1573. asm ("mov %0, %%ds; mov %0, %%es" : : "r"(__USER_DS));
  1574. #endif
  1575. kvm_run->exit_type = 0;
  1576. if (fail) {
  1577. kvm_run->exit_type = KVM_EXIT_TYPE_FAIL_ENTRY;
  1578. kvm_run->exit_reason = vmcs_read32(VM_INSTRUCTION_ERROR);
  1579. } else {
  1580. if (fs_gs_ldt_reload_needed) {
  1581. load_ldt(ldt_sel);
  1582. load_fs(fs_sel);
  1583. /*
  1584. * If we have to reload gs, we must take care to
  1585. * preserve our gs base.
  1586. */
  1587. local_irq_disable();
  1588. load_gs(gs_sel);
  1589. #ifdef CONFIG_X86_64
  1590. wrmsrl(MSR_GS_BASE, vmcs_readl(HOST_GS_BASE));
  1591. #endif
  1592. local_irq_enable();
  1593. reload_tss();
  1594. }
  1595. vcpu->launched = 1;
  1596. kvm_run->exit_type = KVM_EXIT_TYPE_VM_EXIT;
  1597. if (kvm_handle_exit(kvm_run, vcpu)) {
  1598. /* Give scheduler a change to reschedule. */
  1599. if (signal_pending(current)) {
  1600. ++kvm_stat.signal_exits;
  1601. post_kvm_run_save(vcpu, kvm_run);
  1602. return -EINTR;
  1603. }
  1604. if (dm_request_for_irq_injection(vcpu, kvm_run)) {
  1605. ++kvm_stat.request_irq_exits;
  1606. post_kvm_run_save(vcpu, kvm_run);
  1607. return -EINTR;
  1608. }
  1609. kvm_resched(vcpu);
  1610. goto again;
  1611. }
  1612. }
  1613. post_kvm_run_save(vcpu, kvm_run);
  1614. return 0;
  1615. }
  1616. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  1617. {
  1618. vmcs_writel(GUEST_CR3, vmcs_readl(GUEST_CR3));
  1619. }
  1620. static void vmx_inject_page_fault(struct kvm_vcpu *vcpu,
  1621. unsigned long addr,
  1622. u32 err_code)
  1623. {
  1624. u32 vect_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  1625. ++kvm_stat.pf_guest;
  1626. if (is_page_fault(vect_info)) {
  1627. printk(KERN_DEBUG "inject_page_fault: "
  1628. "double fault 0x%lx @ 0x%lx\n",
  1629. addr, vmcs_readl(GUEST_RIP));
  1630. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, 0);
  1631. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1632. DF_VECTOR |
  1633. INTR_TYPE_EXCEPTION |
  1634. INTR_INFO_DELIEVER_CODE_MASK |
  1635. INTR_INFO_VALID_MASK);
  1636. return;
  1637. }
  1638. vcpu->cr2 = addr;
  1639. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, err_code);
  1640. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  1641. PF_VECTOR |
  1642. INTR_TYPE_EXCEPTION |
  1643. INTR_INFO_DELIEVER_CODE_MASK |
  1644. INTR_INFO_VALID_MASK);
  1645. }
  1646. static void vmx_free_vmcs(struct kvm_vcpu *vcpu)
  1647. {
  1648. if (vcpu->vmcs) {
  1649. on_each_cpu(__vcpu_clear, vcpu, 0, 1);
  1650. free_vmcs(vcpu->vmcs);
  1651. vcpu->vmcs = NULL;
  1652. }
  1653. }
  1654. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  1655. {
  1656. vmx_free_vmcs(vcpu);
  1657. }
  1658. static int vmx_create_vcpu(struct kvm_vcpu *vcpu)
  1659. {
  1660. struct vmcs *vmcs;
  1661. vcpu->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1662. if (!vcpu->guest_msrs)
  1663. return -ENOMEM;
  1664. vcpu->host_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  1665. if (!vcpu->host_msrs)
  1666. goto out_free_guest_msrs;
  1667. vmcs = alloc_vmcs();
  1668. if (!vmcs)
  1669. goto out_free_msrs;
  1670. vmcs_clear(vmcs);
  1671. vcpu->vmcs = vmcs;
  1672. vcpu->launched = 0;
  1673. return 0;
  1674. out_free_msrs:
  1675. kfree(vcpu->host_msrs);
  1676. vcpu->host_msrs = NULL;
  1677. out_free_guest_msrs:
  1678. kfree(vcpu->guest_msrs);
  1679. vcpu->guest_msrs = NULL;
  1680. return -ENOMEM;
  1681. }
  1682. static struct kvm_arch_ops vmx_arch_ops = {
  1683. .cpu_has_kvm_support = cpu_has_kvm_support,
  1684. .disabled_by_bios = vmx_disabled_by_bios,
  1685. .hardware_setup = hardware_setup,
  1686. .hardware_unsetup = hardware_unsetup,
  1687. .hardware_enable = hardware_enable,
  1688. .hardware_disable = hardware_disable,
  1689. .vcpu_create = vmx_create_vcpu,
  1690. .vcpu_free = vmx_free_vcpu,
  1691. .vcpu_load = vmx_vcpu_load,
  1692. .vcpu_put = vmx_vcpu_put,
  1693. .set_guest_debug = set_guest_debug,
  1694. .get_msr = vmx_get_msr,
  1695. .set_msr = vmx_set_msr,
  1696. .get_segment_base = vmx_get_segment_base,
  1697. .get_segment = vmx_get_segment,
  1698. .set_segment = vmx_set_segment,
  1699. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  1700. .decache_cr0_cr4_guest_bits = vmx_decache_cr0_cr4_guest_bits,
  1701. .set_cr0 = vmx_set_cr0,
  1702. .set_cr0_no_modeswitch = vmx_set_cr0_no_modeswitch,
  1703. .set_cr3 = vmx_set_cr3,
  1704. .set_cr4 = vmx_set_cr4,
  1705. #ifdef CONFIG_X86_64
  1706. .set_efer = vmx_set_efer,
  1707. #endif
  1708. .get_idt = vmx_get_idt,
  1709. .set_idt = vmx_set_idt,
  1710. .get_gdt = vmx_get_gdt,
  1711. .set_gdt = vmx_set_gdt,
  1712. .cache_regs = vcpu_load_rsp_rip,
  1713. .decache_regs = vcpu_put_rsp_rip,
  1714. .get_rflags = vmx_get_rflags,
  1715. .set_rflags = vmx_set_rflags,
  1716. .tlb_flush = vmx_flush_tlb,
  1717. .inject_page_fault = vmx_inject_page_fault,
  1718. .inject_gp = vmx_inject_gp,
  1719. .run = vmx_vcpu_run,
  1720. .skip_emulated_instruction = skip_emulated_instruction,
  1721. .vcpu_setup = vmx_vcpu_setup,
  1722. };
  1723. static int __init vmx_init(void)
  1724. {
  1725. return kvm_init_arch(&vmx_arch_ops, THIS_MODULE);
  1726. }
  1727. static void __exit vmx_exit(void)
  1728. {
  1729. kvm_exit_arch();
  1730. }
  1731. module_init(vmx_init)
  1732. module_exit(vmx_exit)