atombios_crtc.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. static void atombios_powergate_crtc(struct drm_crtc *crtc, int state)
  206. {
  207. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  208. struct drm_device *dev = crtc->dev;
  209. struct radeon_device *rdev = dev->dev_private;
  210. int index = GetIndexIntoMasterTable(COMMAND, EnableDispPowerGating);
  211. ENABLE_DISP_POWER_GATING_PARAMETERS_V2_1 args;
  212. memset(&args, 0, sizeof(args));
  213. args.ucDispPipeId = radeon_crtc->crtc_id;
  214. args.ucEnable = state;
  215. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  216. }
  217. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  218. {
  219. struct drm_device *dev = crtc->dev;
  220. struct radeon_device *rdev = dev->dev_private;
  221. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  222. switch (mode) {
  223. case DRM_MODE_DPMS_ON:
  224. radeon_crtc->enabled = true;
  225. /* adjust pm to dpms changes BEFORE enabling crtcs */
  226. radeon_pm_compute_clocks(rdev);
  227. /* disable crtc pair power gating before programming */
  228. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set)
  229. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_ENABLE);
  231. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  232. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  233. atombios_blank_crtc(crtc, ATOM_DISABLE);
  234. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  235. radeon_crtc_load_lut(crtc);
  236. break;
  237. case DRM_MODE_DPMS_STANDBY:
  238. case DRM_MODE_DPMS_SUSPEND:
  239. case DRM_MODE_DPMS_OFF:
  240. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  241. if (radeon_crtc->enabled)
  242. atombios_blank_crtc(crtc, ATOM_ENABLE);
  243. if (ASIC_IS_DCE3(rdev) && !ASIC_IS_DCE6(rdev))
  244. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  245. atombios_enable_crtc(crtc, ATOM_DISABLE);
  246. radeon_crtc->enabled = false;
  247. /* power gating is per-pair */
  248. if (ASIC_IS_DCE6(rdev) && !radeon_crtc->in_mode_set) {
  249. struct drm_crtc *other_crtc;
  250. struct radeon_crtc *other_radeon_crtc;
  251. list_for_each_entry(other_crtc, &rdev->ddev->mode_config.crtc_list, head) {
  252. other_radeon_crtc = to_radeon_crtc(other_crtc);
  253. if (((radeon_crtc->crtc_id == 0) && (other_radeon_crtc->crtc_id == 1)) ||
  254. ((radeon_crtc->crtc_id == 1) && (other_radeon_crtc->crtc_id == 0)) ||
  255. ((radeon_crtc->crtc_id == 2) && (other_radeon_crtc->crtc_id == 3)) ||
  256. ((radeon_crtc->crtc_id == 3) && (other_radeon_crtc->crtc_id == 2)) ||
  257. ((radeon_crtc->crtc_id == 4) && (other_radeon_crtc->crtc_id == 5)) ||
  258. ((radeon_crtc->crtc_id == 5) && (other_radeon_crtc->crtc_id == 4))) {
  259. /* if both crtcs in the pair are off, enable power gating */
  260. if (other_radeon_crtc->enabled == false)
  261. atombios_powergate_crtc(crtc, ATOM_ENABLE);
  262. break;
  263. }
  264. }
  265. }
  266. /* adjust pm to dpms changes AFTER disabling crtcs */
  267. radeon_pm_compute_clocks(rdev);
  268. break;
  269. }
  270. }
  271. static void
  272. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  273. struct drm_display_mode *mode)
  274. {
  275. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  276. struct drm_device *dev = crtc->dev;
  277. struct radeon_device *rdev = dev->dev_private;
  278. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  279. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  280. u16 misc = 0;
  281. memset(&args, 0, sizeof(args));
  282. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  283. args.usH_Blanking_Time =
  284. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  285. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  286. args.usV_Blanking_Time =
  287. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  288. args.usH_SyncOffset =
  289. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_SyncOffset =
  293. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  294. args.usV_SyncWidth =
  295. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  296. args.ucH_Border = radeon_crtc->h_border;
  297. args.ucV_Border = radeon_crtc->v_border;
  298. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  299. misc |= ATOM_VSYNC_POLARITY;
  300. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  301. misc |= ATOM_HSYNC_POLARITY;
  302. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  303. misc |= ATOM_COMPOSITESYNC;
  304. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  305. misc |= ATOM_INTERLACE;
  306. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  307. misc |= ATOM_DOUBLE_CLOCK_MODE;
  308. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  309. args.ucCRTC = radeon_crtc->crtc_id;
  310. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  311. }
  312. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  313. struct drm_display_mode *mode)
  314. {
  315. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  316. struct drm_device *dev = crtc->dev;
  317. struct radeon_device *rdev = dev->dev_private;
  318. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  319. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  320. u16 misc = 0;
  321. memset(&args, 0, sizeof(args));
  322. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  323. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  324. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  325. args.usH_SyncWidth =
  326. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  327. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  328. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  329. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  330. args.usV_SyncWidth =
  331. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  332. args.ucOverscanRight = radeon_crtc->h_border;
  333. args.ucOverscanLeft = radeon_crtc->h_border;
  334. args.ucOverscanBottom = radeon_crtc->v_border;
  335. args.ucOverscanTop = radeon_crtc->v_border;
  336. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  337. misc |= ATOM_VSYNC_POLARITY;
  338. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  339. misc |= ATOM_HSYNC_POLARITY;
  340. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  341. misc |= ATOM_COMPOSITESYNC;
  342. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  343. misc |= ATOM_INTERLACE;
  344. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  345. misc |= ATOM_DOUBLE_CLOCK_MODE;
  346. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  347. args.ucCRTC = radeon_crtc->crtc_id;
  348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  349. }
  350. static void atombios_disable_ss(struct radeon_device *rdev, int pll_id)
  351. {
  352. u32 ss_cntl;
  353. if (ASIC_IS_DCE4(rdev)) {
  354. switch (pll_id) {
  355. case ATOM_PPLL1:
  356. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  357. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  358. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  359. break;
  360. case ATOM_PPLL2:
  361. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  362. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  363. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  364. break;
  365. case ATOM_DCPLL:
  366. case ATOM_PPLL_INVALID:
  367. return;
  368. }
  369. } else if (ASIC_IS_AVIVO(rdev)) {
  370. switch (pll_id) {
  371. case ATOM_PPLL1:
  372. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  373. ss_cntl &= ~1;
  374. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  375. break;
  376. case ATOM_PPLL2:
  377. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  378. ss_cntl &= ~1;
  379. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  380. break;
  381. case ATOM_DCPLL:
  382. case ATOM_PPLL_INVALID:
  383. return;
  384. }
  385. }
  386. }
  387. union atom_enable_ss {
  388. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  389. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  390. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  391. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  392. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  393. };
  394. static void atombios_crtc_program_ss(struct radeon_device *rdev,
  395. int enable,
  396. int pll_id,
  397. int crtc_id,
  398. struct radeon_atom_ss *ss)
  399. {
  400. unsigned i;
  401. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  402. union atom_enable_ss args;
  403. if (!enable) {
  404. for (i = 0; i < 6; i++) {
  405. if (rdev->mode_info.crtcs[i] &&
  406. rdev->mode_info.crtcs[i]->enabled &&
  407. i != crtc_id &&
  408. pll_id == rdev->mode_info.crtcs[i]->pll_id) {
  409. /* one other crtc is using this pll don't turn
  410. * off spread spectrum as it might turn off
  411. * display on active crtc
  412. */
  413. return;
  414. }
  415. }
  416. }
  417. memset(&args, 0, sizeof(args));
  418. if (ASIC_IS_DCE5(rdev)) {
  419. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  420. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  421. switch (pll_id) {
  422. case ATOM_PPLL1:
  423. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  424. break;
  425. case ATOM_PPLL2:
  426. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  427. break;
  428. case ATOM_DCPLL:
  429. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  430. break;
  431. case ATOM_PPLL_INVALID:
  432. return;
  433. }
  434. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  435. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  436. args.v3.ucEnable = enable;
  437. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE61(rdev))
  438. args.v3.ucEnable = ATOM_DISABLE;
  439. } else if (ASIC_IS_DCE4(rdev)) {
  440. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  441. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  442. switch (pll_id) {
  443. case ATOM_PPLL1:
  444. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  445. break;
  446. case ATOM_PPLL2:
  447. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  448. break;
  449. case ATOM_DCPLL:
  450. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  451. break;
  452. case ATOM_PPLL_INVALID:
  453. return;
  454. }
  455. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  456. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  457. args.v2.ucEnable = enable;
  458. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
  459. args.v2.ucEnable = ATOM_DISABLE;
  460. } else if (ASIC_IS_DCE3(rdev)) {
  461. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  462. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  463. args.v1.ucSpreadSpectrumStep = ss->step;
  464. args.v1.ucSpreadSpectrumDelay = ss->delay;
  465. args.v1.ucSpreadSpectrumRange = ss->range;
  466. args.v1.ucPpll = pll_id;
  467. args.v1.ucEnable = enable;
  468. } else if (ASIC_IS_AVIVO(rdev)) {
  469. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  470. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  471. atombios_disable_ss(rdev, pll_id);
  472. return;
  473. }
  474. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  475. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  476. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  477. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  478. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  479. args.lvds_ss_2.ucEnable = enable;
  480. } else {
  481. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  482. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  483. atombios_disable_ss(rdev, pll_id);
  484. return;
  485. }
  486. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  487. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  488. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  489. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  490. args.lvds_ss.ucEnable = enable;
  491. }
  492. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  493. }
  494. union adjust_pixel_clock {
  495. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  496. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  497. };
  498. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  499. struct drm_display_mode *mode,
  500. struct radeon_pll *pll,
  501. bool ss_enabled,
  502. struct radeon_atom_ss *ss)
  503. {
  504. struct drm_device *dev = crtc->dev;
  505. struct radeon_device *rdev = dev->dev_private;
  506. struct drm_encoder *encoder = NULL;
  507. struct radeon_encoder *radeon_encoder = NULL;
  508. struct drm_connector *connector = NULL;
  509. u32 adjusted_clock = mode->clock;
  510. int encoder_mode = 0;
  511. u32 dp_clock = mode->clock;
  512. int bpc = 8;
  513. bool is_duallink = false;
  514. /* reset the pll flags */
  515. pll->flags = 0;
  516. if (ASIC_IS_AVIVO(rdev)) {
  517. if ((rdev->family == CHIP_RS600) ||
  518. (rdev->family == CHIP_RS690) ||
  519. (rdev->family == CHIP_RS740))
  520. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  521. RADEON_PLL_PREFER_CLOSEST_LOWER);
  522. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  523. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  524. else
  525. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  526. if (rdev->family < CHIP_RV770)
  527. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  528. /* use frac fb div on APUs */
  529. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  530. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  531. } else {
  532. pll->flags |= RADEON_PLL_LEGACY;
  533. if (mode->clock > 200000) /* range limits??? */
  534. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  535. else
  536. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  537. }
  538. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  539. if (encoder->crtc == crtc) {
  540. radeon_encoder = to_radeon_encoder(encoder);
  541. connector = radeon_get_connector_for_encoder(encoder);
  542. bpc = radeon_get_monitor_bpc(connector);
  543. encoder_mode = atombios_get_encoder_mode(encoder);
  544. is_duallink = radeon_dig_monitor_is_duallink(encoder, mode->clock);
  545. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  546. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  547. if (connector) {
  548. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  549. struct radeon_connector_atom_dig *dig_connector =
  550. radeon_connector->con_priv;
  551. dp_clock = dig_connector->dp_clock;
  552. }
  553. }
  554. /* use recommended ref_div for ss */
  555. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  556. if (ss_enabled) {
  557. if (ss->refdiv) {
  558. pll->flags |= RADEON_PLL_USE_REF_DIV;
  559. pll->reference_div = ss->refdiv;
  560. if (ASIC_IS_AVIVO(rdev))
  561. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  562. }
  563. }
  564. }
  565. if (ASIC_IS_AVIVO(rdev)) {
  566. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  567. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  568. adjusted_clock = mode->clock * 2;
  569. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  570. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  571. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  572. pll->flags |= RADEON_PLL_IS_LCD;
  573. } else {
  574. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  575. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  576. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  577. pll->flags |= RADEON_PLL_USE_REF_DIV;
  578. }
  579. break;
  580. }
  581. }
  582. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  583. * accordingly based on the encoder/transmitter to work around
  584. * special hw requirements.
  585. */
  586. if (ASIC_IS_DCE3(rdev)) {
  587. union adjust_pixel_clock args;
  588. u8 frev, crev;
  589. int index;
  590. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  591. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  592. &crev))
  593. return adjusted_clock;
  594. memset(&args, 0, sizeof(args));
  595. switch (frev) {
  596. case 1:
  597. switch (crev) {
  598. case 1:
  599. case 2:
  600. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  601. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  602. args.v1.ucEncodeMode = encoder_mode;
  603. if (ss_enabled && ss->percentage)
  604. args.v1.ucConfig |=
  605. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  606. atom_execute_table(rdev->mode_info.atom_context,
  607. index, (uint32_t *)&args);
  608. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  609. break;
  610. case 3:
  611. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  612. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  613. args.v3.sInput.ucEncodeMode = encoder_mode;
  614. args.v3.sInput.ucDispPllConfig = 0;
  615. if (ss_enabled && ss->percentage)
  616. args.v3.sInput.ucDispPllConfig |=
  617. DISPPLL_CONFIG_SS_ENABLE;
  618. if (ENCODER_MODE_IS_DP(encoder_mode)) {
  619. args.v3.sInput.ucDispPllConfig |=
  620. DISPPLL_CONFIG_COHERENT_MODE;
  621. /* 16200 or 27000 */
  622. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  623. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  624. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  625. if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
  626. /* deep color support */
  627. args.v3.sInput.usPixelClock =
  628. cpu_to_le16((mode->clock * bpc / 8) / 10);
  629. if (dig->coherent_mode)
  630. args.v3.sInput.ucDispPllConfig |=
  631. DISPPLL_CONFIG_COHERENT_MODE;
  632. if (is_duallink)
  633. args.v3.sInput.ucDispPllConfig |=
  634. DISPPLL_CONFIG_DUAL_LINK;
  635. }
  636. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  637. ENCODER_OBJECT_ID_NONE)
  638. args.v3.sInput.ucExtTransmitterID =
  639. radeon_encoder_get_dp_bridge_encoder_id(encoder);
  640. else
  641. args.v3.sInput.ucExtTransmitterID = 0;
  642. atom_execute_table(rdev->mode_info.atom_context,
  643. index, (uint32_t *)&args);
  644. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  645. if (args.v3.sOutput.ucRefDiv) {
  646. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  647. pll->flags |= RADEON_PLL_USE_REF_DIV;
  648. pll->reference_div = args.v3.sOutput.ucRefDiv;
  649. }
  650. if (args.v3.sOutput.ucPostDiv) {
  651. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  652. pll->flags |= RADEON_PLL_USE_POST_DIV;
  653. pll->post_div = args.v3.sOutput.ucPostDiv;
  654. }
  655. break;
  656. default:
  657. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  658. return adjusted_clock;
  659. }
  660. break;
  661. default:
  662. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  663. return adjusted_clock;
  664. }
  665. }
  666. return adjusted_clock;
  667. }
  668. union set_pixel_clock {
  669. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  670. PIXEL_CLOCK_PARAMETERS v1;
  671. PIXEL_CLOCK_PARAMETERS_V2 v2;
  672. PIXEL_CLOCK_PARAMETERS_V3 v3;
  673. PIXEL_CLOCK_PARAMETERS_V5 v5;
  674. PIXEL_CLOCK_PARAMETERS_V6 v6;
  675. };
  676. /* on DCE5, make sure the voltage is high enough to support the
  677. * required disp clk.
  678. */
  679. static void atombios_crtc_set_disp_eng_pll(struct radeon_device *rdev,
  680. u32 dispclk)
  681. {
  682. u8 frev, crev;
  683. int index;
  684. union set_pixel_clock args;
  685. memset(&args, 0, sizeof(args));
  686. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  687. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  688. &crev))
  689. return;
  690. switch (frev) {
  691. case 1:
  692. switch (crev) {
  693. case 5:
  694. /* if the default dcpll clock is specified,
  695. * SetPixelClock provides the dividers
  696. */
  697. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  698. args.v5.usPixelClock = cpu_to_le16(dispclk);
  699. args.v5.ucPpll = ATOM_DCPLL;
  700. break;
  701. case 6:
  702. /* if the default dcpll clock is specified,
  703. * SetPixelClock provides the dividers
  704. */
  705. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  706. if (ASIC_IS_DCE61(rdev))
  707. args.v6.ucPpll = ATOM_EXT_PLL1;
  708. else if (ASIC_IS_DCE6(rdev))
  709. args.v6.ucPpll = ATOM_PPLL0;
  710. else
  711. args.v6.ucPpll = ATOM_DCPLL;
  712. break;
  713. default:
  714. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  715. return;
  716. }
  717. break;
  718. default:
  719. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  720. return;
  721. }
  722. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  723. }
  724. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  725. u32 crtc_id,
  726. int pll_id,
  727. u32 encoder_mode,
  728. u32 encoder_id,
  729. u32 clock,
  730. u32 ref_div,
  731. u32 fb_div,
  732. u32 frac_fb_div,
  733. u32 post_div,
  734. int bpc,
  735. bool ss_enabled,
  736. struct radeon_atom_ss *ss)
  737. {
  738. struct drm_device *dev = crtc->dev;
  739. struct radeon_device *rdev = dev->dev_private;
  740. u8 frev, crev;
  741. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  742. union set_pixel_clock args;
  743. memset(&args, 0, sizeof(args));
  744. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  745. &crev))
  746. return;
  747. switch (frev) {
  748. case 1:
  749. switch (crev) {
  750. case 1:
  751. if (clock == ATOM_DISABLE)
  752. return;
  753. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  754. args.v1.usRefDiv = cpu_to_le16(ref_div);
  755. args.v1.usFbDiv = cpu_to_le16(fb_div);
  756. args.v1.ucFracFbDiv = frac_fb_div;
  757. args.v1.ucPostDiv = post_div;
  758. args.v1.ucPpll = pll_id;
  759. args.v1.ucCRTC = crtc_id;
  760. args.v1.ucRefDivSrc = 1;
  761. break;
  762. case 2:
  763. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  764. args.v2.usRefDiv = cpu_to_le16(ref_div);
  765. args.v2.usFbDiv = cpu_to_le16(fb_div);
  766. args.v2.ucFracFbDiv = frac_fb_div;
  767. args.v2.ucPostDiv = post_div;
  768. args.v2.ucPpll = pll_id;
  769. args.v2.ucCRTC = crtc_id;
  770. args.v2.ucRefDivSrc = 1;
  771. break;
  772. case 3:
  773. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  774. args.v3.usRefDiv = cpu_to_le16(ref_div);
  775. args.v3.usFbDiv = cpu_to_le16(fb_div);
  776. args.v3.ucFracFbDiv = frac_fb_div;
  777. args.v3.ucPostDiv = post_div;
  778. args.v3.ucPpll = pll_id;
  779. args.v3.ucMiscInfo = (pll_id << 2);
  780. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  781. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  782. args.v3.ucTransmitterId = encoder_id;
  783. args.v3.ucEncoderMode = encoder_mode;
  784. break;
  785. case 5:
  786. args.v5.ucCRTC = crtc_id;
  787. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  788. args.v5.ucRefDiv = ref_div;
  789. args.v5.usFbDiv = cpu_to_le16(fb_div);
  790. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  791. args.v5.ucPostDiv = post_div;
  792. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  793. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  794. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  795. switch (bpc) {
  796. case 8:
  797. default:
  798. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  799. break;
  800. case 10:
  801. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  802. break;
  803. }
  804. args.v5.ucTransmitterID = encoder_id;
  805. args.v5.ucEncoderMode = encoder_mode;
  806. args.v5.ucPpll = pll_id;
  807. break;
  808. case 6:
  809. args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
  810. args.v6.ucRefDiv = ref_div;
  811. args.v6.usFbDiv = cpu_to_le16(fb_div);
  812. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  813. args.v6.ucPostDiv = post_div;
  814. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  815. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  816. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  817. switch (bpc) {
  818. case 8:
  819. default:
  820. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  821. break;
  822. case 10:
  823. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  824. break;
  825. case 12:
  826. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  827. break;
  828. case 16:
  829. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  830. break;
  831. }
  832. args.v6.ucTransmitterID = encoder_id;
  833. args.v6.ucEncoderMode = encoder_mode;
  834. args.v6.ucPpll = pll_id;
  835. break;
  836. default:
  837. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  838. return;
  839. }
  840. break;
  841. default:
  842. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  843. return;
  844. }
  845. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  846. }
  847. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  848. {
  849. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  850. struct drm_device *dev = crtc->dev;
  851. struct radeon_device *rdev = dev->dev_private;
  852. struct drm_encoder *encoder = NULL;
  853. struct radeon_encoder *radeon_encoder = NULL;
  854. u32 pll_clock = mode->clock;
  855. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  856. struct radeon_pll *pll;
  857. u32 adjusted_clock;
  858. int encoder_mode = 0;
  859. struct radeon_atom_ss ss;
  860. bool ss_enabled = false;
  861. int bpc = 8;
  862. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  863. if (encoder->crtc == crtc) {
  864. radeon_encoder = to_radeon_encoder(encoder);
  865. encoder_mode = atombios_get_encoder_mode(encoder);
  866. break;
  867. }
  868. }
  869. if (!radeon_encoder)
  870. return;
  871. switch (radeon_crtc->pll_id) {
  872. case ATOM_PPLL1:
  873. pll = &rdev->clock.p1pll;
  874. break;
  875. case ATOM_PPLL2:
  876. pll = &rdev->clock.p2pll;
  877. break;
  878. case ATOM_DCPLL:
  879. case ATOM_PPLL_INVALID:
  880. default:
  881. pll = &rdev->clock.dcpll;
  882. break;
  883. }
  884. if ((radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  885. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
  886. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  887. struct drm_connector *connector =
  888. radeon_get_connector_for_encoder(encoder);
  889. struct radeon_connector *radeon_connector =
  890. to_radeon_connector(connector);
  891. struct radeon_connector_atom_dig *dig_connector =
  892. radeon_connector->con_priv;
  893. int dp_clock;
  894. bpc = radeon_get_monitor_bpc(connector);
  895. switch (encoder_mode) {
  896. case ATOM_ENCODER_MODE_DP_MST:
  897. case ATOM_ENCODER_MODE_DP:
  898. /* DP/eDP */
  899. dp_clock = dig_connector->dp_clock / 10;
  900. if (ASIC_IS_DCE4(rdev))
  901. ss_enabled =
  902. radeon_atombios_get_asic_ss_info(rdev, &ss,
  903. ASIC_INTERNAL_SS_ON_DP,
  904. dp_clock);
  905. else {
  906. if (dp_clock == 16200) {
  907. ss_enabled =
  908. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  909. ATOM_DP_SS_ID2);
  910. if (!ss_enabled)
  911. ss_enabled =
  912. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  913. ATOM_DP_SS_ID1);
  914. } else
  915. ss_enabled =
  916. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  917. ATOM_DP_SS_ID1);
  918. }
  919. break;
  920. case ATOM_ENCODER_MODE_LVDS:
  921. if (ASIC_IS_DCE4(rdev))
  922. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  923. dig->lcd_ss_id,
  924. mode->clock / 10);
  925. else
  926. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  927. dig->lcd_ss_id);
  928. break;
  929. case ATOM_ENCODER_MODE_DVI:
  930. if (ASIC_IS_DCE4(rdev))
  931. ss_enabled =
  932. radeon_atombios_get_asic_ss_info(rdev, &ss,
  933. ASIC_INTERNAL_SS_ON_TMDS,
  934. mode->clock / 10);
  935. break;
  936. case ATOM_ENCODER_MODE_HDMI:
  937. if (ASIC_IS_DCE4(rdev))
  938. ss_enabled =
  939. radeon_atombios_get_asic_ss_info(rdev, &ss,
  940. ASIC_INTERNAL_SS_ON_HDMI,
  941. mode->clock / 10);
  942. break;
  943. default:
  944. break;
  945. }
  946. }
  947. /* adjust pixel clock as needed */
  948. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  949. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  950. /* TV seems to prefer the legacy algo on some boards */
  951. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  952. &ref_div, &post_div);
  953. else if (ASIC_IS_AVIVO(rdev))
  954. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  955. &ref_div, &post_div);
  956. else
  957. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  958. &ref_div, &post_div);
  959. atombios_crtc_program_ss(rdev, ATOM_DISABLE, radeon_crtc->pll_id, radeon_crtc->crtc_id, &ss);
  960. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  961. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  962. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  963. if (ss_enabled) {
  964. /* calculate ss amount and step size */
  965. if (ASIC_IS_DCE4(rdev)) {
  966. u32 step_size;
  967. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  968. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  969. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  970. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  971. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  972. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  973. (125 * 25 * pll->reference_freq / 100);
  974. else
  975. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  976. (125 * 25 * pll->reference_freq / 100);
  977. ss.step = step_size;
  978. }
  979. atombios_crtc_program_ss(rdev, ATOM_ENABLE, radeon_crtc->pll_id, radeon_crtc->crtc_id, &ss);
  980. }
  981. }
  982. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  983. struct drm_framebuffer *fb,
  984. int x, int y, int atomic)
  985. {
  986. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  987. struct drm_device *dev = crtc->dev;
  988. struct radeon_device *rdev = dev->dev_private;
  989. struct radeon_framebuffer *radeon_fb;
  990. struct drm_framebuffer *target_fb;
  991. struct drm_gem_object *obj;
  992. struct radeon_bo *rbo;
  993. uint64_t fb_location;
  994. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  995. unsigned bankw, bankh, mtaspect, tile_split;
  996. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  997. u32 tmp, viewport_w, viewport_h;
  998. int r;
  999. /* no fb bound */
  1000. if (!atomic && !crtc->fb) {
  1001. DRM_DEBUG_KMS("No FB bound\n");
  1002. return 0;
  1003. }
  1004. if (atomic) {
  1005. radeon_fb = to_radeon_framebuffer(fb);
  1006. target_fb = fb;
  1007. }
  1008. else {
  1009. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1010. target_fb = crtc->fb;
  1011. }
  1012. /* If atomic, assume fb object is pinned & idle & fenced and
  1013. * just update base pointers
  1014. */
  1015. obj = radeon_fb->obj;
  1016. rbo = gem_to_radeon_bo(obj);
  1017. r = radeon_bo_reserve(rbo, false);
  1018. if (unlikely(r != 0))
  1019. return r;
  1020. if (atomic)
  1021. fb_location = radeon_bo_gpu_offset(rbo);
  1022. else {
  1023. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1024. if (unlikely(r != 0)) {
  1025. radeon_bo_unreserve(rbo);
  1026. return -EINVAL;
  1027. }
  1028. }
  1029. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1030. radeon_bo_unreserve(rbo);
  1031. switch (target_fb->bits_per_pixel) {
  1032. case 8:
  1033. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1034. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1035. break;
  1036. case 15:
  1037. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1038. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1039. break;
  1040. case 16:
  1041. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1042. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1043. #ifdef __BIG_ENDIAN
  1044. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1045. #endif
  1046. break;
  1047. case 24:
  1048. case 32:
  1049. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1050. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1051. #ifdef __BIG_ENDIAN
  1052. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1053. #endif
  1054. break;
  1055. default:
  1056. DRM_ERROR("Unsupported screen depth %d\n",
  1057. target_fb->bits_per_pixel);
  1058. return -EINVAL;
  1059. }
  1060. if (tiling_flags & RADEON_TILING_MACRO) {
  1061. if (rdev->family >= CHIP_TAHITI)
  1062. tmp = rdev->config.si.tile_config;
  1063. else if (rdev->family >= CHIP_CAYMAN)
  1064. tmp = rdev->config.cayman.tile_config;
  1065. else
  1066. tmp = rdev->config.evergreen.tile_config;
  1067. switch ((tmp & 0xf0) >> 4) {
  1068. case 0: /* 4 banks */
  1069. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_4_BANK);
  1070. break;
  1071. case 1: /* 8 banks */
  1072. default:
  1073. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_8_BANK);
  1074. break;
  1075. case 2: /* 16 banks */
  1076. fb_format |= EVERGREEN_GRPH_NUM_BANKS(EVERGREEN_ADDR_SURF_16_BANK);
  1077. break;
  1078. }
  1079. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1080. evergreen_tiling_fields(tiling_flags, &bankw, &bankh, &mtaspect, &tile_split);
  1081. fb_format |= EVERGREEN_GRPH_TILE_SPLIT(tile_split);
  1082. fb_format |= EVERGREEN_GRPH_BANK_WIDTH(bankw);
  1083. fb_format |= EVERGREEN_GRPH_BANK_HEIGHT(bankh);
  1084. fb_format |= EVERGREEN_GRPH_MACRO_TILE_ASPECT(mtaspect);
  1085. } else if (tiling_flags & RADEON_TILING_MICRO)
  1086. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1087. if ((rdev->family == CHIP_TAHITI) ||
  1088. (rdev->family == CHIP_PITCAIRN))
  1089. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P8_32x32_8x16);
  1090. else if (rdev->family == CHIP_VERDE)
  1091. fb_format |= SI_GRPH_PIPE_CONFIG(SI_ADDR_SURF_P4_8x16);
  1092. switch (radeon_crtc->crtc_id) {
  1093. case 0:
  1094. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1095. break;
  1096. case 1:
  1097. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1098. break;
  1099. case 2:
  1100. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1101. break;
  1102. case 3:
  1103. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1104. break;
  1105. case 4:
  1106. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1107. break;
  1108. case 5:
  1109. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1110. break;
  1111. default:
  1112. break;
  1113. }
  1114. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1115. upper_32_bits(fb_location));
  1116. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1117. upper_32_bits(fb_location));
  1118. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1119. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1120. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1121. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1122. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1123. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1124. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1125. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1126. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1127. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1128. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1129. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1130. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1131. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1132. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1133. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1134. target_fb->height);
  1135. x &= ~3;
  1136. y &= ~1;
  1137. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1138. (x << 16) | y);
  1139. viewport_w = crtc->mode.hdisplay;
  1140. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1141. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1142. (viewport_w << 16) | viewport_h);
  1143. /* pageflip setup */
  1144. /* make sure flip is at vb rather than hb */
  1145. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1146. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1147. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1148. /* set pageflip to happen anywhere in vblank interval */
  1149. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1150. if (!atomic && fb && fb != crtc->fb) {
  1151. radeon_fb = to_radeon_framebuffer(fb);
  1152. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1153. r = radeon_bo_reserve(rbo, false);
  1154. if (unlikely(r != 0))
  1155. return r;
  1156. radeon_bo_unpin(rbo);
  1157. radeon_bo_unreserve(rbo);
  1158. }
  1159. /* Bytes per pixel may have changed */
  1160. radeon_bandwidth_update(rdev);
  1161. return 0;
  1162. }
  1163. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1164. struct drm_framebuffer *fb,
  1165. int x, int y, int atomic)
  1166. {
  1167. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1168. struct drm_device *dev = crtc->dev;
  1169. struct radeon_device *rdev = dev->dev_private;
  1170. struct radeon_framebuffer *radeon_fb;
  1171. struct drm_gem_object *obj;
  1172. struct radeon_bo *rbo;
  1173. struct drm_framebuffer *target_fb;
  1174. uint64_t fb_location;
  1175. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1176. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1177. u32 tmp, viewport_w, viewport_h;
  1178. int r;
  1179. /* no fb bound */
  1180. if (!atomic && !crtc->fb) {
  1181. DRM_DEBUG_KMS("No FB bound\n");
  1182. return 0;
  1183. }
  1184. if (atomic) {
  1185. radeon_fb = to_radeon_framebuffer(fb);
  1186. target_fb = fb;
  1187. }
  1188. else {
  1189. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1190. target_fb = crtc->fb;
  1191. }
  1192. obj = radeon_fb->obj;
  1193. rbo = gem_to_radeon_bo(obj);
  1194. r = radeon_bo_reserve(rbo, false);
  1195. if (unlikely(r != 0))
  1196. return r;
  1197. /* If atomic, assume fb object is pinned & idle & fenced and
  1198. * just update base pointers
  1199. */
  1200. if (atomic)
  1201. fb_location = radeon_bo_gpu_offset(rbo);
  1202. else {
  1203. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1204. if (unlikely(r != 0)) {
  1205. radeon_bo_unreserve(rbo);
  1206. return -EINVAL;
  1207. }
  1208. }
  1209. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1210. radeon_bo_unreserve(rbo);
  1211. switch (target_fb->bits_per_pixel) {
  1212. case 8:
  1213. fb_format =
  1214. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1215. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1216. break;
  1217. case 15:
  1218. fb_format =
  1219. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1220. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1221. break;
  1222. case 16:
  1223. fb_format =
  1224. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1225. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1226. #ifdef __BIG_ENDIAN
  1227. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1228. #endif
  1229. break;
  1230. case 24:
  1231. case 32:
  1232. fb_format =
  1233. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1234. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1235. #ifdef __BIG_ENDIAN
  1236. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1237. #endif
  1238. break;
  1239. default:
  1240. DRM_ERROR("Unsupported screen depth %d\n",
  1241. target_fb->bits_per_pixel);
  1242. return -EINVAL;
  1243. }
  1244. if (rdev->family >= CHIP_R600) {
  1245. if (tiling_flags & RADEON_TILING_MACRO)
  1246. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1247. else if (tiling_flags & RADEON_TILING_MICRO)
  1248. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1249. } else {
  1250. if (tiling_flags & RADEON_TILING_MACRO)
  1251. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1252. if (tiling_flags & RADEON_TILING_MICRO)
  1253. fb_format |= AVIVO_D1GRPH_TILED;
  1254. }
  1255. if (radeon_crtc->crtc_id == 0)
  1256. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1257. else
  1258. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1259. if (rdev->family >= CHIP_RV770) {
  1260. if (radeon_crtc->crtc_id) {
  1261. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1262. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1263. } else {
  1264. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1265. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1266. }
  1267. }
  1268. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1269. (u32) fb_location);
  1270. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1271. radeon_crtc->crtc_offset, (u32) fb_location);
  1272. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1273. if (rdev->family >= CHIP_R600)
  1274. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1275. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1276. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1277. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1278. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1279. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1280. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1281. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1282. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1283. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1284. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1285. target_fb->height);
  1286. x &= ~3;
  1287. y &= ~1;
  1288. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1289. (x << 16) | y);
  1290. viewport_w = crtc->mode.hdisplay;
  1291. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1292. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1293. (viewport_w << 16) | viewport_h);
  1294. /* pageflip setup */
  1295. /* make sure flip is at vb rather than hb */
  1296. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1297. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1298. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1299. /* set pageflip to happen anywhere in vblank interval */
  1300. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1301. if (!atomic && fb && fb != crtc->fb) {
  1302. radeon_fb = to_radeon_framebuffer(fb);
  1303. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1304. r = radeon_bo_reserve(rbo, false);
  1305. if (unlikely(r != 0))
  1306. return r;
  1307. radeon_bo_unpin(rbo);
  1308. radeon_bo_unreserve(rbo);
  1309. }
  1310. /* Bytes per pixel may have changed */
  1311. radeon_bandwidth_update(rdev);
  1312. return 0;
  1313. }
  1314. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1315. struct drm_framebuffer *old_fb)
  1316. {
  1317. struct drm_device *dev = crtc->dev;
  1318. struct radeon_device *rdev = dev->dev_private;
  1319. if (ASIC_IS_DCE4(rdev))
  1320. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1321. else if (ASIC_IS_AVIVO(rdev))
  1322. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1323. else
  1324. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1325. }
  1326. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1327. struct drm_framebuffer *fb,
  1328. int x, int y, enum mode_set_atomic state)
  1329. {
  1330. struct drm_device *dev = crtc->dev;
  1331. struct radeon_device *rdev = dev->dev_private;
  1332. if (ASIC_IS_DCE4(rdev))
  1333. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1334. else if (ASIC_IS_AVIVO(rdev))
  1335. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1336. else
  1337. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1338. }
  1339. /* properly set additional regs when using atombios */
  1340. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1341. {
  1342. struct drm_device *dev = crtc->dev;
  1343. struct radeon_device *rdev = dev->dev_private;
  1344. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1345. u32 disp_merge_cntl;
  1346. switch (radeon_crtc->crtc_id) {
  1347. case 0:
  1348. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1349. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1350. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1351. break;
  1352. case 1:
  1353. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1354. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1355. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1356. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1357. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1358. break;
  1359. }
  1360. }
  1361. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1362. {
  1363. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1364. struct drm_device *dev = crtc->dev;
  1365. struct radeon_device *rdev = dev->dev_private;
  1366. struct drm_encoder *test_encoder;
  1367. struct drm_crtc *test_crtc;
  1368. uint32_t pll_in_use = 0;
  1369. if (ASIC_IS_DCE61(rdev)) {
  1370. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1371. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1372. struct radeon_encoder *test_radeon_encoder =
  1373. to_radeon_encoder(test_encoder);
  1374. struct radeon_encoder_atom_dig *dig =
  1375. test_radeon_encoder->enc_priv;
  1376. if ((test_radeon_encoder->encoder_id ==
  1377. ENCODER_OBJECT_ID_INTERNAL_UNIPHY) &&
  1378. (dig->linkb == false)) /* UNIPHY A uses PPLL2 */
  1379. return ATOM_PPLL2;
  1380. }
  1381. }
  1382. /* UNIPHY B/C/D/E/F */
  1383. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1384. struct radeon_crtc *radeon_test_crtc;
  1385. if (crtc == test_crtc)
  1386. continue;
  1387. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1388. if ((radeon_test_crtc->pll_id == ATOM_PPLL0) ||
  1389. (radeon_test_crtc->pll_id == ATOM_PPLL1))
  1390. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1391. }
  1392. if (!(pll_in_use & 4))
  1393. return ATOM_PPLL0;
  1394. return ATOM_PPLL1;
  1395. } else if (ASIC_IS_DCE4(rdev)) {
  1396. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1397. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1398. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1399. * depending on the asic:
  1400. * DCE4: PPLL or ext clock
  1401. * DCE5: DCPLL or ext clock
  1402. *
  1403. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1404. * PPLL/DCPLL programming and only program the DP DTO for the
  1405. * crtc virtual pixel clock.
  1406. */
  1407. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(test_encoder))) {
  1408. if (rdev->clock.dp_extclk)
  1409. return ATOM_PPLL_INVALID;
  1410. else if (ASIC_IS_DCE6(rdev))
  1411. return ATOM_PPLL0;
  1412. else if (ASIC_IS_DCE5(rdev))
  1413. return ATOM_DCPLL;
  1414. }
  1415. }
  1416. }
  1417. /* otherwise, pick one of the plls */
  1418. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1419. struct radeon_crtc *radeon_test_crtc;
  1420. if (crtc == test_crtc)
  1421. continue;
  1422. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1423. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1424. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1425. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1426. }
  1427. if (!(pll_in_use & 1))
  1428. return ATOM_PPLL1;
  1429. return ATOM_PPLL2;
  1430. } else
  1431. return radeon_crtc->crtc_id;
  1432. }
  1433. void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev)
  1434. {
  1435. /* always set DCPLL */
  1436. if (ASIC_IS_DCE6(rdev))
  1437. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1438. else if (ASIC_IS_DCE4(rdev)) {
  1439. struct radeon_atom_ss ss;
  1440. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1441. ASIC_INTERNAL_SS_ON_DCPLL,
  1442. rdev->clock.default_dispclk);
  1443. if (ss_enabled)
  1444. atombios_crtc_program_ss(rdev, ATOM_DISABLE, ATOM_DCPLL, -1, &ss);
  1445. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1446. atombios_crtc_set_disp_eng_pll(rdev, rdev->clock.default_dispclk);
  1447. if (ss_enabled)
  1448. atombios_crtc_program_ss(rdev, ATOM_ENABLE, ATOM_DCPLL, -1, &ss);
  1449. }
  1450. }
  1451. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1452. struct drm_display_mode *mode,
  1453. struct drm_display_mode *adjusted_mode,
  1454. int x, int y, struct drm_framebuffer *old_fb)
  1455. {
  1456. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1457. struct drm_device *dev = crtc->dev;
  1458. struct radeon_device *rdev = dev->dev_private;
  1459. struct drm_encoder *encoder;
  1460. bool is_tvcv = false;
  1461. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1462. /* find tv std */
  1463. if (encoder->crtc == crtc) {
  1464. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1465. if (radeon_encoder->active_device &
  1466. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1467. is_tvcv = true;
  1468. }
  1469. }
  1470. atombios_crtc_set_pll(crtc, adjusted_mode);
  1471. if (ASIC_IS_DCE4(rdev))
  1472. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1473. else if (ASIC_IS_AVIVO(rdev)) {
  1474. if (is_tvcv)
  1475. atombios_crtc_set_timing(crtc, adjusted_mode);
  1476. else
  1477. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1478. } else {
  1479. atombios_crtc_set_timing(crtc, adjusted_mode);
  1480. if (radeon_crtc->crtc_id == 0)
  1481. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1482. radeon_legacy_atom_fixup(crtc);
  1483. }
  1484. atombios_crtc_set_base(crtc, x, y, old_fb);
  1485. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1486. atombios_scaler_setup(crtc);
  1487. return 0;
  1488. }
  1489. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1490. const struct drm_display_mode *mode,
  1491. struct drm_display_mode *adjusted_mode)
  1492. {
  1493. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1494. return false;
  1495. return true;
  1496. }
  1497. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1498. {
  1499. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1500. struct drm_device *dev = crtc->dev;
  1501. struct radeon_device *rdev = dev->dev_private;
  1502. radeon_crtc->in_mode_set = true;
  1503. /* pick pll */
  1504. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1505. /* disable crtc pair power gating before programming */
  1506. if (ASIC_IS_DCE6(rdev))
  1507. atombios_powergate_crtc(crtc, ATOM_DISABLE);
  1508. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1509. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1510. }
  1511. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1512. {
  1513. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1514. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1515. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1516. radeon_crtc->in_mode_set = false;
  1517. }
  1518. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1519. {
  1520. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1521. struct drm_device *dev = crtc->dev;
  1522. struct radeon_device *rdev = dev->dev_private;
  1523. struct radeon_atom_ss ss;
  1524. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1525. switch (radeon_crtc->pll_id) {
  1526. case ATOM_PPLL1:
  1527. case ATOM_PPLL2:
  1528. /* disable the ppll */
  1529. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1530. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1531. break;
  1532. case ATOM_PPLL0:
  1533. /* disable the ppll */
  1534. if (ASIC_IS_DCE61(rdev))
  1535. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1536. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1537. break;
  1538. default:
  1539. break;
  1540. }
  1541. radeon_crtc->pll_id = -1;
  1542. }
  1543. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1544. .dpms = atombios_crtc_dpms,
  1545. .mode_fixup = atombios_crtc_mode_fixup,
  1546. .mode_set = atombios_crtc_mode_set,
  1547. .mode_set_base = atombios_crtc_set_base,
  1548. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1549. .prepare = atombios_crtc_prepare,
  1550. .commit = atombios_crtc_commit,
  1551. .load_lut = radeon_crtc_load_lut,
  1552. .disable = atombios_crtc_disable,
  1553. };
  1554. void radeon_atombios_init_crtc(struct drm_device *dev,
  1555. struct radeon_crtc *radeon_crtc)
  1556. {
  1557. struct radeon_device *rdev = dev->dev_private;
  1558. if (ASIC_IS_DCE4(rdev)) {
  1559. switch (radeon_crtc->crtc_id) {
  1560. case 0:
  1561. default:
  1562. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1563. break;
  1564. case 1:
  1565. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1566. break;
  1567. case 2:
  1568. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1569. break;
  1570. case 3:
  1571. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1572. break;
  1573. case 4:
  1574. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1575. break;
  1576. case 5:
  1577. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1578. break;
  1579. }
  1580. } else {
  1581. if (radeon_crtc->crtc_id == 1)
  1582. radeon_crtc->crtc_offset =
  1583. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1584. else
  1585. radeon_crtc->crtc_offset = 0;
  1586. }
  1587. radeon_crtc->pll_id = -1;
  1588. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1589. }