sky2.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/config.h>
  26. #include <linux/crc32.h>
  27. #include <linux/kernel.h>
  28. #include <linux/version.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "0.15"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3. A transmit can require several elements;
  55. * a receive requires one (or two if using 64 bit dma).
  56. */
  57. #define is_ec_a1(hw) \
  58. unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
  59. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  60. #define RX_LE_SIZE 512
  61. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  62. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  63. #define RX_DEF_PENDING RX_MAX_PENDING
  64. #define RX_SKB_ALIGN 8
  65. #define TX_RING_SIZE 512
  66. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  67. #define TX_MIN_PENDING 64
  68. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  69. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  70. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  71. #define ETH_JUMBO_MTU 9000
  72. #define TX_WATCHDOG (5 * HZ)
  73. #define NAPI_WEIGHT 64
  74. #define PHY_RETRIES 1000
  75. static const u32 default_msg =
  76. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  77. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  78. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  79. static int debug = -1; /* defaults above */
  80. module_param(debug, int, 0);
  81. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  82. static int copybreak __read_mostly = 256;
  83. module_param(copybreak, int, 0);
  84. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  85. static const struct pci_device_id sky2_id_table[] = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  105. { 0 }
  106. };
  107. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  108. /* Avoid conditionals by using array */
  109. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  110. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  111. /* This driver supports yukon2 chipset only */
  112. static const char *yukon2_name[] = {
  113. "XL", /* 0xb3 */
  114. "EC Ultra", /* 0xb4 */
  115. "UNKNOWN", /* 0xb5 */
  116. "EC", /* 0xb6 */
  117. "FE", /* 0xb7 */
  118. };
  119. /* Access to external PHY */
  120. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  121. {
  122. int i;
  123. gma_write16(hw, port, GM_SMI_DATA, val);
  124. gma_write16(hw, port, GM_SMI_CTRL,
  125. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  126. for (i = 0; i < PHY_RETRIES; i++) {
  127. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  128. return 0;
  129. udelay(1);
  130. }
  131. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  132. return -ETIMEDOUT;
  133. }
  134. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  138. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  139. for (i = 0; i < PHY_RETRIES; i++) {
  140. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  141. *val = gma_read16(hw, port, GM_SMI_DATA);
  142. return 0;
  143. }
  144. udelay(1);
  145. }
  146. return -ETIMEDOUT;
  147. }
  148. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  149. {
  150. u16 v;
  151. if (__gm_phy_read(hw, port, reg, &v) != 0)
  152. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  153. return v;
  154. }
  155. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  156. {
  157. u16 power_control;
  158. u32 reg1;
  159. int vaux;
  160. int ret = 0;
  161. pr_debug("sky2_set_power_state %d\n", state);
  162. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  163. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
  164. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  165. (power_control & PCI_PM_CAP_PME_D3cold);
  166. power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  167. power_control |= PCI_PM_CTRL_PME_STATUS;
  168. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  169. switch (state) {
  170. case PCI_D0:
  171. /* switch power to VCC (WA for VAUX problem) */
  172. sky2_write8(hw, B0_POWER_CTRL,
  173. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  174. /* disable Core Clock Division, */
  175. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  176. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  177. /* enable bits are inverted */
  178. sky2_write8(hw, B2_Y2_CLK_GATE,
  179. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  180. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  181. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  182. else
  183. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  184. /* Turn off phy power saving */
  185. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  186. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  187. /* looks like this XL is back asswards .. */
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  189. reg1 |= PCI_Y2_PHY1_COMA;
  190. if (hw->ports > 1)
  191. reg1 |= PCI_Y2_PHY2_COMA;
  192. }
  193. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  194. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  195. reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
  196. reg1 &= P_ASPM_CONTROL_MSK;
  197. sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
  198. sky2_pci_write32(hw, PCI_DEV_REG5, 0);
  199. }
  200. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  201. break;
  202. case PCI_D3hot:
  203. case PCI_D3cold:
  204. /* Turn on phy power saving */
  205. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  206. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  207. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  208. else
  209. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  210. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  211. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  212. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  213. else
  214. /* enable bits are inverted */
  215. sky2_write8(hw, B2_Y2_CLK_GATE,
  216. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  217. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  218. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  219. /* switch power to VAUX */
  220. if (vaux && state != PCI_D3cold)
  221. sky2_write8(hw, B0_POWER_CTRL,
  222. (PC_VAUX_ENA | PC_VCC_ENA |
  223. PC_VAUX_ON | PC_VCC_OFF));
  224. break;
  225. default:
  226. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  227. ret = -1;
  228. }
  229. sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  230. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  231. return ret;
  232. }
  233. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  234. {
  235. u16 reg;
  236. /* disable all GMAC IRQ's */
  237. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  238. /* disable PHY IRQs */
  239. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  241. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  242. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  244. reg = gma_read16(hw, port, GM_RX_CTRL);
  245. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  246. gma_write16(hw, port, GM_RX_CTRL, reg);
  247. }
  248. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  249. {
  250. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  251. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  252. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  253. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  254. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  255. PHY_M_EC_MAC_S_MSK);
  256. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  257. if (hw->chip_id == CHIP_ID_YUKON_EC)
  258. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  259. else
  260. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  261. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  262. }
  263. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  264. if (hw->copper) {
  265. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  266. /* enable automatic crossover */
  267. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  268. } else {
  269. /* disable energy detect */
  270. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  271. /* enable automatic crossover */
  272. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  273. if (sky2->autoneg == AUTONEG_ENABLE &&
  274. hw->chip_id == CHIP_ID_YUKON_XL) {
  275. ctrl &= ~PHY_M_PC_DSC_MSK;
  276. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  277. }
  278. }
  279. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  280. } else {
  281. /* workaround for deviation #4.88 (CRC errors) */
  282. /* disable Automatic Crossover */
  283. ctrl &= ~PHY_M_PC_MDIX_MSK;
  284. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  285. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  286. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  287. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  288. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  289. ctrl &= ~PHY_M_MAC_MD_MSK;
  290. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  291. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  292. /* select page 1 to access Fiber registers */
  293. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  294. }
  295. }
  296. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  297. if (sky2->autoneg == AUTONEG_DISABLE)
  298. ctrl &= ~PHY_CT_ANE;
  299. else
  300. ctrl |= PHY_CT_ANE;
  301. ctrl |= PHY_CT_RESET;
  302. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  303. ctrl = 0;
  304. ct1000 = 0;
  305. adv = PHY_AN_CSMA;
  306. if (sky2->autoneg == AUTONEG_ENABLE) {
  307. if (hw->copper) {
  308. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  309. ct1000 |= PHY_M_1000C_AFD;
  310. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  311. ct1000 |= PHY_M_1000C_AHD;
  312. if (sky2->advertising & ADVERTISED_100baseT_Full)
  313. adv |= PHY_M_AN_100_FD;
  314. if (sky2->advertising & ADVERTISED_100baseT_Half)
  315. adv |= PHY_M_AN_100_HD;
  316. if (sky2->advertising & ADVERTISED_10baseT_Full)
  317. adv |= PHY_M_AN_10_FD;
  318. if (sky2->advertising & ADVERTISED_10baseT_Half)
  319. adv |= PHY_M_AN_10_HD;
  320. } else /* special defines for FIBER (88E1011S only) */
  321. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  322. /* Set Flow-control capabilities */
  323. if (sky2->tx_pause && sky2->rx_pause)
  324. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  325. else if (sky2->rx_pause && !sky2->tx_pause)
  326. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  327. else if (!sky2->rx_pause && sky2->tx_pause)
  328. adv |= PHY_AN_PAUSE_ASYM; /* local */
  329. /* Restart Auto-negotiation */
  330. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  331. } else {
  332. /* forced speed/duplex settings */
  333. ct1000 = PHY_M_1000C_MSE;
  334. if (sky2->duplex == DUPLEX_FULL)
  335. ctrl |= PHY_CT_DUP_MD;
  336. switch (sky2->speed) {
  337. case SPEED_1000:
  338. ctrl |= PHY_CT_SP1000;
  339. break;
  340. case SPEED_100:
  341. ctrl |= PHY_CT_SP100;
  342. break;
  343. }
  344. ctrl |= PHY_CT_RESET;
  345. }
  346. if (hw->chip_id != CHIP_ID_YUKON_FE)
  347. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  348. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  349. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  350. /* Setup Phy LED's */
  351. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  352. ledover = 0;
  353. switch (hw->chip_id) {
  354. case CHIP_ID_YUKON_FE:
  355. /* on 88E3082 these bits are at 11..9 (shifted left) */
  356. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  357. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  358. /* delete ACT LED control bits */
  359. ctrl &= ~PHY_M_FELP_LED1_MSK;
  360. /* change ACT LED control to blink mode */
  361. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  362. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  363. break;
  364. case CHIP_ID_YUKON_XL:
  365. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  366. /* select page 3 to access LED control register */
  367. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  368. /* set LED Function Control register */
  369. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  370. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  371. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  372. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  373. /* set Polarity Control register */
  374. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  375. (PHY_M_POLC_LS1_P_MIX(4) |
  376. PHY_M_POLC_IS0_P_MIX(4) |
  377. PHY_M_POLC_LOS_CTRL(2) |
  378. PHY_M_POLC_INIT_CTRL(2) |
  379. PHY_M_POLC_STA1_CTRL(2) |
  380. PHY_M_POLC_STA0_CTRL(2)));
  381. /* restore page register */
  382. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  383. break;
  384. default:
  385. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  386. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  387. /* turn off the Rx LED (LED_RX) */
  388. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  389. }
  390. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  391. /* apply fixes in PHY AFE */
  392. gm_phy_write(hw, port, 22, 255);
  393. /* increase differential signal amplitude in 10BASE-T */
  394. gm_phy_write(hw, port, 24, 0xaa99);
  395. gm_phy_write(hw, port, 23, 0x2011);
  396. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  397. gm_phy_write(hw, port, 24, 0xa204);
  398. gm_phy_write(hw, port, 23, 0x2002);
  399. /* set page register to 0 */
  400. gm_phy_write(hw, port, 22, 0);
  401. } else {
  402. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  403. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  404. /* turn on 100 Mbps LED (LED_LINK100) */
  405. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  406. }
  407. if (ledover)
  408. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  409. }
  410. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  411. if (sky2->autoneg == AUTONEG_ENABLE)
  412. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  413. else
  414. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  415. }
  416. /* Force a renegotiation */
  417. static void sky2_phy_reinit(struct sky2_port *sky2)
  418. {
  419. down(&sky2->phy_sema);
  420. sky2_phy_init(sky2->hw, sky2->port);
  421. up(&sky2->phy_sema);
  422. }
  423. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  424. {
  425. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  426. u16 reg;
  427. int i;
  428. const u8 *addr = hw->dev[port]->dev_addr;
  429. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  430. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  431. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  432. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  433. /* WA DEV_472 -- looks like crossed wires on port 2 */
  434. /* clear GMAC 1 Control reset */
  435. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  436. do {
  437. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  438. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  439. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  440. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  441. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  442. }
  443. if (sky2->autoneg == AUTONEG_DISABLE) {
  444. reg = gma_read16(hw, port, GM_GP_CTRL);
  445. reg |= GM_GPCR_AU_ALL_DIS;
  446. gma_write16(hw, port, GM_GP_CTRL, reg);
  447. gma_read16(hw, port, GM_GP_CTRL);
  448. switch (sky2->speed) {
  449. case SPEED_1000:
  450. reg &= ~GM_GPCR_SPEED_100;
  451. reg |= GM_GPCR_SPEED_1000;
  452. break;
  453. case SPEED_100:
  454. reg &= ~GM_GPCR_SPEED_1000;
  455. reg |= GM_GPCR_SPEED_100;
  456. break;
  457. case SPEED_10:
  458. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  459. break;
  460. }
  461. if (sky2->duplex == DUPLEX_FULL)
  462. reg |= GM_GPCR_DUP_FULL;
  463. } else
  464. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  465. if (!sky2->tx_pause && !sky2->rx_pause) {
  466. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  467. reg |=
  468. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  469. } else if (sky2->tx_pause && !sky2->rx_pause) {
  470. /* disable Rx flow-control */
  471. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  472. }
  473. gma_write16(hw, port, GM_GP_CTRL, reg);
  474. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  475. down(&sky2->phy_sema);
  476. sky2_phy_init(hw, port);
  477. up(&sky2->phy_sema);
  478. /* MIB clear */
  479. reg = gma_read16(hw, port, GM_PHY_ADDR);
  480. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  481. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  482. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  483. gma_write16(hw, port, GM_PHY_ADDR, reg);
  484. /* transmit control */
  485. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  486. /* receive control reg: unicast + multicast + no FCS */
  487. gma_write16(hw, port, GM_RX_CTRL,
  488. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  489. /* transmit flow control */
  490. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  491. /* transmit parameter */
  492. gma_write16(hw, port, GM_TX_PARAM,
  493. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  494. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  495. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  496. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  497. /* serial mode register */
  498. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  499. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  500. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  501. reg |= GM_SMOD_JUMBO_ENA;
  502. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  503. /* virtual address for data */
  504. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  505. /* physical address: used for pause frames */
  506. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  507. /* ignore counter overflows */
  508. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  509. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  510. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  511. /* Configure Rx MAC FIFO */
  512. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  513. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  514. GMF_OPER_ON | GMF_RX_F_FL_ON);
  515. /* Flush Rx MAC FIFO on any flow control or error */
  516. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  517. /* Set threshold to 0xa (64 bytes)
  518. * ASF disabled so no need to do WA dev #4.30
  519. */
  520. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  521. /* Configure Tx MAC FIFO */
  522. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  523. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  524. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  525. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  526. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  527. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  528. /* set Tx GMAC FIFO Almost Empty Threshold */
  529. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  530. /* Disable Store & Forward mode for TX */
  531. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  532. }
  533. }
  534. }
  535. /* Assign Ram Buffer allocation.
  536. * start and end are in units of 4k bytes
  537. * ram registers are in units of 64bit words
  538. */
  539. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  540. {
  541. u32 start, end;
  542. start = startk * 4096/8;
  543. end = (endk * 4096/8) - 1;
  544. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  545. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  546. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  547. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  548. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  549. if (q == Q_R1 || q == Q_R2) {
  550. u32 space = (endk - startk) * 4096/8;
  551. u32 tp = space - space/4;
  552. /* On receive queue's set the thresholds
  553. * give receiver priority when > 3/4 full
  554. * send pause when down to 2K
  555. */
  556. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  557. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  558. tp = space - 2048/8;
  559. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  560. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  561. } else {
  562. /* Enable store & forward on Tx queue's because
  563. * Tx FIFO is only 1K on Yukon
  564. */
  565. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  566. }
  567. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  568. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  569. }
  570. /* Setup Bus Memory Interface */
  571. static void sky2_qset(struct sky2_hw *hw, u16 q)
  572. {
  573. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  574. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  575. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  576. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  577. }
  578. /* Setup prefetch unit registers. This is the interface between
  579. * hardware and driver list elements
  580. */
  581. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  582. u64 addr, u32 last)
  583. {
  584. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  585. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  586. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  587. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  588. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  589. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  590. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  591. }
  592. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  593. {
  594. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  595. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  596. return le;
  597. }
  598. /*
  599. * This is a workaround code taken from SysKonnect sk98lin driver
  600. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  601. */
  602. static void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  603. u16 idx, u16 *last, u16 size)
  604. {
  605. wmb();
  606. if (is_ec_a1(hw) && idx < *last) {
  607. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  608. if (hwget == 0) {
  609. /* Start prefetching again */
  610. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  611. goto setnew;
  612. }
  613. if (hwget == size - 1) {
  614. /* set watermark to one list element */
  615. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  616. /* set put index to first list element */
  617. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  618. } else /* have hardware go to end of list */
  619. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  620. size - 1);
  621. } else {
  622. setnew:
  623. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  624. }
  625. *last = idx;
  626. mmiowb();
  627. }
  628. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  629. {
  630. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  631. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  632. return le;
  633. }
  634. /* Return high part of DMA address (could be 32 or 64 bit) */
  635. static inline u32 high32(dma_addr_t a)
  636. {
  637. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  638. }
  639. /* Build description to hardware about buffer */
  640. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  641. {
  642. struct sky2_rx_le *le;
  643. u32 hi = high32(map);
  644. u16 len = sky2->rx_bufsize;
  645. if (sky2->rx_addr64 != hi) {
  646. le = sky2_next_rx(sky2);
  647. le->addr = cpu_to_le32(hi);
  648. le->ctrl = 0;
  649. le->opcode = OP_ADDR64 | HW_OWNER;
  650. sky2->rx_addr64 = high32(map + len);
  651. }
  652. le = sky2_next_rx(sky2);
  653. le->addr = cpu_to_le32((u32) map);
  654. le->length = cpu_to_le16(len);
  655. le->ctrl = 0;
  656. le->opcode = OP_PACKET | HW_OWNER;
  657. }
  658. /* Tell chip where to start receive checksum.
  659. * Actually has two checksums, but set both same to avoid possible byte
  660. * order problems.
  661. */
  662. static void rx_set_checksum(struct sky2_port *sky2)
  663. {
  664. struct sky2_rx_le *le;
  665. le = sky2_next_rx(sky2);
  666. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  667. le->ctrl = 0;
  668. le->opcode = OP_TCPSTART | HW_OWNER;
  669. sky2_write32(sky2->hw,
  670. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  671. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  672. }
  673. /*
  674. * The RX Stop command will not work for Yukon-2 if the BMU does not
  675. * reach the end of packet and since we can't make sure that we have
  676. * incoming data, we must reset the BMU while it is not doing a DMA
  677. * transfer. Since it is possible that the RX path is still active,
  678. * the RX RAM buffer will be stopped first, so any possible incoming
  679. * data will not trigger a DMA. After the RAM buffer is stopped, the
  680. * BMU is polled until any DMA in progress is ended and only then it
  681. * will be reset.
  682. */
  683. static void sky2_rx_stop(struct sky2_port *sky2)
  684. {
  685. struct sky2_hw *hw = sky2->hw;
  686. unsigned rxq = rxqaddr[sky2->port];
  687. int i;
  688. /* disable the RAM Buffer receive queue */
  689. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  690. for (i = 0; i < 0xffff; i++)
  691. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  692. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  693. goto stopped;
  694. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  695. sky2->netdev->name);
  696. stopped:
  697. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  698. /* reset the Rx prefetch unit */
  699. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  700. }
  701. /* Clean out receive buffer area, assumes receiver hardware stopped */
  702. static void sky2_rx_clean(struct sky2_port *sky2)
  703. {
  704. unsigned i;
  705. memset(sky2->rx_le, 0, RX_LE_BYTES);
  706. for (i = 0; i < sky2->rx_pending; i++) {
  707. struct ring_info *re = sky2->rx_ring + i;
  708. if (re->skb) {
  709. pci_unmap_single(sky2->hw->pdev,
  710. re->mapaddr, sky2->rx_bufsize,
  711. PCI_DMA_FROMDEVICE);
  712. kfree_skb(re->skb);
  713. re->skb = NULL;
  714. }
  715. }
  716. }
  717. /* Basic MII support */
  718. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  719. {
  720. struct mii_ioctl_data *data = if_mii(ifr);
  721. struct sky2_port *sky2 = netdev_priv(dev);
  722. struct sky2_hw *hw = sky2->hw;
  723. int err = -EOPNOTSUPP;
  724. if (!netif_running(dev))
  725. return -ENODEV; /* Phy still in reset */
  726. switch(cmd) {
  727. case SIOCGMIIPHY:
  728. data->phy_id = PHY_ADDR_MARV;
  729. /* fallthru */
  730. case SIOCGMIIREG: {
  731. u16 val = 0;
  732. down(&sky2->phy_sema);
  733. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  734. up(&sky2->phy_sema);
  735. data->val_out = val;
  736. break;
  737. }
  738. case SIOCSMIIREG:
  739. if (!capable(CAP_NET_ADMIN))
  740. return -EPERM;
  741. down(&sky2->phy_sema);
  742. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  743. data->val_in);
  744. up(&sky2->phy_sema);
  745. break;
  746. }
  747. return err;
  748. }
  749. #ifdef SKY2_VLAN_TAG_USED
  750. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  751. {
  752. struct sky2_port *sky2 = netdev_priv(dev);
  753. struct sky2_hw *hw = sky2->hw;
  754. u16 port = sky2->port;
  755. spin_lock_bh(&sky2->tx_lock);
  756. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  757. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  758. sky2->vlgrp = grp;
  759. spin_unlock_bh(&sky2->tx_lock);
  760. }
  761. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  762. {
  763. struct sky2_port *sky2 = netdev_priv(dev);
  764. struct sky2_hw *hw = sky2->hw;
  765. u16 port = sky2->port;
  766. spin_lock_bh(&sky2->tx_lock);
  767. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  768. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  769. if (sky2->vlgrp)
  770. sky2->vlgrp->vlan_devices[vid] = NULL;
  771. spin_unlock_bh(&sky2->tx_lock);
  772. }
  773. #endif
  774. /*
  775. * It appears the hardware has a bug in the FIFO logic that
  776. * cause it to hang if the FIFO gets overrun and the receive buffer
  777. * is not aligned. ALso alloc_skb() won't align properly if slab
  778. * debugging is enabled.
  779. */
  780. static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
  781. {
  782. struct sk_buff *skb;
  783. skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
  784. if (likely(skb)) {
  785. unsigned long p = (unsigned long) skb->data;
  786. skb_reserve(skb,
  787. ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
  788. }
  789. return skb;
  790. }
  791. /*
  792. * Allocate and setup receiver buffer pool.
  793. * In case of 64 bit dma, there are 2X as many list elements
  794. * available as ring entries
  795. * and need to reserve one list element so we don't wrap around.
  796. */
  797. static int sky2_rx_start(struct sky2_port *sky2)
  798. {
  799. struct sky2_hw *hw = sky2->hw;
  800. unsigned rxq = rxqaddr[sky2->port];
  801. int i;
  802. sky2->rx_put = sky2->rx_next = 0;
  803. sky2_qset(hw, rxq);
  804. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
  805. /* MAC Rx RAM Read is controlled by hardware */
  806. sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
  807. }
  808. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  809. rx_set_checksum(sky2);
  810. for (i = 0; i < sky2->rx_pending; i++) {
  811. struct ring_info *re = sky2->rx_ring + i;
  812. re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
  813. if (!re->skb)
  814. goto nomem;
  815. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  816. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  817. sky2_rx_add(sky2, re->mapaddr);
  818. }
  819. /* Truncate oversize frames */
  820. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), sky2->rx_bufsize - 8);
  821. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  822. /* Tell chip about available buffers */
  823. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  824. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  825. return 0;
  826. nomem:
  827. sky2_rx_clean(sky2);
  828. return -ENOMEM;
  829. }
  830. /* Bring up network interface. */
  831. static int sky2_up(struct net_device *dev)
  832. {
  833. struct sky2_port *sky2 = netdev_priv(dev);
  834. struct sky2_hw *hw = sky2->hw;
  835. unsigned port = sky2->port;
  836. u32 ramsize, rxspace;
  837. int err = -ENOMEM;
  838. if (netif_msg_ifup(sky2))
  839. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  840. /* must be power of 2 */
  841. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  842. TX_RING_SIZE *
  843. sizeof(struct sky2_tx_le),
  844. &sky2->tx_le_map);
  845. if (!sky2->tx_le)
  846. goto err_out;
  847. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  848. GFP_KERNEL);
  849. if (!sky2->tx_ring)
  850. goto err_out;
  851. sky2->tx_prod = sky2->tx_cons = 0;
  852. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  853. &sky2->rx_le_map);
  854. if (!sky2->rx_le)
  855. goto err_out;
  856. memset(sky2->rx_le, 0, RX_LE_BYTES);
  857. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  858. GFP_KERNEL);
  859. if (!sky2->rx_ring)
  860. goto err_out;
  861. sky2_mac_init(hw, port);
  862. /* Determine available ram buffer space (in 4K blocks).
  863. * Note: not sure about the FE setting below yet
  864. */
  865. if (hw->chip_id == CHIP_ID_YUKON_FE)
  866. ramsize = 4;
  867. else
  868. ramsize = sky2_read8(hw, B2_E_0);
  869. /* Give transmitter one third (rounded up) */
  870. rxspace = ramsize - (ramsize + 2) / 3;
  871. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  872. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  873. /* Make sure SyncQ is disabled */
  874. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  875. RB_RST_SET);
  876. sky2_qset(hw, txqaddr[port]);
  877. /* Set almost empty threshold */
  878. if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
  879. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  880. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  881. TX_RING_SIZE - 1);
  882. err = sky2_rx_start(sky2);
  883. if (err)
  884. goto err_out;
  885. /* Enable interrupts from phy/mac for port */
  886. spin_lock_irq(&hw->hw_lock);
  887. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  888. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  889. spin_unlock_irq(&hw->hw_lock);
  890. return 0;
  891. err_out:
  892. if (sky2->rx_le) {
  893. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  894. sky2->rx_le, sky2->rx_le_map);
  895. sky2->rx_le = NULL;
  896. }
  897. if (sky2->tx_le) {
  898. pci_free_consistent(hw->pdev,
  899. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  900. sky2->tx_le, sky2->tx_le_map);
  901. sky2->tx_le = NULL;
  902. }
  903. kfree(sky2->tx_ring);
  904. kfree(sky2->rx_ring);
  905. sky2->tx_ring = NULL;
  906. sky2->rx_ring = NULL;
  907. return err;
  908. }
  909. /* Modular subtraction in ring */
  910. static inline int tx_dist(unsigned tail, unsigned head)
  911. {
  912. return (head - tail) % TX_RING_SIZE;
  913. }
  914. /* Number of list elements available for next tx */
  915. static inline int tx_avail(const struct sky2_port *sky2)
  916. {
  917. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  918. }
  919. /* Estimate of number of transmit list elements required */
  920. static unsigned tx_le_req(const struct sk_buff *skb)
  921. {
  922. unsigned count;
  923. count = sizeof(dma_addr_t) / sizeof(u32);
  924. count += skb_shinfo(skb)->nr_frags * count;
  925. if (skb_shinfo(skb)->tso_size)
  926. ++count;
  927. if (skb->ip_summed == CHECKSUM_HW)
  928. ++count;
  929. return count;
  930. }
  931. /*
  932. * Put one packet in ring for transmit.
  933. * A single packet can generate multiple list elements, and
  934. * the number of ring elements will probably be less than the number
  935. * of list elements used.
  936. *
  937. * No BH disabling for tx_lock here (like tg3)
  938. */
  939. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  940. {
  941. struct sky2_port *sky2 = netdev_priv(dev);
  942. struct sky2_hw *hw = sky2->hw;
  943. struct sky2_tx_le *le = NULL;
  944. struct tx_ring_info *re;
  945. unsigned i, len;
  946. int avail;
  947. dma_addr_t mapping;
  948. u32 addr64;
  949. u16 mss;
  950. u8 ctrl;
  951. /* No BH disabling for tx_lock here. We are running in BH disabled
  952. * context and TX reclaim runs via poll inside of a software
  953. * interrupt, and no related locks in IRQ processing.
  954. */
  955. if (!spin_trylock(&sky2->tx_lock))
  956. return NETDEV_TX_LOCKED;
  957. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  958. /* There is a known but harmless race with lockless tx
  959. * and netif_stop_queue.
  960. */
  961. if (!netif_queue_stopped(dev)) {
  962. netif_stop_queue(dev);
  963. if (net_ratelimit())
  964. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  965. dev->name);
  966. }
  967. spin_unlock(&sky2->tx_lock);
  968. return NETDEV_TX_BUSY;
  969. }
  970. if (unlikely(netif_msg_tx_queued(sky2)))
  971. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  972. dev->name, sky2->tx_prod, skb->len);
  973. len = skb_headlen(skb);
  974. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  975. addr64 = high32(mapping);
  976. re = sky2->tx_ring + sky2->tx_prod;
  977. /* Send high bits if changed or crosses boundary */
  978. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  979. le = get_tx_le(sky2);
  980. le->tx.addr = cpu_to_le32(addr64);
  981. le->ctrl = 0;
  982. le->opcode = OP_ADDR64 | HW_OWNER;
  983. sky2->tx_addr64 = high32(mapping + len);
  984. }
  985. /* Check for TCP Segmentation Offload */
  986. mss = skb_shinfo(skb)->tso_size;
  987. if (mss != 0) {
  988. /* just drop the packet if non-linear expansion fails */
  989. if (skb_header_cloned(skb) &&
  990. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  991. dev_kfree_skb_any(skb);
  992. goto out_unlock;
  993. }
  994. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  995. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  996. mss += ETH_HLEN;
  997. }
  998. if (mss != sky2->tx_last_mss) {
  999. le = get_tx_le(sky2);
  1000. le->tx.tso.size = cpu_to_le16(mss);
  1001. le->tx.tso.rsvd = 0;
  1002. le->opcode = OP_LRGLEN | HW_OWNER;
  1003. le->ctrl = 0;
  1004. sky2->tx_last_mss = mss;
  1005. }
  1006. ctrl = 0;
  1007. #ifdef SKY2_VLAN_TAG_USED
  1008. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1009. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1010. if (!le) {
  1011. le = get_tx_le(sky2);
  1012. le->tx.addr = 0;
  1013. le->opcode = OP_VLAN|HW_OWNER;
  1014. le->ctrl = 0;
  1015. } else
  1016. le->opcode |= OP_VLAN;
  1017. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1018. ctrl |= INS_VLAN;
  1019. }
  1020. #endif
  1021. /* Handle TCP checksum offload */
  1022. if (skb->ip_summed == CHECKSUM_HW) {
  1023. u16 hdr = skb->h.raw - skb->data;
  1024. u16 offset = hdr + skb->csum;
  1025. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1026. if (skb->nh.iph->protocol == IPPROTO_UDP)
  1027. ctrl |= UDPTCP;
  1028. le = get_tx_le(sky2);
  1029. le->tx.csum.start = cpu_to_le16(hdr);
  1030. le->tx.csum.offset = cpu_to_le16(offset);
  1031. le->length = 0; /* initial checksum value */
  1032. le->ctrl = 1; /* one packet */
  1033. le->opcode = OP_TCPLISW | HW_OWNER;
  1034. }
  1035. le = get_tx_le(sky2);
  1036. le->tx.addr = cpu_to_le32((u32) mapping);
  1037. le->length = cpu_to_le16(len);
  1038. le->ctrl = ctrl;
  1039. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1040. /* Record the transmit mapping info */
  1041. re->skb = skb;
  1042. pci_unmap_addr_set(re, mapaddr, mapping);
  1043. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1044. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1045. struct tx_ring_info *fre;
  1046. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1047. frag->size, PCI_DMA_TODEVICE);
  1048. addr64 = high32(mapping);
  1049. if (addr64 != sky2->tx_addr64) {
  1050. le = get_tx_le(sky2);
  1051. le->tx.addr = cpu_to_le32(addr64);
  1052. le->ctrl = 0;
  1053. le->opcode = OP_ADDR64 | HW_OWNER;
  1054. sky2->tx_addr64 = addr64;
  1055. }
  1056. le = get_tx_le(sky2);
  1057. le->tx.addr = cpu_to_le32((u32) mapping);
  1058. le->length = cpu_to_le16(frag->size);
  1059. le->ctrl = ctrl;
  1060. le->opcode = OP_BUFFER | HW_OWNER;
  1061. fre = sky2->tx_ring
  1062. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  1063. pci_unmap_addr_set(fre, mapaddr, mapping);
  1064. }
  1065. re->idx = sky2->tx_prod;
  1066. le->ctrl |= EOP;
  1067. avail = tx_avail(sky2);
  1068. if (mss != 0 || avail < TX_MIN_PENDING) {
  1069. le->ctrl |= FRC_STAT;
  1070. if (avail <= MAX_SKB_TX_LE)
  1071. netif_stop_queue(dev);
  1072. }
  1073. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  1074. &sky2->tx_last_put, TX_RING_SIZE);
  1075. out_unlock:
  1076. spin_unlock(&sky2->tx_lock);
  1077. dev->trans_start = jiffies;
  1078. return NETDEV_TX_OK;
  1079. }
  1080. /*
  1081. * Free ring elements from starting at tx_cons until "done"
  1082. *
  1083. * NB: the hardware will tell us about partial completion of multi-part
  1084. * buffers; these are deferred until completion.
  1085. */
  1086. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1087. {
  1088. struct net_device *dev = sky2->netdev;
  1089. struct pci_dev *pdev = sky2->hw->pdev;
  1090. u16 nxt, put;
  1091. unsigned i;
  1092. BUG_ON(done >= TX_RING_SIZE);
  1093. if (unlikely(netif_msg_tx_done(sky2)))
  1094. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1095. dev->name, done);
  1096. for (put = sky2->tx_cons; put != done; put = nxt) {
  1097. struct tx_ring_info *re = sky2->tx_ring + put;
  1098. struct sk_buff *skb = re->skb;
  1099. nxt = re->idx;
  1100. BUG_ON(nxt >= TX_RING_SIZE);
  1101. prefetch(sky2->tx_ring + nxt);
  1102. /* Check for partial status */
  1103. if (tx_dist(put, done) < tx_dist(put, nxt))
  1104. break;
  1105. skb = re->skb;
  1106. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1107. skb_headlen(skb), PCI_DMA_TODEVICE);
  1108. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1109. struct tx_ring_info *fre;
  1110. fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
  1111. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1112. skb_shinfo(skb)->frags[i].size,
  1113. PCI_DMA_TODEVICE);
  1114. }
  1115. dev_kfree_skb_any(skb);
  1116. }
  1117. sky2->tx_cons = put;
  1118. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  1119. netif_wake_queue(dev);
  1120. }
  1121. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1122. static void sky2_tx_clean(struct sky2_port *sky2)
  1123. {
  1124. spin_lock_bh(&sky2->tx_lock);
  1125. sky2_tx_complete(sky2, sky2->tx_prod);
  1126. spin_unlock_bh(&sky2->tx_lock);
  1127. }
  1128. /* Network shutdown */
  1129. static int sky2_down(struct net_device *dev)
  1130. {
  1131. struct sky2_port *sky2 = netdev_priv(dev);
  1132. struct sky2_hw *hw = sky2->hw;
  1133. unsigned port = sky2->port;
  1134. u16 ctrl;
  1135. /* Never really got started! */
  1136. if (!sky2->tx_le)
  1137. return 0;
  1138. if (netif_msg_ifdown(sky2))
  1139. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1140. /* Stop more packets from being queued */
  1141. netif_stop_queue(dev);
  1142. /* Disable port IRQ */
  1143. spin_lock_irq(&hw->hw_lock);
  1144. hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1145. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1146. spin_unlock_irq(&hw->hw_lock);
  1147. flush_scheduled_work();
  1148. sky2_phy_reset(hw, port);
  1149. /* Stop transmitter */
  1150. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1151. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1152. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1153. RB_RST_SET | RB_DIS_OP_MD);
  1154. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1155. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1156. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1157. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1158. /* Workaround shared GMAC reset */
  1159. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1160. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1161. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1162. /* Disable Force Sync bit and Enable Alloc bit */
  1163. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1164. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1165. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1166. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1167. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1168. /* Reset the PCI FIFO of the async Tx queue */
  1169. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1170. BMU_RST_SET | BMU_FIFO_RST);
  1171. /* Reset the Tx prefetch units */
  1172. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1173. PREF_UNIT_RST_SET);
  1174. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1175. sky2_rx_stop(sky2);
  1176. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1177. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1178. /* turn off LED's */
  1179. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1180. synchronize_irq(hw->pdev->irq);
  1181. sky2_tx_clean(sky2);
  1182. sky2_rx_clean(sky2);
  1183. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1184. sky2->rx_le, sky2->rx_le_map);
  1185. kfree(sky2->rx_ring);
  1186. pci_free_consistent(hw->pdev,
  1187. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1188. sky2->tx_le, sky2->tx_le_map);
  1189. kfree(sky2->tx_ring);
  1190. sky2->tx_le = NULL;
  1191. sky2->rx_le = NULL;
  1192. sky2->rx_ring = NULL;
  1193. sky2->tx_ring = NULL;
  1194. return 0;
  1195. }
  1196. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1197. {
  1198. if (!hw->copper)
  1199. return SPEED_1000;
  1200. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1201. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1202. switch (aux & PHY_M_PS_SPEED_MSK) {
  1203. case PHY_M_PS_SPEED_1000:
  1204. return SPEED_1000;
  1205. case PHY_M_PS_SPEED_100:
  1206. return SPEED_100;
  1207. default:
  1208. return SPEED_10;
  1209. }
  1210. }
  1211. static void sky2_link_up(struct sky2_port *sky2)
  1212. {
  1213. struct sky2_hw *hw = sky2->hw;
  1214. unsigned port = sky2->port;
  1215. u16 reg;
  1216. /* Enable Transmit FIFO Underrun */
  1217. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1218. reg = gma_read16(hw, port, GM_GP_CTRL);
  1219. if (sky2->autoneg == AUTONEG_DISABLE) {
  1220. reg |= GM_GPCR_AU_ALL_DIS;
  1221. /* Is write/read necessary? Copied from sky2_mac_init */
  1222. gma_write16(hw, port, GM_GP_CTRL, reg);
  1223. gma_read16(hw, port, GM_GP_CTRL);
  1224. switch (sky2->speed) {
  1225. case SPEED_1000:
  1226. reg &= ~GM_GPCR_SPEED_100;
  1227. reg |= GM_GPCR_SPEED_1000;
  1228. break;
  1229. case SPEED_100:
  1230. reg &= ~GM_GPCR_SPEED_1000;
  1231. reg |= GM_GPCR_SPEED_100;
  1232. break;
  1233. case SPEED_10:
  1234. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1235. break;
  1236. }
  1237. } else
  1238. reg &= ~GM_GPCR_AU_ALL_DIS;
  1239. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1240. reg |= GM_GPCR_DUP_FULL;
  1241. /* enable Rx/Tx */
  1242. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1243. gma_write16(hw, port, GM_GP_CTRL, reg);
  1244. gma_read16(hw, port, GM_GP_CTRL);
  1245. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1246. netif_carrier_on(sky2->netdev);
  1247. netif_wake_queue(sky2->netdev);
  1248. /* Turn on link LED */
  1249. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1250. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1251. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1252. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1253. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1254. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1255. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1256. SPEED_10 ? 7 : 0) |
  1257. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1258. SPEED_100 ? 7 : 0) |
  1259. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1260. SPEED_1000 ? 7 : 0));
  1261. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1262. }
  1263. if (netif_msg_link(sky2))
  1264. printk(KERN_INFO PFX
  1265. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1266. sky2->netdev->name, sky2->speed,
  1267. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1268. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1269. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1270. }
  1271. static void sky2_link_down(struct sky2_port *sky2)
  1272. {
  1273. struct sky2_hw *hw = sky2->hw;
  1274. unsigned port = sky2->port;
  1275. u16 reg;
  1276. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1277. reg = gma_read16(hw, port, GM_GP_CTRL);
  1278. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1279. gma_write16(hw, port, GM_GP_CTRL, reg);
  1280. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1281. if (sky2->rx_pause && !sky2->tx_pause) {
  1282. /* restore Asymmetric Pause bit */
  1283. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1284. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1285. | PHY_M_AN_ASP);
  1286. }
  1287. netif_carrier_off(sky2->netdev);
  1288. netif_stop_queue(sky2->netdev);
  1289. /* Turn on link LED */
  1290. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1291. if (netif_msg_link(sky2))
  1292. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1293. sky2_phy_init(hw, port);
  1294. }
  1295. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1296. {
  1297. struct sky2_hw *hw = sky2->hw;
  1298. unsigned port = sky2->port;
  1299. u16 lpa;
  1300. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1301. if (lpa & PHY_M_AN_RF) {
  1302. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1303. return -1;
  1304. }
  1305. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1306. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1307. printk(KERN_ERR PFX "%s: master/slave fault",
  1308. sky2->netdev->name);
  1309. return -1;
  1310. }
  1311. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1312. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1313. sky2->netdev->name);
  1314. return -1;
  1315. }
  1316. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1317. sky2->speed = sky2_phy_speed(hw, aux);
  1318. /* Pause bits are offset (9..8) */
  1319. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1320. aux >>= 6;
  1321. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1322. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1323. if ((sky2->tx_pause || sky2->rx_pause)
  1324. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1325. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1326. else
  1327. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1328. return 0;
  1329. }
  1330. /*
  1331. * Interrupt from PHY are handled outside of interrupt context
  1332. * because accessing phy registers requires spin wait which might
  1333. * cause excess interrupt latency.
  1334. */
  1335. static void sky2_phy_task(void *arg)
  1336. {
  1337. struct sky2_port *sky2 = arg;
  1338. struct sky2_hw *hw = sky2->hw;
  1339. u16 istatus, phystat;
  1340. down(&sky2->phy_sema);
  1341. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1342. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1343. if (netif_msg_intr(sky2))
  1344. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1345. sky2->netdev->name, istatus, phystat);
  1346. if (istatus & PHY_M_IS_AN_COMPL) {
  1347. if (sky2_autoneg_done(sky2, phystat) == 0)
  1348. sky2_link_up(sky2);
  1349. goto out;
  1350. }
  1351. if (istatus & PHY_M_IS_LSP_CHANGE)
  1352. sky2->speed = sky2_phy_speed(hw, phystat);
  1353. if (istatus & PHY_M_IS_DUP_CHANGE)
  1354. sky2->duplex =
  1355. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1356. if (istatus & PHY_M_IS_LST_CHANGE) {
  1357. if (phystat & PHY_M_PS_LINK_UP)
  1358. sky2_link_up(sky2);
  1359. else
  1360. sky2_link_down(sky2);
  1361. }
  1362. out:
  1363. up(&sky2->phy_sema);
  1364. spin_lock_irq(&hw->hw_lock);
  1365. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1366. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1367. spin_unlock_irq(&hw->hw_lock);
  1368. }
  1369. /* Transmit timeout is only called if we are running, carries is up
  1370. * and tx queue is full (stopped).
  1371. */
  1372. static void sky2_tx_timeout(struct net_device *dev)
  1373. {
  1374. struct sky2_port *sky2 = netdev_priv(dev);
  1375. struct sky2_hw *hw = sky2->hw;
  1376. unsigned txq = txqaddr[sky2->port];
  1377. u16 ridx;
  1378. /* Maybe we just missed an status interrupt */
  1379. spin_lock(&sky2->tx_lock);
  1380. ridx = sky2_read16(hw,
  1381. sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1382. sky2_tx_complete(sky2, ridx);
  1383. spin_unlock(&sky2->tx_lock);
  1384. if (!netif_queue_stopped(dev)) {
  1385. if (net_ratelimit())
  1386. pr_info(PFX "transmit interrupt missed? recovered\n");
  1387. return;
  1388. }
  1389. if (netif_msg_timer(sky2))
  1390. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1391. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1392. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1393. sky2_tx_clean(sky2);
  1394. sky2_qset(hw, txq);
  1395. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1396. }
  1397. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  1398. /* Want receive buffer size to be multiple of 64 bits
  1399. * and incl room for vlan and truncation
  1400. */
  1401. static inline unsigned sky2_buf_size(int mtu)
  1402. {
  1403. return roundup(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
  1404. }
  1405. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1406. {
  1407. struct sky2_port *sky2 = netdev_priv(dev);
  1408. struct sky2_hw *hw = sky2->hw;
  1409. int err;
  1410. u16 ctl, mode;
  1411. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1412. return -EINVAL;
  1413. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1414. return -EINVAL;
  1415. if (!netif_running(dev)) {
  1416. dev->mtu = new_mtu;
  1417. return 0;
  1418. }
  1419. sky2_write32(hw, B0_IMSK, 0);
  1420. dev->trans_start = jiffies; /* prevent tx timeout */
  1421. netif_stop_queue(dev);
  1422. netif_poll_disable(hw->dev[0]);
  1423. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1424. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1425. sky2_rx_stop(sky2);
  1426. sky2_rx_clean(sky2);
  1427. dev->mtu = new_mtu;
  1428. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1429. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1430. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1431. if (dev->mtu > ETH_DATA_LEN)
  1432. mode |= GM_SMOD_JUMBO_ENA;
  1433. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1434. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1435. err = sky2_rx_start(sky2);
  1436. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1437. if (err)
  1438. dev_close(dev);
  1439. else {
  1440. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1441. netif_poll_enable(hw->dev[0]);
  1442. netif_wake_queue(dev);
  1443. }
  1444. return err;
  1445. }
  1446. /*
  1447. * Receive one packet.
  1448. * For small packets or errors, just reuse existing skb.
  1449. * For larger packets, get new buffer.
  1450. */
  1451. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1452. u16 length, u32 status)
  1453. {
  1454. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1455. struct sk_buff *skb = NULL;
  1456. if (unlikely(netif_msg_rx_status(sky2)))
  1457. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1458. sky2->netdev->name, sky2->rx_next, status, length);
  1459. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1460. prefetch(sky2->rx_ring + sky2->rx_next);
  1461. if (status & GMR_FS_ANY_ERR)
  1462. goto error;
  1463. if (!(status & GMR_FS_RX_OK))
  1464. goto resubmit;
  1465. if (length > sky2->netdev->mtu + ETH_HLEN)
  1466. goto oversize;
  1467. if (length < copybreak) {
  1468. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1469. if (!skb)
  1470. goto resubmit;
  1471. skb_reserve(skb, 2);
  1472. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1473. length, PCI_DMA_FROMDEVICE);
  1474. memcpy(skb->data, re->skb->data, length);
  1475. skb->ip_summed = re->skb->ip_summed;
  1476. skb->csum = re->skb->csum;
  1477. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1478. length, PCI_DMA_FROMDEVICE);
  1479. } else {
  1480. struct sk_buff *nskb;
  1481. nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
  1482. if (!nskb)
  1483. goto resubmit;
  1484. skb = re->skb;
  1485. re->skb = nskb;
  1486. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1487. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1488. prefetch(skb->data);
  1489. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1490. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1491. }
  1492. skb_put(skb, length);
  1493. resubmit:
  1494. re->skb->ip_summed = CHECKSUM_NONE;
  1495. sky2_rx_add(sky2, re->mapaddr);
  1496. /* Tell receiver about new buffers. */
  1497. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  1498. &sky2->rx_last_put, RX_LE_SIZE);
  1499. return skb;
  1500. oversize:
  1501. ++sky2->net_stats.rx_over_errors;
  1502. goto resubmit;
  1503. error:
  1504. ++sky2->net_stats.rx_errors;
  1505. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1506. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1507. sky2->netdev->name, status, length);
  1508. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1509. sky2->net_stats.rx_length_errors++;
  1510. if (status & GMR_FS_FRAGMENT)
  1511. sky2->net_stats.rx_frame_errors++;
  1512. if (status & GMR_FS_CRC_ERR)
  1513. sky2->net_stats.rx_crc_errors++;
  1514. if (status & GMR_FS_RX_FF_OV)
  1515. sky2->net_stats.rx_fifo_errors++;
  1516. goto resubmit;
  1517. }
  1518. /*
  1519. * Check for transmit complete
  1520. */
  1521. #define TX_NO_STATUS 0xffff
  1522. static void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
  1523. {
  1524. if (last != TX_NO_STATUS) {
  1525. struct net_device *dev = hw->dev[port];
  1526. if (dev && netif_running(dev)) {
  1527. struct sky2_port *sky2 = netdev_priv(dev);
  1528. spin_lock(&sky2->tx_lock);
  1529. sky2_tx_complete(sky2, last);
  1530. spin_unlock(&sky2->tx_lock);
  1531. }
  1532. }
  1533. }
  1534. /*
  1535. * Both ports share the same status interrupt, therefore there is only
  1536. * one poll routine.
  1537. */
  1538. static int sky2_poll(struct net_device *dev0, int *budget)
  1539. {
  1540. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1541. unsigned int to_do = min(dev0->quota, *budget);
  1542. unsigned int work_done = 0;
  1543. u16 hwidx;
  1544. u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
  1545. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1546. /*
  1547. * Kick the STAT_LEV_TIMER_CTRL timer.
  1548. * This fixes my hangs on Yukon-EC (0xb6) rev 1.
  1549. * The if clause is there to start the timer only if it has been
  1550. * configured correctly and not been disabled via ethtool.
  1551. */
  1552. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_START) {
  1553. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  1554. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1555. }
  1556. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1557. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1558. rmb();
  1559. while (hwidx != hw->st_idx) {
  1560. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1561. struct net_device *dev;
  1562. struct sky2_port *sky2;
  1563. struct sk_buff *skb;
  1564. u32 status;
  1565. u16 length;
  1566. le = hw->st_le + hw->st_idx;
  1567. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1568. prefetch(hw->st_le + hw->st_idx);
  1569. BUG_ON(le->link >= 2);
  1570. dev = hw->dev[le->link];
  1571. if (dev == NULL || !netif_running(dev))
  1572. continue;
  1573. sky2 = netdev_priv(dev);
  1574. status = le32_to_cpu(le->status);
  1575. length = le16_to_cpu(le->length);
  1576. switch (le->opcode & ~HW_OWNER) {
  1577. case OP_RXSTAT:
  1578. skb = sky2_receive(sky2, length, status);
  1579. if (!skb)
  1580. break;
  1581. skb->dev = dev;
  1582. skb->protocol = eth_type_trans(skb, dev);
  1583. dev->last_rx = jiffies;
  1584. #ifdef SKY2_VLAN_TAG_USED
  1585. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1586. vlan_hwaccel_receive_skb(skb,
  1587. sky2->vlgrp,
  1588. be16_to_cpu(sky2->rx_tag));
  1589. } else
  1590. #endif
  1591. netif_receive_skb(skb);
  1592. if (++work_done >= to_do)
  1593. goto exit_loop;
  1594. break;
  1595. #ifdef SKY2_VLAN_TAG_USED
  1596. case OP_RXVLAN:
  1597. sky2->rx_tag = length;
  1598. break;
  1599. case OP_RXCHKSVLAN:
  1600. sky2->rx_tag = length;
  1601. /* fall through */
  1602. #endif
  1603. case OP_RXCHKS:
  1604. skb = sky2->rx_ring[sky2->rx_next].skb;
  1605. skb->ip_summed = CHECKSUM_HW;
  1606. skb->csum = le16_to_cpu(status);
  1607. break;
  1608. case OP_TXINDEXLE:
  1609. /* TX index reports status for both ports */
  1610. tx_done[0] = status & 0xffff;
  1611. tx_done[1] = ((status >> 24) & 0xff)
  1612. | (u16)(length & 0xf) << 8;
  1613. break;
  1614. default:
  1615. if (net_ratelimit())
  1616. printk(KERN_WARNING PFX
  1617. "unknown status opcode 0x%x\n", le->opcode);
  1618. break;
  1619. }
  1620. }
  1621. exit_loop:
  1622. sky2_tx_check(hw, 0, tx_done[0]);
  1623. sky2_tx_check(hw, 1, tx_done[1]);
  1624. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  1625. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1626. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1627. }
  1628. if (likely(work_done < to_do)) {
  1629. spin_lock_irq(&hw->hw_lock);
  1630. __netif_rx_complete(dev0);
  1631. hw->intr_mask |= Y2_IS_STAT_BMU;
  1632. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1633. spin_unlock_irq(&hw->hw_lock);
  1634. return 0;
  1635. } else {
  1636. *budget -= work_done;
  1637. dev0->quota -= work_done;
  1638. return 1;
  1639. }
  1640. }
  1641. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1642. {
  1643. struct net_device *dev = hw->dev[port];
  1644. if (net_ratelimit())
  1645. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1646. dev->name, status);
  1647. if (status & Y2_IS_PAR_RD1) {
  1648. if (net_ratelimit())
  1649. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1650. dev->name);
  1651. /* Clear IRQ */
  1652. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1653. }
  1654. if (status & Y2_IS_PAR_WR1) {
  1655. if (net_ratelimit())
  1656. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1657. dev->name);
  1658. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1659. }
  1660. if (status & Y2_IS_PAR_MAC1) {
  1661. if (net_ratelimit())
  1662. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1663. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1664. }
  1665. if (status & Y2_IS_PAR_RX1) {
  1666. if (net_ratelimit())
  1667. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1668. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1669. }
  1670. if (status & Y2_IS_TCP_TXA1) {
  1671. if (net_ratelimit())
  1672. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1673. dev->name);
  1674. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1675. }
  1676. }
  1677. static void sky2_hw_intr(struct sky2_hw *hw)
  1678. {
  1679. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1680. if (status & Y2_IS_TIST_OV)
  1681. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1682. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1683. u16 pci_err;
  1684. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1685. if (net_ratelimit())
  1686. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1687. pci_name(hw->pdev), pci_err);
  1688. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1689. sky2_pci_write16(hw, PCI_STATUS,
  1690. pci_err | PCI_STATUS_ERROR_BITS);
  1691. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1692. }
  1693. if (status & Y2_IS_PCI_EXP) {
  1694. /* PCI-Express uncorrectable Error occurred */
  1695. u32 pex_err;
  1696. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1697. if (net_ratelimit())
  1698. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1699. pci_name(hw->pdev), pex_err);
  1700. /* clear the interrupt */
  1701. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1702. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1703. 0xffffffffUL);
  1704. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1705. if (pex_err & PEX_FATAL_ERRORS) {
  1706. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1707. hwmsk &= ~Y2_IS_PCI_EXP;
  1708. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1709. }
  1710. }
  1711. if (status & Y2_HWE_L1_MASK)
  1712. sky2_hw_error(hw, 0, status);
  1713. status >>= 8;
  1714. if (status & Y2_HWE_L1_MASK)
  1715. sky2_hw_error(hw, 1, status);
  1716. }
  1717. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1718. {
  1719. struct net_device *dev = hw->dev[port];
  1720. struct sky2_port *sky2 = netdev_priv(dev);
  1721. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1722. if (netif_msg_intr(sky2))
  1723. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1724. dev->name, status);
  1725. if (status & GM_IS_RX_FF_OR) {
  1726. ++sky2->net_stats.rx_fifo_errors;
  1727. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1728. }
  1729. if (status & GM_IS_TX_FF_UR) {
  1730. ++sky2->net_stats.tx_fifo_errors;
  1731. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1732. }
  1733. }
  1734. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1735. {
  1736. struct net_device *dev = hw->dev[port];
  1737. struct sky2_port *sky2 = netdev_priv(dev);
  1738. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1739. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1740. schedule_work(&sky2->phy_task);
  1741. }
  1742. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1743. {
  1744. struct sky2_hw *hw = dev_id;
  1745. struct net_device *dev0 = hw->dev[0];
  1746. u32 status;
  1747. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1748. if (status == 0 || status == ~0)
  1749. return IRQ_NONE;
  1750. spin_lock(&hw->hw_lock);
  1751. if (status & Y2_IS_HW_ERR)
  1752. sky2_hw_intr(hw);
  1753. /* Do NAPI for Rx and Tx status */
  1754. if (status & Y2_IS_STAT_BMU) {
  1755. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1756. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1757. if (likely(__netif_rx_schedule_prep(dev0))) {
  1758. prefetch(&hw->st_le[hw->st_idx]);
  1759. __netif_rx_schedule(dev0);
  1760. }
  1761. }
  1762. if (status & Y2_IS_IRQ_PHY1)
  1763. sky2_phy_intr(hw, 0);
  1764. if (status & Y2_IS_IRQ_PHY2)
  1765. sky2_phy_intr(hw, 1);
  1766. if (status & Y2_IS_IRQ_MAC1)
  1767. sky2_mac_intr(hw, 0);
  1768. if (status & Y2_IS_IRQ_MAC2)
  1769. sky2_mac_intr(hw, 1);
  1770. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1771. spin_unlock(&hw->hw_lock);
  1772. return IRQ_HANDLED;
  1773. }
  1774. #ifdef CONFIG_NET_POLL_CONTROLLER
  1775. static void sky2_netpoll(struct net_device *dev)
  1776. {
  1777. struct sky2_port *sky2 = netdev_priv(dev);
  1778. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1779. }
  1780. #endif
  1781. /* Chip internal frequency for clock calculations */
  1782. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1783. {
  1784. switch (hw->chip_id) {
  1785. case CHIP_ID_YUKON_EC:
  1786. case CHIP_ID_YUKON_EC_U:
  1787. return 125; /* 125 Mhz */
  1788. case CHIP_ID_YUKON_FE:
  1789. return 100; /* 100 Mhz */
  1790. default: /* YUKON_XL */
  1791. return 156; /* 156 Mhz */
  1792. }
  1793. }
  1794. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1795. {
  1796. return sky2_mhz(hw) * us;
  1797. }
  1798. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1799. {
  1800. return clk / sky2_mhz(hw);
  1801. }
  1802. static int sky2_reset(struct sky2_hw *hw)
  1803. {
  1804. u16 status;
  1805. u8 t8, pmd_type;
  1806. int i;
  1807. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1808. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1809. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1810. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1811. pci_name(hw->pdev), hw->chip_id);
  1812. return -EOPNOTSUPP;
  1813. }
  1814. /* disable ASF */
  1815. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1816. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1817. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1818. }
  1819. /* do a SW reset */
  1820. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1821. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1822. /* clear PCI errors, if any */
  1823. status = sky2_pci_read16(hw, PCI_STATUS);
  1824. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1825. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  1826. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1827. /* clear any PEX errors */
  1828. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1829. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  1830. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1831. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1832. hw->ports = 1;
  1833. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1834. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1835. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1836. ++hw->ports;
  1837. }
  1838. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1839. sky2_set_power_state(hw, PCI_D0);
  1840. for (i = 0; i < hw->ports; i++) {
  1841. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1842. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1843. }
  1844. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1845. /* Clear I2C IRQ noise */
  1846. sky2_write32(hw, B2_I2C_IRQ, 1);
  1847. /* turn off hardware timer (unused) */
  1848. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1849. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1850. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1851. /* Turn off descriptor polling */
  1852. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1853. /* Turn off receive timestamp */
  1854. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1855. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1856. /* enable the Tx Arbiters */
  1857. for (i = 0; i < hw->ports; i++)
  1858. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1859. /* Initialize ram interface */
  1860. for (i = 0; i < hw->ports; i++) {
  1861. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1862. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1863. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1864. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1865. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1866. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1867. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1868. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1869. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1870. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1871. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1872. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1873. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1874. }
  1875. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1876. for (i = 0; i < hw->ports; i++)
  1877. sky2_phy_reset(hw, i);
  1878. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1879. hw->st_idx = 0;
  1880. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1881. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1882. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1883. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1884. /* Set the list last index */
  1885. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1886. /* These status setup values are copied from SysKonnect's driver */
  1887. if (is_ec_a1(hw)) {
  1888. /* WA for dev. #4.3 */
  1889. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1890. /* set Status-FIFO watermark */
  1891. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1892. /* set Status-FIFO ISR watermark */
  1893. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1894. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
  1895. } else {
  1896. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1897. sky2_write8(hw, STAT_FIFO_WM, 16);
  1898. /* set Status-FIFO ISR watermark */
  1899. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1900. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1901. else
  1902. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1903. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1904. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 7));
  1905. }
  1906. /* enable status unit */
  1907. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1908. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1909. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1910. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1911. return 0;
  1912. }
  1913. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1914. {
  1915. u32 modes;
  1916. if (hw->copper) {
  1917. modes = SUPPORTED_10baseT_Half
  1918. | SUPPORTED_10baseT_Full
  1919. | SUPPORTED_100baseT_Half
  1920. | SUPPORTED_100baseT_Full
  1921. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1922. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1923. modes |= SUPPORTED_1000baseT_Half
  1924. | SUPPORTED_1000baseT_Full;
  1925. } else
  1926. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1927. | SUPPORTED_Autoneg;
  1928. return modes;
  1929. }
  1930. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1931. {
  1932. struct sky2_port *sky2 = netdev_priv(dev);
  1933. struct sky2_hw *hw = sky2->hw;
  1934. ecmd->transceiver = XCVR_INTERNAL;
  1935. ecmd->supported = sky2_supported_modes(hw);
  1936. ecmd->phy_address = PHY_ADDR_MARV;
  1937. if (hw->copper) {
  1938. ecmd->supported = SUPPORTED_10baseT_Half
  1939. | SUPPORTED_10baseT_Full
  1940. | SUPPORTED_100baseT_Half
  1941. | SUPPORTED_100baseT_Full
  1942. | SUPPORTED_1000baseT_Half
  1943. | SUPPORTED_1000baseT_Full
  1944. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1945. ecmd->port = PORT_TP;
  1946. } else
  1947. ecmd->port = PORT_FIBRE;
  1948. ecmd->advertising = sky2->advertising;
  1949. ecmd->autoneg = sky2->autoneg;
  1950. ecmd->speed = sky2->speed;
  1951. ecmd->duplex = sky2->duplex;
  1952. return 0;
  1953. }
  1954. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1955. {
  1956. struct sky2_port *sky2 = netdev_priv(dev);
  1957. const struct sky2_hw *hw = sky2->hw;
  1958. u32 supported = sky2_supported_modes(hw);
  1959. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1960. ecmd->advertising = supported;
  1961. sky2->duplex = -1;
  1962. sky2->speed = -1;
  1963. } else {
  1964. u32 setting;
  1965. switch (ecmd->speed) {
  1966. case SPEED_1000:
  1967. if (ecmd->duplex == DUPLEX_FULL)
  1968. setting = SUPPORTED_1000baseT_Full;
  1969. else if (ecmd->duplex == DUPLEX_HALF)
  1970. setting = SUPPORTED_1000baseT_Half;
  1971. else
  1972. return -EINVAL;
  1973. break;
  1974. case SPEED_100:
  1975. if (ecmd->duplex == DUPLEX_FULL)
  1976. setting = SUPPORTED_100baseT_Full;
  1977. else if (ecmd->duplex == DUPLEX_HALF)
  1978. setting = SUPPORTED_100baseT_Half;
  1979. else
  1980. return -EINVAL;
  1981. break;
  1982. case SPEED_10:
  1983. if (ecmd->duplex == DUPLEX_FULL)
  1984. setting = SUPPORTED_10baseT_Full;
  1985. else if (ecmd->duplex == DUPLEX_HALF)
  1986. setting = SUPPORTED_10baseT_Half;
  1987. else
  1988. return -EINVAL;
  1989. break;
  1990. default:
  1991. return -EINVAL;
  1992. }
  1993. if ((setting & supported) == 0)
  1994. return -EINVAL;
  1995. sky2->speed = ecmd->speed;
  1996. sky2->duplex = ecmd->duplex;
  1997. }
  1998. sky2->autoneg = ecmd->autoneg;
  1999. sky2->advertising = ecmd->advertising;
  2000. if (netif_running(dev))
  2001. sky2_phy_reinit(sky2);
  2002. return 0;
  2003. }
  2004. static void sky2_get_drvinfo(struct net_device *dev,
  2005. struct ethtool_drvinfo *info)
  2006. {
  2007. struct sky2_port *sky2 = netdev_priv(dev);
  2008. strcpy(info->driver, DRV_NAME);
  2009. strcpy(info->version, DRV_VERSION);
  2010. strcpy(info->fw_version, "N/A");
  2011. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2012. }
  2013. static const struct sky2_stat {
  2014. char name[ETH_GSTRING_LEN];
  2015. u16 offset;
  2016. } sky2_stats[] = {
  2017. { "tx_bytes", GM_TXO_OK_HI },
  2018. { "rx_bytes", GM_RXO_OK_HI },
  2019. { "tx_broadcast", GM_TXF_BC_OK },
  2020. { "rx_broadcast", GM_RXF_BC_OK },
  2021. { "tx_multicast", GM_TXF_MC_OK },
  2022. { "rx_multicast", GM_RXF_MC_OK },
  2023. { "tx_unicast", GM_TXF_UC_OK },
  2024. { "rx_unicast", GM_RXF_UC_OK },
  2025. { "tx_mac_pause", GM_TXF_MPAUSE },
  2026. { "rx_mac_pause", GM_RXF_MPAUSE },
  2027. { "collisions", GM_TXF_SNG_COL },
  2028. { "late_collision",GM_TXF_LAT_COL },
  2029. { "aborted", GM_TXF_ABO_COL },
  2030. { "multi_collisions", GM_TXF_MUL_COL },
  2031. { "fifo_underrun", GM_TXE_FIFO_UR },
  2032. { "fifo_overflow", GM_RXE_FIFO_OV },
  2033. { "rx_toolong", GM_RXF_LNG_ERR },
  2034. { "rx_jabber", GM_RXF_JAB_PKT },
  2035. { "rx_runt", GM_RXE_FRAG },
  2036. { "rx_too_long", GM_RXF_LNG_ERR },
  2037. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2038. };
  2039. static u32 sky2_get_rx_csum(struct net_device *dev)
  2040. {
  2041. struct sky2_port *sky2 = netdev_priv(dev);
  2042. return sky2->rx_csum;
  2043. }
  2044. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2045. {
  2046. struct sky2_port *sky2 = netdev_priv(dev);
  2047. sky2->rx_csum = data;
  2048. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2049. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2050. return 0;
  2051. }
  2052. static u32 sky2_get_msglevel(struct net_device *netdev)
  2053. {
  2054. struct sky2_port *sky2 = netdev_priv(netdev);
  2055. return sky2->msg_enable;
  2056. }
  2057. static int sky2_nway_reset(struct net_device *dev)
  2058. {
  2059. struct sky2_port *sky2 = netdev_priv(dev);
  2060. if (sky2->autoneg != AUTONEG_ENABLE)
  2061. return -EINVAL;
  2062. sky2_phy_reinit(sky2);
  2063. return 0;
  2064. }
  2065. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2066. {
  2067. struct sky2_hw *hw = sky2->hw;
  2068. unsigned port = sky2->port;
  2069. int i;
  2070. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2071. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2072. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2073. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2074. for (i = 2; i < count; i++)
  2075. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2076. }
  2077. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2078. {
  2079. struct sky2_port *sky2 = netdev_priv(netdev);
  2080. sky2->msg_enable = value;
  2081. }
  2082. static int sky2_get_stats_count(struct net_device *dev)
  2083. {
  2084. return ARRAY_SIZE(sky2_stats);
  2085. }
  2086. static void sky2_get_ethtool_stats(struct net_device *dev,
  2087. struct ethtool_stats *stats, u64 * data)
  2088. {
  2089. struct sky2_port *sky2 = netdev_priv(dev);
  2090. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2091. }
  2092. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2093. {
  2094. int i;
  2095. switch (stringset) {
  2096. case ETH_SS_STATS:
  2097. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2098. memcpy(data + i * ETH_GSTRING_LEN,
  2099. sky2_stats[i].name, ETH_GSTRING_LEN);
  2100. break;
  2101. }
  2102. }
  2103. /* Use hardware MIB variables for critical path statistics and
  2104. * transmit feedback not reported at interrupt.
  2105. * Other errors are accounted for in interrupt handler.
  2106. */
  2107. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2108. {
  2109. struct sky2_port *sky2 = netdev_priv(dev);
  2110. u64 data[13];
  2111. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2112. sky2->net_stats.tx_bytes = data[0];
  2113. sky2->net_stats.rx_bytes = data[1];
  2114. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2115. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2116. sky2->net_stats.multicast = data[5] + data[7];
  2117. sky2->net_stats.collisions = data[10];
  2118. sky2->net_stats.tx_aborted_errors = data[12];
  2119. return &sky2->net_stats;
  2120. }
  2121. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2122. {
  2123. struct sky2_port *sky2 = netdev_priv(dev);
  2124. struct sky2_hw *hw = sky2->hw;
  2125. unsigned port = sky2->port;
  2126. const struct sockaddr *addr = p;
  2127. if (!is_valid_ether_addr(addr->sa_data))
  2128. return -EADDRNOTAVAIL;
  2129. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2130. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2131. dev->dev_addr, ETH_ALEN);
  2132. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2133. dev->dev_addr, ETH_ALEN);
  2134. /* virtual address for data */
  2135. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2136. /* physical address: used for pause frames */
  2137. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2138. return 0;
  2139. }
  2140. static void sky2_set_multicast(struct net_device *dev)
  2141. {
  2142. struct sky2_port *sky2 = netdev_priv(dev);
  2143. struct sky2_hw *hw = sky2->hw;
  2144. unsigned port = sky2->port;
  2145. struct dev_mc_list *list = dev->mc_list;
  2146. u16 reg;
  2147. u8 filter[8];
  2148. memset(filter, 0, sizeof(filter));
  2149. reg = gma_read16(hw, port, GM_RX_CTRL);
  2150. reg |= GM_RXCR_UCF_ENA;
  2151. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2152. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2153. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2154. memset(filter, 0xff, sizeof(filter));
  2155. else if (dev->mc_count == 0) /* no multicast */
  2156. reg &= ~GM_RXCR_MCF_ENA;
  2157. else {
  2158. int i;
  2159. reg |= GM_RXCR_MCF_ENA;
  2160. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2161. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2162. filter[bit / 8] |= 1 << (bit % 8);
  2163. }
  2164. }
  2165. gma_write16(hw, port, GM_MC_ADDR_H1,
  2166. (u16) filter[0] | ((u16) filter[1] << 8));
  2167. gma_write16(hw, port, GM_MC_ADDR_H2,
  2168. (u16) filter[2] | ((u16) filter[3] << 8));
  2169. gma_write16(hw, port, GM_MC_ADDR_H3,
  2170. (u16) filter[4] | ((u16) filter[5] << 8));
  2171. gma_write16(hw, port, GM_MC_ADDR_H4,
  2172. (u16) filter[6] | ((u16) filter[7] << 8));
  2173. gma_write16(hw, port, GM_RX_CTRL, reg);
  2174. }
  2175. /* Can have one global because blinking is controlled by
  2176. * ethtool and that is always under RTNL mutex
  2177. */
  2178. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2179. {
  2180. u16 pg;
  2181. switch (hw->chip_id) {
  2182. case CHIP_ID_YUKON_XL:
  2183. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2184. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2185. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2186. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2187. PHY_M_LEDC_INIT_CTRL(7) |
  2188. PHY_M_LEDC_STA1_CTRL(7) |
  2189. PHY_M_LEDC_STA0_CTRL(7))
  2190. : 0);
  2191. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2192. break;
  2193. default:
  2194. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2195. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2196. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2197. PHY_M_LED_MO_10(MO_LED_ON) |
  2198. PHY_M_LED_MO_100(MO_LED_ON) |
  2199. PHY_M_LED_MO_1000(MO_LED_ON) |
  2200. PHY_M_LED_MO_RX(MO_LED_ON)
  2201. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2202. PHY_M_LED_MO_10(MO_LED_OFF) |
  2203. PHY_M_LED_MO_100(MO_LED_OFF) |
  2204. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2205. PHY_M_LED_MO_RX(MO_LED_OFF));
  2206. }
  2207. }
  2208. /* blink LED's for finding board */
  2209. static int sky2_phys_id(struct net_device *dev, u32 data)
  2210. {
  2211. struct sky2_port *sky2 = netdev_priv(dev);
  2212. struct sky2_hw *hw = sky2->hw;
  2213. unsigned port = sky2->port;
  2214. u16 ledctrl, ledover = 0;
  2215. long ms;
  2216. int interrupted;
  2217. int onoff = 1;
  2218. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2219. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2220. else
  2221. ms = data * 1000;
  2222. /* save initial values */
  2223. down(&sky2->phy_sema);
  2224. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2225. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2226. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2227. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2228. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2229. } else {
  2230. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2231. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2232. }
  2233. interrupted = 0;
  2234. while (!interrupted && ms > 0) {
  2235. sky2_led(hw, port, onoff);
  2236. onoff = !onoff;
  2237. up(&sky2->phy_sema);
  2238. interrupted = msleep_interruptible(250);
  2239. down(&sky2->phy_sema);
  2240. ms -= 250;
  2241. }
  2242. /* resume regularly scheduled programming */
  2243. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2244. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2245. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2246. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2247. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2248. } else {
  2249. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2250. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2251. }
  2252. up(&sky2->phy_sema);
  2253. return 0;
  2254. }
  2255. static void sky2_get_pauseparam(struct net_device *dev,
  2256. struct ethtool_pauseparam *ecmd)
  2257. {
  2258. struct sky2_port *sky2 = netdev_priv(dev);
  2259. ecmd->tx_pause = sky2->tx_pause;
  2260. ecmd->rx_pause = sky2->rx_pause;
  2261. ecmd->autoneg = sky2->autoneg;
  2262. }
  2263. static int sky2_set_pauseparam(struct net_device *dev,
  2264. struct ethtool_pauseparam *ecmd)
  2265. {
  2266. struct sky2_port *sky2 = netdev_priv(dev);
  2267. int err = 0;
  2268. sky2->autoneg = ecmd->autoneg;
  2269. sky2->tx_pause = ecmd->tx_pause != 0;
  2270. sky2->rx_pause = ecmd->rx_pause != 0;
  2271. sky2_phy_reinit(sky2);
  2272. return err;
  2273. }
  2274. #ifdef CONFIG_PM
  2275. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2276. {
  2277. struct sky2_port *sky2 = netdev_priv(dev);
  2278. wol->supported = WAKE_MAGIC;
  2279. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2280. }
  2281. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2282. {
  2283. struct sky2_port *sky2 = netdev_priv(dev);
  2284. struct sky2_hw *hw = sky2->hw;
  2285. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2286. return -EOPNOTSUPP;
  2287. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2288. if (sky2->wol) {
  2289. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2290. sky2_write16(hw, WOL_CTRL_STAT,
  2291. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2292. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2293. } else
  2294. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2295. return 0;
  2296. }
  2297. #endif
  2298. static int sky2_get_coalesce(struct net_device *dev,
  2299. struct ethtool_coalesce *ecmd)
  2300. {
  2301. struct sky2_port *sky2 = netdev_priv(dev);
  2302. struct sky2_hw *hw = sky2->hw;
  2303. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2304. ecmd->tx_coalesce_usecs = 0;
  2305. else {
  2306. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2307. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2308. }
  2309. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2310. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2311. ecmd->rx_coalesce_usecs = 0;
  2312. else {
  2313. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2314. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2315. }
  2316. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2317. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2318. ecmd->rx_coalesce_usecs_irq = 0;
  2319. else {
  2320. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2321. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2322. }
  2323. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2324. return 0;
  2325. }
  2326. /* Note: this affect both ports */
  2327. static int sky2_set_coalesce(struct net_device *dev,
  2328. struct ethtool_coalesce *ecmd)
  2329. {
  2330. struct sky2_port *sky2 = netdev_priv(dev);
  2331. struct sky2_hw *hw = sky2->hw;
  2332. const u32 tmin = sky2_clk2us(hw, 1);
  2333. const u32 tmax = 5000;
  2334. if (ecmd->tx_coalesce_usecs != 0 &&
  2335. (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
  2336. return -EINVAL;
  2337. if (ecmd->rx_coalesce_usecs != 0 &&
  2338. (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
  2339. return -EINVAL;
  2340. if (ecmd->rx_coalesce_usecs_irq != 0 &&
  2341. (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
  2342. return -EINVAL;
  2343. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2344. return -EINVAL;
  2345. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2346. return -EINVAL;
  2347. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2348. return -EINVAL;
  2349. if (ecmd->tx_coalesce_usecs == 0)
  2350. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2351. else {
  2352. sky2_write32(hw, STAT_TX_TIMER_INI,
  2353. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2354. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2355. }
  2356. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2357. if (ecmd->rx_coalesce_usecs == 0)
  2358. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2359. else {
  2360. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2361. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2362. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2363. }
  2364. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2365. if (ecmd->rx_coalesce_usecs_irq == 0)
  2366. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2367. else {
  2368. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2369. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2370. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2371. }
  2372. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2373. return 0;
  2374. }
  2375. static void sky2_get_ringparam(struct net_device *dev,
  2376. struct ethtool_ringparam *ering)
  2377. {
  2378. struct sky2_port *sky2 = netdev_priv(dev);
  2379. ering->rx_max_pending = RX_MAX_PENDING;
  2380. ering->rx_mini_max_pending = 0;
  2381. ering->rx_jumbo_max_pending = 0;
  2382. ering->tx_max_pending = TX_RING_SIZE - 1;
  2383. ering->rx_pending = sky2->rx_pending;
  2384. ering->rx_mini_pending = 0;
  2385. ering->rx_jumbo_pending = 0;
  2386. ering->tx_pending = sky2->tx_pending;
  2387. }
  2388. static int sky2_set_ringparam(struct net_device *dev,
  2389. struct ethtool_ringparam *ering)
  2390. {
  2391. struct sky2_port *sky2 = netdev_priv(dev);
  2392. int err = 0;
  2393. if (ering->rx_pending > RX_MAX_PENDING ||
  2394. ering->rx_pending < 8 ||
  2395. ering->tx_pending < MAX_SKB_TX_LE ||
  2396. ering->tx_pending > TX_RING_SIZE - 1)
  2397. return -EINVAL;
  2398. if (netif_running(dev))
  2399. sky2_down(dev);
  2400. sky2->rx_pending = ering->rx_pending;
  2401. sky2->tx_pending = ering->tx_pending;
  2402. if (netif_running(dev)) {
  2403. err = sky2_up(dev);
  2404. if (err)
  2405. dev_close(dev);
  2406. else
  2407. sky2_set_multicast(dev);
  2408. }
  2409. return err;
  2410. }
  2411. static int sky2_get_regs_len(struct net_device *dev)
  2412. {
  2413. return 0x4000;
  2414. }
  2415. /*
  2416. * Returns copy of control register region
  2417. * Note: access to the RAM address register set will cause timeouts.
  2418. */
  2419. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2420. void *p)
  2421. {
  2422. const struct sky2_port *sky2 = netdev_priv(dev);
  2423. const void __iomem *io = sky2->hw->regs;
  2424. BUG_ON(regs->len < B3_RI_WTO_R1);
  2425. regs->version = 1;
  2426. memset(p, 0, regs->len);
  2427. memcpy_fromio(p, io, B3_RAM_ADDR);
  2428. memcpy_fromio(p + B3_RI_WTO_R1,
  2429. io + B3_RI_WTO_R1,
  2430. regs->len - B3_RI_WTO_R1);
  2431. }
  2432. static struct ethtool_ops sky2_ethtool_ops = {
  2433. .get_settings = sky2_get_settings,
  2434. .set_settings = sky2_set_settings,
  2435. .get_drvinfo = sky2_get_drvinfo,
  2436. .get_msglevel = sky2_get_msglevel,
  2437. .set_msglevel = sky2_set_msglevel,
  2438. .nway_reset = sky2_nway_reset,
  2439. .get_regs_len = sky2_get_regs_len,
  2440. .get_regs = sky2_get_regs,
  2441. .get_link = ethtool_op_get_link,
  2442. .get_sg = ethtool_op_get_sg,
  2443. .set_sg = ethtool_op_set_sg,
  2444. .get_tx_csum = ethtool_op_get_tx_csum,
  2445. .set_tx_csum = ethtool_op_set_tx_csum,
  2446. .get_tso = ethtool_op_get_tso,
  2447. .set_tso = ethtool_op_set_tso,
  2448. .get_rx_csum = sky2_get_rx_csum,
  2449. .set_rx_csum = sky2_set_rx_csum,
  2450. .get_strings = sky2_get_strings,
  2451. .get_coalesce = sky2_get_coalesce,
  2452. .set_coalesce = sky2_set_coalesce,
  2453. .get_ringparam = sky2_get_ringparam,
  2454. .set_ringparam = sky2_set_ringparam,
  2455. .get_pauseparam = sky2_get_pauseparam,
  2456. .set_pauseparam = sky2_set_pauseparam,
  2457. #ifdef CONFIG_PM
  2458. .get_wol = sky2_get_wol,
  2459. .set_wol = sky2_set_wol,
  2460. #endif
  2461. .phys_id = sky2_phys_id,
  2462. .get_stats_count = sky2_get_stats_count,
  2463. .get_ethtool_stats = sky2_get_ethtool_stats,
  2464. .get_perm_addr = ethtool_op_get_perm_addr,
  2465. };
  2466. /* Initialize network device */
  2467. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2468. unsigned port, int highmem)
  2469. {
  2470. struct sky2_port *sky2;
  2471. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2472. if (!dev) {
  2473. printk(KERN_ERR "sky2 etherdev alloc failed");
  2474. return NULL;
  2475. }
  2476. SET_MODULE_OWNER(dev);
  2477. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2478. dev->irq = hw->pdev->irq;
  2479. dev->open = sky2_up;
  2480. dev->stop = sky2_down;
  2481. dev->do_ioctl = sky2_ioctl;
  2482. dev->hard_start_xmit = sky2_xmit_frame;
  2483. dev->get_stats = sky2_get_stats;
  2484. dev->set_multicast_list = sky2_set_multicast;
  2485. dev->set_mac_address = sky2_set_mac_address;
  2486. dev->change_mtu = sky2_change_mtu;
  2487. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2488. dev->tx_timeout = sky2_tx_timeout;
  2489. dev->watchdog_timeo = TX_WATCHDOG;
  2490. if (port == 0)
  2491. dev->poll = sky2_poll;
  2492. dev->weight = NAPI_WEIGHT;
  2493. #ifdef CONFIG_NET_POLL_CONTROLLER
  2494. dev->poll_controller = sky2_netpoll;
  2495. #endif
  2496. sky2 = netdev_priv(dev);
  2497. sky2->netdev = dev;
  2498. sky2->hw = hw;
  2499. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2500. spin_lock_init(&sky2->tx_lock);
  2501. /* Auto speed and flow control */
  2502. sky2->autoneg = AUTONEG_ENABLE;
  2503. sky2->tx_pause = 1;
  2504. sky2->rx_pause = 1;
  2505. sky2->duplex = -1;
  2506. sky2->speed = -1;
  2507. sky2->advertising = sky2_supported_modes(hw);
  2508. /* Receive checksum disabled for Yukon XL
  2509. * because of observed problems with incorrect
  2510. * values when multiple packets are received in one interrupt
  2511. */
  2512. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  2513. INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
  2514. init_MUTEX(&sky2->phy_sema);
  2515. sky2->tx_pending = TX_DEF_PENDING;
  2516. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2517. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2518. hw->dev[port] = dev;
  2519. sky2->port = port;
  2520. dev->features |= NETIF_F_LLTX;
  2521. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2522. dev->features |= NETIF_F_TSO;
  2523. if (highmem)
  2524. dev->features |= NETIF_F_HIGHDMA;
  2525. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2526. #ifdef SKY2_VLAN_TAG_USED
  2527. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2528. dev->vlan_rx_register = sky2_vlan_rx_register;
  2529. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2530. #endif
  2531. /* read the mac address */
  2532. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2533. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2534. /* device is off until link detection */
  2535. netif_carrier_off(dev);
  2536. netif_stop_queue(dev);
  2537. return dev;
  2538. }
  2539. static void __devinit sky2_show_addr(struct net_device *dev)
  2540. {
  2541. const struct sky2_port *sky2 = netdev_priv(dev);
  2542. if (netif_msg_probe(sky2))
  2543. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2544. dev->name,
  2545. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2546. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2547. }
  2548. static int __devinit sky2_probe(struct pci_dev *pdev,
  2549. const struct pci_device_id *ent)
  2550. {
  2551. struct net_device *dev, *dev1 = NULL;
  2552. struct sky2_hw *hw;
  2553. int err, pm_cap, using_dac = 0;
  2554. err = pci_enable_device(pdev);
  2555. if (err) {
  2556. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2557. pci_name(pdev));
  2558. goto err_out;
  2559. }
  2560. err = pci_request_regions(pdev, DRV_NAME);
  2561. if (err) {
  2562. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2563. pci_name(pdev));
  2564. goto err_out;
  2565. }
  2566. pci_set_master(pdev);
  2567. /* Find power-management capability. */
  2568. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2569. if (pm_cap == 0) {
  2570. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2571. "aborting.\n");
  2572. err = -EIO;
  2573. goto err_out_free_regions;
  2574. }
  2575. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2576. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2577. using_dac = 1;
  2578. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2579. if (err < 0) {
  2580. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2581. "for consistent allocations\n", pci_name(pdev));
  2582. goto err_out_free_regions;
  2583. }
  2584. } else {
  2585. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2586. if (err) {
  2587. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2588. pci_name(pdev));
  2589. goto err_out_free_regions;
  2590. }
  2591. }
  2592. err = -ENOMEM;
  2593. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2594. if (!hw) {
  2595. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2596. pci_name(pdev));
  2597. goto err_out_free_regions;
  2598. }
  2599. hw->pdev = pdev;
  2600. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2601. if (!hw->regs) {
  2602. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2603. pci_name(pdev));
  2604. goto err_out_free_hw;
  2605. }
  2606. hw->pm_cap = pm_cap;
  2607. spin_lock_init(&hw->hw_lock);
  2608. #ifdef __BIG_ENDIAN
  2609. /* byte swap descriptors in hardware */
  2610. {
  2611. u32 reg;
  2612. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2613. reg |= PCI_REV_DESC;
  2614. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2615. }
  2616. #endif
  2617. /* ring for status responses */
  2618. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2619. &hw->st_dma);
  2620. if (!hw->st_le)
  2621. goto err_out_iounmap;
  2622. err = sky2_reset(hw);
  2623. if (err)
  2624. goto err_out_iounmap;
  2625. printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2626. DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
  2627. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2628. hw->chip_id, hw->chip_rev);
  2629. dev = sky2_init_netdev(hw, 0, using_dac);
  2630. if (!dev)
  2631. goto err_out_free_pci;
  2632. err = register_netdev(dev);
  2633. if (err) {
  2634. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2635. pci_name(pdev));
  2636. goto err_out_free_netdev;
  2637. }
  2638. sky2_show_addr(dev);
  2639. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2640. if (register_netdev(dev1) == 0)
  2641. sky2_show_addr(dev1);
  2642. else {
  2643. /* Failure to register second port need not be fatal */
  2644. printk(KERN_WARNING PFX
  2645. "register of second port failed\n");
  2646. hw->dev[1] = NULL;
  2647. free_netdev(dev1);
  2648. }
  2649. }
  2650. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
  2651. if (err) {
  2652. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2653. pci_name(pdev), pdev->irq);
  2654. goto err_out_unregister;
  2655. }
  2656. hw->intr_mask = Y2_IS_BASE;
  2657. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2658. pci_set_drvdata(pdev, hw);
  2659. return 0;
  2660. err_out_unregister:
  2661. if (dev1) {
  2662. unregister_netdev(dev1);
  2663. free_netdev(dev1);
  2664. }
  2665. unregister_netdev(dev);
  2666. err_out_free_netdev:
  2667. free_netdev(dev);
  2668. err_out_free_pci:
  2669. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2670. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2671. err_out_iounmap:
  2672. iounmap(hw->regs);
  2673. err_out_free_hw:
  2674. kfree(hw);
  2675. err_out_free_regions:
  2676. pci_release_regions(pdev);
  2677. pci_disable_device(pdev);
  2678. err_out:
  2679. return err;
  2680. }
  2681. static void __devexit sky2_remove(struct pci_dev *pdev)
  2682. {
  2683. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2684. struct net_device *dev0, *dev1;
  2685. if (!hw)
  2686. return;
  2687. dev0 = hw->dev[0];
  2688. dev1 = hw->dev[1];
  2689. if (dev1)
  2690. unregister_netdev(dev1);
  2691. unregister_netdev(dev0);
  2692. sky2_write32(hw, B0_IMSK, 0);
  2693. sky2_set_power_state(hw, PCI_D3hot);
  2694. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2695. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2696. sky2_read8(hw, B0_CTST);
  2697. free_irq(pdev->irq, hw);
  2698. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2699. pci_release_regions(pdev);
  2700. pci_disable_device(pdev);
  2701. if (dev1)
  2702. free_netdev(dev1);
  2703. free_netdev(dev0);
  2704. iounmap(hw->regs);
  2705. kfree(hw);
  2706. pci_set_drvdata(pdev, NULL);
  2707. }
  2708. #ifdef CONFIG_PM
  2709. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2710. {
  2711. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2712. int i;
  2713. for (i = 0; i < 2; i++) {
  2714. struct net_device *dev = hw->dev[i];
  2715. if (dev) {
  2716. if (!netif_running(dev))
  2717. continue;
  2718. sky2_down(dev);
  2719. netif_device_detach(dev);
  2720. }
  2721. }
  2722. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2723. }
  2724. static int sky2_resume(struct pci_dev *pdev)
  2725. {
  2726. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2727. int i, err;
  2728. pci_restore_state(pdev);
  2729. pci_enable_wake(pdev, PCI_D0, 0);
  2730. err = sky2_set_power_state(hw, PCI_D0);
  2731. if (err)
  2732. goto out;
  2733. err = sky2_reset(hw);
  2734. if (err)
  2735. goto out;
  2736. for (i = 0; i < 2; i++) {
  2737. struct net_device *dev = hw->dev[i];
  2738. if (dev && netif_running(dev)) {
  2739. netif_device_attach(dev);
  2740. err = sky2_up(dev);
  2741. if (err) {
  2742. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2743. dev->name, err);
  2744. dev_close(dev);
  2745. break;
  2746. }
  2747. }
  2748. }
  2749. out:
  2750. return err;
  2751. }
  2752. #endif
  2753. static struct pci_driver sky2_driver = {
  2754. .name = DRV_NAME,
  2755. .id_table = sky2_id_table,
  2756. .probe = sky2_probe,
  2757. .remove = __devexit_p(sky2_remove),
  2758. #ifdef CONFIG_PM
  2759. .suspend = sky2_suspend,
  2760. .resume = sky2_resume,
  2761. #endif
  2762. };
  2763. static int __init sky2_init_module(void)
  2764. {
  2765. return pci_register_driver(&sky2_driver);
  2766. }
  2767. static void __exit sky2_cleanup_module(void)
  2768. {
  2769. pci_unregister_driver(&sky2_driver);
  2770. }
  2771. module_init(sky2_init_module);
  2772. module_exit(sky2_cleanup_module);
  2773. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2774. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2775. MODULE_LICENSE("GPL");
  2776. MODULE_VERSION(DRV_VERSION);