sram.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378
  1. /*
  2. * linux/arch/arm/plat-omap/sram.c
  3. *
  4. * OMAP SRAM detection and management
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #undef DEBUG
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <asm/tlb.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/mach/map.h>
  24. #include <plat/sram.h>
  25. #include <plat/board.h>
  26. #include <plat/cpu.h>
  27. #include "sram.h"
  28. /* XXX These "sideways" includes are a sign that something is wrong */
  29. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  30. # include "../mach-omap2/prm2xxx_3xxx.h"
  31. # include "../mach-omap2/sdrc.h"
  32. #endif
  33. #define OMAP1_SRAM_PA 0x20000000
  34. #define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
  35. #define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
  36. #define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
  37. #if defined(CONFIG_ARCH_OMAP2PLUS)
  38. #define SRAM_BOOTLOADER_SZ 0x00
  39. #else
  40. #define SRAM_BOOTLOADER_SZ 0x80
  41. #endif
  42. #define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
  43. #define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
  44. #define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
  45. #define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
  46. #define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
  47. #define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
  48. #define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
  49. #define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
  50. #define GP_DEVICE 0x300
  51. #define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
  52. static unsigned long omap_sram_start;
  53. static void __iomem *omap_sram_base;
  54. static unsigned long omap_sram_size;
  55. static void __iomem *omap_sram_ceil;
  56. /*
  57. * Depending on the target RAMFS firewall setup, the public usable amount of
  58. * SRAM varies. The default accessible size for all device types is 2k. A GP
  59. * device allows ARM11 but not other initiators for full size. This
  60. * functionality seems ok until some nice security API happens.
  61. */
  62. static int is_sram_locked(void)
  63. {
  64. if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
  65. /* RAMFW: R/W access to all initiators for all qualifier sets */
  66. if (cpu_is_omap242x()) {
  67. __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
  68. __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
  69. __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
  70. }
  71. if (cpu_is_omap34xx()) {
  72. __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
  73. __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
  74. __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
  75. __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
  76. __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
  77. }
  78. return 0;
  79. } else
  80. return 1; /* assume locked with no PPA or security driver */
  81. }
  82. /*
  83. * The amount of SRAM depends on the core type.
  84. * Note that we cannot try to test for SRAM here because writes
  85. * to secure SRAM will hang the system. Also the SRAM is not
  86. * yet mapped at this point.
  87. */
  88. static void __init omap_detect_sram(void)
  89. {
  90. if (cpu_class_is_omap2()) {
  91. if (is_sram_locked()) {
  92. if (cpu_is_omap34xx()) {
  93. omap_sram_start = OMAP3_SRAM_PUB_PA;
  94. if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
  95. (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
  96. omap_sram_size = 0x7000; /* 28K */
  97. } else {
  98. omap_sram_size = 0x8000; /* 32K */
  99. }
  100. } else if (cpu_is_omap44xx()) {
  101. omap_sram_start = OMAP4_SRAM_PUB_PA;
  102. omap_sram_size = 0xa000; /* 40K */
  103. } else {
  104. omap_sram_start = OMAP2_SRAM_PUB_PA;
  105. omap_sram_size = 0x800; /* 2K */
  106. }
  107. } else {
  108. if (cpu_is_omap34xx()) {
  109. omap_sram_start = OMAP3_SRAM_PA;
  110. omap_sram_size = 0x10000; /* 64K */
  111. } else if (cpu_is_omap44xx()) {
  112. omap_sram_start = OMAP4_SRAM_PA;
  113. omap_sram_size = 0xe000; /* 56K */
  114. } else {
  115. omap_sram_start = OMAP2_SRAM_PA;
  116. if (cpu_is_omap242x())
  117. omap_sram_size = 0xa0000; /* 640K */
  118. else if (cpu_is_omap243x())
  119. omap_sram_size = 0x10000; /* 64K */
  120. }
  121. }
  122. } else {
  123. omap_sram_start = OMAP1_SRAM_PA;
  124. if (cpu_is_omap7xx())
  125. omap_sram_size = 0x32000; /* 200K */
  126. else if (cpu_is_omap15xx())
  127. omap_sram_size = 0x30000; /* 192K */
  128. else if (cpu_is_omap1610() || cpu_is_omap1611() ||
  129. cpu_is_omap1621() || cpu_is_omap1710())
  130. omap_sram_size = 0x4000; /* 16K */
  131. else {
  132. pr_err("Could not detect SRAM size\n");
  133. omap_sram_size = 0x4000;
  134. }
  135. }
  136. }
  137. /*
  138. * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
  139. */
  140. static void __init omap_map_sram(void)
  141. {
  142. int cached = 1;
  143. if (omap_sram_size == 0)
  144. return;
  145. if (cpu_is_omap34xx()) {
  146. /*
  147. * SRAM must be marked as non-cached on OMAP3 since the
  148. * CORE DPLL M2 divider change code (in SRAM) runs with the
  149. * SDRAM controller disabled, and if it is marked cached,
  150. * the ARM may attempt to write cache lines back to SDRAM
  151. * which will cause the system to hang.
  152. */
  153. cached = 0;
  154. }
  155. omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
  156. omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
  157. cached);
  158. if (!omap_sram_base) {
  159. pr_err("SRAM: Could not map\n");
  160. return;
  161. }
  162. omap_sram_ceil = omap_sram_base + omap_sram_size;
  163. /*
  164. * Looks like we need to preserve some bootloader code at the
  165. * beginning of SRAM for jumping to flash for reboot to work...
  166. */
  167. memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
  168. omap_sram_size - SRAM_BOOTLOADER_SZ);
  169. }
  170. /*
  171. * Memory allocator for SRAM: calculates the new ceiling address
  172. * for pushing a function using the fncpy API.
  173. *
  174. * Note that fncpy requires the returned address to be aligned
  175. * to an 8-byte boundary.
  176. */
  177. void *omap_sram_push_address(unsigned long size)
  178. {
  179. unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
  180. available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
  181. if (size > available) {
  182. pr_err("Not enough space in SRAM\n");
  183. return NULL;
  184. }
  185. new_ceil -= size;
  186. new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
  187. omap_sram_ceil = IOMEM(new_ceil);
  188. return (void *)omap_sram_ceil;
  189. }
  190. #ifdef CONFIG_ARCH_OMAP1
  191. static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
  192. void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
  193. {
  194. BUG_ON(!_omap_sram_reprogram_clock);
  195. /* On 730, bit 13 must always be 1 */
  196. if (cpu_is_omap7xx())
  197. ckctl |= 0x2000;
  198. _omap_sram_reprogram_clock(dpllctl, ckctl);
  199. }
  200. static int __init omap1_sram_init(void)
  201. {
  202. _omap_sram_reprogram_clock =
  203. omap_sram_push(omap1_sram_reprogram_clock,
  204. omap1_sram_reprogram_clock_sz);
  205. return 0;
  206. }
  207. #else
  208. #define omap1_sram_init() do {} while (0)
  209. #endif
  210. #if defined(CONFIG_ARCH_OMAP2)
  211. static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  212. u32 base_cs, u32 force_unlock);
  213. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  214. u32 base_cs, u32 force_unlock)
  215. {
  216. BUG_ON(!_omap2_sram_ddr_init);
  217. _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
  218. base_cs, force_unlock);
  219. }
  220. static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
  221. u32 mem_type);
  222. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
  223. {
  224. BUG_ON(!_omap2_sram_reprogram_sdrc);
  225. _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
  226. }
  227. static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
  228. u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
  229. {
  230. BUG_ON(!_omap2_set_prcm);
  231. return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
  232. }
  233. #endif
  234. #ifdef CONFIG_SOC_OMAP2420
  235. static int __init omap242x_sram_init(void)
  236. {
  237. _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
  238. omap242x_sram_ddr_init_sz);
  239. _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
  240. omap242x_sram_reprogram_sdrc_sz);
  241. _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
  242. omap242x_sram_set_prcm_sz);
  243. return 0;
  244. }
  245. #else
  246. static inline int omap242x_sram_init(void)
  247. {
  248. return 0;
  249. }
  250. #endif
  251. #ifdef CONFIG_SOC_OMAP2430
  252. static int __init omap243x_sram_init(void)
  253. {
  254. _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
  255. omap243x_sram_ddr_init_sz);
  256. _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
  257. omap243x_sram_reprogram_sdrc_sz);
  258. _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
  259. omap243x_sram_set_prcm_sz);
  260. return 0;
  261. }
  262. #else
  263. static inline int omap243x_sram_init(void)
  264. {
  265. return 0;
  266. }
  267. #endif
  268. #ifdef CONFIG_ARCH_OMAP3
  269. static u32 (*_omap3_sram_configure_core_dpll)(
  270. u32 m2, u32 unlock_dll, u32 f, u32 inc,
  271. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  272. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  273. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  274. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
  275. u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
  276. u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
  277. u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
  278. u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
  279. u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
  280. {
  281. BUG_ON(!_omap3_sram_configure_core_dpll);
  282. return _omap3_sram_configure_core_dpll(
  283. m2, unlock_dll, f, inc,
  284. sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
  285. sdrc_actim_ctrl_b_0, sdrc_mr_0,
  286. sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
  287. sdrc_actim_ctrl_b_1, sdrc_mr_1);
  288. }
  289. #ifdef CONFIG_PM
  290. void omap3_sram_restore_context(void)
  291. {
  292. omap_sram_ceil = omap_sram_base + omap_sram_size;
  293. _omap3_sram_configure_core_dpll =
  294. omap_sram_push(omap3_sram_configure_core_dpll,
  295. omap3_sram_configure_core_dpll_sz);
  296. omap_push_sram_idle();
  297. }
  298. #endif /* CONFIG_PM */
  299. #endif /* CONFIG_ARCH_OMAP3 */
  300. static inline int omap34xx_sram_init(void)
  301. {
  302. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  303. omap3_sram_restore_context();
  304. #endif
  305. return 0;
  306. }
  307. int __init omap_sram_init(void)
  308. {
  309. omap_detect_sram();
  310. omap_map_sram();
  311. if (!(cpu_class_is_omap2()))
  312. omap1_sram_init();
  313. else if (cpu_is_omap242x())
  314. omap242x_sram_init();
  315. else if (cpu_is_omap2430())
  316. omap243x_sram_init();
  317. else if (cpu_is_omap34xx())
  318. omap34xx_sram_init();
  319. return 0;
  320. }