rt2800.h 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948
  1. /*
  2. Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
  3. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  4. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  5. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  6. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  7. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  8. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  9. Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
  10. <http://rt2x00.serialmonkey.com>
  11. This program is free software; you can redistribute it and/or modify
  12. it under the terms of the GNU General Public License as published by
  13. the Free Software Foundation; either version 2 of the License, or
  14. (at your option) any later version.
  15. This program is distributed in the hope that it will be useful,
  16. but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. GNU General Public License for more details.
  19. You should have received a copy of the GNU General Public License
  20. along with this program; if not, write to the
  21. Free Software Foundation, Inc.,
  22. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  23. */
  24. /*
  25. Module: rt2800
  26. Abstract: Data structures and registers for the rt2800 modules.
  27. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  28. */
  29. #ifndef RT2800_H
  30. #define RT2800_H
  31. /*
  32. * RF chip defines.
  33. *
  34. * RF2820 2.4G 2T3R
  35. * RF2850 2.4G/5G 2T3R
  36. * RF2720 2.4G 1T2R
  37. * RF2750 2.4G/5G 1T2R
  38. * RF3020 2.4G 1T1R
  39. * RF2020 2.4G B/G
  40. * RF3021 2.4G 1T2R
  41. * RF3022 2.4G 2T2R
  42. * RF3052 2.4G 2T2R
  43. */
  44. #define RF2820 0x0001
  45. #define RF2850 0x0002
  46. #define RF2720 0x0003
  47. #define RF2750 0x0004
  48. #define RF3020 0x0005
  49. #define RF2020 0x0006
  50. #define RF3021 0x0007
  51. #define RF3022 0x0008
  52. #define RF3052 0x0009
  53. #define RF3320 0x000b
  54. /*
  55. * Chipset revisions.
  56. */
  57. #define REV_RT2860C 0x0100
  58. #define REV_RT2860D 0x0101
  59. #define REV_RT2872E 0x0200
  60. #define REV_RT3070E 0x0200
  61. #define REV_RT3070F 0x0201
  62. #define REV_RT3071E 0x0211
  63. #define REV_RT3090E 0x0211
  64. #define REV_RT3390E 0x0211
  65. /*
  66. * Signal information.
  67. * Default offset is required for RSSI <-> dBm conversion.
  68. */
  69. #define DEFAULT_RSSI_OFFSET 120 /* FIXME */
  70. /*
  71. * Register layout information.
  72. */
  73. #define CSR_REG_BASE 0x1000
  74. #define CSR_REG_SIZE 0x0800
  75. #define EEPROM_BASE 0x0000
  76. #define EEPROM_SIZE 0x0110
  77. #define BBP_BASE 0x0000
  78. #define BBP_SIZE 0x0080
  79. #define RF_BASE 0x0004
  80. #define RF_SIZE 0x0010
  81. /*
  82. * Number of TX queues.
  83. */
  84. #define NUM_TX_QUEUES 4
  85. /*
  86. * Registers.
  87. */
  88. /*
  89. * OPT_14: Unknown register used by rt3xxx devices.
  90. */
  91. #define OPT_14_CSR 0x0114
  92. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  93. /*
  94. * INT_SOURCE_CSR: Interrupt source register.
  95. * Write one to clear corresponding bit.
  96. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  97. */
  98. #define INT_SOURCE_CSR 0x0200
  99. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  100. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  101. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  102. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  103. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  104. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  105. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  106. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  107. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  108. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  109. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  110. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  111. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  112. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  113. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  114. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  115. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  116. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  117. /*
  118. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  119. */
  120. #define INT_MASK_CSR 0x0204
  121. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  122. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  123. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  124. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  125. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  126. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  127. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  128. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  129. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  130. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  131. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  132. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  133. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  134. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  135. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  136. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  137. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  138. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  139. /*
  140. * WPDMA_GLO_CFG
  141. */
  142. #define WPDMA_GLO_CFG 0x0208
  143. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  144. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  145. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  146. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  147. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  148. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  149. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  150. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  151. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  152. /*
  153. * WPDMA_RST_IDX
  154. */
  155. #define WPDMA_RST_IDX 0x020c
  156. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  157. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  158. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  159. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  160. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  161. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  162. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  163. /*
  164. * DELAY_INT_CFG
  165. */
  166. #define DELAY_INT_CFG 0x0210
  167. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  168. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  169. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  170. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  171. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  172. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  173. /*
  174. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  175. * AIFSN0: AC_BE
  176. * AIFSN1: AC_BK
  177. * AIFSN2: AC_VI
  178. * AIFSN3: AC_VO
  179. */
  180. #define WMM_AIFSN_CFG 0x0214
  181. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  182. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  183. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  184. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  185. /*
  186. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  187. * CWMIN0: AC_BE
  188. * CWMIN1: AC_BK
  189. * CWMIN2: AC_VI
  190. * CWMIN3: AC_VO
  191. */
  192. #define WMM_CWMIN_CFG 0x0218
  193. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  194. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  195. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  196. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  197. /*
  198. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  199. * CWMAX0: AC_BE
  200. * CWMAX1: AC_BK
  201. * CWMAX2: AC_VI
  202. * CWMAX3: AC_VO
  203. */
  204. #define WMM_CWMAX_CFG 0x021c
  205. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  206. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  207. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  208. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  209. /*
  210. * AC_TXOP0: AC_BK/AC_BE TXOP register
  211. * AC0TXOP: AC_BK in unit of 32us
  212. * AC1TXOP: AC_BE in unit of 32us
  213. */
  214. #define WMM_TXOP0_CFG 0x0220
  215. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  216. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  217. /*
  218. * AC_TXOP1: AC_VO/AC_VI TXOP register
  219. * AC2TXOP: AC_VI in unit of 32us
  220. * AC3TXOP: AC_VO in unit of 32us
  221. */
  222. #define WMM_TXOP1_CFG 0x0224
  223. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  224. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  225. /*
  226. * GPIO_CTRL_CFG:
  227. */
  228. #define GPIO_CTRL_CFG 0x0228
  229. #define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
  230. #define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
  231. #define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
  232. #define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
  233. #define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
  234. #define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
  235. #define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
  236. #define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
  237. #define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
  238. /*
  239. * MCU_CMD_CFG
  240. */
  241. #define MCU_CMD_CFG 0x022c
  242. /*
  243. * AC_BK register offsets
  244. */
  245. #define TX_BASE_PTR0 0x0230
  246. #define TX_MAX_CNT0 0x0234
  247. #define TX_CTX_IDX0 0x0238
  248. #define TX_DTX_IDX0 0x023c
  249. /*
  250. * AC_BE register offsets
  251. */
  252. #define TX_BASE_PTR1 0x0240
  253. #define TX_MAX_CNT1 0x0244
  254. #define TX_CTX_IDX1 0x0248
  255. #define TX_DTX_IDX1 0x024c
  256. /*
  257. * AC_VI register offsets
  258. */
  259. #define TX_BASE_PTR2 0x0250
  260. #define TX_MAX_CNT2 0x0254
  261. #define TX_CTX_IDX2 0x0258
  262. #define TX_DTX_IDX2 0x025c
  263. /*
  264. * AC_VO register offsets
  265. */
  266. #define TX_BASE_PTR3 0x0260
  267. #define TX_MAX_CNT3 0x0264
  268. #define TX_CTX_IDX3 0x0268
  269. #define TX_DTX_IDX3 0x026c
  270. /*
  271. * HCCA register offsets
  272. */
  273. #define TX_BASE_PTR4 0x0270
  274. #define TX_MAX_CNT4 0x0274
  275. #define TX_CTX_IDX4 0x0278
  276. #define TX_DTX_IDX4 0x027c
  277. /*
  278. * MGMT register offsets
  279. */
  280. #define TX_BASE_PTR5 0x0280
  281. #define TX_MAX_CNT5 0x0284
  282. #define TX_CTX_IDX5 0x0288
  283. #define TX_DTX_IDX5 0x028c
  284. /*
  285. * RX register offsets
  286. */
  287. #define RX_BASE_PTR 0x0290
  288. #define RX_MAX_CNT 0x0294
  289. #define RX_CRX_IDX 0x0298
  290. #define RX_DRX_IDX 0x029c
  291. /*
  292. * PBF_SYS_CTRL
  293. * HOST_RAM_WRITE: enable Host program ram write selection
  294. */
  295. #define PBF_SYS_CTRL 0x0400
  296. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  297. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  298. /*
  299. * HOST-MCU shared memory
  300. */
  301. #define HOST_CMD_CSR 0x0404
  302. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  303. /*
  304. * PBF registers
  305. * Most are for debug. Driver doesn't touch PBF register.
  306. */
  307. #define PBF_CFG 0x0408
  308. #define PBF_MAX_PCNT 0x040c
  309. #define PBF_CTRL 0x0410
  310. #define PBF_INT_STA 0x0414
  311. #define PBF_INT_ENA 0x0418
  312. /*
  313. * BCN_OFFSET0:
  314. */
  315. #define BCN_OFFSET0 0x042c
  316. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  317. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  318. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  319. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  320. /*
  321. * BCN_OFFSET1:
  322. */
  323. #define BCN_OFFSET1 0x0430
  324. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  325. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  326. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  327. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  328. /*
  329. * PBF registers
  330. * Most are for debug. Driver doesn't touch PBF register.
  331. */
  332. #define TXRXQ_PCNT 0x0438
  333. #define PBF_DBG 0x043c
  334. /*
  335. * RF registers
  336. */
  337. #define RF_CSR_CFG 0x0500
  338. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  339. #define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
  340. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  341. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  342. /*
  343. * EFUSE_CSR: RT30x0 EEPROM
  344. */
  345. #define EFUSE_CTRL 0x0580
  346. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  347. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  348. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  349. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  350. /*
  351. * EFUSE_DATA0
  352. */
  353. #define EFUSE_DATA0 0x0590
  354. /*
  355. * EFUSE_DATA1
  356. */
  357. #define EFUSE_DATA1 0x0594
  358. /*
  359. * EFUSE_DATA2
  360. */
  361. #define EFUSE_DATA2 0x0598
  362. /*
  363. * EFUSE_DATA3
  364. */
  365. #define EFUSE_DATA3 0x059c
  366. /*
  367. * LDO_CFG0
  368. */
  369. #define LDO_CFG0 0x05d4
  370. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  371. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  372. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  373. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  374. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  375. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  376. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  377. /*
  378. * GPIO_SWITCH
  379. */
  380. #define GPIO_SWITCH 0x05dc
  381. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  382. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  383. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  384. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  385. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  386. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  387. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  388. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  389. /*
  390. * MAC Control/Status Registers(CSR).
  391. * Some values are set in TU, whereas 1 TU == 1024 us.
  392. */
  393. /*
  394. * MAC_CSR0: ASIC revision number.
  395. * ASIC_REV: 0
  396. * ASIC_VER: 2860 or 2870
  397. */
  398. #define MAC_CSR0 0x1000
  399. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  400. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  401. /*
  402. * MAC_SYS_CTRL:
  403. */
  404. #define MAC_SYS_CTRL 0x1004
  405. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  406. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  407. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  408. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  409. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  410. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  411. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  412. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  413. /*
  414. * MAC_ADDR_DW0: STA MAC register 0
  415. */
  416. #define MAC_ADDR_DW0 0x1008
  417. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  418. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  419. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  420. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  421. /*
  422. * MAC_ADDR_DW1: STA MAC register 1
  423. * UNICAST_TO_ME_MASK:
  424. * Used to mask off bits from byte 5 of the MAC address
  425. * to determine the UNICAST_TO_ME bit for RX frames.
  426. * The full mask is complemented by BSS_ID_MASK:
  427. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  428. */
  429. #define MAC_ADDR_DW1 0x100c
  430. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  431. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  432. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  433. /*
  434. * MAC_BSSID_DW0: BSSID register 0
  435. */
  436. #define MAC_BSSID_DW0 0x1010
  437. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  438. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  439. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  440. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  441. /*
  442. * MAC_BSSID_DW1: BSSID register 1
  443. * BSS_ID_MASK:
  444. * 0: 1-BSSID mode (BSS index = 0)
  445. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  446. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  447. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  448. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  449. * BSSID. This will make sure that those bits will be ignored
  450. * when determining the MY_BSS of RX frames.
  451. */
  452. #define MAC_BSSID_DW1 0x1014
  453. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  454. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  455. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  456. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  457. /*
  458. * MAX_LEN_CFG: Maximum frame length register.
  459. * MAX_MPDU: rt2860b max 16k bytes
  460. * MAX_PSDU: Maximum PSDU length
  461. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  462. */
  463. #define MAX_LEN_CFG 0x1018
  464. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  465. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  466. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  467. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  468. /*
  469. * BBP_CSR_CFG: BBP serial control register
  470. * VALUE: Register value to program into BBP
  471. * REG_NUM: Selected BBP register
  472. * READ_CONTROL: 0 write BBP, 1 read BBP
  473. * BUSY: ASIC is busy executing BBP commands
  474. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  475. * BBP_RW_MODE: 0 serial, 1 paralell
  476. */
  477. #define BBP_CSR_CFG 0x101c
  478. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  479. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  480. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  481. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  482. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  483. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  484. /*
  485. * RF_CSR_CFG0: RF control register
  486. * REGID_AND_VALUE: Register value to program into RF
  487. * BITWIDTH: Selected RF register
  488. * STANDBYMODE: 0 high when standby, 1 low when standby
  489. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  490. * BUSY: ASIC is busy executing RF commands
  491. */
  492. #define RF_CSR_CFG0 0x1020
  493. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  494. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  495. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  496. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  497. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  498. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  499. /*
  500. * RF_CSR_CFG1: RF control register
  501. * REGID_AND_VALUE: Register value to program into RF
  502. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  503. * 0: 3 system clock cycle (37.5usec)
  504. * 1: 5 system clock cycle (62.5usec)
  505. */
  506. #define RF_CSR_CFG1 0x1024
  507. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  508. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  509. /*
  510. * RF_CSR_CFG2: RF control register
  511. * VALUE: Register value to program into RF
  512. */
  513. #define RF_CSR_CFG2 0x1028
  514. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  515. /*
  516. * LED_CFG: LED control
  517. * color LED's:
  518. * 0: off
  519. * 1: blinking upon TX2
  520. * 2: periodic slow blinking
  521. * 3: always on
  522. * LED polarity:
  523. * 0: active low
  524. * 1: active high
  525. */
  526. #define LED_CFG 0x102c
  527. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  528. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  529. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  530. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  531. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  532. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  533. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  534. /*
  535. * XIFS_TIME_CFG: MAC timing
  536. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  537. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  538. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  539. * when MAC doesn't reference BBP signal BBRXEND
  540. * EIFS: unit 1us
  541. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  542. *
  543. */
  544. #define XIFS_TIME_CFG 0x1100
  545. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  546. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  547. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  548. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  549. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  550. /*
  551. * BKOFF_SLOT_CFG:
  552. */
  553. #define BKOFF_SLOT_CFG 0x1104
  554. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  555. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  556. /*
  557. * NAV_TIME_CFG:
  558. */
  559. #define NAV_TIME_CFG 0x1108
  560. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  561. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  562. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  563. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  564. /*
  565. * CH_TIME_CFG: count as channel busy
  566. */
  567. #define CH_TIME_CFG 0x110c
  568. /*
  569. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  570. */
  571. #define PBF_LIFE_TIMER 0x1110
  572. /*
  573. * BCN_TIME_CFG:
  574. * BEACON_INTERVAL: in unit of 1/16 TU
  575. * TSF_TICKING: Enable TSF auto counting
  576. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  577. * BEACON_GEN: Enable beacon generator
  578. */
  579. #define BCN_TIME_CFG 0x1114
  580. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  581. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  582. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  583. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  584. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  585. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  586. /*
  587. * TBTT_SYNC_CFG:
  588. */
  589. #define TBTT_SYNC_CFG 0x1118
  590. /*
  591. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  592. */
  593. #define TSF_TIMER_DW0 0x111c
  594. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  595. /*
  596. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  597. */
  598. #define TSF_TIMER_DW1 0x1120
  599. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  600. /*
  601. * TBTT_TIMER: TImer remains till next TBTT, read-only
  602. */
  603. #define TBTT_TIMER 0x1124
  604. /*
  605. * INT_TIMER_CFG:
  606. */
  607. #define INT_TIMER_CFG 0x1128
  608. /*
  609. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  610. */
  611. #define INT_TIMER_EN 0x112c
  612. /*
  613. * CH_IDLE_STA: channel idle time
  614. */
  615. #define CH_IDLE_STA 0x1130
  616. /*
  617. * CH_BUSY_STA: channel busy time
  618. */
  619. #define CH_BUSY_STA 0x1134
  620. /*
  621. * MAC_STATUS_CFG:
  622. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  623. * if 1 or higher one of the 2 registers is busy.
  624. */
  625. #define MAC_STATUS_CFG 0x1200
  626. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  627. /*
  628. * PWR_PIN_CFG:
  629. */
  630. #define PWR_PIN_CFG 0x1204
  631. /*
  632. * AUTOWAKEUP_CFG: Manual power control / status register
  633. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  634. * AUTOWAKE: 0:sleep, 1:awake
  635. */
  636. #define AUTOWAKEUP_CFG 0x1208
  637. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  638. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  639. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  640. /*
  641. * EDCA_AC0_CFG:
  642. */
  643. #define EDCA_AC0_CFG 0x1300
  644. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  645. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  646. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  647. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  648. /*
  649. * EDCA_AC1_CFG:
  650. */
  651. #define EDCA_AC1_CFG 0x1304
  652. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  653. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  654. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  655. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  656. /*
  657. * EDCA_AC2_CFG:
  658. */
  659. #define EDCA_AC2_CFG 0x1308
  660. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  661. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  662. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  663. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  664. /*
  665. * EDCA_AC3_CFG:
  666. */
  667. #define EDCA_AC3_CFG 0x130c
  668. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  669. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  670. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  671. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  672. /*
  673. * EDCA_TID_AC_MAP:
  674. */
  675. #define EDCA_TID_AC_MAP 0x1310
  676. /*
  677. * TX_PWR_CFG_0:
  678. */
  679. #define TX_PWR_CFG_0 0x1314
  680. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  681. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  682. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  683. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  684. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  685. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  686. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  687. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  688. /*
  689. * TX_PWR_CFG_1:
  690. */
  691. #define TX_PWR_CFG_1 0x1318
  692. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  693. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  694. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  695. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  696. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  697. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  698. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  699. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  700. /*
  701. * TX_PWR_CFG_2:
  702. */
  703. #define TX_PWR_CFG_2 0x131c
  704. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  705. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  706. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  707. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  708. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  709. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  710. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  711. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  712. /*
  713. * TX_PWR_CFG_3:
  714. */
  715. #define TX_PWR_CFG_3 0x1320
  716. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  717. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  718. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  719. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  720. #define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
  721. #define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
  722. #define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
  723. #define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
  724. /*
  725. * TX_PWR_CFG_4:
  726. */
  727. #define TX_PWR_CFG_4 0x1324
  728. #define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
  729. #define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
  730. #define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
  731. #define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
  732. /*
  733. * TX_PIN_CFG:
  734. */
  735. #define TX_PIN_CFG 0x1328
  736. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  737. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  738. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  739. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  740. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  741. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  742. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  743. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  744. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  745. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  746. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  747. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  748. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  749. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  750. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  751. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  752. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  753. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  754. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  755. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  756. /*
  757. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  758. */
  759. #define TX_BAND_CFG 0x132c
  760. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  761. #define TX_BAND_CFG_A FIELD32(0x00000002)
  762. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  763. /*
  764. * TX_SW_CFG0:
  765. */
  766. #define TX_SW_CFG0 0x1330
  767. /*
  768. * TX_SW_CFG1:
  769. */
  770. #define TX_SW_CFG1 0x1334
  771. /*
  772. * TX_SW_CFG2:
  773. */
  774. #define TX_SW_CFG2 0x1338
  775. /*
  776. * TXOP_THRES_CFG:
  777. */
  778. #define TXOP_THRES_CFG 0x133c
  779. /*
  780. * TXOP_CTRL_CFG:
  781. */
  782. #define TXOP_CTRL_CFG 0x1340
  783. /*
  784. * TX_RTS_CFG:
  785. * RTS_THRES: unit:byte
  786. * RTS_FBK_EN: enable rts rate fallback
  787. */
  788. #define TX_RTS_CFG 0x1344
  789. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  790. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  791. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  792. /*
  793. * TX_TIMEOUT_CFG:
  794. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  795. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  796. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  797. * it is recommended that:
  798. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  799. */
  800. #define TX_TIMEOUT_CFG 0x1348
  801. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  802. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  803. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  804. /*
  805. * TX_RTY_CFG:
  806. * SHORT_RTY_LIMIT: short retry limit
  807. * LONG_RTY_LIMIT: long retry limit
  808. * LONG_RTY_THRE: Long retry threshoold
  809. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  810. * 0:expired by retry limit, 1: expired by mpdu life timer
  811. * AGG_RTY_MODE: Aggregate MPDU retry mode
  812. * 0:expired by retry limit, 1: expired by mpdu life timer
  813. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  814. */
  815. #define TX_RTY_CFG 0x134c
  816. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  817. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  818. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  819. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  820. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  821. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  822. /*
  823. * TX_LINK_CFG:
  824. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  825. * MFB_ENABLE: TX apply remote MFB 1:enable
  826. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  827. * 0: not apply remote remote unsolicit (MFS=7)
  828. * TX_MRQ_EN: MCS request TX enable
  829. * TX_RDG_EN: RDG TX enable
  830. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  831. * REMOTE_MFB: remote MCS feedback
  832. * REMOTE_MFS: remote MCS feedback sequence number
  833. */
  834. #define TX_LINK_CFG 0x1350
  835. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  836. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  837. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  838. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  839. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  840. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  841. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  842. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  843. /*
  844. * HT_FBK_CFG0:
  845. */
  846. #define HT_FBK_CFG0 0x1354
  847. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  848. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  849. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  850. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  851. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  852. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  853. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  854. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  855. /*
  856. * HT_FBK_CFG1:
  857. */
  858. #define HT_FBK_CFG1 0x1358
  859. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  860. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  861. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  862. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  863. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  864. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  865. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  866. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  867. /*
  868. * LG_FBK_CFG0:
  869. */
  870. #define LG_FBK_CFG0 0x135c
  871. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  872. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  873. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  874. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  875. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  876. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  877. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  878. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  879. /*
  880. * LG_FBK_CFG1:
  881. */
  882. #define LG_FBK_CFG1 0x1360
  883. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  884. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  885. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  886. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  887. /*
  888. * CCK_PROT_CFG: CCK Protection
  889. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  890. * PROTECT_CTRL: Protection control frame type for CCK TX
  891. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  892. * PROTECT_NAV: TXOP protection type for CCK TX
  893. * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
  894. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  895. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  896. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  897. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  898. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  899. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  900. * RTS_TH_EN: RTS threshold enable on CCK TX
  901. */
  902. #define CCK_PROT_CFG 0x1364
  903. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  904. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  905. #define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  906. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  907. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  908. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  909. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  910. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  911. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  912. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  913. /*
  914. * OFDM_PROT_CFG: OFDM Protection
  915. */
  916. #define OFDM_PROT_CFG 0x1368
  917. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  918. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  919. #define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  920. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  921. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  922. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  923. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  924. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  925. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  926. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  927. /*
  928. * MM20_PROT_CFG: MM20 Protection
  929. */
  930. #define MM20_PROT_CFG 0x136c
  931. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  932. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  933. #define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  934. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  935. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  936. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  937. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  938. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  939. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  940. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  941. /*
  942. * MM40_PROT_CFG: MM40 Protection
  943. */
  944. #define MM40_PROT_CFG 0x1370
  945. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  946. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  947. #define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  948. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  949. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  950. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  951. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  952. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  953. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  954. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  955. /*
  956. * GF20_PROT_CFG: GF20 Protection
  957. */
  958. #define GF20_PROT_CFG 0x1374
  959. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  960. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  961. #define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  962. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  963. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  964. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  965. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  966. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  967. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  968. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  969. /*
  970. * GF40_PROT_CFG: GF40 Protection
  971. */
  972. #define GF40_PROT_CFG 0x1378
  973. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  974. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  975. #define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
  976. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  977. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  978. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  979. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  980. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  981. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  982. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  983. /*
  984. * EXP_CTS_TIME:
  985. */
  986. #define EXP_CTS_TIME 0x137c
  987. /*
  988. * EXP_ACK_TIME:
  989. */
  990. #define EXP_ACK_TIME 0x1380
  991. /*
  992. * RX_FILTER_CFG: RX configuration register.
  993. */
  994. #define RX_FILTER_CFG 0x1400
  995. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  996. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  997. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  998. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  999. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1000. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1001. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1002. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1003. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1004. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1005. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1006. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1007. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1008. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1009. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1010. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1011. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1012. /*
  1013. * AUTO_RSP_CFG:
  1014. * AUTORESPONDER: 0: disable, 1: enable
  1015. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1016. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1017. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1018. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1019. * DUAL_CTS_EN: Power bit value in control frame
  1020. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1021. */
  1022. #define AUTO_RSP_CFG 0x1404
  1023. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1024. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1025. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1026. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1027. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1028. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1029. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1030. /*
  1031. * LEGACY_BASIC_RATE:
  1032. */
  1033. #define LEGACY_BASIC_RATE 0x1408
  1034. /*
  1035. * HT_BASIC_RATE:
  1036. */
  1037. #define HT_BASIC_RATE 0x140c
  1038. /*
  1039. * HT_CTRL_CFG:
  1040. */
  1041. #define HT_CTRL_CFG 0x1410
  1042. /*
  1043. * SIFS_COST_CFG:
  1044. */
  1045. #define SIFS_COST_CFG 0x1414
  1046. /*
  1047. * RX_PARSER_CFG:
  1048. * Set NAV for all received frames
  1049. */
  1050. #define RX_PARSER_CFG 0x1418
  1051. /*
  1052. * TX_SEC_CNT0:
  1053. */
  1054. #define TX_SEC_CNT0 0x1500
  1055. /*
  1056. * RX_SEC_CNT0:
  1057. */
  1058. #define RX_SEC_CNT0 0x1504
  1059. /*
  1060. * CCMP_FC_MUTE:
  1061. */
  1062. #define CCMP_FC_MUTE 0x1508
  1063. /*
  1064. * TXOP_HLDR_ADDR0:
  1065. */
  1066. #define TXOP_HLDR_ADDR0 0x1600
  1067. /*
  1068. * TXOP_HLDR_ADDR1:
  1069. */
  1070. #define TXOP_HLDR_ADDR1 0x1604
  1071. /*
  1072. * TXOP_HLDR_ET:
  1073. */
  1074. #define TXOP_HLDR_ET 0x1608
  1075. /*
  1076. * QOS_CFPOLL_RA_DW0:
  1077. */
  1078. #define QOS_CFPOLL_RA_DW0 0x160c
  1079. /*
  1080. * QOS_CFPOLL_RA_DW1:
  1081. */
  1082. #define QOS_CFPOLL_RA_DW1 0x1610
  1083. /*
  1084. * QOS_CFPOLL_QC:
  1085. */
  1086. #define QOS_CFPOLL_QC 0x1614
  1087. /*
  1088. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1089. */
  1090. #define RX_STA_CNT0 0x1700
  1091. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1092. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1093. /*
  1094. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1095. */
  1096. #define RX_STA_CNT1 0x1704
  1097. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1098. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1099. /*
  1100. * RX_STA_CNT2:
  1101. */
  1102. #define RX_STA_CNT2 0x1708
  1103. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1104. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1105. /*
  1106. * TX_STA_CNT0: TX Beacon count
  1107. */
  1108. #define TX_STA_CNT0 0x170c
  1109. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1110. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1111. /*
  1112. * TX_STA_CNT1: TX tx count
  1113. */
  1114. #define TX_STA_CNT1 0x1710
  1115. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1116. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1117. /*
  1118. * TX_STA_CNT2: TX tx count
  1119. */
  1120. #define TX_STA_CNT2 0x1714
  1121. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1122. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1123. /*
  1124. * TX_STA_FIFO: TX Result for specific PID status fifo register
  1125. */
  1126. #define TX_STA_FIFO 0x1718
  1127. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1128. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1129. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1130. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1131. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1132. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1133. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1134. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1135. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1136. /*
  1137. * TX_AGG_CNT: Debug counter
  1138. */
  1139. #define TX_AGG_CNT 0x171c
  1140. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1141. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1142. /*
  1143. * TX_AGG_CNT0:
  1144. */
  1145. #define TX_AGG_CNT0 0x1720
  1146. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1147. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1148. /*
  1149. * TX_AGG_CNT1:
  1150. */
  1151. #define TX_AGG_CNT1 0x1724
  1152. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1153. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1154. /*
  1155. * TX_AGG_CNT2:
  1156. */
  1157. #define TX_AGG_CNT2 0x1728
  1158. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1159. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1160. /*
  1161. * TX_AGG_CNT3:
  1162. */
  1163. #define TX_AGG_CNT3 0x172c
  1164. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1165. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1166. /*
  1167. * TX_AGG_CNT4:
  1168. */
  1169. #define TX_AGG_CNT4 0x1730
  1170. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1171. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1172. /*
  1173. * TX_AGG_CNT5:
  1174. */
  1175. #define TX_AGG_CNT5 0x1734
  1176. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1177. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1178. /*
  1179. * TX_AGG_CNT6:
  1180. */
  1181. #define TX_AGG_CNT6 0x1738
  1182. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1183. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1184. /*
  1185. * TX_AGG_CNT7:
  1186. */
  1187. #define TX_AGG_CNT7 0x173c
  1188. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1189. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1190. /*
  1191. * MPDU_DENSITY_CNT:
  1192. * TX_ZERO_DEL: TX zero length delimiter count
  1193. * RX_ZERO_DEL: RX zero length delimiter count
  1194. */
  1195. #define MPDU_DENSITY_CNT 0x1740
  1196. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1197. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1198. /*
  1199. * Security key table memory.
  1200. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1201. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1202. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1203. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1204. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1205. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1206. */
  1207. #define MAC_WCID_BASE 0x1800
  1208. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1209. #define MAC_IVEIV_TABLE_BASE 0x6000
  1210. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1211. #define SHARED_KEY_TABLE_BASE 0x6c00
  1212. #define SHARED_KEY_MODE_BASE 0x7000
  1213. #define MAC_WCID_ENTRY(__idx) \
  1214. ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
  1215. #define PAIRWISE_KEY_ENTRY(__idx) \
  1216. ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1217. #define MAC_IVEIV_ENTRY(__idx) \
  1218. ( MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)) )
  1219. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1220. ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
  1221. #define SHARED_KEY_ENTRY(__idx) \
  1222. ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
  1223. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1224. ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
  1225. struct mac_wcid_entry {
  1226. u8 mac[6];
  1227. u8 reserved[2];
  1228. } __attribute__ ((packed));
  1229. struct hw_key_entry {
  1230. u8 key[16];
  1231. u8 tx_mic[8];
  1232. u8 rx_mic[8];
  1233. } __attribute__ ((packed));
  1234. struct mac_iveiv_entry {
  1235. u8 iv[8];
  1236. } __attribute__ ((packed));
  1237. /*
  1238. * MAC_WCID_ATTRIBUTE:
  1239. */
  1240. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1241. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1242. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1243. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1244. /*
  1245. * SHARED_KEY_MODE:
  1246. */
  1247. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1248. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1249. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1250. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1251. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1252. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1253. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1254. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1255. /*
  1256. * HOST-MCU communication
  1257. */
  1258. /*
  1259. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1260. */
  1261. #define H2M_MAILBOX_CSR 0x7010
  1262. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1263. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1264. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1265. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1266. /*
  1267. * H2M_MAILBOX_CID:
  1268. */
  1269. #define H2M_MAILBOX_CID 0x7014
  1270. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1271. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1272. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1273. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1274. /*
  1275. * H2M_MAILBOX_STATUS:
  1276. */
  1277. #define H2M_MAILBOX_STATUS 0x701c
  1278. /*
  1279. * H2M_INT_SRC:
  1280. */
  1281. #define H2M_INT_SRC 0x7024
  1282. /*
  1283. * H2M_BBP_AGENT:
  1284. */
  1285. #define H2M_BBP_AGENT 0x7028
  1286. /*
  1287. * MCU_LEDCS: LED control for MCU Mailbox.
  1288. */
  1289. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1290. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1291. /*
  1292. * HW_CS_CTS_BASE:
  1293. * Carrier-sense CTS frame base address.
  1294. * It's where mac stores carrier-sense frame for carrier-sense function.
  1295. */
  1296. #define HW_CS_CTS_BASE 0x7700
  1297. /*
  1298. * HW_DFS_CTS_BASE:
  1299. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1300. */
  1301. #define HW_DFS_CTS_BASE 0x7780
  1302. /*
  1303. * TXRX control registers - base address 0x3000
  1304. */
  1305. /*
  1306. * TXRX_CSR1:
  1307. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1308. */
  1309. #define TXRX_CSR1 0x77d0
  1310. /*
  1311. * HW_DEBUG_SETTING_BASE:
  1312. * since NULL frame won't be that long (256 byte)
  1313. * We steal 16 tail bytes to save debugging settings
  1314. */
  1315. #define HW_DEBUG_SETTING_BASE 0x77f0
  1316. #define HW_DEBUG_SETTING_BASE2 0x7770
  1317. /*
  1318. * HW_BEACON_BASE
  1319. * In order to support maximum 8 MBSS and its maximum length
  1320. * is 512 bytes for each beacon
  1321. * Three section discontinue memory segments will be used.
  1322. * 1. The original region for BCN 0~3
  1323. * 2. Extract memory from FCE table for BCN 4~5
  1324. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1325. * It occupied those memory of wcid 238~253 for BCN 6
  1326. * and wcid 222~237 for BCN 7
  1327. *
  1328. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1329. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1330. */
  1331. #define HW_BEACON_BASE0 0x7800
  1332. #define HW_BEACON_BASE1 0x7a00
  1333. #define HW_BEACON_BASE2 0x7c00
  1334. #define HW_BEACON_BASE3 0x7e00
  1335. #define HW_BEACON_BASE4 0x7200
  1336. #define HW_BEACON_BASE5 0x7400
  1337. #define HW_BEACON_BASE6 0x5dc0
  1338. #define HW_BEACON_BASE7 0x5bc0
  1339. #define HW_BEACON_OFFSET(__index) \
  1340. ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
  1341. (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
  1342. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
  1343. /*
  1344. * BBP registers.
  1345. * The wordsize of the BBP is 8 bits.
  1346. */
  1347. /*
  1348. * BBP 1: TX Antenna
  1349. */
  1350. #define BBP1_TX_POWER FIELD8(0x07)
  1351. #define BBP1_TX_ANTENNA FIELD8(0x18)
  1352. /*
  1353. * BBP 3: RX Antenna
  1354. */
  1355. #define BBP3_RX_ANTENNA FIELD8(0x18)
  1356. #define BBP3_HT40_MINUS FIELD8(0x20)
  1357. /*
  1358. * BBP 4: Bandwidth
  1359. */
  1360. #define BBP4_TX_BF FIELD8(0x01)
  1361. #define BBP4_BANDWIDTH FIELD8(0x18)
  1362. /*
  1363. * BBP 138: Unknown
  1364. */
  1365. #define BBP138_RX_ADC1 FIELD8(0x02)
  1366. #define BBP138_RX_ADC2 FIELD8(0x04)
  1367. #define BBP138_TX_DAC1 FIELD8(0x20)
  1368. #define BBP138_TX_DAC2 FIELD8(0x40)
  1369. /*
  1370. * RFCSR registers
  1371. * The wordsize of the RFCSR is 8 bits.
  1372. */
  1373. /*
  1374. * RFCSR 1:
  1375. */
  1376. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  1377. #define RFCSR1_RX0_PD FIELD8(0x04)
  1378. #define RFCSR1_TX0_PD FIELD8(0x08)
  1379. #define RFCSR1_RX1_PD FIELD8(0x10)
  1380. #define RFCSR1_TX1_PD FIELD8(0x20)
  1381. /*
  1382. * RFCSR 6:
  1383. */
  1384. #define RFCSR6_R1 FIELD8(0x03)
  1385. #define RFCSR6_R2 FIELD8(0x40)
  1386. /*
  1387. * RFCSR 7:
  1388. */
  1389. #define RFCSR7_RF_TUNING FIELD8(0x01)
  1390. /*
  1391. * RFCSR 12:
  1392. */
  1393. #define RFCSR12_TX_POWER FIELD8(0x1f)
  1394. /*
  1395. * RFCSR 13:
  1396. */
  1397. #define RFCSR13_TX_POWER FIELD8(0x1f)
  1398. /*
  1399. * RFCSR 15:
  1400. */
  1401. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  1402. /*
  1403. * RFCSR 17:
  1404. */
  1405. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  1406. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  1407. #define RFCSR17_R FIELD8(0x20)
  1408. /*
  1409. * RFCSR 20:
  1410. */
  1411. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  1412. /*
  1413. * RFCSR 21:
  1414. */
  1415. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  1416. /*
  1417. * RFCSR 22:
  1418. */
  1419. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  1420. /*
  1421. * RFCSR 23:
  1422. */
  1423. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  1424. /*
  1425. * RFCSR 27:
  1426. */
  1427. #define RFCSR27_R1 FIELD8(0x03)
  1428. #define RFCSR27_R2 FIELD8(0x04)
  1429. #define RFCSR27_R3 FIELD8(0x30)
  1430. #define RFCSR27_R4 FIELD8(0x40)
  1431. /*
  1432. * RFCSR 30:
  1433. */
  1434. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  1435. /*
  1436. * RF registers
  1437. */
  1438. /*
  1439. * RF 2
  1440. */
  1441. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  1442. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  1443. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  1444. /*
  1445. * RF 3
  1446. */
  1447. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  1448. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  1449. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  1450. /*
  1451. * RF 4
  1452. */
  1453. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  1454. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  1455. #define RF4_TXPOWER_A FIELD32(0x00000780)
  1456. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  1457. #define RF4_HT40 FIELD32(0x00200000)
  1458. /*
  1459. * EEPROM content.
  1460. * The wordsize of the EEPROM is 16 bits.
  1461. */
  1462. /*
  1463. * EEPROM Version
  1464. */
  1465. #define EEPROM_VERSION 0x0001
  1466. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  1467. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  1468. /*
  1469. * HW MAC address.
  1470. */
  1471. #define EEPROM_MAC_ADDR_0 0x0002
  1472. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1473. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1474. #define EEPROM_MAC_ADDR_1 0x0003
  1475. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1476. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1477. #define EEPROM_MAC_ADDR_2 0x0004
  1478. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1479. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1480. /*
  1481. * EEPROM ANTENNA config
  1482. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  1483. * TXPATH: 1: 1T, 2: 2T
  1484. */
  1485. #define EEPROM_ANTENNA 0x001a
  1486. #define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
  1487. #define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
  1488. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
  1489. /*
  1490. * EEPROM NIC config
  1491. * CARDBUS_ACCEL: 0 - enable, 1 - disable
  1492. */
  1493. #define EEPROM_NIC 0x001b
  1494. #define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
  1495. #define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
  1496. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
  1497. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
  1498. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
  1499. #define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
  1500. #define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
  1501. #define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
  1502. #define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
  1503. #define EEPROM_NIC_BW40M_A FIELD16(0x0200)
  1504. #define EEPROM_NIC_ANT_DIVERSITY FIELD16(0x0800)
  1505. #define EEPROM_NIC_DAC_TEST FIELD16(0x8000)
  1506. /*
  1507. * EEPROM frequency
  1508. */
  1509. #define EEPROM_FREQ 0x001d
  1510. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1511. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  1512. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  1513. /*
  1514. * EEPROM LED
  1515. * POLARITY_RDY_G: Polarity RDY_G setting.
  1516. * POLARITY_RDY_A: Polarity RDY_A setting.
  1517. * POLARITY_ACT: Polarity ACT setting.
  1518. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1519. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1520. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1521. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1522. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1523. * LED_MODE: Led mode.
  1524. */
  1525. #define EEPROM_LED1 0x001e
  1526. #define EEPROM_LED2 0x001f
  1527. #define EEPROM_LED3 0x0020
  1528. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  1529. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1530. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1531. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1532. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1533. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1534. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1535. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1536. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1537. /*
  1538. * EEPROM LNA
  1539. */
  1540. #define EEPROM_LNA 0x0022
  1541. #define EEPROM_LNA_BG FIELD16(0x00ff)
  1542. #define EEPROM_LNA_A0 FIELD16(0xff00)
  1543. /*
  1544. * EEPROM RSSI BG offset
  1545. */
  1546. #define EEPROM_RSSI_BG 0x0023
  1547. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  1548. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  1549. /*
  1550. * EEPROM RSSI BG2 offset
  1551. */
  1552. #define EEPROM_RSSI_BG2 0x0024
  1553. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  1554. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  1555. /*
  1556. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  1557. */
  1558. #define EEPROM_TXMIXER_GAIN_BG 0x0024
  1559. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  1560. /*
  1561. * EEPROM RSSI A offset
  1562. */
  1563. #define EEPROM_RSSI_A 0x0025
  1564. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  1565. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  1566. /*
  1567. * EEPROM RSSI A2 offset
  1568. */
  1569. #define EEPROM_RSSI_A2 0x0026
  1570. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  1571. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  1572. /*
  1573. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  1574. * This is delta in 40MHZ.
  1575. * VALUE: Tx Power dalta value (MAX=4)
  1576. * TYPE: 1: Plus the delta value, 0: minus the delta value
  1577. * TXPOWER: Enable:
  1578. */
  1579. #define EEPROM_TXPOWER_DELTA 0x0028
  1580. #define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
  1581. #define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
  1582. #define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
  1583. /*
  1584. * EEPROM TXPOWER 802.11BG
  1585. */
  1586. #define EEPROM_TXPOWER_BG1 0x0029
  1587. #define EEPROM_TXPOWER_BG2 0x0030
  1588. #define EEPROM_TXPOWER_BG_SIZE 7
  1589. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  1590. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  1591. /*
  1592. * EEPROM TXPOWER 802.11A
  1593. */
  1594. #define EEPROM_TXPOWER_A1 0x003c
  1595. #define EEPROM_TXPOWER_A2 0x0053
  1596. #define EEPROM_TXPOWER_A_SIZE 6
  1597. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1598. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1599. /*
  1600. * EEPROM TXpower byrate: 20MHZ power
  1601. */
  1602. #define EEPROM_TXPOWER_BYRATE 0x006f
  1603. /*
  1604. * EEPROM BBP.
  1605. */
  1606. #define EEPROM_BBP_START 0x0078
  1607. #define EEPROM_BBP_SIZE 16
  1608. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1609. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1610. /*
  1611. * MCU mailbox commands.
  1612. */
  1613. #define MCU_SLEEP 0x30
  1614. #define MCU_WAKEUP 0x31
  1615. #define MCU_RADIO_OFF 0x35
  1616. #define MCU_CURRENT 0x36
  1617. #define MCU_LED 0x50
  1618. #define MCU_LED_STRENGTH 0x51
  1619. #define MCU_LED_1 0x52
  1620. #define MCU_LED_2 0x53
  1621. #define MCU_LED_3 0x54
  1622. #define MCU_RADAR 0x60
  1623. #define MCU_BOOT_SIGNAL 0x72
  1624. #define MCU_BBP_SIGNAL 0x80
  1625. #define MCU_POWER_SAVE 0x83
  1626. /*
  1627. * MCU mailbox tokens
  1628. */
  1629. #define TOKEN_WAKUP 3
  1630. /*
  1631. * DMA descriptor defines.
  1632. */
  1633. #define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1634. #define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
  1635. /*
  1636. * TX WI structure
  1637. */
  1638. /*
  1639. * Word0
  1640. * FRAG: 1 To inform TKIP engine this is a fragment.
  1641. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  1642. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  1643. * BW: Channel bandwidth 20MHz or 40 MHz
  1644. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  1645. */
  1646. #define TXWI_W0_FRAG FIELD32(0x00000001)
  1647. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  1648. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  1649. #define TXWI_W0_TS FIELD32(0x00000008)
  1650. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  1651. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  1652. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  1653. #define TXWI_W0_MCS FIELD32(0x007f0000)
  1654. #define TXWI_W0_BW FIELD32(0x00800000)
  1655. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  1656. #define TXWI_W0_STBC FIELD32(0x06000000)
  1657. #define TXWI_W0_IFS FIELD32(0x08000000)
  1658. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  1659. /*
  1660. * Word1
  1661. */
  1662. #define TXWI_W1_ACK FIELD32(0x00000001)
  1663. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  1664. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  1665. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  1666. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1667. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  1668. /*
  1669. * Word2
  1670. */
  1671. #define TXWI_W2_IV FIELD32(0xffffffff)
  1672. /*
  1673. * Word3
  1674. */
  1675. #define TXWI_W3_EIV FIELD32(0xffffffff)
  1676. /*
  1677. * RX WI structure
  1678. */
  1679. /*
  1680. * Word0
  1681. */
  1682. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  1683. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  1684. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  1685. #define RXWI_W0_UDF FIELD32(0x0000e000)
  1686. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  1687. #define RXWI_W0_TID FIELD32(0xf0000000)
  1688. /*
  1689. * Word1
  1690. */
  1691. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  1692. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  1693. #define RXWI_W1_MCS FIELD32(0x007f0000)
  1694. #define RXWI_W1_BW FIELD32(0x00800000)
  1695. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  1696. #define RXWI_W1_STBC FIELD32(0x06000000)
  1697. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  1698. /*
  1699. * Word2
  1700. */
  1701. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  1702. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  1703. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  1704. /*
  1705. * Word3
  1706. */
  1707. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  1708. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  1709. /*
  1710. * Macros for converting txpower from EEPROM to mac80211 value
  1711. * and from mac80211 value to register value.
  1712. */
  1713. #define MIN_G_TXPOWER 0
  1714. #define MIN_A_TXPOWER -7
  1715. #define MAX_G_TXPOWER 31
  1716. #define MAX_A_TXPOWER 15
  1717. #define DEFAULT_TXPOWER 5
  1718. #define TXPOWER_G_FROM_DEV(__txpower) \
  1719. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1720. #define TXPOWER_G_TO_DEV(__txpower) \
  1721. clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
  1722. #define TXPOWER_A_FROM_DEV(__txpower) \
  1723. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1724. #define TXPOWER_A_TO_DEV(__txpower) \
  1725. clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
  1726. #endif /* RT2800_H */