dispc.c 93 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/platform_device.h>
  35. #include <plat/sram.h>
  36. #include <plat/clock.h>
  37. #include <video/omapdss.h>
  38. #include "dss.h"
  39. #include "dss_features.h"
  40. #include "dispc.h"
  41. /* DISPC */
  42. #define DISPC_SZ_REGS SZ_4K
  43. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  44. DISPC_IRQ_OCP_ERR | \
  45. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  46. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  47. DISPC_IRQ_SYNC_LOST | \
  48. DISPC_IRQ_SYNC_LOST_DIGIT)
  49. #define DISPC_MAX_NR_ISRS 8
  50. struct omap_dispc_isr_data {
  51. omap_dispc_isr_t isr;
  52. void *arg;
  53. u32 mask;
  54. };
  55. struct dispc_h_coef {
  56. s8 hc4;
  57. s8 hc3;
  58. u8 hc2;
  59. s8 hc1;
  60. s8 hc0;
  61. };
  62. struct dispc_v_coef {
  63. s8 vc22;
  64. s8 vc2;
  65. u8 vc1;
  66. s8 vc0;
  67. s8 vc00;
  68. };
  69. enum omap_burst_size {
  70. BURST_SIZE_X2 = 0,
  71. BURST_SIZE_X4 = 1,
  72. BURST_SIZE_X8 = 2,
  73. };
  74. #define REG_GET(idx, start, end) \
  75. FLD_GET(dispc_read_reg(idx), start, end)
  76. #define REG_FLD_MOD(idx, val, start, end) \
  77. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  78. struct dispc_irq_stats {
  79. unsigned long last_reset;
  80. unsigned irq_count;
  81. unsigned irqs[32];
  82. };
  83. static struct {
  84. struct platform_device *pdev;
  85. void __iomem *base;
  86. int irq;
  87. u32 fifo_size[3];
  88. spinlock_t irq_lock;
  89. u32 irq_error_mask;
  90. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  91. u32 error_irqs;
  92. struct work_struct error_work;
  93. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  94. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  95. spinlock_t irq_stats_lock;
  96. struct dispc_irq_stats irq_stats;
  97. #endif
  98. } dispc;
  99. enum omap_color_component {
  100. /* used for all color formats for OMAP3 and earlier
  101. * and for RGB and Y color component on OMAP4
  102. */
  103. DISPC_COLOR_COMPONENT_RGB_Y = 1 << 0,
  104. /* used for UV component for
  105. * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
  106. * color formats on OMAP4
  107. */
  108. DISPC_COLOR_COMPONENT_UV = 1 << 1,
  109. };
  110. static void _omap_dispc_set_irqs(void);
  111. static inline void dispc_write_reg(const u16 idx, u32 val)
  112. {
  113. __raw_writel(val, dispc.base + idx);
  114. }
  115. static inline u32 dispc_read_reg(const u16 idx)
  116. {
  117. return __raw_readl(dispc.base + idx);
  118. }
  119. #define SR(reg) \
  120. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  121. #define RR(reg) \
  122. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  123. void dispc_save_context(void)
  124. {
  125. int i;
  126. if (cpu_is_omap24xx())
  127. return;
  128. SR(SYSCONFIG);
  129. SR(IRQENABLE);
  130. SR(CONTROL);
  131. SR(CONFIG);
  132. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  133. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  134. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  135. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  136. SR(LINE_NUMBER);
  137. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  138. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  139. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  140. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  141. if (dss_has_feature(FEAT_GLOBAL_ALPHA))
  142. SR(GLOBAL_ALPHA);
  143. SR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  144. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  145. if (dss_has_feature(FEAT_MGR_LCD2)) {
  146. SR(CONTROL2);
  147. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  148. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  149. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  150. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  151. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  152. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  153. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  154. SR(CONFIG2);
  155. }
  156. SR(OVL_BA0(OMAP_DSS_GFX));
  157. SR(OVL_BA1(OMAP_DSS_GFX));
  158. SR(OVL_POSITION(OMAP_DSS_GFX));
  159. SR(OVL_SIZE(OMAP_DSS_GFX));
  160. SR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  161. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  162. SR(OVL_ROW_INC(OMAP_DSS_GFX));
  163. SR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  164. SR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  165. SR(OVL_TABLE_BA(OMAP_DSS_GFX));
  166. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  167. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  168. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  169. if (dss_has_feature(FEAT_CPR)) {
  170. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  171. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  172. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  173. }
  174. if (dss_has_feature(FEAT_MGR_LCD2)) {
  175. if (dss_has_feature(FEAT_CPR)) {
  176. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  177. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  178. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  179. }
  180. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  181. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  182. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  183. }
  184. if (dss_has_feature(FEAT_PRELOAD))
  185. SR(OVL_PRELOAD(OMAP_DSS_GFX));
  186. /* VID1 */
  187. SR(OVL_BA0(OMAP_DSS_VIDEO1));
  188. SR(OVL_BA1(OMAP_DSS_VIDEO1));
  189. SR(OVL_POSITION(OMAP_DSS_VIDEO1));
  190. SR(OVL_SIZE(OMAP_DSS_VIDEO1));
  191. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  192. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  193. SR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  194. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  195. SR(OVL_FIR(OMAP_DSS_VIDEO1));
  196. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  197. SR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  198. SR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  199. for (i = 0; i < 8; i++)
  200. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
  201. for (i = 0; i < 8; i++)
  202. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
  203. for (i = 0; i < 5; i++)
  204. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
  205. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  206. for (i = 0; i < 8; i++)
  207. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
  208. }
  209. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  210. SR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
  211. SR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
  212. SR(OVL_FIR2(OMAP_DSS_VIDEO1));
  213. SR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  214. SR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  215. for (i = 0; i < 8; i++)
  216. SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
  217. for (i = 0; i < 8; i++)
  218. SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
  219. for (i = 0; i < 8; i++)
  220. SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
  221. }
  222. if (dss_has_feature(FEAT_ATTR2))
  223. SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  224. if (dss_has_feature(FEAT_PRELOAD))
  225. SR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  226. /* VID2 */
  227. SR(OVL_BA0(OMAP_DSS_VIDEO2));
  228. SR(OVL_BA1(OMAP_DSS_VIDEO2));
  229. SR(OVL_POSITION(OMAP_DSS_VIDEO2));
  230. SR(OVL_SIZE(OMAP_DSS_VIDEO2));
  231. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  232. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  233. SR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  234. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  235. SR(OVL_FIR(OMAP_DSS_VIDEO2));
  236. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  237. SR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  238. SR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  239. for (i = 0; i < 8; i++)
  240. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
  241. for (i = 0; i < 8; i++)
  242. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
  243. for (i = 0; i < 5; i++)
  244. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
  245. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  246. for (i = 0; i < 8; i++)
  247. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
  248. }
  249. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  250. SR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
  251. SR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
  252. SR(OVL_FIR2(OMAP_DSS_VIDEO2));
  253. SR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  254. SR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  255. for (i = 0; i < 8; i++)
  256. SR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
  257. for (i = 0; i < 8; i++)
  258. SR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
  259. for (i = 0; i < 8; i++)
  260. SR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
  261. }
  262. if (dss_has_feature(FEAT_ATTR2))
  263. SR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  264. if (dss_has_feature(FEAT_PRELOAD))
  265. SR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  266. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  267. SR(DIVISOR);
  268. }
  269. void dispc_restore_context(void)
  270. {
  271. int i;
  272. RR(SYSCONFIG);
  273. /*RR(IRQENABLE);*/
  274. /*RR(CONTROL);*/
  275. RR(CONFIG);
  276. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  277. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  278. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  279. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  280. RR(LINE_NUMBER);
  281. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  282. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  283. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  284. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  285. if (dss_has_feature(FEAT_GLOBAL_ALPHA))
  286. RR(GLOBAL_ALPHA);
  287. RR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  288. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  289. if (dss_has_feature(FEAT_MGR_LCD2)) {
  290. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  291. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  292. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  293. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  294. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  295. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  296. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  297. RR(CONFIG2);
  298. }
  299. RR(OVL_BA0(OMAP_DSS_GFX));
  300. RR(OVL_BA1(OMAP_DSS_GFX));
  301. RR(OVL_POSITION(OMAP_DSS_GFX));
  302. RR(OVL_SIZE(OMAP_DSS_GFX));
  303. RR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  304. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  305. RR(OVL_ROW_INC(OMAP_DSS_GFX));
  306. RR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  307. RR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  308. RR(OVL_TABLE_BA(OMAP_DSS_GFX));
  309. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  310. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  311. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  312. if (dss_has_feature(FEAT_CPR)) {
  313. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  314. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  315. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  316. }
  317. if (dss_has_feature(FEAT_MGR_LCD2)) {
  318. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  319. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  320. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  321. if (dss_has_feature(FEAT_CPR)) {
  322. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  323. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  324. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  325. }
  326. }
  327. if (dss_has_feature(FEAT_PRELOAD))
  328. RR(OVL_PRELOAD(OMAP_DSS_GFX));
  329. /* VID1 */
  330. RR(OVL_BA0(OMAP_DSS_VIDEO1));
  331. RR(OVL_BA1(OMAP_DSS_VIDEO1));
  332. RR(OVL_POSITION(OMAP_DSS_VIDEO1));
  333. RR(OVL_SIZE(OMAP_DSS_VIDEO1));
  334. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  335. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  336. RR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  337. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  338. RR(OVL_FIR(OMAP_DSS_VIDEO1));
  339. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  340. RR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  341. RR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  342. for (i = 0; i < 8; i++)
  343. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, i));
  344. for (i = 0; i < 8; i++)
  345. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, i));
  346. for (i = 0; i < 5; i++)
  347. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, i));
  348. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  349. for (i = 0; i < 8; i++)
  350. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, i));
  351. }
  352. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  353. RR(OVL_BA0_UV(OMAP_DSS_VIDEO1));
  354. RR(OVL_BA1_UV(OMAP_DSS_VIDEO1));
  355. RR(OVL_FIR2(OMAP_DSS_VIDEO1));
  356. RR(OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  357. RR(OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  358. for (i = 0; i < 8; i++)
  359. RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, i));
  360. for (i = 0; i < 8; i++)
  361. RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, i));
  362. for (i = 0; i < 8; i++)
  363. RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, i));
  364. }
  365. if (dss_has_feature(FEAT_ATTR2))
  366. RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  367. if (dss_has_feature(FEAT_PRELOAD))
  368. RR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  369. /* VID2 */
  370. RR(OVL_BA0(OMAP_DSS_VIDEO2));
  371. RR(OVL_BA1(OMAP_DSS_VIDEO2));
  372. RR(OVL_POSITION(OMAP_DSS_VIDEO2));
  373. RR(OVL_SIZE(OMAP_DSS_VIDEO2));
  374. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  375. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  376. RR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  377. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  378. RR(OVL_FIR(OMAP_DSS_VIDEO2));
  379. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  380. RR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  381. RR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  382. for (i = 0; i < 8; i++)
  383. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, i));
  384. for (i = 0; i < 8; i++)
  385. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, i));
  386. for (i = 0; i < 5; i++)
  387. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, i));
  388. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  389. for (i = 0; i < 8; i++)
  390. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, i));
  391. }
  392. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  393. RR(OVL_BA0_UV(OMAP_DSS_VIDEO2));
  394. RR(OVL_BA1_UV(OMAP_DSS_VIDEO2));
  395. RR(OVL_FIR2(OMAP_DSS_VIDEO2));
  396. RR(OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  397. RR(OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  398. for (i = 0; i < 8; i++)
  399. RR(OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, i));
  400. for (i = 0; i < 8; i++)
  401. RR(OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, i));
  402. for (i = 0; i < 8; i++)
  403. RR(OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, i));
  404. }
  405. if (dss_has_feature(FEAT_ATTR2))
  406. RR(OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  407. if (dss_has_feature(FEAT_PRELOAD))
  408. RR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  409. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  410. RR(DIVISOR);
  411. /* enable last, because LCD & DIGIT enable are here */
  412. RR(CONTROL);
  413. if (dss_has_feature(FEAT_MGR_LCD2))
  414. RR(CONTROL2);
  415. /* clear spurious SYNC_LOST_DIGIT interrupts */
  416. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  417. /*
  418. * enable last so IRQs won't trigger before
  419. * the context is fully restored
  420. */
  421. RR(IRQENABLE);
  422. }
  423. #undef SR
  424. #undef RR
  425. static inline void enable_clocks(bool enable)
  426. {
  427. if (enable)
  428. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  429. else
  430. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  431. }
  432. bool dispc_go_busy(enum omap_channel channel)
  433. {
  434. int bit;
  435. if (channel == OMAP_DSS_CHANNEL_LCD ||
  436. channel == OMAP_DSS_CHANNEL_LCD2)
  437. bit = 5; /* GOLCD */
  438. else
  439. bit = 6; /* GODIGIT */
  440. if (channel == OMAP_DSS_CHANNEL_LCD2)
  441. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  442. else
  443. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  444. }
  445. void dispc_go(enum omap_channel channel)
  446. {
  447. int bit;
  448. bool enable_bit, go_bit;
  449. enable_clocks(1);
  450. if (channel == OMAP_DSS_CHANNEL_LCD ||
  451. channel == OMAP_DSS_CHANNEL_LCD2)
  452. bit = 0; /* LCDENABLE */
  453. else
  454. bit = 1; /* DIGITALENABLE */
  455. /* if the channel is not enabled, we don't need GO */
  456. if (channel == OMAP_DSS_CHANNEL_LCD2)
  457. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  458. else
  459. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  460. if (!enable_bit)
  461. goto end;
  462. if (channel == OMAP_DSS_CHANNEL_LCD ||
  463. channel == OMAP_DSS_CHANNEL_LCD2)
  464. bit = 5; /* GOLCD */
  465. else
  466. bit = 6; /* GODIGIT */
  467. if (channel == OMAP_DSS_CHANNEL_LCD2)
  468. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  469. else
  470. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  471. if (go_bit) {
  472. DSSERR("GO bit not down for channel %d\n", channel);
  473. goto end;
  474. }
  475. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  476. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  477. if (channel == OMAP_DSS_CHANNEL_LCD2)
  478. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  479. else
  480. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  481. end:
  482. enable_clocks(0);
  483. }
  484. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  485. {
  486. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  487. }
  488. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  489. {
  490. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  491. }
  492. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  493. {
  494. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  495. }
  496. static void _dispc_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
  497. {
  498. BUG_ON(plane == OMAP_DSS_GFX);
  499. dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
  500. }
  501. static void _dispc_write_firhv2_reg(enum omap_plane plane, int reg, u32 value)
  502. {
  503. BUG_ON(plane == OMAP_DSS_GFX);
  504. dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
  505. }
  506. static void _dispc_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
  507. {
  508. BUG_ON(plane == OMAP_DSS_GFX);
  509. dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
  510. }
  511. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  512. int vscaleup, int five_taps,
  513. enum omap_color_component color_comp)
  514. {
  515. /* Coefficients for horizontal up-sampling */
  516. static const struct dispc_h_coef coef_hup[8] = {
  517. { 0, 0, 128, 0, 0 },
  518. { -1, 13, 124, -8, 0 },
  519. { -2, 30, 112, -11, -1 },
  520. { -5, 51, 95, -11, -2 },
  521. { 0, -9, 73, 73, -9 },
  522. { -2, -11, 95, 51, -5 },
  523. { -1, -11, 112, 30, -2 },
  524. { 0, -8, 124, 13, -1 },
  525. };
  526. /* Coefficients for vertical up-sampling */
  527. static const struct dispc_v_coef coef_vup_3tap[8] = {
  528. { 0, 0, 128, 0, 0 },
  529. { 0, 3, 123, 2, 0 },
  530. { 0, 12, 111, 5, 0 },
  531. { 0, 32, 89, 7, 0 },
  532. { 0, 0, 64, 64, 0 },
  533. { 0, 7, 89, 32, 0 },
  534. { 0, 5, 111, 12, 0 },
  535. { 0, 2, 123, 3, 0 },
  536. };
  537. static const struct dispc_v_coef coef_vup_5tap[8] = {
  538. { 0, 0, 128, 0, 0 },
  539. { -1, 13, 124, -8, 0 },
  540. { -2, 30, 112, -11, -1 },
  541. { -5, 51, 95, -11, -2 },
  542. { 0, -9, 73, 73, -9 },
  543. { -2, -11, 95, 51, -5 },
  544. { -1, -11, 112, 30, -2 },
  545. { 0, -8, 124, 13, -1 },
  546. };
  547. /* Coefficients for horizontal down-sampling */
  548. static const struct dispc_h_coef coef_hdown[8] = {
  549. { 0, 36, 56, 36, 0 },
  550. { 4, 40, 55, 31, -2 },
  551. { 8, 44, 54, 27, -5 },
  552. { 12, 48, 53, 22, -7 },
  553. { -9, 17, 52, 51, 17 },
  554. { -7, 22, 53, 48, 12 },
  555. { -5, 27, 54, 44, 8 },
  556. { -2, 31, 55, 40, 4 },
  557. };
  558. /* Coefficients for vertical down-sampling */
  559. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  560. { 0, 36, 56, 36, 0 },
  561. { 0, 40, 57, 31, 0 },
  562. { 0, 45, 56, 27, 0 },
  563. { 0, 50, 55, 23, 0 },
  564. { 0, 18, 55, 55, 0 },
  565. { 0, 23, 55, 50, 0 },
  566. { 0, 27, 56, 45, 0 },
  567. { 0, 31, 57, 40, 0 },
  568. };
  569. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  570. { 0, 36, 56, 36, 0 },
  571. { 4, 40, 55, 31, -2 },
  572. { 8, 44, 54, 27, -5 },
  573. { 12, 48, 53, 22, -7 },
  574. { -9, 17, 52, 51, 17 },
  575. { -7, 22, 53, 48, 12 },
  576. { -5, 27, 54, 44, 8 },
  577. { -2, 31, 55, 40, 4 },
  578. };
  579. const struct dispc_h_coef *h_coef;
  580. const struct dispc_v_coef *v_coef;
  581. int i;
  582. if (hscaleup)
  583. h_coef = coef_hup;
  584. else
  585. h_coef = coef_hdown;
  586. if (vscaleup)
  587. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  588. else
  589. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  590. for (i = 0; i < 8; i++) {
  591. u32 h, hv;
  592. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  593. | FLD_VAL(h_coef[i].hc1, 15, 8)
  594. | FLD_VAL(h_coef[i].hc2, 23, 16)
  595. | FLD_VAL(h_coef[i].hc3, 31, 24);
  596. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  597. | FLD_VAL(v_coef[i].vc0, 15, 8)
  598. | FLD_VAL(v_coef[i].vc1, 23, 16)
  599. | FLD_VAL(v_coef[i].vc2, 31, 24);
  600. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  601. _dispc_write_firh_reg(plane, i, h);
  602. _dispc_write_firhv_reg(plane, i, hv);
  603. } else {
  604. _dispc_write_firh2_reg(plane, i, h);
  605. _dispc_write_firhv2_reg(plane, i, hv);
  606. }
  607. }
  608. if (five_taps) {
  609. for (i = 0; i < 8; i++) {
  610. u32 v;
  611. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  612. | FLD_VAL(v_coef[i].vc22, 15, 8);
  613. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
  614. _dispc_write_firv_reg(plane, i, v);
  615. else
  616. _dispc_write_firv2_reg(plane, i, v);
  617. }
  618. }
  619. }
  620. static void _dispc_setup_color_conv_coef(void)
  621. {
  622. const struct color_conv_coef {
  623. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  624. int full_range;
  625. } ctbl_bt601_5 = {
  626. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  627. };
  628. const struct color_conv_coef *ct;
  629. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  630. ct = &ctbl_bt601_5;
  631. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0),
  632. CVAL(ct->rcr, ct->ry));
  633. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1),
  634. CVAL(ct->gy, ct->rcb));
  635. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2),
  636. CVAL(ct->gcb, ct->gcr));
  637. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3),
  638. CVAL(ct->bcr, ct->by));
  639. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4),
  640. CVAL(0, ct->bcb));
  641. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0),
  642. CVAL(ct->rcr, ct->ry));
  643. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1),
  644. CVAL(ct->gy, ct->rcb));
  645. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2),
  646. CVAL(ct->gcb, ct->gcr));
  647. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3),
  648. CVAL(ct->bcr, ct->by));
  649. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4),
  650. CVAL(0, ct->bcb));
  651. #undef CVAL
  652. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1),
  653. ct->full_range, 11, 11);
  654. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2),
  655. ct->full_range, 11, 11);
  656. }
  657. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  658. {
  659. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  660. }
  661. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  662. {
  663. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  664. }
  665. static void _dispc_set_plane_ba0_uv(enum omap_plane plane, u32 paddr)
  666. {
  667. dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
  668. }
  669. static void _dispc_set_plane_ba1_uv(enum omap_plane plane, u32 paddr)
  670. {
  671. dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
  672. }
  673. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  674. {
  675. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  676. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  677. }
  678. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  679. {
  680. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  681. if (plane == OMAP_DSS_GFX)
  682. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  683. else
  684. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  685. }
  686. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  687. {
  688. u32 val;
  689. BUG_ON(plane == OMAP_DSS_GFX);
  690. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  691. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  692. }
  693. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  694. {
  695. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  696. return;
  697. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  698. plane == OMAP_DSS_VIDEO1)
  699. return;
  700. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  701. }
  702. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  703. {
  704. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  705. return;
  706. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  707. plane == OMAP_DSS_VIDEO1)
  708. return;
  709. if (plane == OMAP_DSS_GFX)
  710. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  711. else if (plane == OMAP_DSS_VIDEO2)
  712. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  713. }
  714. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  715. {
  716. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  717. }
  718. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  719. {
  720. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  721. }
  722. static void _dispc_set_color_mode(enum omap_plane plane,
  723. enum omap_color_mode color_mode)
  724. {
  725. u32 m = 0;
  726. if (plane != OMAP_DSS_GFX) {
  727. switch (color_mode) {
  728. case OMAP_DSS_COLOR_NV12:
  729. m = 0x0; break;
  730. case OMAP_DSS_COLOR_RGB12U:
  731. m = 0x1; break;
  732. case OMAP_DSS_COLOR_RGBA16:
  733. m = 0x2; break;
  734. case OMAP_DSS_COLOR_RGBX16:
  735. m = 0x4; break;
  736. case OMAP_DSS_COLOR_ARGB16:
  737. m = 0x5; break;
  738. case OMAP_DSS_COLOR_RGB16:
  739. m = 0x6; break;
  740. case OMAP_DSS_COLOR_ARGB16_1555:
  741. m = 0x7; break;
  742. case OMAP_DSS_COLOR_RGB24U:
  743. m = 0x8; break;
  744. case OMAP_DSS_COLOR_RGB24P:
  745. m = 0x9; break;
  746. case OMAP_DSS_COLOR_YUV2:
  747. m = 0xa; break;
  748. case OMAP_DSS_COLOR_UYVY:
  749. m = 0xb; break;
  750. case OMAP_DSS_COLOR_ARGB32:
  751. m = 0xc; break;
  752. case OMAP_DSS_COLOR_RGBA32:
  753. m = 0xd; break;
  754. case OMAP_DSS_COLOR_RGBX32:
  755. m = 0xe; break;
  756. case OMAP_DSS_COLOR_XRGB16_1555:
  757. m = 0xf; break;
  758. default:
  759. BUG(); break;
  760. }
  761. } else {
  762. switch (color_mode) {
  763. case OMAP_DSS_COLOR_CLUT1:
  764. m = 0x0; break;
  765. case OMAP_DSS_COLOR_CLUT2:
  766. m = 0x1; break;
  767. case OMAP_DSS_COLOR_CLUT4:
  768. m = 0x2; break;
  769. case OMAP_DSS_COLOR_CLUT8:
  770. m = 0x3; break;
  771. case OMAP_DSS_COLOR_RGB12U:
  772. m = 0x4; break;
  773. case OMAP_DSS_COLOR_ARGB16:
  774. m = 0x5; break;
  775. case OMAP_DSS_COLOR_RGB16:
  776. m = 0x6; break;
  777. case OMAP_DSS_COLOR_ARGB16_1555:
  778. m = 0x7; break;
  779. case OMAP_DSS_COLOR_RGB24U:
  780. m = 0x8; break;
  781. case OMAP_DSS_COLOR_RGB24P:
  782. m = 0x9; break;
  783. case OMAP_DSS_COLOR_YUV2:
  784. m = 0xa; break;
  785. case OMAP_DSS_COLOR_UYVY:
  786. m = 0xb; break;
  787. case OMAP_DSS_COLOR_ARGB32:
  788. m = 0xc; break;
  789. case OMAP_DSS_COLOR_RGBA32:
  790. m = 0xd; break;
  791. case OMAP_DSS_COLOR_RGBX32:
  792. m = 0xe; break;
  793. case OMAP_DSS_COLOR_XRGB16_1555:
  794. m = 0xf; break;
  795. default:
  796. BUG(); break;
  797. }
  798. }
  799. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  800. }
  801. static void _dispc_set_channel_out(enum omap_plane plane,
  802. enum omap_channel channel)
  803. {
  804. int shift;
  805. u32 val;
  806. int chan = 0, chan2 = 0;
  807. switch (plane) {
  808. case OMAP_DSS_GFX:
  809. shift = 8;
  810. break;
  811. case OMAP_DSS_VIDEO1:
  812. case OMAP_DSS_VIDEO2:
  813. shift = 16;
  814. break;
  815. default:
  816. BUG();
  817. return;
  818. }
  819. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  820. if (dss_has_feature(FEAT_MGR_LCD2)) {
  821. switch (channel) {
  822. case OMAP_DSS_CHANNEL_LCD:
  823. chan = 0;
  824. chan2 = 0;
  825. break;
  826. case OMAP_DSS_CHANNEL_DIGIT:
  827. chan = 1;
  828. chan2 = 0;
  829. break;
  830. case OMAP_DSS_CHANNEL_LCD2:
  831. chan = 0;
  832. chan2 = 1;
  833. break;
  834. default:
  835. BUG();
  836. }
  837. val = FLD_MOD(val, chan, shift, shift);
  838. val = FLD_MOD(val, chan2, 31, 30);
  839. } else {
  840. val = FLD_MOD(val, channel, shift, shift);
  841. }
  842. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  843. }
  844. static void dispc_set_burst_size(enum omap_plane plane,
  845. enum omap_burst_size burst_size)
  846. {
  847. int shift;
  848. enable_clocks(1);
  849. switch (plane) {
  850. case OMAP_DSS_GFX:
  851. shift = 6;
  852. break;
  853. case OMAP_DSS_VIDEO1:
  854. case OMAP_DSS_VIDEO2:
  855. shift = 14;
  856. break;
  857. default:
  858. BUG();
  859. return;
  860. }
  861. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
  862. enable_clocks(0);
  863. }
  864. static void dispc_configure_burst_sizes(void)
  865. {
  866. int i;
  867. const int burst_size = BURST_SIZE_X8;
  868. /* Configure burst size always to maximum size */
  869. for (i = 0; i < omap_dss_get_num_overlays(); ++i)
  870. dispc_set_burst_size(i, burst_size);
  871. }
  872. u32 dispc_get_burst_size(enum omap_plane plane)
  873. {
  874. unsigned unit = dss_feat_get_burst_size_unit();
  875. /* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
  876. return unit * 8;
  877. }
  878. void dispc_enable_gamma_table(bool enable)
  879. {
  880. /*
  881. * This is partially implemented to support only disabling of
  882. * the gamma table.
  883. */
  884. if (enable) {
  885. DSSWARN("Gamma table enabling for TV not yet supported");
  886. return;
  887. }
  888. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  889. }
  890. void dispc_enable_cpr(enum omap_channel channel, bool enable)
  891. {
  892. u16 reg;
  893. if (channel == OMAP_DSS_CHANNEL_LCD)
  894. reg = DISPC_CONFIG;
  895. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  896. reg = DISPC_CONFIG2;
  897. else
  898. return;
  899. REG_FLD_MOD(reg, enable, 15, 15);
  900. }
  901. void dispc_set_cpr_coef(enum omap_channel channel,
  902. struct omap_dss_cpr_coefs *coefs)
  903. {
  904. u32 coef_r, coef_g, coef_b;
  905. if (channel != OMAP_DSS_CHANNEL_LCD && channel != OMAP_DSS_CHANNEL_LCD2)
  906. return;
  907. coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
  908. FLD_VAL(coefs->rb, 9, 0);
  909. coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
  910. FLD_VAL(coefs->gb, 9, 0);
  911. coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
  912. FLD_VAL(coefs->bb, 9, 0);
  913. dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
  914. dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
  915. dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
  916. }
  917. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  918. {
  919. u32 val;
  920. BUG_ON(plane == OMAP_DSS_GFX);
  921. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  922. val = FLD_MOD(val, enable, 9, 9);
  923. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  924. }
  925. void dispc_enable_replication(enum omap_plane plane, bool enable)
  926. {
  927. int bit;
  928. if (plane == OMAP_DSS_GFX)
  929. bit = 5;
  930. else
  931. bit = 10;
  932. enable_clocks(1);
  933. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
  934. enable_clocks(0);
  935. }
  936. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  937. {
  938. u32 val;
  939. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  940. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  941. enable_clocks(1);
  942. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  943. enable_clocks(0);
  944. }
  945. void dispc_set_digit_size(u16 width, u16 height)
  946. {
  947. u32 val;
  948. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  949. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  950. enable_clocks(1);
  951. dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
  952. enable_clocks(0);
  953. }
  954. static void dispc_read_plane_fifo_sizes(void)
  955. {
  956. u32 size;
  957. int plane;
  958. u8 start, end;
  959. u32 unit;
  960. unit = dss_feat_get_buffer_size_unit();
  961. enable_clocks(1);
  962. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  963. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  964. size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
  965. size *= unit;
  966. dispc.fifo_size[plane] = size;
  967. }
  968. enable_clocks(0);
  969. }
  970. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  971. {
  972. return dispc.fifo_size[plane];
  973. }
  974. void dispc_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
  975. {
  976. u8 hi_start, hi_end, lo_start, lo_end;
  977. u32 unit;
  978. unit = dss_feat_get_buffer_size_unit();
  979. WARN_ON(low % unit != 0);
  980. WARN_ON(high % unit != 0);
  981. low /= unit;
  982. high /= unit;
  983. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  984. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  985. enable_clocks(1);
  986. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  987. plane,
  988. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  989. lo_start, lo_end),
  990. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  991. hi_start, hi_end),
  992. low, high);
  993. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  994. FLD_VAL(high, hi_start, hi_end) |
  995. FLD_VAL(low, lo_start, lo_end));
  996. enable_clocks(0);
  997. }
  998. void dispc_enable_fifomerge(bool enable)
  999. {
  1000. enable_clocks(1);
  1001. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  1002. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  1003. enable_clocks(0);
  1004. }
  1005. static void _dispc_set_fir(enum omap_plane plane,
  1006. int hinc, int vinc,
  1007. enum omap_color_component color_comp)
  1008. {
  1009. u32 val;
  1010. if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
  1011. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  1012. dss_feat_get_reg_field(FEAT_REG_FIRHINC,
  1013. &hinc_start, &hinc_end);
  1014. dss_feat_get_reg_field(FEAT_REG_FIRVINC,
  1015. &vinc_start, &vinc_end);
  1016. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  1017. FLD_VAL(hinc, hinc_start, hinc_end);
  1018. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  1019. } else {
  1020. val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
  1021. dispc_write_reg(DISPC_OVL_FIR2(plane), val);
  1022. }
  1023. }
  1024. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  1025. {
  1026. u32 val;
  1027. u8 hor_start, hor_end, vert_start, vert_end;
  1028. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1029. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1030. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1031. FLD_VAL(haccu, hor_start, hor_end);
  1032. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  1033. }
  1034. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  1035. {
  1036. u32 val;
  1037. u8 hor_start, hor_end, vert_start, vert_end;
  1038. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  1039. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  1040. val = FLD_VAL(vaccu, vert_start, vert_end) |
  1041. FLD_VAL(haccu, hor_start, hor_end);
  1042. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  1043. }
  1044. static void _dispc_set_vid_accu2_0(enum omap_plane plane, int haccu, int vaccu)
  1045. {
  1046. u32 val;
  1047. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1048. dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
  1049. }
  1050. static void _dispc_set_vid_accu2_1(enum omap_plane plane, int haccu, int vaccu)
  1051. {
  1052. u32 val;
  1053. val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
  1054. dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
  1055. }
  1056. static void _dispc_set_scale_param(enum omap_plane plane,
  1057. u16 orig_width, u16 orig_height,
  1058. u16 out_width, u16 out_height,
  1059. bool five_taps, u8 rotation,
  1060. enum omap_color_component color_comp)
  1061. {
  1062. int fir_hinc, fir_vinc;
  1063. int hscaleup, vscaleup;
  1064. hscaleup = orig_width <= out_width;
  1065. vscaleup = orig_height <= out_height;
  1066. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps, color_comp);
  1067. fir_hinc = 1024 * orig_width / out_width;
  1068. fir_vinc = 1024 * orig_height / out_height;
  1069. _dispc_set_fir(plane, fir_hinc, fir_vinc, color_comp);
  1070. }
  1071. static void _dispc_set_scaling_common(enum omap_plane plane,
  1072. u16 orig_width, u16 orig_height,
  1073. u16 out_width, u16 out_height,
  1074. bool ilace, bool five_taps,
  1075. bool fieldmode, enum omap_color_mode color_mode,
  1076. u8 rotation)
  1077. {
  1078. int accu0 = 0;
  1079. int accu1 = 0;
  1080. u32 l;
  1081. _dispc_set_scale_param(plane, orig_width, orig_height,
  1082. out_width, out_height, five_taps,
  1083. rotation, DISPC_COLOR_COMPONENT_RGB_Y);
  1084. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  1085. /* RESIZEENABLE and VERTICALTAPS */
  1086. l &= ~((0x3 << 5) | (0x1 << 21));
  1087. l |= (orig_width != out_width) ? (1 << 5) : 0;
  1088. l |= (orig_height != out_height) ? (1 << 6) : 0;
  1089. l |= five_taps ? (1 << 21) : 0;
  1090. /* VRESIZECONF and HRESIZECONF */
  1091. if (dss_has_feature(FEAT_RESIZECONF)) {
  1092. l &= ~(0x3 << 7);
  1093. l |= (orig_width <= out_width) ? 0 : (1 << 7);
  1094. l |= (orig_height <= out_height) ? 0 : (1 << 8);
  1095. }
  1096. /* LINEBUFFERSPLIT */
  1097. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  1098. l &= ~(0x1 << 22);
  1099. l |= five_taps ? (1 << 22) : 0;
  1100. }
  1101. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  1102. /*
  1103. * field 0 = even field = bottom field
  1104. * field 1 = odd field = top field
  1105. */
  1106. if (ilace && !fieldmode) {
  1107. accu1 = 0;
  1108. accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
  1109. if (accu0 >= 1024/2) {
  1110. accu1 = 1024/2;
  1111. accu0 -= accu1;
  1112. }
  1113. }
  1114. _dispc_set_vid_accu0(plane, 0, accu0);
  1115. _dispc_set_vid_accu1(plane, 0, accu1);
  1116. }
  1117. static void _dispc_set_scaling_uv(enum omap_plane plane,
  1118. u16 orig_width, u16 orig_height,
  1119. u16 out_width, u16 out_height,
  1120. bool ilace, bool five_taps,
  1121. bool fieldmode, enum omap_color_mode color_mode,
  1122. u8 rotation)
  1123. {
  1124. int scale_x = out_width != orig_width;
  1125. int scale_y = out_height != orig_height;
  1126. if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
  1127. return;
  1128. if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
  1129. color_mode != OMAP_DSS_COLOR_UYVY &&
  1130. color_mode != OMAP_DSS_COLOR_NV12)) {
  1131. /* reset chroma resampling for RGB formats */
  1132. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
  1133. return;
  1134. }
  1135. switch (color_mode) {
  1136. case OMAP_DSS_COLOR_NV12:
  1137. /* UV is subsampled by 2 vertically*/
  1138. orig_height >>= 1;
  1139. /* UV is subsampled by 2 horz.*/
  1140. orig_width >>= 1;
  1141. break;
  1142. case OMAP_DSS_COLOR_YUV2:
  1143. case OMAP_DSS_COLOR_UYVY:
  1144. /*For YUV422 with 90/270 rotation,
  1145. *we don't upsample chroma
  1146. */
  1147. if (rotation == OMAP_DSS_ROT_0 ||
  1148. rotation == OMAP_DSS_ROT_180)
  1149. /* UV is subsampled by 2 hrz*/
  1150. orig_width >>= 1;
  1151. /* must use FIR for YUV422 if rotated */
  1152. if (rotation != OMAP_DSS_ROT_0)
  1153. scale_x = scale_y = true;
  1154. break;
  1155. default:
  1156. BUG();
  1157. }
  1158. if (out_width != orig_width)
  1159. scale_x = true;
  1160. if (out_height != orig_height)
  1161. scale_y = true;
  1162. _dispc_set_scale_param(plane, orig_width, orig_height,
  1163. out_width, out_height, five_taps,
  1164. rotation, DISPC_COLOR_COMPONENT_UV);
  1165. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
  1166. (scale_x || scale_y) ? 1 : 0, 8, 8);
  1167. /* set H scaling */
  1168. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
  1169. /* set V scaling */
  1170. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
  1171. _dispc_set_vid_accu2_0(plane, 0x80, 0);
  1172. _dispc_set_vid_accu2_1(plane, 0x80, 0);
  1173. }
  1174. static void _dispc_set_scaling(enum omap_plane plane,
  1175. u16 orig_width, u16 orig_height,
  1176. u16 out_width, u16 out_height,
  1177. bool ilace, bool five_taps,
  1178. bool fieldmode, enum omap_color_mode color_mode,
  1179. u8 rotation)
  1180. {
  1181. BUG_ON(plane == OMAP_DSS_GFX);
  1182. _dispc_set_scaling_common(plane,
  1183. orig_width, orig_height,
  1184. out_width, out_height,
  1185. ilace, five_taps,
  1186. fieldmode, color_mode,
  1187. rotation);
  1188. _dispc_set_scaling_uv(plane,
  1189. orig_width, orig_height,
  1190. out_width, out_height,
  1191. ilace, five_taps,
  1192. fieldmode, color_mode,
  1193. rotation);
  1194. }
  1195. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  1196. bool mirroring, enum omap_color_mode color_mode)
  1197. {
  1198. bool row_repeat = false;
  1199. int vidrot = 0;
  1200. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1201. color_mode == OMAP_DSS_COLOR_UYVY) {
  1202. if (mirroring) {
  1203. switch (rotation) {
  1204. case OMAP_DSS_ROT_0:
  1205. vidrot = 2;
  1206. break;
  1207. case OMAP_DSS_ROT_90:
  1208. vidrot = 1;
  1209. break;
  1210. case OMAP_DSS_ROT_180:
  1211. vidrot = 0;
  1212. break;
  1213. case OMAP_DSS_ROT_270:
  1214. vidrot = 3;
  1215. break;
  1216. }
  1217. } else {
  1218. switch (rotation) {
  1219. case OMAP_DSS_ROT_0:
  1220. vidrot = 0;
  1221. break;
  1222. case OMAP_DSS_ROT_90:
  1223. vidrot = 1;
  1224. break;
  1225. case OMAP_DSS_ROT_180:
  1226. vidrot = 2;
  1227. break;
  1228. case OMAP_DSS_ROT_270:
  1229. vidrot = 3;
  1230. break;
  1231. }
  1232. }
  1233. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  1234. row_repeat = true;
  1235. else
  1236. row_repeat = false;
  1237. }
  1238. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  1239. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1240. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1241. row_repeat ? 1 : 0, 18, 18);
  1242. }
  1243. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1244. {
  1245. switch (color_mode) {
  1246. case OMAP_DSS_COLOR_CLUT1:
  1247. return 1;
  1248. case OMAP_DSS_COLOR_CLUT2:
  1249. return 2;
  1250. case OMAP_DSS_COLOR_CLUT4:
  1251. return 4;
  1252. case OMAP_DSS_COLOR_CLUT8:
  1253. case OMAP_DSS_COLOR_NV12:
  1254. return 8;
  1255. case OMAP_DSS_COLOR_RGB12U:
  1256. case OMAP_DSS_COLOR_RGB16:
  1257. case OMAP_DSS_COLOR_ARGB16:
  1258. case OMAP_DSS_COLOR_YUV2:
  1259. case OMAP_DSS_COLOR_UYVY:
  1260. case OMAP_DSS_COLOR_RGBA16:
  1261. case OMAP_DSS_COLOR_RGBX16:
  1262. case OMAP_DSS_COLOR_ARGB16_1555:
  1263. case OMAP_DSS_COLOR_XRGB16_1555:
  1264. return 16;
  1265. case OMAP_DSS_COLOR_RGB24P:
  1266. return 24;
  1267. case OMAP_DSS_COLOR_RGB24U:
  1268. case OMAP_DSS_COLOR_ARGB32:
  1269. case OMAP_DSS_COLOR_RGBA32:
  1270. case OMAP_DSS_COLOR_RGBX32:
  1271. return 32;
  1272. default:
  1273. BUG();
  1274. }
  1275. }
  1276. static s32 pixinc(int pixels, u8 ps)
  1277. {
  1278. if (pixels == 1)
  1279. return 1;
  1280. else if (pixels > 1)
  1281. return 1 + (pixels - 1) * ps;
  1282. else if (pixels < 0)
  1283. return 1 - (-pixels + 1) * ps;
  1284. else
  1285. BUG();
  1286. }
  1287. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1288. u16 screen_width,
  1289. u16 width, u16 height,
  1290. enum omap_color_mode color_mode, bool fieldmode,
  1291. unsigned int field_offset,
  1292. unsigned *offset0, unsigned *offset1,
  1293. s32 *row_inc, s32 *pix_inc)
  1294. {
  1295. u8 ps;
  1296. /* FIXME CLUT formats */
  1297. switch (color_mode) {
  1298. case OMAP_DSS_COLOR_CLUT1:
  1299. case OMAP_DSS_COLOR_CLUT2:
  1300. case OMAP_DSS_COLOR_CLUT4:
  1301. case OMAP_DSS_COLOR_CLUT8:
  1302. BUG();
  1303. return;
  1304. case OMAP_DSS_COLOR_YUV2:
  1305. case OMAP_DSS_COLOR_UYVY:
  1306. ps = 4;
  1307. break;
  1308. default:
  1309. ps = color_mode_to_bpp(color_mode) / 8;
  1310. break;
  1311. }
  1312. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1313. width, height);
  1314. /*
  1315. * field 0 = even field = bottom field
  1316. * field 1 = odd field = top field
  1317. */
  1318. switch (rotation + mirror * 4) {
  1319. case OMAP_DSS_ROT_0:
  1320. case OMAP_DSS_ROT_180:
  1321. /*
  1322. * If the pixel format is YUV or UYVY divide the width
  1323. * of the image by 2 for 0 and 180 degree rotation.
  1324. */
  1325. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1326. color_mode == OMAP_DSS_COLOR_UYVY)
  1327. width = width >> 1;
  1328. case OMAP_DSS_ROT_90:
  1329. case OMAP_DSS_ROT_270:
  1330. *offset1 = 0;
  1331. if (field_offset)
  1332. *offset0 = field_offset * screen_width * ps;
  1333. else
  1334. *offset0 = 0;
  1335. *row_inc = pixinc(1 + (screen_width - width) +
  1336. (fieldmode ? screen_width : 0),
  1337. ps);
  1338. *pix_inc = pixinc(1, ps);
  1339. break;
  1340. case OMAP_DSS_ROT_0 + 4:
  1341. case OMAP_DSS_ROT_180 + 4:
  1342. /* If the pixel format is YUV or UYVY divide the width
  1343. * of the image by 2 for 0 degree and 180 degree
  1344. */
  1345. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1346. color_mode == OMAP_DSS_COLOR_UYVY)
  1347. width = width >> 1;
  1348. case OMAP_DSS_ROT_90 + 4:
  1349. case OMAP_DSS_ROT_270 + 4:
  1350. *offset1 = 0;
  1351. if (field_offset)
  1352. *offset0 = field_offset * screen_width * ps;
  1353. else
  1354. *offset0 = 0;
  1355. *row_inc = pixinc(1 - (screen_width + width) -
  1356. (fieldmode ? screen_width : 0),
  1357. ps);
  1358. *pix_inc = pixinc(1, ps);
  1359. break;
  1360. default:
  1361. BUG();
  1362. }
  1363. }
  1364. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1365. u16 screen_width,
  1366. u16 width, u16 height,
  1367. enum omap_color_mode color_mode, bool fieldmode,
  1368. unsigned int field_offset,
  1369. unsigned *offset0, unsigned *offset1,
  1370. s32 *row_inc, s32 *pix_inc)
  1371. {
  1372. u8 ps;
  1373. u16 fbw, fbh;
  1374. /* FIXME CLUT formats */
  1375. switch (color_mode) {
  1376. case OMAP_DSS_COLOR_CLUT1:
  1377. case OMAP_DSS_COLOR_CLUT2:
  1378. case OMAP_DSS_COLOR_CLUT4:
  1379. case OMAP_DSS_COLOR_CLUT8:
  1380. BUG();
  1381. return;
  1382. default:
  1383. ps = color_mode_to_bpp(color_mode) / 8;
  1384. break;
  1385. }
  1386. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1387. width, height);
  1388. /* width & height are overlay sizes, convert to fb sizes */
  1389. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1390. fbw = width;
  1391. fbh = height;
  1392. } else {
  1393. fbw = height;
  1394. fbh = width;
  1395. }
  1396. /*
  1397. * field 0 = even field = bottom field
  1398. * field 1 = odd field = top field
  1399. */
  1400. switch (rotation + mirror * 4) {
  1401. case OMAP_DSS_ROT_0:
  1402. *offset1 = 0;
  1403. if (field_offset)
  1404. *offset0 = *offset1 + field_offset * screen_width * ps;
  1405. else
  1406. *offset0 = *offset1;
  1407. *row_inc = pixinc(1 + (screen_width - fbw) +
  1408. (fieldmode ? screen_width : 0),
  1409. ps);
  1410. *pix_inc = pixinc(1, ps);
  1411. break;
  1412. case OMAP_DSS_ROT_90:
  1413. *offset1 = screen_width * (fbh - 1) * ps;
  1414. if (field_offset)
  1415. *offset0 = *offset1 + field_offset * ps;
  1416. else
  1417. *offset0 = *offset1;
  1418. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1419. (fieldmode ? 1 : 0), ps);
  1420. *pix_inc = pixinc(-screen_width, ps);
  1421. break;
  1422. case OMAP_DSS_ROT_180:
  1423. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1424. if (field_offset)
  1425. *offset0 = *offset1 - field_offset * screen_width * ps;
  1426. else
  1427. *offset0 = *offset1;
  1428. *row_inc = pixinc(-1 -
  1429. (screen_width - fbw) -
  1430. (fieldmode ? screen_width : 0),
  1431. ps);
  1432. *pix_inc = pixinc(-1, ps);
  1433. break;
  1434. case OMAP_DSS_ROT_270:
  1435. *offset1 = (fbw - 1) * ps;
  1436. if (field_offset)
  1437. *offset0 = *offset1 - field_offset * ps;
  1438. else
  1439. *offset0 = *offset1;
  1440. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1441. (fieldmode ? 1 : 0), ps);
  1442. *pix_inc = pixinc(screen_width, ps);
  1443. break;
  1444. /* mirroring */
  1445. case OMAP_DSS_ROT_0 + 4:
  1446. *offset1 = (fbw - 1) * ps;
  1447. if (field_offset)
  1448. *offset0 = *offset1 + field_offset * screen_width * ps;
  1449. else
  1450. *offset0 = *offset1;
  1451. *row_inc = pixinc(screen_width * 2 - 1 +
  1452. (fieldmode ? screen_width : 0),
  1453. ps);
  1454. *pix_inc = pixinc(-1, ps);
  1455. break;
  1456. case OMAP_DSS_ROT_90 + 4:
  1457. *offset1 = 0;
  1458. if (field_offset)
  1459. *offset0 = *offset1 + field_offset * ps;
  1460. else
  1461. *offset0 = *offset1;
  1462. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1463. (fieldmode ? 1 : 0),
  1464. ps);
  1465. *pix_inc = pixinc(screen_width, ps);
  1466. break;
  1467. case OMAP_DSS_ROT_180 + 4:
  1468. *offset1 = screen_width * (fbh - 1) * ps;
  1469. if (field_offset)
  1470. *offset0 = *offset1 - field_offset * screen_width * ps;
  1471. else
  1472. *offset0 = *offset1;
  1473. *row_inc = pixinc(1 - screen_width * 2 -
  1474. (fieldmode ? screen_width : 0),
  1475. ps);
  1476. *pix_inc = pixinc(1, ps);
  1477. break;
  1478. case OMAP_DSS_ROT_270 + 4:
  1479. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1480. if (field_offset)
  1481. *offset0 = *offset1 - field_offset * ps;
  1482. else
  1483. *offset0 = *offset1;
  1484. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1485. (fieldmode ? 1 : 0),
  1486. ps);
  1487. *pix_inc = pixinc(-screen_width, ps);
  1488. break;
  1489. default:
  1490. BUG();
  1491. }
  1492. }
  1493. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1494. u16 height, u16 out_width, u16 out_height,
  1495. enum omap_color_mode color_mode)
  1496. {
  1497. u32 fclk = 0;
  1498. /* FIXME venc pclk? */
  1499. u64 tmp, pclk = dispc_pclk_rate(channel);
  1500. if (height > out_height) {
  1501. /* FIXME get real display PPL */
  1502. unsigned int ppl = 800;
  1503. tmp = pclk * height * out_width;
  1504. do_div(tmp, 2 * out_height * ppl);
  1505. fclk = tmp;
  1506. if (height > 2 * out_height) {
  1507. if (ppl == out_width)
  1508. return 0;
  1509. tmp = pclk * (height - 2 * out_height) * out_width;
  1510. do_div(tmp, 2 * out_height * (ppl - out_width));
  1511. fclk = max(fclk, (u32) tmp);
  1512. }
  1513. }
  1514. if (width > out_width) {
  1515. tmp = pclk * width;
  1516. do_div(tmp, out_width);
  1517. fclk = max(fclk, (u32) tmp);
  1518. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1519. fclk <<= 1;
  1520. }
  1521. return fclk;
  1522. }
  1523. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1524. u16 height, u16 out_width, u16 out_height)
  1525. {
  1526. unsigned int hf, vf;
  1527. /*
  1528. * FIXME how to determine the 'A' factor
  1529. * for the no downscaling case ?
  1530. */
  1531. if (width > 3 * out_width)
  1532. hf = 4;
  1533. else if (width > 2 * out_width)
  1534. hf = 3;
  1535. else if (width > out_width)
  1536. hf = 2;
  1537. else
  1538. hf = 1;
  1539. if (height > out_height)
  1540. vf = 2;
  1541. else
  1542. vf = 1;
  1543. /* FIXME venc pclk? */
  1544. return dispc_pclk_rate(channel) * vf * hf;
  1545. }
  1546. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1547. {
  1548. enable_clocks(1);
  1549. _dispc_set_channel_out(plane, channel_out);
  1550. enable_clocks(0);
  1551. }
  1552. static int _dispc_setup_plane(enum omap_plane plane,
  1553. u32 paddr, u16 screen_width,
  1554. u16 pos_x, u16 pos_y,
  1555. u16 width, u16 height,
  1556. u16 out_width, u16 out_height,
  1557. enum omap_color_mode color_mode,
  1558. bool ilace,
  1559. enum omap_dss_rotation_type rotation_type,
  1560. u8 rotation, int mirror,
  1561. u8 global_alpha, u8 pre_mult_alpha,
  1562. enum omap_channel channel, u32 puv_addr)
  1563. {
  1564. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1565. bool five_taps = 0;
  1566. bool fieldmode = 0;
  1567. int cconv = 0;
  1568. unsigned offset0, offset1;
  1569. s32 row_inc;
  1570. s32 pix_inc;
  1571. u16 frame_height = height;
  1572. unsigned int field_offset = 0;
  1573. if (paddr == 0)
  1574. return -EINVAL;
  1575. if (ilace && height == out_height)
  1576. fieldmode = 1;
  1577. if (ilace) {
  1578. if (fieldmode)
  1579. height /= 2;
  1580. pos_y /= 2;
  1581. out_height /= 2;
  1582. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1583. "out_height %d\n",
  1584. height, pos_y, out_height);
  1585. }
  1586. if (!dss_feat_color_mode_supported(plane, color_mode))
  1587. return -EINVAL;
  1588. if (plane == OMAP_DSS_GFX) {
  1589. if (width != out_width || height != out_height)
  1590. return -EINVAL;
  1591. } else {
  1592. /* video plane */
  1593. unsigned long fclk = 0;
  1594. if (out_width < width / maxdownscale ||
  1595. out_width > width * 8)
  1596. return -EINVAL;
  1597. if (out_height < height / maxdownscale ||
  1598. out_height > height * 8)
  1599. return -EINVAL;
  1600. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1601. color_mode == OMAP_DSS_COLOR_UYVY ||
  1602. color_mode == OMAP_DSS_COLOR_NV12)
  1603. cconv = 1;
  1604. /* Must use 5-tap filter? */
  1605. five_taps = height > out_height * 2;
  1606. if (!five_taps) {
  1607. fclk = calc_fclk(channel, width, height, out_width,
  1608. out_height);
  1609. /* Try 5-tap filter if 3-tap fclk is too high */
  1610. if (cpu_is_omap34xx() && height > out_height &&
  1611. fclk > dispc_fclk_rate())
  1612. five_taps = true;
  1613. }
  1614. if (width > (2048 >> five_taps)) {
  1615. DSSERR("failed to set up scaling, fclk too low\n");
  1616. return -EINVAL;
  1617. }
  1618. if (five_taps)
  1619. fclk = calc_fclk_five_taps(channel, width, height,
  1620. out_width, out_height, color_mode);
  1621. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1622. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1623. if (!fclk || fclk > dispc_fclk_rate()) {
  1624. DSSERR("failed to set up scaling, "
  1625. "required fclk rate = %lu Hz, "
  1626. "current fclk rate = %lu Hz\n",
  1627. fclk, dispc_fclk_rate());
  1628. return -EINVAL;
  1629. }
  1630. }
  1631. if (ilace && !fieldmode) {
  1632. /*
  1633. * when downscaling the bottom field may have to start several
  1634. * source lines below the top field. Unfortunately ACCUI
  1635. * registers will only hold the fractional part of the offset
  1636. * so the integer part must be added to the base address of the
  1637. * bottom field.
  1638. */
  1639. if (!height || height == out_height)
  1640. field_offset = 0;
  1641. else
  1642. field_offset = height / out_height / 2;
  1643. }
  1644. /* Fields are independent but interleaved in memory. */
  1645. if (fieldmode)
  1646. field_offset = 1;
  1647. if (rotation_type == OMAP_DSS_ROT_DMA)
  1648. calc_dma_rotation_offset(rotation, mirror,
  1649. screen_width, width, frame_height, color_mode,
  1650. fieldmode, field_offset,
  1651. &offset0, &offset1, &row_inc, &pix_inc);
  1652. else
  1653. calc_vrfb_rotation_offset(rotation, mirror,
  1654. screen_width, width, frame_height, color_mode,
  1655. fieldmode, field_offset,
  1656. &offset0, &offset1, &row_inc, &pix_inc);
  1657. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1658. offset0, offset1, row_inc, pix_inc);
  1659. _dispc_set_color_mode(plane, color_mode);
  1660. _dispc_set_plane_ba0(plane, paddr + offset0);
  1661. _dispc_set_plane_ba1(plane, paddr + offset1);
  1662. if (OMAP_DSS_COLOR_NV12 == color_mode) {
  1663. _dispc_set_plane_ba0_uv(plane, puv_addr + offset0);
  1664. _dispc_set_plane_ba1_uv(plane, puv_addr + offset1);
  1665. }
  1666. _dispc_set_row_inc(plane, row_inc);
  1667. _dispc_set_pix_inc(plane, pix_inc);
  1668. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1669. out_width, out_height);
  1670. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1671. _dispc_set_pic_size(plane, width, height);
  1672. if (plane != OMAP_DSS_GFX) {
  1673. _dispc_set_scaling(plane, width, height,
  1674. out_width, out_height,
  1675. ilace, five_taps, fieldmode,
  1676. color_mode, rotation);
  1677. _dispc_set_vid_size(plane, out_width, out_height);
  1678. _dispc_set_vid_color_conv(plane, cconv);
  1679. }
  1680. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1681. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1682. _dispc_setup_global_alpha(plane, global_alpha);
  1683. return 0;
  1684. }
  1685. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1686. {
  1687. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  1688. }
  1689. static void dispc_disable_isr(void *data, u32 mask)
  1690. {
  1691. struct completion *compl = data;
  1692. complete(compl);
  1693. }
  1694. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1695. {
  1696. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1697. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1698. else
  1699. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1700. }
  1701. static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
  1702. {
  1703. struct completion frame_done_completion;
  1704. bool is_on;
  1705. int r;
  1706. u32 irq;
  1707. enable_clocks(1);
  1708. /* When we disable LCD output, we need to wait until frame is done.
  1709. * Otherwise the DSS is still working, and turning off the clocks
  1710. * prevents DSS from going to OFF mode */
  1711. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1712. REG_GET(DISPC_CONTROL2, 0, 0) :
  1713. REG_GET(DISPC_CONTROL, 0, 0);
  1714. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1715. DISPC_IRQ_FRAMEDONE;
  1716. if (!enable && is_on) {
  1717. init_completion(&frame_done_completion);
  1718. r = omap_dispc_register_isr(dispc_disable_isr,
  1719. &frame_done_completion, irq);
  1720. if (r)
  1721. DSSERR("failed to register FRAMEDONE isr\n");
  1722. }
  1723. _enable_lcd_out(channel, enable);
  1724. if (!enable && is_on) {
  1725. if (!wait_for_completion_timeout(&frame_done_completion,
  1726. msecs_to_jiffies(100)))
  1727. DSSERR("timeout waiting for FRAME DONE\n");
  1728. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1729. &frame_done_completion, irq);
  1730. if (r)
  1731. DSSERR("failed to unregister FRAMEDONE isr\n");
  1732. }
  1733. enable_clocks(0);
  1734. }
  1735. static void _enable_digit_out(bool enable)
  1736. {
  1737. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1738. }
  1739. static void dispc_enable_digit_out(bool enable)
  1740. {
  1741. struct completion frame_done_completion;
  1742. int r;
  1743. enable_clocks(1);
  1744. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1745. enable_clocks(0);
  1746. return;
  1747. }
  1748. if (enable) {
  1749. unsigned long flags;
  1750. /* When we enable digit output, we'll get an extra digit
  1751. * sync lost interrupt, that we need to ignore */
  1752. spin_lock_irqsave(&dispc.irq_lock, flags);
  1753. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1754. _omap_dispc_set_irqs();
  1755. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1756. }
  1757. /* When we disable digit output, we need to wait until fields are done.
  1758. * Otherwise the DSS is still working, and turning off the clocks
  1759. * prevents DSS from going to OFF mode. And when enabling, we need to
  1760. * wait for the extra sync losts */
  1761. init_completion(&frame_done_completion);
  1762. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1763. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1764. if (r)
  1765. DSSERR("failed to register EVSYNC isr\n");
  1766. _enable_digit_out(enable);
  1767. /* XXX I understand from TRM that we should only wait for the
  1768. * current field to complete. But it seems we have to wait
  1769. * for both fields */
  1770. if (!wait_for_completion_timeout(&frame_done_completion,
  1771. msecs_to_jiffies(100)))
  1772. DSSERR("timeout waiting for EVSYNC\n");
  1773. if (!wait_for_completion_timeout(&frame_done_completion,
  1774. msecs_to_jiffies(100)))
  1775. DSSERR("timeout waiting for EVSYNC\n");
  1776. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1777. &frame_done_completion,
  1778. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1779. if (r)
  1780. DSSERR("failed to unregister EVSYNC isr\n");
  1781. if (enable) {
  1782. unsigned long flags;
  1783. spin_lock_irqsave(&dispc.irq_lock, flags);
  1784. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1785. if (dss_has_feature(FEAT_MGR_LCD2))
  1786. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  1787. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1788. _omap_dispc_set_irqs();
  1789. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1790. }
  1791. enable_clocks(0);
  1792. }
  1793. bool dispc_is_channel_enabled(enum omap_channel channel)
  1794. {
  1795. if (channel == OMAP_DSS_CHANNEL_LCD)
  1796. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1797. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1798. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1799. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1800. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1801. else
  1802. BUG();
  1803. }
  1804. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1805. {
  1806. if (channel == OMAP_DSS_CHANNEL_LCD ||
  1807. channel == OMAP_DSS_CHANNEL_LCD2)
  1808. dispc_enable_lcd_out(channel, enable);
  1809. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1810. dispc_enable_digit_out(enable);
  1811. else
  1812. BUG();
  1813. }
  1814. void dispc_lcd_enable_signal_polarity(bool act_high)
  1815. {
  1816. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1817. return;
  1818. enable_clocks(1);
  1819. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1820. enable_clocks(0);
  1821. }
  1822. void dispc_lcd_enable_signal(bool enable)
  1823. {
  1824. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1825. return;
  1826. enable_clocks(1);
  1827. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1828. enable_clocks(0);
  1829. }
  1830. void dispc_pck_free_enable(bool enable)
  1831. {
  1832. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1833. return;
  1834. enable_clocks(1);
  1835. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1836. enable_clocks(0);
  1837. }
  1838. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1839. {
  1840. enable_clocks(1);
  1841. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1842. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1843. else
  1844. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1845. enable_clocks(0);
  1846. }
  1847. void dispc_set_lcd_display_type(enum omap_channel channel,
  1848. enum omap_lcd_display_type type)
  1849. {
  1850. int mode;
  1851. switch (type) {
  1852. case OMAP_DSS_LCD_DISPLAY_STN:
  1853. mode = 0;
  1854. break;
  1855. case OMAP_DSS_LCD_DISPLAY_TFT:
  1856. mode = 1;
  1857. break;
  1858. default:
  1859. BUG();
  1860. return;
  1861. }
  1862. enable_clocks(1);
  1863. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1864. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1865. else
  1866. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1867. enable_clocks(0);
  1868. }
  1869. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1870. {
  1871. enable_clocks(1);
  1872. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1873. enable_clocks(0);
  1874. }
  1875. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1876. {
  1877. enable_clocks(1);
  1878. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1879. enable_clocks(0);
  1880. }
  1881. u32 dispc_get_default_color(enum omap_channel channel)
  1882. {
  1883. u32 l;
  1884. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1885. channel != OMAP_DSS_CHANNEL_LCD &&
  1886. channel != OMAP_DSS_CHANNEL_LCD2);
  1887. enable_clocks(1);
  1888. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1889. enable_clocks(0);
  1890. return l;
  1891. }
  1892. void dispc_set_trans_key(enum omap_channel ch,
  1893. enum omap_dss_trans_key_type type,
  1894. u32 trans_key)
  1895. {
  1896. enable_clocks(1);
  1897. if (ch == OMAP_DSS_CHANNEL_LCD)
  1898. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1899. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1900. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1901. else /* OMAP_DSS_CHANNEL_LCD2 */
  1902. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1903. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1904. enable_clocks(0);
  1905. }
  1906. void dispc_get_trans_key(enum omap_channel ch,
  1907. enum omap_dss_trans_key_type *type,
  1908. u32 *trans_key)
  1909. {
  1910. enable_clocks(1);
  1911. if (type) {
  1912. if (ch == OMAP_DSS_CHANNEL_LCD)
  1913. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1914. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1915. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1916. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1917. *type = REG_GET(DISPC_CONFIG2, 11, 11);
  1918. else
  1919. BUG();
  1920. }
  1921. if (trans_key)
  1922. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1923. enable_clocks(0);
  1924. }
  1925. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1926. {
  1927. enable_clocks(1);
  1928. if (ch == OMAP_DSS_CHANNEL_LCD)
  1929. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1930. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1931. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1932. else /* OMAP_DSS_CHANNEL_LCD2 */
  1933. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1934. enable_clocks(0);
  1935. }
  1936. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1937. {
  1938. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1939. return;
  1940. enable_clocks(1);
  1941. if (ch == OMAP_DSS_CHANNEL_LCD)
  1942. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1943. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1944. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1945. else /* OMAP_DSS_CHANNEL_LCD2 */
  1946. REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
  1947. enable_clocks(0);
  1948. }
  1949. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1950. {
  1951. bool enabled;
  1952. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1953. return false;
  1954. enable_clocks(1);
  1955. if (ch == OMAP_DSS_CHANNEL_LCD)
  1956. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1957. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1958. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1959. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1960. enabled = REG_GET(DISPC_CONFIG2, 18, 18);
  1961. else
  1962. BUG();
  1963. enable_clocks(0);
  1964. return enabled;
  1965. }
  1966. bool dispc_trans_key_enabled(enum omap_channel ch)
  1967. {
  1968. bool enabled;
  1969. enable_clocks(1);
  1970. if (ch == OMAP_DSS_CHANNEL_LCD)
  1971. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1972. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1973. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1974. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1975. enabled = REG_GET(DISPC_CONFIG2, 10, 10);
  1976. else
  1977. BUG();
  1978. enable_clocks(0);
  1979. return enabled;
  1980. }
  1981. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1982. {
  1983. int code;
  1984. switch (data_lines) {
  1985. case 12:
  1986. code = 0;
  1987. break;
  1988. case 16:
  1989. code = 1;
  1990. break;
  1991. case 18:
  1992. code = 2;
  1993. break;
  1994. case 24:
  1995. code = 3;
  1996. break;
  1997. default:
  1998. BUG();
  1999. return;
  2000. }
  2001. enable_clocks(1);
  2002. if (channel == OMAP_DSS_CHANNEL_LCD2)
  2003. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  2004. else
  2005. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  2006. enable_clocks(0);
  2007. }
  2008. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  2009. enum omap_parallel_interface_mode mode)
  2010. {
  2011. u32 l;
  2012. int stallmode;
  2013. int gpout0 = 1;
  2014. int gpout1;
  2015. switch (mode) {
  2016. case OMAP_DSS_PARALLELMODE_BYPASS:
  2017. stallmode = 0;
  2018. gpout1 = 1;
  2019. break;
  2020. case OMAP_DSS_PARALLELMODE_RFBI:
  2021. stallmode = 1;
  2022. gpout1 = 0;
  2023. break;
  2024. case OMAP_DSS_PARALLELMODE_DSI:
  2025. stallmode = 1;
  2026. gpout1 = 1;
  2027. break;
  2028. default:
  2029. BUG();
  2030. return;
  2031. }
  2032. enable_clocks(1);
  2033. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  2034. l = dispc_read_reg(DISPC_CONTROL2);
  2035. l = FLD_MOD(l, stallmode, 11, 11);
  2036. dispc_write_reg(DISPC_CONTROL2, l);
  2037. } else {
  2038. l = dispc_read_reg(DISPC_CONTROL);
  2039. l = FLD_MOD(l, stallmode, 11, 11);
  2040. l = FLD_MOD(l, gpout0, 15, 15);
  2041. l = FLD_MOD(l, gpout1, 16, 16);
  2042. dispc_write_reg(DISPC_CONTROL, l);
  2043. }
  2044. enable_clocks(0);
  2045. }
  2046. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  2047. int vsw, int vfp, int vbp)
  2048. {
  2049. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  2050. if (hsw < 1 || hsw > 64 ||
  2051. hfp < 1 || hfp > 256 ||
  2052. hbp < 1 || hbp > 256 ||
  2053. vsw < 1 || vsw > 64 ||
  2054. vfp < 0 || vfp > 255 ||
  2055. vbp < 0 || vbp > 255)
  2056. return false;
  2057. } else {
  2058. if (hsw < 1 || hsw > 256 ||
  2059. hfp < 1 || hfp > 4096 ||
  2060. hbp < 1 || hbp > 4096 ||
  2061. vsw < 1 || vsw > 256 ||
  2062. vfp < 0 || vfp > 4095 ||
  2063. vbp < 0 || vbp > 4095)
  2064. return false;
  2065. }
  2066. return true;
  2067. }
  2068. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  2069. {
  2070. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2071. timings->hbp, timings->vsw,
  2072. timings->vfp, timings->vbp);
  2073. }
  2074. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  2075. int hfp, int hbp, int vsw, int vfp, int vbp)
  2076. {
  2077. u32 timing_h, timing_v;
  2078. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  2079. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  2080. FLD_VAL(hbp-1, 27, 20);
  2081. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  2082. FLD_VAL(vbp, 27, 20);
  2083. } else {
  2084. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  2085. FLD_VAL(hbp-1, 31, 20);
  2086. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  2087. FLD_VAL(vbp, 31, 20);
  2088. }
  2089. enable_clocks(1);
  2090. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  2091. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  2092. enable_clocks(0);
  2093. }
  2094. /* change name to mode? */
  2095. void dispc_set_lcd_timings(enum omap_channel channel,
  2096. struct omap_video_timings *timings)
  2097. {
  2098. unsigned xtot, ytot;
  2099. unsigned long ht, vt;
  2100. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  2101. timings->hbp, timings->vsw,
  2102. timings->vfp, timings->vbp))
  2103. BUG();
  2104. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  2105. timings->hbp, timings->vsw, timings->vfp,
  2106. timings->vbp);
  2107. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  2108. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  2109. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  2110. ht = (timings->pixel_clock * 1000) / xtot;
  2111. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  2112. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  2113. timings->y_res);
  2114. DSSDBG("pck %u\n", timings->pixel_clock);
  2115. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  2116. timings->hsw, timings->hfp, timings->hbp,
  2117. timings->vsw, timings->vfp, timings->vbp);
  2118. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  2119. }
  2120. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  2121. u16 pck_div)
  2122. {
  2123. BUG_ON(lck_div < 1);
  2124. BUG_ON(pck_div < 2);
  2125. enable_clocks(1);
  2126. dispc_write_reg(DISPC_DIVISORo(channel),
  2127. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  2128. enable_clocks(0);
  2129. }
  2130. static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  2131. int *pck_div)
  2132. {
  2133. u32 l;
  2134. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2135. *lck_div = FLD_GET(l, 23, 16);
  2136. *pck_div = FLD_GET(l, 7, 0);
  2137. }
  2138. unsigned long dispc_fclk_rate(void)
  2139. {
  2140. struct platform_device *dsidev;
  2141. unsigned long r = 0;
  2142. switch (dss_get_dispc_clk_source()) {
  2143. case OMAP_DSS_CLK_SRC_FCK:
  2144. r = dss_clk_get_rate(DSS_CLK_FCK);
  2145. break;
  2146. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2147. dsidev = dsi_get_dsidev_from_id(0);
  2148. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2149. break;
  2150. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2151. dsidev = dsi_get_dsidev_from_id(1);
  2152. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2153. break;
  2154. default:
  2155. BUG();
  2156. }
  2157. return r;
  2158. }
  2159. unsigned long dispc_lclk_rate(enum omap_channel channel)
  2160. {
  2161. struct platform_device *dsidev;
  2162. int lcd;
  2163. unsigned long r;
  2164. u32 l;
  2165. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2166. lcd = FLD_GET(l, 23, 16);
  2167. switch (dss_get_lcd_clk_source(channel)) {
  2168. case OMAP_DSS_CLK_SRC_FCK:
  2169. r = dss_clk_get_rate(DSS_CLK_FCK);
  2170. break;
  2171. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  2172. dsidev = dsi_get_dsidev_from_id(0);
  2173. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2174. break;
  2175. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  2176. dsidev = dsi_get_dsidev_from_id(1);
  2177. r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
  2178. break;
  2179. default:
  2180. BUG();
  2181. }
  2182. return r / lcd;
  2183. }
  2184. unsigned long dispc_pclk_rate(enum omap_channel channel)
  2185. {
  2186. int pcd;
  2187. unsigned long r;
  2188. u32 l;
  2189. l = dispc_read_reg(DISPC_DIVISORo(channel));
  2190. pcd = FLD_GET(l, 7, 0);
  2191. r = dispc_lclk_rate(channel);
  2192. return r / pcd;
  2193. }
  2194. void dispc_dump_clocks(struct seq_file *s)
  2195. {
  2196. int lcd, pcd;
  2197. u32 l;
  2198. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  2199. enum omap_dss_clk_source lcd_clk_src;
  2200. enable_clocks(1);
  2201. seq_printf(s, "- DISPC -\n");
  2202. seq_printf(s, "dispc fclk source = %s (%s)\n",
  2203. dss_get_generic_clk_source_name(dispc_clk_src),
  2204. dss_feat_get_clk_source_name(dispc_clk_src));
  2205. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  2206. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2207. seq_printf(s, "- DISPC-CORE-CLK -\n");
  2208. l = dispc_read_reg(DISPC_DIVISOR);
  2209. lcd = FLD_GET(l, 23, 16);
  2210. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2211. (dispc_fclk_rate()/lcd), lcd);
  2212. }
  2213. seq_printf(s, "- LCD1 -\n");
  2214. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
  2215. seq_printf(s, "lcd1_clk source = %s (%s)\n",
  2216. dss_get_generic_clk_source_name(lcd_clk_src),
  2217. dss_feat_get_clk_source_name(lcd_clk_src));
  2218. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  2219. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2220. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  2221. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2222. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  2223. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2224. seq_printf(s, "- LCD2 -\n");
  2225. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
  2226. seq_printf(s, "lcd2_clk source = %s (%s)\n",
  2227. dss_get_generic_clk_source_name(lcd_clk_src),
  2228. dss_feat_get_clk_source_name(lcd_clk_src));
  2229. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  2230. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  2231. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  2232. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  2233. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  2234. }
  2235. enable_clocks(0);
  2236. }
  2237. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2238. void dispc_dump_irqs(struct seq_file *s)
  2239. {
  2240. unsigned long flags;
  2241. struct dispc_irq_stats stats;
  2242. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  2243. stats = dispc.irq_stats;
  2244. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  2245. dispc.irq_stats.last_reset = jiffies;
  2246. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  2247. seq_printf(s, "period %u ms\n",
  2248. jiffies_to_msecs(jiffies - stats.last_reset));
  2249. seq_printf(s, "irqs %d\n", stats.irq_count);
  2250. #define PIS(x) \
  2251. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  2252. PIS(FRAMEDONE);
  2253. PIS(VSYNC);
  2254. PIS(EVSYNC_EVEN);
  2255. PIS(EVSYNC_ODD);
  2256. PIS(ACBIAS_COUNT_STAT);
  2257. PIS(PROG_LINE_NUM);
  2258. PIS(GFX_FIFO_UNDERFLOW);
  2259. PIS(GFX_END_WIN);
  2260. PIS(PAL_GAMMA_MASK);
  2261. PIS(OCP_ERR);
  2262. PIS(VID1_FIFO_UNDERFLOW);
  2263. PIS(VID1_END_WIN);
  2264. PIS(VID2_FIFO_UNDERFLOW);
  2265. PIS(VID2_END_WIN);
  2266. PIS(SYNC_LOST);
  2267. PIS(SYNC_LOST_DIGIT);
  2268. PIS(WAKEUP);
  2269. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2270. PIS(FRAMEDONE2);
  2271. PIS(VSYNC2);
  2272. PIS(ACBIAS_COUNT_STAT2);
  2273. PIS(SYNC_LOST2);
  2274. }
  2275. #undef PIS
  2276. }
  2277. #endif
  2278. void dispc_dump_regs(struct seq_file *s)
  2279. {
  2280. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2281. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  2282. DUMPREG(DISPC_REVISION);
  2283. DUMPREG(DISPC_SYSCONFIG);
  2284. DUMPREG(DISPC_SYSSTATUS);
  2285. DUMPREG(DISPC_IRQSTATUS);
  2286. DUMPREG(DISPC_IRQENABLE);
  2287. DUMPREG(DISPC_CONTROL);
  2288. DUMPREG(DISPC_CONFIG);
  2289. DUMPREG(DISPC_CAPABLE);
  2290. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  2291. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2292. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  2293. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2294. DUMPREG(DISPC_LINE_STATUS);
  2295. DUMPREG(DISPC_LINE_NUMBER);
  2296. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD));
  2297. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD));
  2298. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  2299. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD));
  2300. if (dss_has_feature(FEAT_GLOBAL_ALPHA))
  2301. DUMPREG(DISPC_GLOBAL_ALPHA);
  2302. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  2303. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  2304. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2305. DUMPREG(DISPC_CONTROL2);
  2306. DUMPREG(DISPC_CONFIG2);
  2307. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2308. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2309. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  2310. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  2311. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  2312. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  2313. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  2314. }
  2315. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_GFX));
  2316. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_GFX));
  2317. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_GFX));
  2318. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_GFX));
  2319. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_GFX));
  2320. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  2321. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_GFX));
  2322. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_GFX));
  2323. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_GFX));
  2324. DUMPREG(DISPC_OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  2325. DUMPREG(DISPC_OVL_TABLE_BA(OMAP_DSS_GFX));
  2326. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  2327. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  2328. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  2329. if (dss_has_feature(FEAT_CPR)) {
  2330. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  2331. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  2332. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  2333. }
  2334. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2335. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  2336. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  2337. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  2338. if (dss_has_feature(FEAT_CPR)) {
  2339. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  2340. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  2341. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  2342. }
  2343. }
  2344. if (dss_has_feature(FEAT_PRELOAD))
  2345. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_GFX));
  2346. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO1));
  2347. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO1));
  2348. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO1));
  2349. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO1));
  2350. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  2351. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  2352. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO1));
  2353. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO1));
  2354. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  2355. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO1));
  2356. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  2357. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO1));
  2358. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO1));
  2359. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO2));
  2360. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO2));
  2361. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO2));
  2362. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO2));
  2363. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  2364. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  2365. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO2));
  2366. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO2));
  2367. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  2368. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO2));
  2369. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  2370. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO2));
  2371. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO2));
  2372. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
  2373. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
  2374. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
  2375. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
  2376. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
  2377. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
  2378. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
  2379. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
  2380. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
  2381. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
  2382. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
  2383. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
  2384. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
  2385. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
  2386. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
  2387. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
  2388. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
  2389. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
  2390. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
  2391. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
  2392. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
  2393. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2394. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
  2395. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
  2396. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
  2397. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
  2398. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
  2399. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
  2400. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
  2401. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
  2402. }
  2403. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2404. DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO1));
  2405. DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO1));
  2406. DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO1));
  2407. DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO1));
  2408. DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO1));
  2409. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 0));
  2410. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 1));
  2411. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 2));
  2412. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 3));
  2413. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 4));
  2414. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 5));
  2415. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 6));
  2416. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO1, 7));
  2417. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 0));
  2418. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 1));
  2419. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 2));
  2420. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 3));
  2421. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 4));
  2422. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 5));
  2423. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 6));
  2424. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO1, 7));
  2425. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 0));
  2426. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 1));
  2427. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 2));
  2428. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 3));
  2429. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 4));
  2430. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 5));
  2431. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 6));
  2432. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO1, 7));
  2433. }
  2434. if (dss_has_feature(FEAT_ATTR2))
  2435. DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO1));
  2436. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
  2437. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
  2438. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
  2439. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
  2440. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
  2441. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
  2442. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
  2443. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
  2444. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
  2445. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
  2446. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
  2447. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
  2448. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
  2449. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
  2450. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
  2451. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
  2452. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
  2453. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
  2454. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
  2455. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
  2456. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
  2457. if (dss_has_feature(FEAT_FIR_COEF_V)) {
  2458. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
  2459. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
  2460. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
  2461. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
  2462. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
  2463. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
  2464. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
  2465. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
  2466. }
  2467. if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
  2468. DUMPREG(DISPC_OVL_BA0_UV(OMAP_DSS_VIDEO2));
  2469. DUMPREG(DISPC_OVL_BA1_UV(OMAP_DSS_VIDEO2));
  2470. DUMPREG(DISPC_OVL_FIR2(OMAP_DSS_VIDEO2));
  2471. DUMPREG(DISPC_OVL_ACCU2_0(OMAP_DSS_VIDEO2));
  2472. DUMPREG(DISPC_OVL_ACCU2_1(OMAP_DSS_VIDEO2));
  2473. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 0));
  2474. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 1));
  2475. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 2));
  2476. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 3));
  2477. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 4));
  2478. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 5));
  2479. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 6));
  2480. DUMPREG(DISPC_OVL_FIR_COEF_H2(OMAP_DSS_VIDEO2, 7));
  2481. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 0));
  2482. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 1));
  2483. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 2));
  2484. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 3));
  2485. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 4));
  2486. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 5));
  2487. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 6));
  2488. DUMPREG(DISPC_OVL_FIR_COEF_HV2(OMAP_DSS_VIDEO2, 7));
  2489. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 0));
  2490. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 1));
  2491. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 2));
  2492. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 3));
  2493. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 4));
  2494. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 5));
  2495. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 6));
  2496. DUMPREG(DISPC_OVL_FIR_COEF_V2(OMAP_DSS_VIDEO2, 7));
  2497. }
  2498. if (dss_has_feature(FEAT_ATTR2))
  2499. DUMPREG(DISPC_OVL_ATTRIBUTES2(OMAP_DSS_VIDEO2));
  2500. if (dss_has_feature(FEAT_PRELOAD)) {
  2501. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO1));
  2502. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO2));
  2503. }
  2504. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  2505. #undef DUMPREG
  2506. }
  2507. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2508. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2509. {
  2510. u32 l = 0;
  2511. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2512. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2513. l |= FLD_VAL(onoff, 17, 17);
  2514. l |= FLD_VAL(rf, 16, 16);
  2515. l |= FLD_VAL(ieo, 15, 15);
  2516. l |= FLD_VAL(ipc, 14, 14);
  2517. l |= FLD_VAL(ihs, 13, 13);
  2518. l |= FLD_VAL(ivs, 12, 12);
  2519. l |= FLD_VAL(acbi, 11, 8);
  2520. l |= FLD_VAL(acb, 7, 0);
  2521. enable_clocks(1);
  2522. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2523. enable_clocks(0);
  2524. }
  2525. void dispc_set_pol_freq(enum omap_channel channel,
  2526. enum omap_panel_config config, u8 acbi, u8 acb)
  2527. {
  2528. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2529. (config & OMAP_DSS_LCD_RF) != 0,
  2530. (config & OMAP_DSS_LCD_IEO) != 0,
  2531. (config & OMAP_DSS_LCD_IPC) != 0,
  2532. (config & OMAP_DSS_LCD_IHS) != 0,
  2533. (config & OMAP_DSS_LCD_IVS) != 0,
  2534. acbi, acb);
  2535. }
  2536. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2537. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2538. struct dispc_clock_info *cinfo)
  2539. {
  2540. u16 pcd_min = is_tft ? 2 : 3;
  2541. unsigned long best_pck;
  2542. u16 best_ld, cur_ld;
  2543. u16 best_pd, cur_pd;
  2544. best_pck = 0;
  2545. best_ld = 0;
  2546. best_pd = 0;
  2547. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2548. unsigned long lck = fck / cur_ld;
  2549. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2550. unsigned long pck = lck / cur_pd;
  2551. long old_delta = abs(best_pck - req_pck);
  2552. long new_delta = abs(pck - req_pck);
  2553. if (best_pck == 0 || new_delta < old_delta) {
  2554. best_pck = pck;
  2555. best_ld = cur_ld;
  2556. best_pd = cur_pd;
  2557. if (pck == req_pck)
  2558. goto found;
  2559. }
  2560. if (pck < req_pck)
  2561. break;
  2562. }
  2563. if (lck / pcd_min < req_pck)
  2564. break;
  2565. }
  2566. found:
  2567. cinfo->lck_div = best_ld;
  2568. cinfo->pck_div = best_pd;
  2569. cinfo->lck = fck / cinfo->lck_div;
  2570. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2571. }
  2572. /* calculate clock rates using dividers in cinfo */
  2573. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2574. struct dispc_clock_info *cinfo)
  2575. {
  2576. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2577. return -EINVAL;
  2578. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2579. return -EINVAL;
  2580. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2581. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2582. return 0;
  2583. }
  2584. int dispc_set_clock_div(enum omap_channel channel,
  2585. struct dispc_clock_info *cinfo)
  2586. {
  2587. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2588. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2589. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2590. return 0;
  2591. }
  2592. int dispc_get_clock_div(enum omap_channel channel,
  2593. struct dispc_clock_info *cinfo)
  2594. {
  2595. unsigned long fck;
  2596. fck = dispc_fclk_rate();
  2597. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2598. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2599. cinfo->lck = fck / cinfo->lck_div;
  2600. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2601. return 0;
  2602. }
  2603. /* dispc.irq_lock has to be locked by the caller */
  2604. static void _omap_dispc_set_irqs(void)
  2605. {
  2606. u32 mask;
  2607. u32 old_mask;
  2608. int i;
  2609. struct omap_dispc_isr_data *isr_data;
  2610. mask = dispc.irq_error_mask;
  2611. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2612. isr_data = &dispc.registered_isr[i];
  2613. if (isr_data->isr == NULL)
  2614. continue;
  2615. mask |= isr_data->mask;
  2616. }
  2617. enable_clocks(1);
  2618. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2619. /* clear the irqstatus for newly enabled irqs */
  2620. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2621. dispc_write_reg(DISPC_IRQENABLE, mask);
  2622. enable_clocks(0);
  2623. }
  2624. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2625. {
  2626. int i;
  2627. int ret;
  2628. unsigned long flags;
  2629. struct omap_dispc_isr_data *isr_data;
  2630. if (isr == NULL)
  2631. return -EINVAL;
  2632. spin_lock_irqsave(&dispc.irq_lock, flags);
  2633. /* check for duplicate entry */
  2634. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2635. isr_data = &dispc.registered_isr[i];
  2636. if (isr_data->isr == isr && isr_data->arg == arg &&
  2637. isr_data->mask == mask) {
  2638. ret = -EINVAL;
  2639. goto err;
  2640. }
  2641. }
  2642. isr_data = NULL;
  2643. ret = -EBUSY;
  2644. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2645. isr_data = &dispc.registered_isr[i];
  2646. if (isr_data->isr != NULL)
  2647. continue;
  2648. isr_data->isr = isr;
  2649. isr_data->arg = arg;
  2650. isr_data->mask = mask;
  2651. ret = 0;
  2652. break;
  2653. }
  2654. if (ret)
  2655. goto err;
  2656. _omap_dispc_set_irqs();
  2657. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2658. return 0;
  2659. err:
  2660. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2661. return ret;
  2662. }
  2663. EXPORT_SYMBOL(omap_dispc_register_isr);
  2664. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2665. {
  2666. int i;
  2667. unsigned long flags;
  2668. int ret = -EINVAL;
  2669. struct omap_dispc_isr_data *isr_data;
  2670. spin_lock_irqsave(&dispc.irq_lock, flags);
  2671. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2672. isr_data = &dispc.registered_isr[i];
  2673. if (isr_data->isr != isr || isr_data->arg != arg ||
  2674. isr_data->mask != mask)
  2675. continue;
  2676. /* found the correct isr */
  2677. isr_data->isr = NULL;
  2678. isr_data->arg = NULL;
  2679. isr_data->mask = 0;
  2680. ret = 0;
  2681. break;
  2682. }
  2683. if (ret == 0)
  2684. _omap_dispc_set_irqs();
  2685. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2686. return ret;
  2687. }
  2688. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2689. #ifdef DEBUG
  2690. static void print_irq_status(u32 status)
  2691. {
  2692. if ((status & dispc.irq_error_mask) == 0)
  2693. return;
  2694. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2695. #define PIS(x) \
  2696. if (status & DISPC_IRQ_##x) \
  2697. printk(#x " ");
  2698. PIS(GFX_FIFO_UNDERFLOW);
  2699. PIS(OCP_ERR);
  2700. PIS(VID1_FIFO_UNDERFLOW);
  2701. PIS(VID2_FIFO_UNDERFLOW);
  2702. PIS(SYNC_LOST);
  2703. PIS(SYNC_LOST_DIGIT);
  2704. if (dss_has_feature(FEAT_MGR_LCD2))
  2705. PIS(SYNC_LOST2);
  2706. #undef PIS
  2707. printk("\n");
  2708. }
  2709. #endif
  2710. /* Called from dss.c. Note that we don't touch clocks here,
  2711. * but we presume they are on because we got an IRQ. However,
  2712. * an irq handler may turn the clocks off, so we may not have
  2713. * clock later in the function. */
  2714. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2715. {
  2716. int i;
  2717. u32 irqstatus, irqenable;
  2718. u32 handledirqs = 0;
  2719. u32 unhandled_errors;
  2720. struct omap_dispc_isr_data *isr_data;
  2721. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2722. spin_lock(&dispc.irq_lock);
  2723. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2724. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2725. /* IRQ is not for us */
  2726. if (!(irqstatus & irqenable)) {
  2727. spin_unlock(&dispc.irq_lock);
  2728. return IRQ_NONE;
  2729. }
  2730. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2731. spin_lock(&dispc.irq_stats_lock);
  2732. dispc.irq_stats.irq_count++;
  2733. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2734. spin_unlock(&dispc.irq_stats_lock);
  2735. #endif
  2736. #ifdef DEBUG
  2737. if (dss_debug)
  2738. print_irq_status(irqstatus);
  2739. #endif
  2740. /* Ack the interrupt. Do it here before clocks are possibly turned
  2741. * off */
  2742. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2743. /* flush posted write */
  2744. dispc_read_reg(DISPC_IRQSTATUS);
  2745. /* make a copy and unlock, so that isrs can unregister
  2746. * themselves */
  2747. memcpy(registered_isr, dispc.registered_isr,
  2748. sizeof(registered_isr));
  2749. spin_unlock(&dispc.irq_lock);
  2750. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2751. isr_data = &registered_isr[i];
  2752. if (!isr_data->isr)
  2753. continue;
  2754. if (isr_data->mask & irqstatus) {
  2755. isr_data->isr(isr_data->arg, irqstatus);
  2756. handledirqs |= isr_data->mask;
  2757. }
  2758. }
  2759. spin_lock(&dispc.irq_lock);
  2760. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2761. if (unhandled_errors) {
  2762. dispc.error_irqs |= unhandled_errors;
  2763. dispc.irq_error_mask &= ~unhandled_errors;
  2764. _omap_dispc_set_irqs();
  2765. schedule_work(&dispc.error_work);
  2766. }
  2767. spin_unlock(&dispc.irq_lock);
  2768. return IRQ_HANDLED;
  2769. }
  2770. static void dispc_error_worker(struct work_struct *work)
  2771. {
  2772. int i;
  2773. u32 errors;
  2774. unsigned long flags;
  2775. spin_lock_irqsave(&dispc.irq_lock, flags);
  2776. errors = dispc.error_irqs;
  2777. dispc.error_irqs = 0;
  2778. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2779. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2780. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2781. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2782. struct omap_overlay *ovl;
  2783. ovl = omap_dss_get_overlay(i);
  2784. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2785. continue;
  2786. if (ovl->id == 0) {
  2787. dispc_enable_plane(ovl->id, 0);
  2788. dispc_go(ovl->manager->id);
  2789. mdelay(50);
  2790. break;
  2791. }
  2792. }
  2793. }
  2794. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2795. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2796. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2797. struct omap_overlay *ovl;
  2798. ovl = omap_dss_get_overlay(i);
  2799. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2800. continue;
  2801. if (ovl->id == 1) {
  2802. dispc_enable_plane(ovl->id, 0);
  2803. dispc_go(ovl->manager->id);
  2804. mdelay(50);
  2805. break;
  2806. }
  2807. }
  2808. }
  2809. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2810. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2811. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2812. struct omap_overlay *ovl;
  2813. ovl = omap_dss_get_overlay(i);
  2814. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2815. continue;
  2816. if (ovl->id == 2) {
  2817. dispc_enable_plane(ovl->id, 0);
  2818. dispc_go(ovl->manager->id);
  2819. mdelay(50);
  2820. break;
  2821. }
  2822. }
  2823. }
  2824. if (errors & DISPC_IRQ_SYNC_LOST) {
  2825. struct omap_overlay_manager *manager = NULL;
  2826. bool enable = false;
  2827. DSSERR("SYNC_LOST, disabling LCD\n");
  2828. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2829. struct omap_overlay_manager *mgr;
  2830. mgr = omap_dss_get_overlay_manager(i);
  2831. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2832. manager = mgr;
  2833. enable = mgr->device->state ==
  2834. OMAP_DSS_DISPLAY_ACTIVE;
  2835. mgr->device->driver->disable(mgr->device);
  2836. break;
  2837. }
  2838. }
  2839. if (manager) {
  2840. struct omap_dss_device *dssdev = manager->device;
  2841. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2842. struct omap_overlay *ovl;
  2843. ovl = omap_dss_get_overlay(i);
  2844. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2845. continue;
  2846. if (ovl->id != 0 && ovl->manager == manager)
  2847. dispc_enable_plane(ovl->id, 0);
  2848. }
  2849. dispc_go(manager->id);
  2850. mdelay(50);
  2851. if (enable)
  2852. dssdev->driver->enable(dssdev);
  2853. }
  2854. }
  2855. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2856. struct omap_overlay_manager *manager = NULL;
  2857. bool enable = false;
  2858. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2859. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2860. struct omap_overlay_manager *mgr;
  2861. mgr = omap_dss_get_overlay_manager(i);
  2862. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2863. manager = mgr;
  2864. enable = mgr->device->state ==
  2865. OMAP_DSS_DISPLAY_ACTIVE;
  2866. mgr->device->driver->disable(mgr->device);
  2867. break;
  2868. }
  2869. }
  2870. if (manager) {
  2871. struct omap_dss_device *dssdev = manager->device;
  2872. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2873. struct omap_overlay *ovl;
  2874. ovl = omap_dss_get_overlay(i);
  2875. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2876. continue;
  2877. if (ovl->id != 0 && ovl->manager == manager)
  2878. dispc_enable_plane(ovl->id, 0);
  2879. }
  2880. dispc_go(manager->id);
  2881. mdelay(50);
  2882. if (enable)
  2883. dssdev->driver->enable(dssdev);
  2884. }
  2885. }
  2886. if (errors & DISPC_IRQ_SYNC_LOST2) {
  2887. struct omap_overlay_manager *manager = NULL;
  2888. bool enable = false;
  2889. DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
  2890. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2891. struct omap_overlay_manager *mgr;
  2892. mgr = omap_dss_get_overlay_manager(i);
  2893. if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
  2894. manager = mgr;
  2895. enable = mgr->device->state ==
  2896. OMAP_DSS_DISPLAY_ACTIVE;
  2897. mgr->device->driver->disable(mgr->device);
  2898. break;
  2899. }
  2900. }
  2901. if (manager) {
  2902. struct omap_dss_device *dssdev = manager->device;
  2903. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2904. struct omap_overlay *ovl;
  2905. ovl = omap_dss_get_overlay(i);
  2906. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2907. continue;
  2908. if (ovl->id != 0 && ovl->manager == manager)
  2909. dispc_enable_plane(ovl->id, 0);
  2910. }
  2911. dispc_go(manager->id);
  2912. mdelay(50);
  2913. if (enable)
  2914. dssdev->driver->enable(dssdev);
  2915. }
  2916. }
  2917. if (errors & DISPC_IRQ_OCP_ERR) {
  2918. DSSERR("OCP_ERR\n");
  2919. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2920. struct omap_overlay_manager *mgr;
  2921. mgr = omap_dss_get_overlay_manager(i);
  2922. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2923. mgr->device->driver->disable(mgr->device);
  2924. }
  2925. }
  2926. spin_lock_irqsave(&dispc.irq_lock, flags);
  2927. dispc.irq_error_mask |= errors;
  2928. _omap_dispc_set_irqs();
  2929. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2930. }
  2931. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2932. {
  2933. void dispc_irq_wait_handler(void *data, u32 mask)
  2934. {
  2935. complete((struct completion *)data);
  2936. }
  2937. int r;
  2938. DECLARE_COMPLETION_ONSTACK(completion);
  2939. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2940. irqmask);
  2941. if (r)
  2942. return r;
  2943. timeout = wait_for_completion_timeout(&completion, timeout);
  2944. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2945. if (timeout == 0)
  2946. return -ETIMEDOUT;
  2947. if (timeout == -ERESTARTSYS)
  2948. return -ERESTARTSYS;
  2949. return 0;
  2950. }
  2951. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2952. unsigned long timeout)
  2953. {
  2954. void dispc_irq_wait_handler(void *data, u32 mask)
  2955. {
  2956. complete((struct completion *)data);
  2957. }
  2958. int r;
  2959. DECLARE_COMPLETION_ONSTACK(completion);
  2960. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2961. irqmask);
  2962. if (r)
  2963. return r;
  2964. timeout = wait_for_completion_interruptible_timeout(&completion,
  2965. timeout);
  2966. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2967. if (timeout == 0)
  2968. return -ETIMEDOUT;
  2969. if (timeout == -ERESTARTSYS)
  2970. return -ERESTARTSYS;
  2971. return 0;
  2972. }
  2973. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2974. void dispc_fake_vsync_irq(void)
  2975. {
  2976. u32 irqstatus = DISPC_IRQ_VSYNC;
  2977. int i;
  2978. WARN_ON(!in_interrupt());
  2979. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2980. struct omap_dispc_isr_data *isr_data;
  2981. isr_data = &dispc.registered_isr[i];
  2982. if (!isr_data->isr)
  2983. continue;
  2984. if (isr_data->mask & irqstatus)
  2985. isr_data->isr(isr_data->arg, irqstatus);
  2986. }
  2987. }
  2988. #endif
  2989. static void _omap_dispc_initialize_irq(void)
  2990. {
  2991. unsigned long flags;
  2992. spin_lock_irqsave(&dispc.irq_lock, flags);
  2993. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2994. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2995. if (dss_has_feature(FEAT_MGR_LCD2))
  2996. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2997. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2998. * so clear it */
  2999. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  3000. _omap_dispc_set_irqs();
  3001. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  3002. }
  3003. void dispc_enable_sidle(void)
  3004. {
  3005. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  3006. }
  3007. void dispc_disable_sidle(void)
  3008. {
  3009. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  3010. }
  3011. static void _omap_dispc_initial_config(void)
  3012. {
  3013. u32 l;
  3014. l = dispc_read_reg(DISPC_SYSCONFIG);
  3015. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  3016. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  3017. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  3018. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  3019. dispc_write_reg(DISPC_SYSCONFIG, l);
  3020. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  3021. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  3022. l = dispc_read_reg(DISPC_DIVISOR);
  3023. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  3024. l = FLD_MOD(l, 1, 0, 0);
  3025. l = FLD_MOD(l, 1, 23, 16);
  3026. dispc_write_reg(DISPC_DIVISOR, l);
  3027. }
  3028. /* FUNCGATED */
  3029. if (dss_has_feature(FEAT_FUNCGATED))
  3030. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  3031. /* L3 firewall setting: enable access to OCM RAM */
  3032. /* XXX this should be somewhere in plat-omap */
  3033. if (cpu_is_omap24xx())
  3034. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  3035. _dispc_setup_color_conv_coef();
  3036. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  3037. dispc_read_plane_fifo_sizes();
  3038. dispc_configure_burst_sizes();
  3039. }
  3040. int dispc_enable_plane(enum omap_plane plane, bool enable)
  3041. {
  3042. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  3043. enable_clocks(1);
  3044. _dispc_enable_plane(plane, enable);
  3045. enable_clocks(0);
  3046. return 0;
  3047. }
  3048. int dispc_setup_plane(enum omap_plane plane,
  3049. u32 paddr, u16 screen_width,
  3050. u16 pos_x, u16 pos_y,
  3051. u16 width, u16 height,
  3052. u16 out_width, u16 out_height,
  3053. enum omap_color_mode color_mode,
  3054. bool ilace,
  3055. enum omap_dss_rotation_type rotation_type,
  3056. u8 rotation, bool mirror, u8 global_alpha,
  3057. u8 pre_mult_alpha, enum omap_channel channel,
  3058. u32 puv_addr)
  3059. {
  3060. int r = 0;
  3061. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d, %d, %dx%d -> "
  3062. "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
  3063. plane, paddr, screen_width, pos_x, pos_y,
  3064. width, height,
  3065. out_width, out_height,
  3066. ilace, color_mode,
  3067. rotation, mirror, channel);
  3068. enable_clocks(1);
  3069. r = _dispc_setup_plane(plane,
  3070. paddr, screen_width,
  3071. pos_x, pos_y,
  3072. width, height,
  3073. out_width, out_height,
  3074. color_mode, ilace,
  3075. rotation_type,
  3076. rotation, mirror,
  3077. global_alpha,
  3078. pre_mult_alpha,
  3079. channel, puv_addr);
  3080. enable_clocks(0);
  3081. return r;
  3082. }
  3083. /* DISPC HW IP initialisation */
  3084. static int omap_dispchw_probe(struct platform_device *pdev)
  3085. {
  3086. u32 rev;
  3087. int r = 0;
  3088. struct resource *dispc_mem;
  3089. dispc.pdev = pdev;
  3090. spin_lock_init(&dispc.irq_lock);
  3091. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  3092. spin_lock_init(&dispc.irq_stats_lock);
  3093. dispc.irq_stats.last_reset = jiffies;
  3094. #endif
  3095. INIT_WORK(&dispc.error_work, dispc_error_worker);
  3096. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  3097. if (!dispc_mem) {
  3098. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  3099. r = -EINVAL;
  3100. goto fail0;
  3101. }
  3102. dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
  3103. if (!dispc.base) {
  3104. DSSERR("can't ioremap DISPC\n");
  3105. r = -ENOMEM;
  3106. goto fail0;
  3107. }
  3108. dispc.irq = platform_get_irq(dispc.pdev, 0);
  3109. if (dispc.irq < 0) {
  3110. DSSERR("platform_get_irq failed\n");
  3111. r = -ENODEV;
  3112. goto fail1;
  3113. }
  3114. r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
  3115. "OMAP DISPC", dispc.pdev);
  3116. if (r < 0) {
  3117. DSSERR("request_irq failed\n");
  3118. goto fail1;
  3119. }
  3120. enable_clocks(1);
  3121. _omap_dispc_initial_config();
  3122. _omap_dispc_initialize_irq();
  3123. dispc_save_context();
  3124. rev = dispc_read_reg(DISPC_REVISION);
  3125. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  3126. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  3127. enable_clocks(0);
  3128. return 0;
  3129. fail1:
  3130. iounmap(dispc.base);
  3131. fail0:
  3132. return r;
  3133. }
  3134. static int omap_dispchw_remove(struct platform_device *pdev)
  3135. {
  3136. free_irq(dispc.irq, dispc.pdev);
  3137. iounmap(dispc.base);
  3138. return 0;
  3139. }
  3140. static struct platform_driver omap_dispchw_driver = {
  3141. .probe = omap_dispchw_probe,
  3142. .remove = omap_dispchw_remove,
  3143. .driver = {
  3144. .name = "omapdss_dispc",
  3145. .owner = THIS_MODULE,
  3146. },
  3147. };
  3148. int dispc_init_platform_driver(void)
  3149. {
  3150. return platform_driver_register(&omap_dispchw_driver);
  3151. }
  3152. void dispc_uninit_platform_driver(void)
  3153. {
  3154. return platform_driver_unregister(&omap_dispchw_driver);
  3155. }