intc.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. *
  6. * Based on intc2.c and ipr.c
  7. *
  8. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  9. * Copyright (C) 2000 Kazumoto Kojima
  10. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  11. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  12. * Copyright (C) 2005, 2006 Paul Mundt
  13. *
  14. * This file is subject to the terms and conditions of the GNU General Public
  15. * License. See the file "COPYING" in the main directory of this archive
  16. * for more details.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/irq.h>
  20. #include <linux/module.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/sh_intc.h>
  25. #include <linux/sysdev.h>
  26. #include <linux/list.h>
  27. #define _INTC_MK(fn, mode, addr_e, addr_d, width, shift) \
  28. ((shift) | ((width) << 5) | ((fn) << 9) | ((mode) << 13) | \
  29. ((addr_e) << 16) | ((addr_d << 24)))
  30. #define _INTC_SHIFT(h) (h & 0x1f)
  31. #define _INTC_WIDTH(h) ((h >> 5) & 0xf)
  32. #define _INTC_FN(h) ((h >> 9) & 0xf)
  33. #define _INTC_MODE(h) ((h >> 13) & 0x7)
  34. #define _INTC_ADDR_E(h) ((h >> 16) & 0xff)
  35. #define _INTC_ADDR_D(h) ((h >> 24) & 0xff)
  36. struct intc_handle_int {
  37. unsigned int irq;
  38. unsigned long handle;
  39. };
  40. struct intc_desc_int {
  41. struct list_head list;
  42. struct sys_device sysdev;
  43. unsigned long *reg;
  44. #ifdef CONFIG_SMP
  45. unsigned long *smp;
  46. #endif
  47. unsigned int nr_reg;
  48. struct intc_handle_int *prio;
  49. unsigned int nr_prio;
  50. struct intc_handle_int *sense;
  51. unsigned int nr_sense;
  52. struct irq_chip chip;
  53. };
  54. static LIST_HEAD(intc_list);
  55. #ifdef CONFIG_SMP
  56. #define IS_SMP(x) x.smp
  57. #define INTC_REG(d, x, c) (d->reg[(x)] + ((d->smp[(x)] & 0xff) * c))
  58. #define SMP_NR(d, x) ((d->smp[(x)] >> 8) ? (d->smp[(x)] >> 8) : 1)
  59. #else
  60. #define IS_SMP(x) 0
  61. #define INTC_REG(d, x, c) (d->reg[(x)])
  62. #define SMP_NR(d, x) 1
  63. #endif
  64. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  65. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  66. static unsigned long ack_handle[NR_IRQS];
  67. #endif
  68. static inline struct intc_desc_int *get_intc_desc(unsigned int irq)
  69. {
  70. struct irq_chip *chip = get_irq_chip(irq);
  71. return (void *)((char *)chip - offsetof(struct intc_desc_int, chip));
  72. }
  73. static inline unsigned int set_field(unsigned int value,
  74. unsigned int field_value,
  75. unsigned int handle)
  76. {
  77. unsigned int width = _INTC_WIDTH(handle);
  78. unsigned int shift = _INTC_SHIFT(handle);
  79. value &= ~(((1 << width) - 1) << shift);
  80. value |= field_value << shift;
  81. return value;
  82. }
  83. static void write_8(unsigned long addr, unsigned long h, unsigned long data)
  84. {
  85. __raw_writeb(set_field(0, data, h), addr);
  86. }
  87. static void write_16(unsigned long addr, unsigned long h, unsigned long data)
  88. {
  89. __raw_writew(set_field(0, data, h), addr);
  90. }
  91. static void write_32(unsigned long addr, unsigned long h, unsigned long data)
  92. {
  93. __raw_writel(set_field(0, data, h), addr);
  94. }
  95. static void modify_8(unsigned long addr, unsigned long h, unsigned long data)
  96. {
  97. unsigned long flags;
  98. local_irq_save(flags);
  99. __raw_writeb(set_field(__raw_readb(addr), data, h), addr);
  100. local_irq_restore(flags);
  101. }
  102. static void modify_16(unsigned long addr, unsigned long h, unsigned long data)
  103. {
  104. unsigned long flags;
  105. local_irq_save(flags);
  106. __raw_writew(set_field(__raw_readw(addr), data, h), addr);
  107. local_irq_restore(flags);
  108. }
  109. static void modify_32(unsigned long addr, unsigned long h, unsigned long data)
  110. {
  111. unsigned long flags;
  112. local_irq_save(flags);
  113. __raw_writel(set_field(__raw_readl(addr), data, h), addr);
  114. local_irq_restore(flags);
  115. }
  116. enum { REG_FN_ERR = 0, REG_FN_WRITE_BASE = 1, REG_FN_MODIFY_BASE = 5 };
  117. static void (*intc_reg_fns[])(unsigned long addr,
  118. unsigned long h,
  119. unsigned long data) = {
  120. [REG_FN_WRITE_BASE + 0] = write_8,
  121. [REG_FN_WRITE_BASE + 1] = write_16,
  122. [REG_FN_WRITE_BASE + 3] = write_32,
  123. [REG_FN_MODIFY_BASE + 0] = modify_8,
  124. [REG_FN_MODIFY_BASE + 1] = modify_16,
  125. [REG_FN_MODIFY_BASE + 3] = modify_32,
  126. };
  127. enum { MODE_ENABLE_REG = 0, /* Bit(s) set -> interrupt enabled */
  128. MODE_MASK_REG, /* Bit(s) set -> interrupt disabled */
  129. MODE_DUAL_REG, /* Two registers, set bit to enable / disable */
  130. MODE_PRIO_REG, /* Priority value written to enable interrupt */
  131. MODE_PCLR_REG, /* Above plus all bits set to disable interrupt */
  132. };
  133. static void intc_mode_field(unsigned long addr,
  134. unsigned long handle,
  135. void (*fn)(unsigned long,
  136. unsigned long,
  137. unsigned long),
  138. unsigned int irq)
  139. {
  140. fn(addr, handle, ((1 << _INTC_WIDTH(handle)) - 1));
  141. }
  142. static void intc_mode_zero(unsigned long addr,
  143. unsigned long handle,
  144. void (*fn)(unsigned long,
  145. unsigned long,
  146. unsigned long),
  147. unsigned int irq)
  148. {
  149. fn(addr, handle, 0);
  150. }
  151. static void intc_mode_prio(unsigned long addr,
  152. unsigned long handle,
  153. void (*fn)(unsigned long,
  154. unsigned long,
  155. unsigned long),
  156. unsigned int irq)
  157. {
  158. fn(addr, handle, intc_prio_level[irq]);
  159. }
  160. static void (*intc_enable_fns[])(unsigned long addr,
  161. unsigned long handle,
  162. void (*fn)(unsigned long,
  163. unsigned long,
  164. unsigned long),
  165. unsigned int irq) = {
  166. [MODE_ENABLE_REG] = intc_mode_field,
  167. [MODE_MASK_REG] = intc_mode_zero,
  168. [MODE_DUAL_REG] = intc_mode_field,
  169. [MODE_PRIO_REG] = intc_mode_prio,
  170. [MODE_PCLR_REG] = intc_mode_prio,
  171. };
  172. static void (*intc_disable_fns[])(unsigned long addr,
  173. unsigned long handle,
  174. void (*fn)(unsigned long,
  175. unsigned long,
  176. unsigned long),
  177. unsigned int irq) = {
  178. [MODE_ENABLE_REG] = intc_mode_zero,
  179. [MODE_MASK_REG] = intc_mode_field,
  180. [MODE_DUAL_REG] = intc_mode_field,
  181. [MODE_PRIO_REG] = intc_mode_zero,
  182. [MODE_PCLR_REG] = intc_mode_field,
  183. };
  184. static inline void _intc_enable(unsigned int irq, unsigned long handle)
  185. {
  186. struct intc_desc_int *d = get_intc_desc(irq);
  187. unsigned long addr;
  188. unsigned int cpu;
  189. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_E(handle)); cpu++) {
  190. addr = INTC_REG(d, _INTC_ADDR_E(handle), cpu);
  191. intc_enable_fns[_INTC_MODE(handle)](addr, handle, intc_reg_fns\
  192. [_INTC_FN(handle)], irq);
  193. }
  194. }
  195. static void intc_enable(unsigned int irq)
  196. {
  197. _intc_enable(irq, (unsigned long)get_irq_chip_data(irq));
  198. }
  199. static void intc_disable(unsigned int irq)
  200. {
  201. struct intc_desc_int *d = get_intc_desc(irq);
  202. unsigned long handle = (unsigned long) get_irq_chip_data(irq);
  203. unsigned long addr;
  204. unsigned int cpu;
  205. for (cpu = 0; cpu < SMP_NR(d, _INTC_ADDR_D(handle)); cpu++) {
  206. addr = INTC_REG(d, _INTC_ADDR_D(handle), cpu);
  207. intc_disable_fns[_INTC_MODE(handle)](addr, handle,intc_reg_fns\
  208. [_INTC_FN(handle)], irq);
  209. }
  210. }
  211. static int intc_set_wake(unsigned int irq, unsigned int on)
  212. {
  213. return 0; /* allow wakeup, but setup hardware in intc_suspend() */
  214. }
  215. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  216. static void intc_mask_ack(unsigned int irq)
  217. {
  218. struct intc_desc_int *d = get_intc_desc(irq);
  219. unsigned long handle = ack_handle[irq];
  220. unsigned long addr;
  221. intc_disable(irq);
  222. /* read register and write zero only to the assocaited bit */
  223. if (handle) {
  224. addr = INTC_REG(d, _INTC_ADDR_D(handle), 0);
  225. switch (_INTC_FN(handle)) {
  226. case REG_FN_MODIFY_BASE + 0: /* 8bit */
  227. __raw_readb(addr);
  228. __raw_writeb(0xff ^ set_field(0, 1, handle), addr);
  229. break;
  230. case REG_FN_MODIFY_BASE + 1: /* 16bit */
  231. __raw_readw(addr);
  232. __raw_writew(0xffff ^ set_field(0, 1, handle), addr);
  233. break;
  234. case REG_FN_MODIFY_BASE + 3: /* 32bit */
  235. __raw_readl(addr);
  236. __raw_writel(0xffffffff ^ set_field(0, 1, handle), addr);
  237. break;
  238. default:
  239. BUG();
  240. break;
  241. }
  242. }
  243. }
  244. #endif
  245. static struct intc_handle_int *intc_find_irq(struct intc_handle_int *hp,
  246. unsigned int nr_hp,
  247. unsigned int irq)
  248. {
  249. int i;
  250. /* this doesn't scale well, but...
  251. *
  252. * this function should only be used for cerain uncommon
  253. * operations such as intc_set_priority() and intc_set_sense()
  254. * and in those rare cases performance doesn't matter that much.
  255. * keeping the memory footprint low is more important.
  256. *
  257. * one rather simple way to speed this up and still keep the
  258. * memory footprint down is to make sure the array is sorted
  259. * and then perform a bisect to lookup the irq.
  260. */
  261. for (i = 0; i < nr_hp; i++) {
  262. if ((hp + i)->irq != irq)
  263. continue;
  264. return hp + i;
  265. }
  266. return NULL;
  267. }
  268. int intc_set_priority(unsigned int irq, unsigned int prio)
  269. {
  270. struct intc_desc_int *d = get_intc_desc(irq);
  271. struct intc_handle_int *ihp;
  272. if (!intc_prio_level[irq] || prio <= 1)
  273. return -EINVAL;
  274. ihp = intc_find_irq(d->prio, d->nr_prio, irq);
  275. if (ihp) {
  276. if (prio >= (1 << _INTC_WIDTH(ihp->handle)))
  277. return -EINVAL;
  278. intc_prio_level[irq] = prio;
  279. /*
  280. * only set secondary masking method directly
  281. * primary masking method is using intc_prio_level[irq]
  282. * priority level will be set during next enable()
  283. */
  284. if (_INTC_FN(ihp->handle) != REG_FN_ERR)
  285. _intc_enable(irq, ihp->handle);
  286. }
  287. return 0;
  288. }
  289. #define VALID(x) (x | 0x80)
  290. static unsigned char intc_irq_sense_table[IRQ_TYPE_SENSE_MASK + 1] = {
  291. [IRQ_TYPE_EDGE_FALLING] = VALID(0),
  292. [IRQ_TYPE_EDGE_RISING] = VALID(1),
  293. [IRQ_TYPE_LEVEL_LOW] = VALID(2),
  294. /* SH7706, SH7707 and SH7709 do not support high level triggered */
  295. #if !defined(CONFIG_CPU_SUBTYPE_SH7706) && \
  296. !defined(CONFIG_CPU_SUBTYPE_SH7707) && \
  297. !defined(CONFIG_CPU_SUBTYPE_SH7709)
  298. [IRQ_TYPE_LEVEL_HIGH] = VALID(3),
  299. #endif
  300. };
  301. static int intc_set_sense(unsigned int irq, unsigned int type)
  302. {
  303. struct intc_desc_int *d = get_intc_desc(irq);
  304. unsigned char value = intc_irq_sense_table[type & IRQ_TYPE_SENSE_MASK];
  305. struct intc_handle_int *ihp;
  306. unsigned long addr;
  307. if (!value)
  308. return -EINVAL;
  309. ihp = intc_find_irq(d->sense, d->nr_sense, irq);
  310. if (ihp) {
  311. addr = INTC_REG(d, _INTC_ADDR_E(ihp->handle), 0);
  312. intc_reg_fns[_INTC_FN(ihp->handle)](addr, ihp->handle, value);
  313. }
  314. return 0;
  315. }
  316. static unsigned int __init intc_get_reg(struct intc_desc_int *d,
  317. unsigned long address)
  318. {
  319. unsigned int k;
  320. for (k = 0; k < d->nr_reg; k++) {
  321. if (d->reg[k] == address)
  322. return k;
  323. }
  324. BUG();
  325. return 0;
  326. }
  327. static intc_enum __init intc_grp_id(struct intc_desc *desc,
  328. intc_enum enum_id)
  329. {
  330. struct intc_group *g = desc->groups;
  331. unsigned int i, j;
  332. for (i = 0; g && enum_id && i < desc->nr_groups; i++) {
  333. g = desc->groups + i;
  334. for (j = 0; g->enum_ids[j]; j++) {
  335. if (g->enum_ids[j] != enum_id)
  336. continue;
  337. return g->enum_id;
  338. }
  339. }
  340. return 0;
  341. }
  342. static unsigned int __init intc_mask_data(struct intc_desc *desc,
  343. struct intc_desc_int *d,
  344. intc_enum enum_id, int do_grps)
  345. {
  346. struct intc_mask_reg *mr = desc->mask_regs;
  347. unsigned int i, j, fn, mode;
  348. unsigned long reg_e, reg_d;
  349. for (i = 0; mr && enum_id && i < desc->nr_mask_regs; i++) {
  350. mr = desc->mask_regs + i;
  351. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  352. if (mr->enum_ids[j] != enum_id)
  353. continue;
  354. if (mr->set_reg && mr->clr_reg) {
  355. fn = REG_FN_WRITE_BASE;
  356. mode = MODE_DUAL_REG;
  357. reg_e = mr->clr_reg;
  358. reg_d = mr->set_reg;
  359. } else {
  360. fn = REG_FN_MODIFY_BASE;
  361. if (mr->set_reg) {
  362. mode = MODE_ENABLE_REG;
  363. reg_e = mr->set_reg;
  364. reg_d = mr->set_reg;
  365. } else {
  366. mode = MODE_MASK_REG;
  367. reg_e = mr->clr_reg;
  368. reg_d = mr->clr_reg;
  369. }
  370. }
  371. fn += (mr->reg_width >> 3) - 1;
  372. return _INTC_MK(fn, mode,
  373. intc_get_reg(d, reg_e),
  374. intc_get_reg(d, reg_d),
  375. 1,
  376. (mr->reg_width - 1) - j);
  377. }
  378. }
  379. if (do_grps)
  380. return intc_mask_data(desc, d, intc_grp_id(desc, enum_id), 0);
  381. return 0;
  382. }
  383. static unsigned int __init intc_prio_data(struct intc_desc *desc,
  384. struct intc_desc_int *d,
  385. intc_enum enum_id, int do_grps)
  386. {
  387. struct intc_prio_reg *pr = desc->prio_regs;
  388. unsigned int i, j, fn, mode, bit;
  389. unsigned long reg_e, reg_d;
  390. for (i = 0; pr && enum_id && i < desc->nr_prio_regs; i++) {
  391. pr = desc->prio_regs + i;
  392. for (j = 0; j < ARRAY_SIZE(pr->enum_ids); j++) {
  393. if (pr->enum_ids[j] != enum_id)
  394. continue;
  395. if (pr->set_reg && pr->clr_reg) {
  396. fn = REG_FN_WRITE_BASE;
  397. mode = MODE_PCLR_REG;
  398. reg_e = pr->set_reg;
  399. reg_d = pr->clr_reg;
  400. } else {
  401. fn = REG_FN_MODIFY_BASE;
  402. mode = MODE_PRIO_REG;
  403. if (!pr->set_reg)
  404. BUG();
  405. reg_e = pr->set_reg;
  406. reg_d = pr->set_reg;
  407. }
  408. fn += (pr->reg_width >> 3) - 1;
  409. BUG_ON((j + 1) * pr->field_width > pr->reg_width);
  410. bit = pr->reg_width - ((j + 1) * pr->field_width);
  411. return _INTC_MK(fn, mode,
  412. intc_get_reg(d, reg_e),
  413. intc_get_reg(d, reg_d),
  414. pr->field_width, bit);
  415. }
  416. }
  417. if (do_grps)
  418. return intc_prio_data(desc, d, intc_grp_id(desc, enum_id), 0);
  419. return 0;
  420. }
  421. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  422. static unsigned int __init intc_ack_data(struct intc_desc *desc,
  423. struct intc_desc_int *d,
  424. intc_enum enum_id)
  425. {
  426. struct intc_mask_reg *mr = desc->ack_regs;
  427. unsigned int i, j, fn, mode;
  428. unsigned long reg_e, reg_d;
  429. for (i = 0; mr && enum_id && i < desc->nr_ack_regs; i++) {
  430. mr = desc->ack_regs + i;
  431. for (j = 0; j < ARRAY_SIZE(mr->enum_ids); j++) {
  432. if (mr->enum_ids[j] != enum_id)
  433. continue;
  434. fn = REG_FN_MODIFY_BASE;
  435. mode = MODE_ENABLE_REG;
  436. reg_e = mr->set_reg;
  437. reg_d = mr->set_reg;
  438. fn += (mr->reg_width >> 3) - 1;
  439. return _INTC_MK(fn, mode,
  440. intc_get_reg(d, reg_e),
  441. intc_get_reg(d, reg_d),
  442. 1,
  443. (mr->reg_width - 1) - j);
  444. }
  445. }
  446. return 0;
  447. }
  448. #endif
  449. static unsigned int __init intc_sense_data(struct intc_desc *desc,
  450. struct intc_desc_int *d,
  451. intc_enum enum_id)
  452. {
  453. struct intc_sense_reg *sr = desc->sense_regs;
  454. unsigned int i, j, fn, bit;
  455. for (i = 0; sr && enum_id && i < desc->nr_sense_regs; i++) {
  456. sr = desc->sense_regs + i;
  457. for (j = 0; j < ARRAY_SIZE(sr->enum_ids); j++) {
  458. if (sr->enum_ids[j] != enum_id)
  459. continue;
  460. fn = REG_FN_MODIFY_BASE;
  461. fn += (sr->reg_width >> 3) - 1;
  462. BUG_ON((j + 1) * sr->field_width > sr->reg_width);
  463. bit = sr->reg_width - ((j + 1) * sr->field_width);
  464. return _INTC_MK(fn, 0, intc_get_reg(d, sr->reg),
  465. 0, sr->field_width, bit);
  466. }
  467. }
  468. return 0;
  469. }
  470. static void __init intc_register_irq(struct intc_desc *desc,
  471. struct intc_desc_int *d,
  472. intc_enum enum_id,
  473. unsigned int irq)
  474. {
  475. struct intc_handle_int *hp;
  476. unsigned int data[2], primary;
  477. /* Prefer single interrupt source bitmap over other combinations:
  478. * 1. bitmap, single interrupt source
  479. * 2. priority, single interrupt source
  480. * 3. bitmap, multiple interrupt sources (groups)
  481. * 4. priority, multiple interrupt sources (groups)
  482. */
  483. data[0] = intc_mask_data(desc, d, enum_id, 0);
  484. data[1] = intc_prio_data(desc, d, enum_id, 0);
  485. primary = 0;
  486. if (!data[0] && data[1])
  487. primary = 1;
  488. if (!data[0] && !data[1])
  489. pr_warning("intc: missing unique irq mask for "
  490. "irq %d (vect 0x%04x)\n", irq, irq2evt(irq));
  491. data[0] = data[0] ? data[0] : intc_mask_data(desc, d, enum_id, 1);
  492. data[1] = data[1] ? data[1] : intc_prio_data(desc, d, enum_id, 1);
  493. if (!data[primary])
  494. primary ^= 1;
  495. BUG_ON(!data[primary]); /* must have primary masking method */
  496. disable_irq_nosync(irq);
  497. set_irq_chip_and_handler_name(irq, &d->chip,
  498. handle_level_irq, "level");
  499. set_irq_chip_data(irq, (void *)data[primary]);
  500. /* set priority level
  501. * - this needs to be at least 2 for 5-bit priorities on 7780
  502. */
  503. intc_prio_level[irq] = 2;
  504. /* enable secondary masking method if present */
  505. if (data[!primary])
  506. _intc_enable(irq, data[!primary]);
  507. /* add irq to d->prio list if priority is available */
  508. if (data[1]) {
  509. hp = d->prio + d->nr_prio;
  510. hp->irq = irq;
  511. hp->handle = data[1];
  512. if (primary) {
  513. /*
  514. * only secondary priority should access registers, so
  515. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  516. */
  517. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  518. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  519. }
  520. d->nr_prio++;
  521. }
  522. /* add irq to d->sense list if sense is available */
  523. data[0] = intc_sense_data(desc, d, enum_id);
  524. if (data[0]) {
  525. (d->sense + d->nr_sense)->irq = irq;
  526. (d->sense + d->nr_sense)->handle = data[0];
  527. d->nr_sense++;
  528. }
  529. /* irq should be disabled by default */
  530. d->chip.mask(irq);
  531. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  532. if (desc->ack_regs)
  533. ack_handle[irq] = intc_ack_data(desc, d, enum_id);
  534. #endif
  535. }
  536. static unsigned int __init save_reg(struct intc_desc_int *d,
  537. unsigned int cnt,
  538. unsigned long value,
  539. unsigned int smp)
  540. {
  541. if (value) {
  542. d->reg[cnt] = value;
  543. #ifdef CONFIG_SMP
  544. d->smp[cnt] = smp;
  545. #endif
  546. return 1;
  547. }
  548. return 0;
  549. }
  550. static unsigned char *intc_evt2irq_table;
  551. unsigned int intc_evt2irq(unsigned int vector)
  552. {
  553. unsigned int irq = evt2irq(vector);
  554. if (intc_evt2irq_table && intc_evt2irq_table[irq])
  555. irq = intc_evt2irq_table[irq];
  556. return irq;
  557. }
  558. void __init register_intc_controller(struct intc_desc *desc)
  559. {
  560. unsigned int i, k, smp;
  561. struct intc_desc_int *d;
  562. d = alloc_bootmem(sizeof(*d));
  563. INIT_LIST_HEAD(&d->list);
  564. list_add(&d->list, &intc_list);
  565. d->nr_reg = desc->mask_regs ? desc->nr_mask_regs * 2 : 0;
  566. d->nr_reg += desc->prio_regs ? desc->nr_prio_regs * 2 : 0;
  567. d->nr_reg += desc->sense_regs ? desc->nr_sense_regs : 0;
  568. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  569. d->nr_reg += desc->ack_regs ? desc->nr_ack_regs : 0;
  570. #endif
  571. d->reg = alloc_bootmem(d->nr_reg * sizeof(*d->reg));
  572. #ifdef CONFIG_SMP
  573. d->smp = alloc_bootmem(d->nr_reg * sizeof(*d->smp));
  574. #endif
  575. k = 0;
  576. if (desc->mask_regs) {
  577. for (i = 0; i < desc->nr_mask_regs; i++) {
  578. smp = IS_SMP(desc->mask_regs[i]);
  579. k += save_reg(d, k, desc->mask_regs[i].set_reg, smp);
  580. k += save_reg(d, k, desc->mask_regs[i].clr_reg, smp);
  581. }
  582. }
  583. if (desc->prio_regs) {
  584. d->prio = alloc_bootmem(desc->nr_vectors * sizeof(*d->prio));
  585. for (i = 0; i < desc->nr_prio_regs; i++) {
  586. smp = IS_SMP(desc->prio_regs[i]);
  587. k += save_reg(d, k, desc->prio_regs[i].set_reg, smp);
  588. k += save_reg(d, k, desc->prio_regs[i].clr_reg, smp);
  589. }
  590. }
  591. if (desc->sense_regs) {
  592. d->sense = alloc_bootmem(desc->nr_vectors * sizeof(*d->sense));
  593. for (i = 0; i < desc->nr_sense_regs; i++) {
  594. k += save_reg(d, k, desc->sense_regs[i].reg, 0);
  595. }
  596. }
  597. d->chip.name = desc->name;
  598. d->chip.mask = intc_disable;
  599. d->chip.unmask = intc_enable;
  600. d->chip.mask_ack = intc_disable;
  601. d->chip.enable = intc_enable;
  602. d->chip.disable = intc_disable;
  603. d->chip.shutdown = intc_disable;
  604. d->chip.set_type = intc_set_sense;
  605. d->chip.set_wake = intc_set_wake;
  606. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  607. if (desc->ack_regs) {
  608. for (i = 0; i < desc->nr_ack_regs; i++)
  609. k += save_reg(d, k, desc->ack_regs[i].set_reg, 0);
  610. d->chip.mask_ack = intc_mask_ack;
  611. }
  612. #endif
  613. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  614. /* keep the first vector only if same enum is used multiple times */
  615. for (i = 0; i < desc->nr_vectors; i++) {
  616. struct intc_vect *vect = desc->vectors + i;
  617. int first_irq = evt2irq(vect->vect);
  618. if (!vect->enum_id)
  619. continue;
  620. for (k = i + 1; k < desc->nr_vectors; k++) {
  621. struct intc_vect *vect2 = desc->vectors + k;
  622. if (vect->enum_id != vect2->enum_id)
  623. continue;
  624. vect2->enum_id = 0;
  625. if (!intc_evt2irq_table)
  626. intc_evt2irq_table = alloc_bootmem(NR_IRQS);
  627. if (!intc_evt2irq_table) {
  628. pr_warning("intc: cannot allocate evt2irq!\n");
  629. continue;
  630. }
  631. intc_evt2irq_table[evt2irq(vect2->vect)] = first_irq;
  632. }
  633. }
  634. /* register the vectors one by one */
  635. for (i = 0; i < desc->nr_vectors; i++) {
  636. struct intc_vect *vect = desc->vectors + i;
  637. if (!vect->enum_id)
  638. continue;
  639. intc_register_irq(desc, d, vect->enum_id, evt2irq(vect->vect));
  640. }
  641. }
  642. static int intc_suspend(struct sys_device *dev, pm_message_t state)
  643. {
  644. struct intc_desc_int *d;
  645. struct irq_desc *desc;
  646. int irq;
  647. /* get intc controller associated with this sysdev */
  648. d = container_of(dev, struct intc_desc_int, sysdev);
  649. /* enable wakeup irqs belonging to this intc controller */
  650. for_each_irq_desc(irq, desc) {
  651. if ((desc->status & IRQ_WAKEUP) && (desc->chip == &d->chip))
  652. intc_enable(irq);
  653. }
  654. return 0;
  655. }
  656. static struct sysdev_class intc_sysdev_class = {
  657. .name = "intc",
  658. .suspend = intc_suspend,
  659. };
  660. /* register this intc as sysdev to allow suspend/resume */
  661. static int __init register_intc_sysdevs(void)
  662. {
  663. struct intc_desc_int *d;
  664. int error;
  665. int id = 0;
  666. error = sysdev_class_register(&intc_sysdev_class);
  667. if (!error) {
  668. list_for_each_entry(d, &intc_list, list) {
  669. d->sysdev.id = id;
  670. d->sysdev.cls = &intc_sysdev_class;
  671. error = sysdev_register(&d->sysdev);
  672. if (error)
  673. break;
  674. id++;
  675. }
  676. }
  677. if (error)
  678. pr_warning("intc: sysdev registration error\n");
  679. return error;
  680. }
  681. device_initcall(register_intc_sysdevs);