sama5d3.dtsi 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048
  1. /*
  2. * sama5d3.dtsi - Device Tree Include file for SAMA5D3 family SoC
  3. * applies to SAMA5D31, SAMA5D33, SAMA5D34, SAMA5D35 SoC
  4. *
  5. * Copyright (C) 2013 Atmel,
  6. * 2013 Ludovic Desroches <ludovic.desroches@atmel.com>
  7. *
  8. * Licensed under GPLv2 or later.
  9. */
  10. #include "skeleton.dtsi"
  11. #include <dt-bindings/pinctrl/at91.h>
  12. #include <dt-bindings/interrupt-controller/irq.h>
  13. #include <dt-bindings/gpio/gpio.h>
  14. / {
  15. model = "Atmel SAMA5D3 family SoC";
  16. compatible = "atmel,sama5d3", "atmel,sama5";
  17. interrupt-parent = <&aic>;
  18. aliases {
  19. serial0 = &dbgu;
  20. serial1 = &usart0;
  21. serial2 = &usart1;
  22. serial3 = &usart2;
  23. serial4 = &usart3;
  24. gpio0 = &pioA;
  25. gpio1 = &pioB;
  26. gpio2 = &pioC;
  27. gpio3 = &pioD;
  28. gpio4 = &pioE;
  29. tcb0 = &tcb0;
  30. tcb1 = &tcb1;
  31. i2c0 = &i2c0;
  32. i2c1 = &i2c1;
  33. i2c2 = &i2c2;
  34. ssc0 = &ssc0;
  35. ssc1 = &ssc1;
  36. };
  37. cpus {
  38. cpu@0 {
  39. compatible = "arm,cortex-a5";
  40. };
  41. };
  42. memory {
  43. reg = <0x20000000 0x8000000>;
  44. };
  45. ahb {
  46. compatible = "simple-bus";
  47. #address-cells = <1>;
  48. #size-cells = <1>;
  49. ranges;
  50. apb {
  51. compatible = "simple-bus";
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. ranges;
  55. mmc0: mmc@f0000000 {
  56. compatible = "atmel,hsmci";
  57. reg = <0xf0000000 0x600>;
  58. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  59. dmas = <&dma0 2 0>;
  60. dma-names = "rxtx";
  61. pinctrl-names = "default";
  62. pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7>;
  63. status = "disabled";
  64. #address-cells = <1>;
  65. #size-cells = <0>;
  66. };
  67. spi0: spi@f0004000 {
  68. #address-cells = <1>;
  69. #size-cells = <0>;
  70. compatible = "atmel,at91sam9x5-spi";
  71. reg = <0xf0004000 0x100>;
  72. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  73. cs-gpios = <&pioD 13 0
  74. &pioD 14 0 /* conflicts with SCK0 and CANRX0 */
  75. &pioD 15 0 /* conflicts with CTS0 and CANTX0 */
  76. &pioD 16 0 /* conflicts with RTS0 and PWMFI3 */
  77. >;
  78. pinctrl-names = "default";
  79. pinctrl-0 = <&pinctrl_spi0>;
  80. status = "disabled";
  81. };
  82. ssc0: ssc@f0008000 {
  83. compatible = "atmel,at91sam9g45-ssc";
  84. reg = <0xf0008000 0x4000>;
  85. interrupts = <38 IRQ_TYPE_LEVEL_HIGH 4>;
  86. pinctrl-names = "default";
  87. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  88. status = "disabled";
  89. };
  90. can0: can@f000c000 {
  91. compatible = "atmel,at91sam9x5-can";
  92. reg = <0xf000c000 0x300>;
  93. interrupts = <40 IRQ_TYPE_LEVEL_HIGH 3>;
  94. pinctrl-names = "default";
  95. pinctrl-0 = <&pinctrl_can0_rx_tx>;
  96. status = "disabled";
  97. };
  98. tcb0: timer@f0010000 {
  99. compatible = "atmel,at91sam9x5-tcb";
  100. reg = <0xf0010000 0x100>;
  101. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  102. };
  103. i2c0: i2c@f0014000 {
  104. compatible = "atmel,at91sam9x5-i2c";
  105. reg = <0xf0014000 0x4000>;
  106. interrupts = <18 IRQ_TYPE_LEVEL_HIGH 6>;
  107. dmas = <&dma0 2 7>,
  108. <&dma0 2 8>;
  109. dma-names = "tx", "rx";
  110. pinctrl-names = "default";
  111. pinctrl-0 = <&pinctrl_i2c0>;
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. status = "disabled";
  115. };
  116. i2c1: i2c@f0018000 {
  117. compatible = "atmel,at91sam9x5-i2c";
  118. reg = <0xf0018000 0x4000>;
  119. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 6>;
  120. dmas = <&dma0 2 9>,
  121. <&dma0 2 10>;
  122. dma-names = "tx", "rx";
  123. pinctrl-names = "default";
  124. pinctrl-0 = <&pinctrl_i2c1>;
  125. #address-cells = <1>;
  126. #size-cells = <0>;
  127. status = "disabled";
  128. };
  129. usart0: serial@f001c000 {
  130. compatible = "atmel,at91sam9260-usart";
  131. reg = <0xf001c000 0x100>;
  132. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 5>;
  133. pinctrl-names = "default";
  134. pinctrl-0 = <&pinctrl_usart0>;
  135. status = "disabled";
  136. };
  137. usart1: serial@f0020000 {
  138. compatible = "atmel,at91sam9260-usart";
  139. reg = <0xf0020000 0x100>;
  140. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 5>;
  141. pinctrl-names = "default";
  142. pinctrl-0 = <&pinctrl_usart1>;
  143. status = "disabled";
  144. };
  145. macb0: ethernet@f0028000 {
  146. compatible = "cnds,pc302-gem", "cdns,gem";
  147. reg = <0xf0028000 0x100>;
  148. interrupts = <34 IRQ_TYPE_LEVEL_HIGH 3>;
  149. pinctrl-names = "default";
  150. pinctrl-0 = <&pinctrl_macb0_data_rgmii &pinctrl_macb0_signal_rgmii>;
  151. status = "disabled";
  152. };
  153. isi: isi@f0034000 {
  154. compatible = "atmel,at91sam9g45-isi";
  155. reg = <0xf0034000 0x4000>;
  156. interrupts = <37 IRQ_TYPE_LEVEL_HIGH 5>;
  157. status = "disabled";
  158. };
  159. mmc1: mmc@f8000000 {
  160. compatible = "atmel,hsmci";
  161. reg = <0xf8000000 0x600>;
  162. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 0>;
  163. dmas = <&dma1 2 0>;
  164. dma-names = "rxtx";
  165. pinctrl-names = "default";
  166. pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3>;
  167. status = "disabled";
  168. #address-cells = <1>;
  169. #size-cells = <0>;
  170. };
  171. mmc2: mmc@f8004000 {
  172. compatible = "atmel,hsmci";
  173. reg = <0xf8004000 0x600>;
  174. interrupts = <23 IRQ_TYPE_LEVEL_HIGH 0>;
  175. dmas = <&dma1 2 1>;
  176. dma-names = "rxtx";
  177. pinctrl-names = "default";
  178. pinctrl-0 = <&pinctrl_mmc2_clk_cmd_dat0 &pinctrl_mmc2_dat1_3>;
  179. status = "disabled";
  180. #address-cells = <1>;
  181. #size-cells = <0>;
  182. };
  183. spi1: spi@f8008000 {
  184. #address-cells = <1>;
  185. #size-cells = <0>;
  186. compatible = "atmel,at91sam9x5-spi";
  187. reg = <0xf8008000 0x100>;
  188. interrupts = <25 IRQ_TYPE_LEVEL_HIGH 3>;
  189. cs-gpios = <&pioC 25 0
  190. &pioC 26 0 /* conflitcs with TWD1 and ISI_D11 */
  191. &pioC 27 0 /* conflitcs with TWCK1 and ISI_D10 */
  192. &pioC 28 0 /* conflitcs with PWMFI0 and ISI_D9 */
  193. >;
  194. pinctrl-names = "default";
  195. pinctrl-0 = <&pinctrl_spi1>;
  196. status = "disabled";
  197. };
  198. ssc1: ssc@f800c000 {
  199. compatible = "atmel,at91sam9g45-ssc";
  200. reg = <0xf800c000 0x4000>;
  201. interrupts = <39 IRQ_TYPE_LEVEL_HIGH 4>;
  202. pinctrl-names = "default";
  203. pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
  204. status = "disabled";
  205. };
  206. can1: can@f8010000 {
  207. compatible = "atmel,at91sam9x5-can";
  208. reg = <0xf8010000 0x300>;
  209. interrupts = <41 IRQ_TYPE_LEVEL_HIGH 3>;
  210. pinctrl-names = "default";
  211. pinctrl-0 = <&pinctrl_can1_rx_tx>;
  212. };
  213. tcb1: timer@f8014000 {
  214. compatible = "atmel,at91sam9x5-tcb";
  215. reg = <0xf8014000 0x100>;
  216. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 0>;
  217. };
  218. adc0: adc@f8018000 {
  219. compatible = "atmel,at91sam9260-adc";
  220. reg = <0xf8018000 0x100>;
  221. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  222. pinctrl-names = "default";
  223. pinctrl-0 = <
  224. &pinctrl_adc0_adtrg
  225. &pinctrl_adc0_ad0
  226. &pinctrl_adc0_ad1
  227. &pinctrl_adc0_ad2
  228. &pinctrl_adc0_ad3
  229. &pinctrl_adc0_ad4
  230. &pinctrl_adc0_ad5
  231. &pinctrl_adc0_ad6
  232. &pinctrl_adc0_ad7
  233. &pinctrl_adc0_ad8
  234. &pinctrl_adc0_ad9
  235. &pinctrl_adc0_ad10
  236. &pinctrl_adc0_ad11
  237. >;
  238. atmel,adc-channel-base = <0x50>;
  239. atmel,adc-channels-used = <0xfff>;
  240. atmel,adc-drdy-mask = <0x1000000>;
  241. atmel,adc-num-channels = <12>;
  242. atmel,adc-startup-time = <40>;
  243. atmel,adc-status-register = <0x30>;
  244. atmel,adc-trigger-register = <0xc0>;
  245. atmel,adc-use-external;
  246. atmel,adc-vref = <3000>;
  247. atmel,adc-res = <10 12>;
  248. atmel,adc-res-names = "lowres", "highres";
  249. status = "disabled";
  250. trigger@0 {
  251. trigger-name = "external-rising";
  252. trigger-value = <0x1>;
  253. trigger-external;
  254. };
  255. trigger@1 {
  256. trigger-name = "external-falling";
  257. trigger-value = <0x2>;
  258. trigger-external;
  259. };
  260. trigger@2 {
  261. trigger-name = "external-any";
  262. trigger-value = <0x3>;
  263. trigger-external;
  264. };
  265. trigger@3 {
  266. trigger-name = "continuous";
  267. trigger-value = <0x6>;
  268. };
  269. };
  270. tsadcc: tsadcc@f8018000 {
  271. compatible = "atmel,at91sam9x5-tsadcc";
  272. reg = <0xf8018000 0x4000>;
  273. interrupts = <29 IRQ_TYPE_LEVEL_HIGH 5>;
  274. atmel,tsadcc_clock = <300000>;
  275. atmel,filtering_average = <0x03>;
  276. atmel,pendet_debounce = <0x08>;
  277. atmel,pendet_sensitivity = <0x02>;
  278. atmel,ts_sample_hold_time = <0x0a>;
  279. status = "disabled";
  280. };
  281. i2c2: i2c@f801c000 {
  282. compatible = "atmel,at91sam9x5-i2c";
  283. reg = <0xf801c000 0x4000>;
  284. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 6>;
  285. dmas = <&dma1 2 11>,
  286. <&dma1 2 12>;
  287. dma-names = "tx", "rx";
  288. #address-cells = <1>;
  289. #size-cells = <0>;
  290. status = "disabled";
  291. };
  292. usart2: serial@f8020000 {
  293. compatible = "atmel,at91sam9260-usart";
  294. reg = <0xf8020000 0x100>;
  295. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
  296. pinctrl-names = "default";
  297. pinctrl-0 = <&pinctrl_usart2>;
  298. status = "disabled";
  299. };
  300. usart3: serial@f8024000 {
  301. compatible = "atmel,at91sam9260-usart";
  302. reg = <0xf8024000 0x100>;
  303. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  304. pinctrl-names = "default";
  305. pinctrl-0 = <&pinctrl_usart3>;
  306. status = "disabled";
  307. };
  308. macb1: ethernet@f802c000 {
  309. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  310. reg = <0xf802c000 0x100>;
  311. interrupts = <35 IRQ_TYPE_LEVEL_HIGH 3>;
  312. pinctrl-names = "default";
  313. pinctrl-0 = <&pinctrl_macb1_rmii>;
  314. status = "disabled";
  315. };
  316. sha@f8034000 {
  317. compatible = "atmel,sam9g46-sha";
  318. reg = <0xf8034000 0x100>;
  319. interrupts = <42 IRQ_TYPE_LEVEL_HIGH 0>;
  320. };
  321. aes@f8038000 {
  322. compatible = "atmel,sam9g46-aes";
  323. reg = <0xf8038000 0x100>;
  324. interrupts = <43 4 0>;
  325. };
  326. tdes@f803c000 {
  327. compatible = "atmel,sam9g46-tdes";
  328. reg = <0xf803c000 0x100>;
  329. interrupts = <44 IRQ_TYPE_LEVEL_HIGH 0>;
  330. };
  331. dma0: dma-controller@ffffe600 {
  332. compatible = "atmel,at91sam9g45-dma";
  333. reg = <0xffffe600 0x200>;
  334. interrupts = <30 IRQ_TYPE_LEVEL_HIGH 0>;
  335. #dma-cells = <2>;
  336. };
  337. dma1: dma-controller@ffffe800 {
  338. compatible = "atmel,at91sam9g45-dma";
  339. reg = <0xffffe800 0x200>;
  340. interrupts = <31 IRQ_TYPE_LEVEL_HIGH 0>;
  341. #dma-cells = <2>;
  342. };
  343. ramc0: ramc@ffffea00 {
  344. compatible = "atmel,at91sam9g45-ddramc";
  345. reg = <0xffffea00 0x200>;
  346. };
  347. dbgu: serial@ffffee00 {
  348. compatible = "atmel,at91sam9260-usart";
  349. reg = <0xffffee00 0x200>;
  350. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 7>;
  351. pinctrl-names = "default";
  352. pinctrl-0 = <&pinctrl_dbgu>;
  353. status = "disabled";
  354. };
  355. aic: interrupt-controller@fffff000 {
  356. #interrupt-cells = <3>;
  357. compatible = "atmel,sama5d3-aic";
  358. interrupt-controller;
  359. reg = <0xfffff000 0x200>;
  360. atmel,external-irqs = <47>;
  361. };
  362. pinctrl@fffff200 {
  363. #address-cells = <1>;
  364. #size-cells = <1>;
  365. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  366. ranges = <0xfffff200 0xfffff200 0xa00>;
  367. atmel,mux-mask = <
  368. /* A B C */
  369. 0xffffffff 0xc0fc0000 0xc0ff0000 /* pioA */
  370. 0xffffffff 0x0ff8ffff 0x00000000 /* pioB */
  371. 0xffffffff 0xbc00f1ff 0x7c00fc00 /* pioC */
  372. 0xffffffff 0xc001c0e0 0x0001c1e0 /* pioD */
  373. 0xffffffff 0xbf9f8000 0x18000000 /* pioE */
  374. >;
  375. /* shared pinctrl settings */
  376. adc0 {
  377. pinctrl_adc0_adtrg: adc0_adtrg {
  378. atmel,pins =
  379. <AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD19 periph A ADTRG */
  380. };
  381. pinctrl_adc0_ad0: adc0_ad0 {
  382. atmel,pins =
  383. <AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD20 periph A AD0 */
  384. };
  385. pinctrl_adc0_ad1: adc0_ad1 {
  386. atmel,pins =
  387. <AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A AD1 */
  388. };
  389. pinctrl_adc0_ad2: adc0_ad2 {
  390. atmel,pins =
  391. <AT91_PIOD 22 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD22 periph A AD2 */
  392. };
  393. pinctrl_adc0_ad3: adc0_ad3 {
  394. atmel,pins =
  395. <AT91_PIOD 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD23 periph A AD3 */
  396. };
  397. pinctrl_adc0_ad4: adc0_ad4 {
  398. atmel,pins =
  399. <AT91_PIOD 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD24 periph A AD4 */
  400. };
  401. pinctrl_adc0_ad5: adc0_ad5 {
  402. atmel,pins =
  403. <AT91_PIOD 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD25 periph A AD5 */
  404. };
  405. pinctrl_adc0_ad6: adc0_ad6 {
  406. atmel,pins =
  407. <AT91_PIOD 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD26 periph A AD6 */
  408. };
  409. pinctrl_adc0_ad7: adc0_ad7 {
  410. atmel,pins =
  411. <AT91_PIOD 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD27 periph A AD7 */
  412. };
  413. pinctrl_adc0_ad8: adc0_ad8 {
  414. atmel,pins =
  415. <AT91_PIOD 28 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD28 periph A AD8 */
  416. };
  417. pinctrl_adc0_ad9: adc0_ad9 {
  418. atmel,pins =
  419. <AT91_PIOD 29 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD29 periph A AD9 */
  420. };
  421. pinctrl_adc0_ad10: adc0_ad10 {
  422. atmel,pins =
  423. <AT91_PIOD 30 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD30 periph A AD10, conflicts with PCK0 */
  424. };
  425. pinctrl_adc0_ad11: adc0_ad11 {
  426. atmel,pins =
  427. <AT91_PIOD 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD31 periph A AD11, conflicts with PCK1 */
  428. };
  429. };
  430. can0 {
  431. pinctrl_can0_rx_tx: can0_rx_tx {
  432. atmel,pins =
  433. <AT91_PIOD 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PD14 periph C RX, conflicts with SCK0, SPI0_NPCS1 */
  434. AT91_PIOD 15 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PD15 periph C TX, conflicts with CTS0, SPI0_NPCS2 */
  435. };
  436. };
  437. can1 {
  438. pinctrl_can1_rx_tx: can1_rx_tx {
  439. atmel,pins =
  440. <AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B RX, conflicts with GCRS */
  441. AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB15 periph B TX, conflicts with GCOL */
  442. };
  443. };
  444. dbgu {
  445. pinctrl_dbgu: dbgu-0 {
  446. atmel,pins =
  447. <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB30 periph A */
  448. AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB31 periph A with pullup */
  449. };
  450. };
  451. i2c0 {
  452. pinctrl_i2c0: i2c0-0 {
  453. atmel,pins =
  454. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A TWD0 pin, conflicts with URXD1, ISI_VSYNC */
  455. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A TWCK0 pin, conflicts with UTXD1, ISI_HSYNC */
  456. };
  457. };
  458. i2c1 {
  459. pinctrl_i2c1: i2c1-0 {
  460. atmel,pins =
  461. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE /* PC26 periph B TWD1 pin, conflicts with SPI1_NPCS1, ISI_D11 */
  462. AT91_PIOC 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC27 periph B TWCK1 pin, conflicts with SPI1_NPCS2, ISI_D10 */
  463. };
  464. };
  465. isi {
  466. pinctrl_isi: isi-0 {
  467. atmel,pins =
  468. <AT91_PIOA 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA16 periph C ISI_D0, conflicts with LCDDAT16 */
  469. AT91_PIOA 17 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA17 periph C ISI_D1, conflicts with LCDDAT17 */
  470. AT91_PIOA 18 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA18 periph C ISI_D2, conflicts with LCDDAT18, TWD2 */
  471. AT91_PIOA 19 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA19 periph C ISI_D3, conflicts with LCDDAT19, TWCK2 */
  472. AT91_PIOA 20 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA20 periph C ISI_D4, conflicts with LCDDAT20, PWMH0 */
  473. AT91_PIOA 21 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA21 periph C ISI_D5, conflicts with LCDDAT21, PWML0 */
  474. AT91_PIOA 22 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA22 periph C ISI_D6, conflicts with LCDDAT22, PWMH1 */
  475. AT91_PIOA 23 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA23 periph C ISI_D7, conflicts with LCDDAT23, PWML1 */
  476. AT91_PIOC 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC30 periph C ISI_PCK, conflicts with UTXD0 */
  477. AT91_PIOA 31 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA31 periph C ISI_HSYNC, conflicts with TWCK0, UTXD1 */
  478. AT91_PIOA 30 AT91_PERIPH_C AT91_PINCTRL_NONE /* PA30 periph C ISI_VSYNC, conflicts with TWD0, URXD1 */
  479. AT91_PIOC 29 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC29 periph C ISI_PD8, conflicts with URXD0, PWMFI2 */
  480. AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C ISI_PD9, conflicts with SPI1_NPCS3, PWMFI0 */
  481. };
  482. pinctrl_isi_pck_as_mck: isi_pck_as_mck-0 {
  483. atmel,pins =
  484. <AT91_PIOD 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PD31 periph B ISI_MCK */
  485. };
  486. };
  487. lcd {
  488. pinctrl_lcd: lcd-0 {
  489. atmel,pins =
  490. <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA24 periph A LCDPWM */
  491. AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA26 periph A LCDVSYNC */
  492. AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA27 periph A LCDHSYNC */
  493. AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA25 periph A LCDDISP */
  494. AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA29 periph A LCDDEN */
  495. AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA28 periph A LCDPCK */
  496. AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A LCDD0 pin */
  497. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A LCDD1 pin */
  498. AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA2 periph A LCDD2 pin */
  499. AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA3 periph A LCDD3 pin */
  500. AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA4 periph A LCDD4 pin */
  501. AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA5 periph A LCDD5 pin */
  502. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA6 periph A LCDD6 pin */
  503. AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A LCDD7 pin */
  504. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A LCDD8 pin */
  505. AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A LCDD9 pin */
  506. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A LCDD10 pin */
  507. AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A LCDD11 pin */
  508. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A LCDD12 pin */
  509. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A LCDD13 pin */
  510. AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A LCDD14 pin */
  511. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A LCDD15 pin */
  512. AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC14 periph C LCDD16 pin */
  513. AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC13 periph C LCDD17 pin */
  514. AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC12 periph C LCDD18 pin */
  515. AT91_PIOC 11 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC11 periph C LCDD19 pin */
  516. AT91_PIOC 10 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC10 periph C LCDD20 pin */
  517. AT91_PIOC 15 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC15 periph C LCDD21 pin */
  518. AT91_PIOE 27 AT91_PERIPH_C AT91_PINCTRL_NONE /* PE27 periph C LCDD22 pin */
  519. AT91_PIOE 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PE28 periph C LCDD23 pin */
  520. };
  521. };
  522. macb0 {
  523. pinctrl_macb0_data_rgmii: macb0_data_rgmii {
  524. atmel,pins =
  525. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A GTX0, conflicts with PWMH0 */
  526. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A GTX1, conflicts with PWML0 */
  527. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A GTX2, conflicts with TK1 */
  528. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A GTX3, conflicts with TF1 */
  529. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A GRX0, conflicts with PWMH1 */
  530. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A GRX1, conflicts with PWML1 */
  531. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A GRX2, conflicts with TD1 */
  532. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB7 periph A GRX3, conflicts with RK1 */
  533. };
  534. pinctrl_macb0_data_gmii: macb0_data_gmii {
  535. atmel,pins =
  536. <AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB19 periph B GTX4, conflicts with MCI1_CDA */
  537. AT91_PIOB 20 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB20 periph B GTX5, conflicts with MCI1_DA0 */
  538. AT91_PIOB 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB21 periph B GTX6, conflicts with MCI1_DA1 */
  539. AT91_PIOB 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB22 periph B GTX7, conflicts with MCI1_DA2 */
  540. AT91_PIOB 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB23 periph B GRX4, conflicts with MCI1_DA3 */
  541. AT91_PIOB 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB24 periph B GRX5, conflicts with MCI1_CK */
  542. AT91_PIOB 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB25 periph B GRX6, conflicts with SCK1 */
  543. AT91_PIOB 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB26 periph B GRX7, conflicts with CTS1 */
  544. };
  545. pinctrl_macb0_signal_rgmii: macb0_signal_rgmii {
  546. atmel,pins =
  547. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A GTXCK, conflicts with PWMH2 */
  548. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  549. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  550. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  551. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  552. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  553. AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A G125CK */
  554. };
  555. pinctrl_macb0_signal_gmii: macb0_signal_gmii {
  556. atmel,pins =
  557. <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A GTXEN, conflicts with PWML2 */
  558. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A GTXER, conflicts with RF1 */
  559. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A GRXCK, conflicts with RD1 */
  560. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A GRXDV, conflicts with PWMH3 */
  561. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A GRXER, conflicts with PWML3 */
  562. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A GCRS, conflicts with CANRX1 */
  563. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A GCOL, conflicts with CANTX1 */
  564. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A GMDC */
  565. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB17 periph A GMDIO */
  566. AT91_PIOB 27 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB27 periph B G125CKO */
  567. };
  568. };
  569. macb1 {
  570. pinctrl_macb1_rmii: macb1_rmii-0 {
  571. atmel,pins =
  572. <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC0 periph A ETX0, conflicts with TIOA3 */
  573. AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC1 periph A ETX1, conflicts with TIOB3 */
  574. AT91_PIOC 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC2 periph A ERX0, conflicts with TCLK3 */
  575. AT91_PIOC 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC3 periph A ERX1, conflicts with TIOA4 */
  576. AT91_PIOC 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC4 periph A ETXEN, conflicts with TIOB4 */
  577. AT91_PIOC 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC5 periph A ECRSDV,conflicts with TCLK4 */
  578. AT91_PIOC 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC6 periph A ERXER, conflicts with TIOA5 */
  579. AT91_PIOC 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC7 periph A EREFCK, conflicts with TIOB5 */
  580. AT91_PIOC 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC8 periph A EMDC, conflicts with TCLK5 */
  581. AT91_PIOC 9 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC9 periph A EMDIO */
  582. };
  583. };
  584. mmc0 {
  585. pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
  586. atmel,pins =
  587. <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A MCI0_CK */
  588. AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
  589. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD1 periph A MCI0_DA0 with pullup */
  590. };
  591. pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
  592. atmel,pins =
  593. <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
  594. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
  595. AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD4 periph A MCI0_DA3 with pullup */
  596. };
  597. pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
  598. atmel,pins =
  599. <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
  600. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
  601. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD7 periph A MCI0_DA6 with pullup, conlicts with TCLK0, PWMH3 */
  602. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD8 periph A MCI0_DA7 with pullup, conflicts with PWML3 */
  603. };
  604. };
  605. mmc1 {
  606. pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
  607. atmel,pins =
  608. <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB24 periph A MCI1_CK, conflicts with GRX5 */
  609. AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
  610. AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
  611. };
  612. pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
  613. atmel,pins =
  614. <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
  615. AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
  616. AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB23 periph A MCI1_DA3 with pullup, conflicts with GRX4 */
  617. };
  618. };
  619. mmc2 {
  620. pinctrl_mmc2_clk_cmd_dat0: mmc2_clk_cmd_dat0 {
  621. atmel,pins =
  622. <AT91_PIOC 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC15 periph A MCI2_CK, conflicts with PCK2 */
  623. AT91_PIOC 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PC10 periph A MCI2_CDA with pullup */
  624. AT91_PIOC 11 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC11 periph A MCI2_DA0 with pullup */
  625. };
  626. pinctrl_mmc2_dat1_3: mmc2_dat1_3 {
  627. atmel,pins =
  628. <AT91_PIOC 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC12 periph A MCI2_DA1 with pullup, conflicts with TIOA1 */
  629. AT91_PIOC 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC13 periph A MCI2_DA2 with pullup, conflicts with TIOB1 */
  630. AT91_PIOC 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC14 periph A MCI2_DA3 with pullup, conflicts with TCLK1 */
  631. };
  632. };
  633. nand0 {
  634. pinctrl_nand0_ale_cle: nand0_ale_cle-0 {
  635. atmel,pins =
  636. <AT91_PIOE 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PE21 periph A with pullup */
  637. AT91_PIOE 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PE22 periph A with pullup */
  638. };
  639. };
  640. spi0 {
  641. pinctrl_spi0: spi0-0 {
  642. atmel,pins =
  643. <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A SPI0_MISO pin */
  644. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A SPI0_MOSI pin */
  645. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD12 periph A SPI0_SPCK pin */
  646. };
  647. };
  648. spi1 {
  649. pinctrl_spi1: spi1-0 {
  650. atmel,pins =
  651. <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC22 periph A SPI1_MISO pin */
  652. AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC23 periph A SPI1_MOSI pin */
  653. AT91_PIOC 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC24 periph A SPI1_SPCK pin */
  654. };
  655. };
  656. ssc0 {
  657. pinctrl_ssc0_tx: ssc0_tx {
  658. atmel,pins =
  659. <AT91_PIOC 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC16 periph A TK0 */
  660. AT91_PIOC 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC17 periph A TF0 */
  661. AT91_PIOC 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC18 periph A TD0 */
  662. };
  663. pinctrl_ssc0_rx: ssc0_rx {
  664. atmel,pins =
  665. <AT91_PIOC 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC19 periph A RK0 */
  666. AT91_PIOC 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC20 periph A RF0 */
  667. AT91_PIOC 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PC21 periph A RD0 */
  668. };
  669. };
  670. ssc1 {
  671. pinctrl_ssc1_tx: ssc1_tx {
  672. atmel,pins =
  673. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB2 periph B TK1, conflicts with GTX2 */
  674. AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB3 periph B TF1, conflicts with GTX3 */
  675. AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB6 periph B TD1, conflicts with TD1 */
  676. };
  677. pinctrl_ssc1_rx: ssc1_rx {
  678. atmel,pins =
  679. <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB7 periph B RK1, conflicts with EREFCK */
  680. AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB10 periph B RF1, conflicts with GTXER */
  681. AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB11 periph B RD1, conflicts with GRXCK */
  682. };
  683. };
  684. uart0 {
  685. pinctrl_uart0: uart0-0 {
  686. atmel,pins =
  687. <AT91_PIOC 29 AT91_PERIPH_A AT91_PINCTRL_NONE /* PC29 periph A, conflicts with PWMFI2, ISI_D8 */
  688. AT91_PIOC 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PC30 periph A with pullup, conflicts with ISI_PCK */
  689. };
  690. };
  691. uart1 {
  692. pinctrl_uart1: uart1-0 {
  693. atmel,pins =
  694. <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA30 periph B, conflicts with TWD0, ISI_VSYNC */
  695. AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA31 periph B with pullup, conflicts with TWCK0, ISI_HSYNC */
  696. };
  697. };
  698. usart0 {
  699. pinctrl_usart0: usart0-0 {
  700. atmel,pins =
  701. <AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A */
  702. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PD18 periph A with pullup */
  703. };
  704. pinctrl_usart0_rts_cts: usart0_rts_cts-0 {
  705. atmel,pins =
  706. <AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A, conflicts with SPI0_NPCS2, CANTX0 */
  707. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD16 periph A, conflicts with SPI0_NPCS3, PWMFI3 */
  708. };
  709. };
  710. usart1 {
  711. pinctrl_usart1: usart1-0 {
  712. atmel,pins =
  713. <AT91_PIOB 28 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB28 periph A */
  714. AT91_PIOB 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PB29 periph A with pullup */
  715. };
  716. pinctrl_usart1_rts_cts: usart1_rts_cts-0 {
  717. atmel,pins =
  718. <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB26 periph A, conflicts with GRX7 */
  719. AT91_PIOB 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB27 periph A, conflicts with G125CKO */
  720. };
  721. };
  722. usart2 {
  723. pinctrl_usart2: usart2-0 {
  724. atmel,pins =
  725. <AT91_PIOE 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE25 periph B, conflicts with A25 */
  726. AT91_PIOE 26 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE26 periph B with pullup, conflicts NCS0 */
  727. };
  728. pinctrl_usart2_rts_cts: usart2_rts_cts-0 {
  729. atmel,pins =
  730. <AT91_PIOE 23 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE23 periph B, conflicts with A23 */
  731. AT91_PIOE 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE24 periph B, conflicts with A24 */
  732. };
  733. };
  734. usart3 {
  735. pinctrl_usart3: usart3-0 {
  736. atmel,pins =
  737. <AT91_PIOE 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE18 periph B, conflicts with A18 */
  738. AT91_PIOE 19 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PE19 periph B with pullup, conflicts with A19 */
  739. };
  740. pinctrl_usart3_rts_cts: usart3_rts_cts-0 {
  741. atmel,pins =
  742. <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PE16 periph B, conflicts with A16 */
  743. AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PE17 periph B, conflicts with A17 */
  744. };
  745. };
  746. pioA: gpio@fffff200 {
  747. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  748. reg = <0xfffff200 0x100>;
  749. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 1>;
  750. #gpio-cells = <2>;
  751. gpio-controller;
  752. interrupt-controller;
  753. #interrupt-cells = <2>;
  754. };
  755. pioB: gpio@fffff400 {
  756. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  757. reg = <0xfffff400 0x100>;
  758. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 1>;
  759. #gpio-cells = <2>;
  760. gpio-controller;
  761. interrupt-controller;
  762. #interrupt-cells = <2>;
  763. };
  764. pioC: gpio@fffff600 {
  765. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  766. reg = <0xfffff600 0x100>;
  767. interrupts = <8 IRQ_TYPE_LEVEL_HIGH 1>;
  768. #gpio-cells = <2>;
  769. gpio-controller;
  770. interrupt-controller;
  771. #interrupt-cells = <2>;
  772. };
  773. pioD: gpio@fffff800 {
  774. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  775. reg = <0xfffff800 0x100>;
  776. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 1>;
  777. #gpio-cells = <2>;
  778. gpio-controller;
  779. interrupt-controller;
  780. #interrupt-cells = <2>;
  781. };
  782. pioE: gpio@fffffa00 {
  783. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  784. reg = <0xfffffa00 0x100>;
  785. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 1>;
  786. #gpio-cells = <2>;
  787. gpio-controller;
  788. interrupt-controller;
  789. #interrupt-cells = <2>;
  790. };
  791. };
  792. pmc: pmc@fffffc00 {
  793. compatible = "atmel,at91rm9200-pmc";
  794. reg = <0xfffffc00 0x120>;
  795. };
  796. rstc@fffffe00 {
  797. compatible = "atmel,at91sam9g45-rstc";
  798. reg = <0xfffffe00 0x10>;
  799. };
  800. pit: timer@fffffe30 {
  801. compatible = "atmel,at91sam9260-pit";
  802. reg = <0xfffffe30 0xf>;
  803. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
  804. };
  805. watchdog@fffffe40 {
  806. compatible = "atmel,at91sam9260-wdt";
  807. reg = <0xfffffe40 0x10>;
  808. status = "disabled";
  809. };
  810. rtc@fffffeb0 {
  811. compatible = "atmel,at91rm9200-rtc";
  812. reg = <0xfffffeb0 0x30>;
  813. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  814. };
  815. };
  816. usb0: gadget@00500000 {
  817. #address-cells = <1>;
  818. #size-cells = <0>;
  819. compatible = "atmel,at91sam9rl-udc";
  820. reg = <0x00500000 0x100000
  821. 0xf8030000 0x4000>;
  822. interrupts = <33 IRQ_TYPE_LEVEL_HIGH 2>;
  823. status = "disabled";
  824. ep0 {
  825. reg = <0>;
  826. atmel,fifo-size = <64>;
  827. atmel,nb-banks = <1>;
  828. };
  829. ep1 {
  830. reg = <1>;
  831. atmel,fifo-size = <1024>;
  832. atmel,nb-banks = <3>;
  833. atmel,can-dma;
  834. atmel,can-isoc;
  835. };
  836. ep2 {
  837. reg = <2>;
  838. atmel,fifo-size = <1024>;
  839. atmel,nb-banks = <3>;
  840. atmel,can-dma;
  841. atmel,can-isoc;
  842. };
  843. ep3 {
  844. reg = <3>;
  845. atmel,fifo-size = <1024>;
  846. atmel,nb-banks = <2>;
  847. atmel,can-dma;
  848. };
  849. ep4 {
  850. reg = <4>;
  851. atmel,fifo-size = <1024>;
  852. atmel,nb-banks = <2>;
  853. atmel,can-dma;
  854. };
  855. ep5 {
  856. reg = <5>;
  857. atmel,fifo-size = <1024>;
  858. atmel,nb-banks = <2>;
  859. atmel,can-dma;
  860. };
  861. ep6 {
  862. reg = <6>;
  863. atmel,fifo-size = <1024>;
  864. atmel,nb-banks = <2>;
  865. atmel,can-dma;
  866. };
  867. ep7 {
  868. reg = <7>;
  869. atmel,fifo-size = <1024>;
  870. atmel,nb-banks = <2>;
  871. atmel,can-dma;
  872. };
  873. ep8 {
  874. reg = <8>;
  875. atmel,fifo-size = <1024>;
  876. atmel,nb-banks = <2>;
  877. };
  878. ep9 {
  879. reg = <9>;
  880. atmel,fifo-size = <1024>;
  881. atmel,nb-banks = <2>;
  882. };
  883. ep10 {
  884. reg = <10>;
  885. atmel,fifo-size = <1024>;
  886. atmel,nb-banks = <2>;
  887. };
  888. ep11 {
  889. reg = <11>;
  890. atmel,fifo-size = <1024>;
  891. atmel,nb-banks = <2>;
  892. };
  893. ep12 {
  894. reg = <12>;
  895. atmel,fifo-size = <1024>;
  896. atmel,nb-banks = <2>;
  897. };
  898. ep13 {
  899. reg = <13>;
  900. atmel,fifo-size = <1024>;
  901. atmel,nb-banks = <2>;
  902. };
  903. ep14 {
  904. reg = <14>;
  905. atmel,fifo-size = <1024>;
  906. atmel,nb-banks = <2>;
  907. };
  908. ep15 {
  909. reg = <15>;
  910. atmel,fifo-size = <1024>;
  911. atmel,nb-banks = <2>;
  912. };
  913. };
  914. usb1: ohci@00600000 {
  915. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  916. reg = <0x00600000 0x100000>;
  917. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  918. status = "disabled";
  919. };
  920. usb2: ehci@00700000 {
  921. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  922. reg = <0x00700000 0x100000>;
  923. interrupts = <32 IRQ_TYPE_LEVEL_HIGH 2>;
  924. status = "disabled";
  925. };
  926. nand0: nand@60000000 {
  927. compatible = "atmel,at91rm9200-nand";
  928. #address-cells = <1>;
  929. #size-cells = <1>;
  930. reg = < 0x60000000 0x01000000 /* EBI CS3 */
  931. 0xffffc070 0x00000490 /* SMC PMECC regs */
  932. 0xffffc500 0x00000100 /* SMC PMECC Error Location regs */
  933. 0x00100000 0x00100000 /* ROM code */
  934. 0x70000000 0x10000000 /* NFC Command Registers */
  935. 0xffffc000 0x00000070 /* NFC HSMC regs */
  936. 0x00200000 0x00100000 /* NFC SRAM banks */
  937. >;
  938. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 6>;
  939. atmel,nand-addr-offset = <21>;
  940. atmel,nand-cmd-offset = <22>;
  941. pinctrl-names = "default";
  942. pinctrl-0 = <&pinctrl_nand0_ale_cle>;
  943. atmel,pmecc-lookup-table-offset = <0x10000 0x18000>;
  944. status = "disabled";
  945. };
  946. };
  947. };