da9055.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. /*
  2. * DA9055 ALSA Soc codec driver
  3. *
  4. * Copyright (c) 2012 Dialog Semiconductor
  5. *
  6. * Tested on (Samsung SMDK6410 board + DA9055 EVB) using I2S and I2C
  7. * Written by David Chen <david.chen@diasemi.com> and
  8. * Ashish Chavan <ashish.chavan@kpitcummins.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/i2c.h>
  17. #include <linux/regmap.h>
  18. #include <linux/slab.h>
  19. #include <linux/module.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include <sound/initval.h>
  24. #include <sound/tlv.h>
  25. #include <sound/da9055.h>
  26. /* DA9055 register space */
  27. /* Status Registers */
  28. #define DA9055_STATUS1 0x02
  29. #define DA9055_PLL_STATUS 0x03
  30. #define DA9055_AUX_L_GAIN_STATUS 0x04
  31. #define DA9055_AUX_R_GAIN_STATUS 0x05
  32. #define DA9055_MIC_L_GAIN_STATUS 0x06
  33. #define DA9055_MIC_R_GAIN_STATUS 0x07
  34. #define DA9055_MIXIN_L_GAIN_STATUS 0x08
  35. #define DA9055_MIXIN_R_GAIN_STATUS 0x09
  36. #define DA9055_ADC_L_GAIN_STATUS 0x0A
  37. #define DA9055_ADC_R_GAIN_STATUS 0x0B
  38. #define DA9055_DAC_L_GAIN_STATUS 0x0C
  39. #define DA9055_DAC_R_GAIN_STATUS 0x0D
  40. #define DA9055_HP_L_GAIN_STATUS 0x0E
  41. #define DA9055_HP_R_GAIN_STATUS 0x0F
  42. #define DA9055_LINE_GAIN_STATUS 0x10
  43. /* System Initialisation Registers */
  44. #define DA9055_CIF_CTRL 0x20
  45. #define DA9055_DIG_ROUTING_AIF 0X21
  46. #define DA9055_SR 0x22
  47. #define DA9055_REFERENCES 0x23
  48. #define DA9055_PLL_FRAC_TOP 0x24
  49. #define DA9055_PLL_FRAC_BOT 0x25
  50. #define DA9055_PLL_INTEGER 0x26
  51. #define DA9055_PLL_CTRL 0x27
  52. #define DA9055_AIF_CLK_MODE 0x28
  53. #define DA9055_AIF_CTRL 0x29
  54. #define DA9055_DIG_ROUTING_DAC 0x2A
  55. #define DA9055_ALC_CTRL1 0x2B
  56. /* Input - Gain, Select and Filter Registers */
  57. #define DA9055_AUX_L_GAIN 0x30
  58. #define DA9055_AUX_R_GAIN 0x31
  59. #define DA9055_MIXIN_L_SELECT 0x32
  60. #define DA9055_MIXIN_R_SELECT 0x33
  61. #define DA9055_MIXIN_L_GAIN 0x34
  62. #define DA9055_MIXIN_R_GAIN 0x35
  63. #define DA9055_ADC_L_GAIN 0x36
  64. #define DA9055_ADC_R_GAIN 0x37
  65. #define DA9055_ADC_FILTERS1 0x38
  66. #define DA9055_MIC_L_GAIN 0x39
  67. #define DA9055_MIC_R_GAIN 0x3A
  68. /* Output - Gain, Select and Filter Registers */
  69. #define DA9055_DAC_FILTERS5 0x40
  70. #define DA9055_DAC_FILTERS2 0x41
  71. #define DA9055_DAC_FILTERS3 0x42
  72. #define DA9055_DAC_FILTERS4 0x43
  73. #define DA9055_DAC_FILTERS1 0x44
  74. #define DA9055_DAC_L_GAIN 0x45
  75. #define DA9055_DAC_R_GAIN 0x46
  76. #define DA9055_CP_CTRL 0x47
  77. #define DA9055_HP_L_GAIN 0x48
  78. #define DA9055_HP_R_GAIN 0x49
  79. #define DA9055_LINE_GAIN 0x4A
  80. #define DA9055_MIXOUT_L_SELECT 0x4B
  81. #define DA9055_MIXOUT_R_SELECT 0x4C
  82. /* System Controller Registers */
  83. #define DA9055_SYSTEM_MODES_INPUT 0x50
  84. #define DA9055_SYSTEM_MODES_OUTPUT 0x51
  85. /* Control Registers */
  86. #define DA9055_AUX_L_CTRL 0x60
  87. #define DA9055_AUX_R_CTRL 0x61
  88. #define DA9055_MIC_BIAS_CTRL 0x62
  89. #define DA9055_MIC_L_CTRL 0x63
  90. #define DA9055_MIC_R_CTRL 0x64
  91. #define DA9055_MIXIN_L_CTRL 0x65
  92. #define DA9055_MIXIN_R_CTRL 0x66
  93. #define DA9055_ADC_L_CTRL 0x67
  94. #define DA9055_ADC_R_CTRL 0x68
  95. #define DA9055_DAC_L_CTRL 0x69
  96. #define DA9055_DAC_R_CTRL 0x6A
  97. #define DA9055_HP_L_CTRL 0x6B
  98. #define DA9055_HP_R_CTRL 0x6C
  99. #define DA9055_LINE_CTRL 0x6D
  100. #define DA9055_MIXOUT_L_CTRL 0x6E
  101. #define DA9055_MIXOUT_R_CTRL 0x6F
  102. /* Configuration Registers */
  103. #define DA9055_LDO_CTRL 0x90
  104. #define DA9055_IO_CTRL 0x91
  105. #define DA9055_GAIN_RAMP_CTRL 0x92
  106. #define DA9055_MIC_CONFIG 0x93
  107. #define DA9055_PC_COUNT 0x94
  108. #define DA9055_CP_VOL_THRESHOLD1 0x95
  109. #define DA9055_CP_DELAY 0x96
  110. #define DA9055_CP_DETECTOR 0x97
  111. #define DA9055_AIF_OFFSET 0x98
  112. #define DA9055_DIG_CTRL 0x99
  113. #define DA9055_ALC_CTRL2 0x9A
  114. #define DA9055_ALC_CTRL3 0x9B
  115. #define DA9055_ALC_NOISE 0x9C
  116. #define DA9055_ALC_TARGET_MIN 0x9D
  117. #define DA9055_ALC_TARGET_MAX 0x9E
  118. #define DA9055_ALC_GAIN_LIMITS 0x9F
  119. #define DA9055_ALC_ANA_GAIN_LIMITS 0xA0
  120. #define DA9055_ALC_ANTICLIP_CTRL 0xA1
  121. #define DA9055_ALC_ANTICLIP_LEVEL 0xA2
  122. #define DA9055_ALC_OFFSET_OP2M_L 0xA6
  123. #define DA9055_ALC_OFFSET_OP2U_L 0xA7
  124. #define DA9055_ALC_OFFSET_OP2M_R 0xAB
  125. #define DA9055_ALC_OFFSET_OP2U_R 0xAC
  126. #define DA9055_ALC_CIC_OP_LVL_CTRL 0xAD
  127. #define DA9055_ALC_CIC_OP_LVL_DATA 0xAE
  128. #define DA9055_DAC_NG_SETUP_TIME 0xAF
  129. #define DA9055_DAC_NG_OFF_THRESHOLD 0xB0
  130. #define DA9055_DAC_NG_ON_THRESHOLD 0xB1
  131. #define DA9055_DAC_NG_CTRL 0xB2
  132. /* SR bit fields */
  133. #define DA9055_SR_8000 (0x1 << 0)
  134. #define DA9055_SR_11025 (0x2 << 0)
  135. #define DA9055_SR_12000 (0x3 << 0)
  136. #define DA9055_SR_16000 (0x5 << 0)
  137. #define DA9055_SR_22050 (0x6 << 0)
  138. #define DA9055_SR_24000 (0x7 << 0)
  139. #define DA9055_SR_32000 (0x9 << 0)
  140. #define DA9055_SR_44100 (0xA << 0)
  141. #define DA9055_SR_48000 (0xB << 0)
  142. #define DA9055_SR_88200 (0xE << 0)
  143. #define DA9055_SR_96000 (0xF << 0)
  144. /* REFERENCES bit fields */
  145. #define DA9055_BIAS_EN (1 << 3)
  146. #define DA9055_VMID_EN (1 << 7)
  147. /* PLL_CTRL bit fields */
  148. #define DA9055_PLL_INDIV_10_20_MHZ (1 << 2)
  149. #define DA9055_PLL_SRM_EN (1 << 6)
  150. #define DA9055_PLL_EN (1 << 7)
  151. /* AIF_CLK_MODE bit fields */
  152. #define DA9055_AIF_BCLKS_PER_WCLK_32 (0 << 0)
  153. #define DA9055_AIF_BCLKS_PER_WCLK_64 (1 << 0)
  154. #define DA9055_AIF_BCLKS_PER_WCLK_128 (2 << 0)
  155. #define DA9055_AIF_BCLKS_PER_WCLK_256 (3 << 0)
  156. #define DA9055_AIF_CLK_EN_SLAVE_MODE (0 << 7)
  157. #define DA9055_AIF_CLK_EN_MASTER_MODE (1 << 7)
  158. /* AIF_CTRL bit fields */
  159. #define DA9055_AIF_FORMAT_I2S_MODE (0 << 0)
  160. #define DA9055_AIF_FORMAT_LEFT_J (1 << 0)
  161. #define DA9055_AIF_FORMAT_RIGHT_J (2 << 0)
  162. #define DA9055_AIF_FORMAT_DSP (3 << 0)
  163. #define DA9055_AIF_WORD_S16_LE (0 << 2)
  164. #define DA9055_AIF_WORD_S20_3LE (1 << 2)
  165. #define DA9055_AIF_WORD_S24_LE (2 << 2)
  166. #define DA9055_AIF_WORD_S32_LE (3 << 2)
  167. /* MIXIN_L_CTRL bit fields */
  168. #define DA9055_MIXIN_L_MIX_EN (1 << 3)
  169. /* MIXIN_R_CTRL bit fields */
  170. #define DA9055_MIXIN_R_MIX_EN (1 << 3)
  171. /* ADC_L_CTRL bit fields */
  172. #define DA9055_ADC_L_EN (1 << 7)
  173. /* ADC_R_CTRL bit fields */
  174. #define DA9055_ADC_R_EN (1 << 7)
  175. /* DAC_L_CTRL bit fields */
  176. #define DA9055_DAC_L_MUTE_EN (1 << 6)
  177. /* DAC_R_CTRL bit fields */
  178. #define DA9055_DAC_R_MUTE_EN (1 << 6)
  179. /* HP_L_CTRL bit fields */
  180. #define DA9055_HP_L_AMP_OE (1 << 3)
  181. /* HP_R_CTRL bit fields */
  182. #define DA9055_HP_R_AMP_OE (1 << 3)
  183. /* LINE_CTRL bit fields */
  184. #define DA9055_LINE_AMP_OE (1 << 3)
  185. /* MIXOUT_L_CTRL bit fields */
  186. #define DA9055_MIXOUT_L_MIX_EN (1 << 3)
  187. /* MIXOUT_R_CTRL bit fields */
  188. #define DA9055_MIXOUT_R_MIX_EN (1 << 3)
  189. /* MIC bias select bit fields */
  190. #define DA9055_MICBIAS2_EN (1 << 6)
  191. /* ALC_CIC_OP_LEVEL_CTRL bit fields */
  192. #define DA9055_ALC_DATA_MIDDLE (2 << 0)
  193. #define DA9055_ALC_DATA_TOP (3 << 0)
  194. #define DA9055_ALC_CIC_OP_CHANNEL_LEFT (0 << 7)
  195. #define DA9055_ALC_CIC_OP_CHANNEL_RIGHT (1 << 7)
  196. #define DA9055_AIF_BCLK_MASK (3 << 0)
  197. #define DA9055_AIF_CLK_MODE_MASK (1 << 7)
  198. #define DA9055_AIF_FORMAT_MASK (3 << 0)
  199. #define DA9055_AIF_WORD_LENGTH_MASK (3 << 2)
  200. #define DA9055_GAIN_RAMPING_EN (1 << 5)
  201. #define DA9055_MICBIAS_LEVEL_MASK (3 << 4)
  202. #define DA9055_ALC_OFFSET_15_8 0x00FF00
  203. #define DA9055_ALC_OFFSET_17_16 0x030000
  204. #define DA9055_ALC_AVG_ITERATIONS 5
  205. struct pll_div {
  206. int fref;
  207. int fout;
  208. u8 frac_top;
  209. u8 frac_bot;
  210. u8 integer;
  211. u8 mode; /* 0 = slave, 1 = master */
  212. };
  213. /* PLL divisor table */
  214. static const struct pll_div da9055_pll_div[] = {
  215. /* for MASTER mode, fs = 44.1Khz and its harmonics */
  216. {11289600, 2822400, 0x00, 0x00, 0x20, 1}, /* MCLK=11.2896Mhz */
  217. {12000000, 2822400, 0x03, 0x61, 0x1E, 1}, /* MCLK=12Mhz */
  218. {12288000, 2822400, 0x0C, 0xCC, 0x1D, 1}, /* MCLK=12.288Mhz */
  219. {13000000, 2822400, 0x19, 0x45, 0x1B, 1}, /* MCLK=13Mhz */
  220. {13500000, 2822400, 0x18, 0x56, 0x1A, 1}, /* MCLK=13.5Mhz */
  221. {14400000, 2822400, 0x02, 0xD0, 0x19, 1}, /* MCLK=14.4Mhz */
  222. {19200000, 2822400, 0x1A, 0x1C, 0x12, 1}, /* MCLK=19.2Mhz */
  223. {19680000, 2822400, 0x0B, 0x6D, 0x12, 1}, /* MCLK=19.68Mhz */
  224. {19800000, 2822400, 0x07, 0xDD, 0x12, 1}, /* MCLK=19.8Mhz */
  225. /* for MASTER mode, fs = 48Khz and its harmonics */
  226. {11289600, 3072000, 0x1A, 0x8E, 0x22, 1}, /* MCLK=11.2896Mhz */
  227. {12000000, 3072000, 0x18, 0x93, 0x20, 1}, /* MCLK=12Mhz */
  228. {12288000, 3072000, 0x00, 0x00, 0x20, 1}, /* MCLK=12.288Mhz */
  229. {13000000, 3072000, 0x07, 0xEA, 0x1E, 1}, /* MCLK=13Mhz */
  230. {13500000, 3072000, 0x04, 0x11, 0x1D, 1}, /* MCLK=13.5Mhz */
  231. {14400000, 3072000, 0x09, 0xD0, 0x1B, 1}, /* MCLK=14.4Mhz */
  232. {19200000, 3072000, 0x0F, 0x5C, 0x14, 1}, /* MCLK=19.2Mhz */
  233. {19680000, 3072000, 0x1F, 0x60, 0x13, 1}, /* MCLK=19.68Mhz */
  234. {19800000, 3072000, 0x1B, 0x80, 0x13, 1}, /* MCLK=19.8Mhz */
  235. /* for SLAVE mode with SRM */
  236. {11289600, 2822400, 0x0D, 0x47, 0x21, 0}, /* MCLK=11.2896Mhz */
  237. {12000000, 2822400, 0x0D, 0xFA, 0x1F, 0}, /* MCLK=12Mhz */
  238. {12288000, 2822400, 0x16, 0x66, 0x1E, 0}, /* MCLK=12.288Mhz */
  239. {13000000, 2822400, 0x00, 0x98, 0x1D, 0}, /* MCLK=13Mhz */
  240. {13500000, 2822400, 0x1E, 0x33, 0x1B, 0}, /* MCLK=13.5Mhz */
  241. {14400000, 2822400, 0x06, 0x50, 0x1A, 0}, /* MCLK=14.4Mhz */
  242. {19200000, 2822400, 0x14, 0xBC, 0x13, 0}, /* MCLK=19.2Mhz */
  243. {19680000, 2822400, 0x05, 0x66, 0x13, 0}, /* MCLK=19.68Mhz */
  244. {19800000, 2822400, 0x01, 0xAE, 0x13, 0}, /* MCLK=19.8Mhz */
  245. };
  246. enum clk_src {
  247. DA9055_CLKSRC_MCLK
  248. };
  249. /* Gain and Volume */
  250. static const unsigned int aux_vol_tlv[] = {
  251. TLV_DB_RANGE_HEAD(2),
  252. 0x0, 0x10, TLV_DB_SCALE_ITEM(-5400, 0, 0),
  253. /* -54dB to 15dB */
  254. 0x11, 0x3f, TLV_DB_SCALE_ITEM(-5400, 150, 0)
  255. };
  256. static const unsigned int digital_gain_tlv[] = {
  257. TLV_DB_RANGE_HEAD(2),
  258. 0x0, 0x07, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  259. /* -78dB to 12dB */
  260. 0x08, 0x7f, TLV_DB_SCALE_ITEM(-7800, 75, 0)
  261. };
  262. static const unsigned int alc_analog_gain_tlv[] = {
  263. TLV_DB_RANGE_HEAD(2),
  264. 0x0, 0x0, TLV_DB_SCALE_ITEM(TLV_DB_GAIN_MUTE, 0, 1),
  265. /* 0dB to 36dB */
  266. 0x01, 0x07, TLV_DB_SCALE_ITEM(0, 600, 0)
  267. };
  268. static const DECLARE_TLV_DB_SCALE(mic_vol_tlv, -600, 600, 0);
  269. static const DECLARE_TLV_DB_SCALE(mixin_gain_tlv, -450, 150, 0);
  270. static const DECLARE_TLV_DB_SCALE(eq_gain_tlv, -1050, 150, 0);
  271. static const DECLARE_TLV_DB_SCALE(hp_vol_tlv, -5700, 100, 0);
  272. static const DECLARE_TLV_DB_SCALE(lineout_vol_tlv, -4800, 100, 0);
  273. static const DECLARE_TLV_DB_SCALE(alc_threshold_tlv, -9450, 150, 0);
  274. static const DECLARE_TLV_DB_SCALE(alc_gain_tlv, 0, 600, 0);
  275. /* ADC and DAC high pass filter cutoff value */
  276. static const char * const da9055_hpf_cutoff_txt[] = {
  277. "Fs/24000", "Fs/12000", "Fs/6000", "Fs/3000"
  278. };
  279. static const struct soc_enum da9055_dac_hpf_cutoff =
  280. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  281. static const struct soc_enum da9055_adc_hpf_cutoff =
  282. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 4, 4, da9055_hpf_cutoff_txt);
  283. /* ADC and DAC voice mode (8kHz) high pass cutoff value */
  284. static const char * const da9055_vf_cutoff_txt[] = {
  285. "2.5Hz", "25Hz", "50Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  286. };
  287. static const struct soc_enum da9055_dac_vf_cutoff =
  288. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  289. static const struct soc_enum da9055_adc_vf_cutoff =
  290. SOC_ENUM_SINGLE(DA9055_ADC_FILTERS1, 0, 8, da9055_vf_cutoff_txt);
  291. /* Gain ramping rate value */
  292. static const char * const da9055_gain_ramping_txt[] = {
  293. "nominal rate", "nominal rate * 4", "nominal rate * 8",
  294. "nominal rate / 8"
  295. };
  296. static const struct soc_enum da9055_gain_ramping_rate =
  297. SOC_ENUM_SINGLE(DA9055_GAIN_RAMP_CTRL, 0, 4, da9055_gain_ramping_txt);
  298. /* DAC noise gate setup time value */
  299. static const char * const da9055_dac_ng_setup_time_txt[] = {
  300. "256 samples", "512 samples", "1024 samples", "2048 samples"
  301. };
  302. static const struct soc_enum da9055_dac_ng_setup_time =
  303. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 0, 4,
  304. da9055_dac_ng_setup_time_txt);
  305. /* DAC noise gate rampup rate value */
  306. static const char * const da9055_dac_ng_rampup_txt[] = {
  307. "0.02 ms/dB", "0.16 ms/dB"
  308. };
  309. static const struct soc_enum da9055_dac_ng_rampup_rate =
  310. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 2, 2,
  311. da9055_dac_ng_rampup_txt);
  312. /* DAC noise gate rampdown rate value */
  313. static const char * const da9055_dac_ng_rampdown_txt[] = {
  314. "0.64 ms/dB", "20.48 ms/dB"
  315. };
  316. static const struct soc_enum da9055_dac_ng_rampdown_rate =
  317. SOC_ENUM_SINGLE(DA9055_DAC_NG_SETUP_TIME, 3, 2,
  318. da9055_dac_ng_rampdown_txt);
  319. /* DAC soft mute rate value */
  320. static const char * const da9055_dac_soft_mute_rate_txt[] = {
  321. "1", "2", "4", "8", "16", "32", "64"
  322. };
  323. static const struct soc_enum da9055_dac_soft_mute_rate =
  324. SOC_ENUM_SINGLE(DA9055_DAC_FILTERS5, 4, 7,
  325. da9055_dac_soft_mute_rate_txt);
  326. /* DAC routing select */
  327. static const char * const da9055_dac_src_txt[] = {
  328. "ADC output left", "ADC output right", "AIF input left",
  329. "AIF input right"
  330. };
  331. static const struct soc_enum da9055_dac_l_src =
  332. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 0, 4, da9055_dac_src_txt);
  333. static const struct soc_enum da9055_dac_r_src =
  334. SOC_ENUM_SINGLE(DA9055_DIG_ROUTING_DAC, 4, 4, da9055_dac_src_txt);
  335. /* MIC PGA Left source select */
  336. static const char * const da9055_mic_l_src_txt[] = {
  337. "MIC1_P_N", "MIC1_P", "MIC1_N", "MIC2_L"
  338. };
  339. static const struct soc_enum da9055_mic_l_src =
  340. SOC_ENUM_SINGLE(DA9055_MIXIN_L_SELECT, 4, 4, da9055_mic_l_src_txt);
  341. /* MIC PGA Right source select */
  342. static const char * const da9055_mic_r_src_txt[] = {
  343. "MIC2_R_L", "MIC2_R", "MIC2_L"
  344. };
  345. static const struct soc_enum da9055_mic_r_src =
  346. SOC_ENUM_SINGLE(DA9055_MIXIN_R_SELECT, 4, 3, da9055_mic_r_src_txt);
  347. /* ALC Input Signal Tracking rate select */
  348. static const char * const da9055_signal_tracking_rate_txt[] = {
  349. "1/4", "1/16", "1/256", "1/65536"
  350. };
  351. static const struct soc_enum da9055_integ_attack_rate =
  352. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 4, 4,
  353. da9055_signal_tracking_rate_txt);
  354. static const struct soc_enum da9055_integ_release_rate =
  355. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 6, 4,
  356. da9055_signal_tracking_rate_txt);
  357. /* ALC Attack Rate select */
  358. static const char * const da9055_attack_rate_txt[] = {
  359. "44/fs", "88/fs", "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs",
  360. "5632/fs", "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  361. };
  362. static const struct soc_enum da9055_attack_rate =
  363. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 0, 13, da9055_attack_rate_txt);
  364. /* ALC Release Rate select */
  365. static const char * const da9055_release_rate_txt[] = {
  366. "176/fs", "352/fs", "704/fs", "1408/fs", "2816/fs", "5632/fs",
  367. "11264/fs", "22528/fs", "45056/fs", "90112/fs", "180224/fs"
  368. };
  369. static const struct soc_enum da9055_release_rate =
  370. SOC_ENUM_SINGLE(DA9055_ALC_CTRL2, 4, 11, da9055_release_rate_txt);
  371. /* ALC Hold Time select */
  372. static const char * const da9055_hold_time_txt[] = {
  373. "62/fs", "124/fs", "248/fs", "496/fs", "992/fs", "1984/fs", "3968/fs",
  374. "7936/fs", "15872/fs", "31744/fs", "63488/fs", "126976/fs",
  375. "253952/fs", "507904/fs", "1015808/fs", "2031616/fs"
  376. };
  377. static const struct soc_enum da9055_hold_time =
  378. SOC_ENUM_SINGLE(DA9055_ALC_CTRL3, 0, 16, da9055_hold_time_txt);
  379. static int da9055_get_alc_data(struct snd_soc_codec *codec, u8 reg_val)
  380. {
  381. int mid_data, top_data;
  382. int sum = 0;
  383. u8 iteration;
  384. for (iteration = 0; iteration < DA9055_ALC_AVG_ITERATIONS;
  385. iteration++) {
  386. /* Select the left or right channel and capture data */
  387. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL, reg_val);
  388. /* Select middle 8 bits for read back from data register */
  389. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  390. reg_val | DA9055_ALC_DATA_MIDDLE);
  391. mid_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  392. /* Select top 8 bits for read back from data register */
  393. snd_soc_write(codec, DA9055_ALC_CIC_OP_LVL_CTRL,
  394. reg_val | DA9055_ALC_DATA_TOP);
  395. top_data = snd_soc_read(codec, DA9055_ALC_CIC_OP_LVL_DATA);
  396. sum += ((mid_data << 8) | (top_data << 16));
  397. }
  398. return sum / DA9055_ALC_AVG_ITERATIONS;
  399. }
  400. static int da9055_put_alc_sw(struct snd_kcontrol *kcontrol,
  401. struct snd_ctl_elem_value *ucontrol)
  402. {
  403. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  404. u8 reg_val, adc_left, adc_right;
  405. int avg_left_data, avg_right_data, offset_l, offset_r;
  406. if (ucontrol->value.integer.value[0]) {
  407. /*
  408. * While enabling ALC (or ALC sync mode), calibration of the DC
  409. * offsets must be done first
  410. */
  411. /* Save current values from ADC control registers */
  412. adc_left = snd_soc_read(codec, DA9055_ADC_L_CTRL);
  413. adc_right = snd_soc_read(codec, DA9055_ADC_R_CTRL);
  414. /* Enable ADC Left and Right */
  415. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  416. DA9055_ADC_L_EN, DA9055_ADC_L_EN);
  417. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  418. DA9055_ADC_R_EN, DA9055_ADC_R_EN);
  419. /* Calculate average for Left and Right data */
  420. /* Left Data */
  421. avg_left_data = da9055_get_alc_data(codec,
  422. DA9055_ALC_CIC_OP_CHANNEL_LEFT);
  423. /* Right Data */
  424. avg_right_data = da9055_get_alc_data(codec,
  425. DA9055_ALC_CIC_OP_CHANNEL_RIGHT);
  426. /* Calculate DC offset */
  427. offset_l = -avg_left_data;
  428. offset_r = -avg_right_data;
  429. reg_val = (offset_l & DA9055_ALC_OFFSET_15_8) >> 8;
  430. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_L, reg_val);
  431. reg_val = (offset_l & DA9055_ALC_OFFSET_17_16) >> 16;
  432. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_L, reg_val);
  433. reg_val = (offset_r & DA9055_ALC_OFFSET_15_8) >> 8;
  434. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2M_R, reg_val);
  435. reg_val = (offset_r & DA9055_ALC_OFFSET_17_16) >> 16;
  436. snd_soc_write(codec, DA9055_ALC_OFFSET_OP2U_R, reg_val);
  437. /* Restore original values of ADC control registers */
  438. snd_soc_write(codec, DA9055_ADC_L_CTRL, adc_left);
  439. snd_soc_write(codec, DA9055_ADC_R_CTRL, adc_right);
  440. }
  441. return snd_soc_put_volsw(kcontrol, ucontrol);
  442. }
  443. static const struct snd_kcontrol_new da9055_snd_controls[] = {
  444. /* Volume controls */
  445. SOC_DOUBLE_R_TLV("Mic Volume",
  446. DA9055_MIC_L_GAIN, DA9055_MIC_R_GAIN,
  447. 0, 0x7, 0, mic_vol_tlv),
  448. SOC_DOUBLE_R_TLV("Aux Volume",
  449. DA9055_AUX_L_GAIN, DA9055_AUX_R_GAIN,
  450. 0, 0x3f, 0, aux_vol_tlv),
  451. SOC_DOUBLE_R_TLV("Mixin PGA Volume",
  452. DA9055_MIXIN_L_GAIN, DA9055_MIXIN_R_GAIN,
  453. 0, 0xf, 0, mixin_gain_tlv),
  454. SOC_DOUBLE_R_TLV("ADC Volume",
  455. DA9055_ADC_L_GAIN, DA9055_ADC_R_GAIN,
  456. 0, 0x7f, 0, digital_gain_tlv),
  457. SOC_DOUBLE_R_TLV("DAC Volume",
  458. DA9055_DAC_L_GAIN, DA9055_DAC_R_GAIN,
  459. 0, 0x7f, 0, digital_gain_tlv),
  460. SOC_DOUBLE_R_TLV("Headphone Volume",
  461. DA9055_HP_L_GAIN, DA9055_HP_R_GAIN,
  462. 0, 0x3f, 0, hp_vol_tlv),
  463. SOC_SINGLE_TLV("Lineout Volume", DA9055_LINE_GAIN, 0, 0x3f, 0,
  464. lineout_vol_tlv),
  465. /* DAC Equalizer controls */
  466. SOC_SINGLE("DAC EQ Switch", DA9055_DAC_FILTERS4, 7, 1, 0),
  467. SOC_SINGLE_TLV("DAC EQ1 Volume", DA9055_DAC_FILTERS2, 0, 0xf, 0,
  468. eq_gain_tlv),
  469. SOC_SINGLE_TLV("DAC EQ2 Volume", DA9055_DAC_FILTERS2, 4, 0xf, 0,
  470. eq_gain_tlv),
  471. SOC_SINGLE_TLV("DAC EQ3 Volume", DA9055_DAC_FILTERS3, 0, 0xf, 0,
  472. eq_gain_tlv),
  473. SOC_SINGLE_TLV("DAC EQ4 Volume", DA9055_DAC_FILTERS3, 4, 0xf, 0,
  474. eq_gain_tlv),
  475. SOC_SINGLE_TLV("DAC EQ5 Volume", DA9055_DAC_FILTERS4, 0, 0xf, 0,
  476. eq_gain_tlv),
  477. /* High Pass Filter and Voice Mode controls */
  478. SOC_SINGLE("ADC HPF Switch", DA9055_ADC_FILTERS1, 7, 1, 0),
  479. SOC_ENUM("ADC HPF Cutoff", da9055_adc_hpf_cutoff),
  480. SOC_SINGLE("ADC Voice Mode Switch", DA9055_ADC_FILTERS1, 3, 1, 0),
  481. SOC_ENUM("ADC Voice Cutoff", da9055_adc_vf_cutoff),
  482. SOC_SINGLE("DAC HPF Switch", DA9055_DAC_FILTERS1, 7, 1, 0),
  483. SOC_ENUM("DAC HPF Cutoff", da9055_dac_hpf_cutoff),
  484. SOC_SINGLE("DAC Voice Mode Switch", DA9055_DAC_FILTERS1, 3, 1, 0),
  485. SOC_ENUM("DAC Voice Cutoff", da9055_dac_vf_cutoff),
  486. /* Mute controls */
  487. SOC_DOUBLE_R("Mic Switch", DA9055_MIC_L_CTRL,
  488. DA9055_MIC_R_CTRL, 6, 1, 0),
  489. SOC_DOUBLE_R("Aux Switch", DA9055_AUX_L_CTRL,
  490. DA9055_AUX_R_CTRL, 6, 1, 0),
  491. SOC_DOUBLE_R("Mixin PGA Switch", DA9055_MIXIN_L_CTRL,
  492. DA9055_MIXIN_R_CTRL, 6, 1, 0),
  493. SOC_DOUBLE_R("ADC Switch", DA9055_ADC_L_CTRL,
  494. DA9055_ADC_R_CTRL, 6, 1, 0),
  495. SOC_DOUBLE_R("Headphone Switch", DA9055_HP_L_CTRL,
  496. DA9055_HP_R_CTRL, 6, 1, 0),
  497. SOC_SINGLE("Lineout Switch", DA9055_LINE_CTRL, 6, 1, 0),
  498. SOC_SINGLE("DAC Soft Mute Switch", DA9055_DAC_FILTERS5, 7, 1, 0),
  499. SOC_ENUM("DAC Soft Mute Rate", da9055_dac_soft_mute_rate),
  500. /* Zero Cross controls */
  501. SOC_DOUBLE_R("Aux ZC Switch", DA9055_AUX_L_CTRL,
  502. DA9055_AUX_R_CTRL, 4, 1, 0),
  503. SOC_DOUBLE_R("Mixin PGA ZC Switch", DA9055_MIXIN_L_CTRL,
  504. DA9055_MIXIN_R_CTRL, 4, 1, 0),
  505. SOC_DOUBLE_R("Headphone ZC Switch", DA9055_HP_L_CTRL,
  506. DA9055_HP_R_CTRL, 4, 1, 0),
  507. SOC_SINGLE("Lineout ZC Switch", DA9055_LINE_CTRL, 4, 1, 0),
  508. /* Gain Ramping controls */
  509. SOC_DOUBLE_R("Aux Gain Ramping Switch", DA9055_AUX_L_CTRL,
  510. DA9055_AUX_R_CTRL, 5, 1, 0),
  511. SOC_DOUBLE_R("Mixin Gain Ramping Switch", DA9055_MIXIN_L_CTRL,
  512. DA9055_MIXIN_R_CTRL, 5, 1, 0),
  513. SOC_DOUBLE_R("ADC Gain Ramping Switch", DA9055_ADC_L_CTRL,
  514. DA9055_ADC_R_CTRL, 5, 1, 0),
  515. SOC_DOUBLE_R("DAC Gain Ramping Switch", DA9055_DAC_L_CTRL,
  516. DA9055_DAC_R_CTRL, 5, 1, 0),
  517. SOC_DOUBLE_R("Headphone Gain Ramping Switch", DA9055_HP_L_CTRL,
  518. DA9055_HP_R_CTRL, 5, 1, 0),
  519. SOC_SINGLE("Lineout Gain Ramping Switch", DA9055_LINE_CTRL, 5, 1, 0),
  520. SOC_ENUM("Gain Ramping Rate", da9055_gain_ramping_rate),
  521. /* DAC Noise Gate controls */
  522. SOC_SINGLE("DAC NG Switch", DA9055_DAC_NG_CTRL, 7, 1, 0),
  523. SOC_SINGLE("DAC NG ON Threshold", DA9055_DAC_NG_ON_THRESHOLD,
  524. 0, 0x7, 0),
  525. SOC_SINGLE("DAC NG OFF Threshold", DA9055_DAC_NG_OFF_THRESHOLD,
  526. 0, 0x7, 0),
  527. SOC_ENUM("DAC NG Setup Time", da9055_dac_ng_setup_time),
  528. SOC_ENUM("DAC NG Rampup Rate", da9055_dac_ng_rampup_rate),
  529. SOC_ENUM("DAC NG Rampdown Rate", da9055_dac_ng_rampdown_rate),
  530. /* DAC Invertion control */
  531. SOC_SINGLE("DAC Left Invert", DA9055_DIG_CTRL, 3, 1, 0),
  532. SOC_SINGLE("DAC Right Invert", DA9055_DIG_CTRL, 7, 1, 0),
  533. /* DMIC controls */
  534. SOC_DOUBLE_R("DMIC Switch", DA9055_MIXIN_L_SELECT,
  535. DA9055_MIXIN_R_SELECT, 7, 1, 0),
  536. /* ALC Controls */
  537. SOC_DOUBLE_EXT("ALC Switch", DA9055_ALC_CTRL1, 3, 7, 1, 0,
  538. snd_soc_get_volsw, da9055_put_alc_sw),
  539. SOC_SINGLE_EXT("ALC Sync Mode Switch", DA9055_ALC_CTRL1, 1, 1, 0,
  540. snd_soc_get_volsw, da9055_put_alc_sw),
  541. SOC_SINGLE("ALC Offset Switch", DA9055_ALC_CTRL1, 0, 1, 0),
  542. SOC_SINGLE("ALC Anticlip Mode Switch", DA9055_ALC_ANTICLIP_CTRL,
  543. 7, 1, 0),
  544. SOC_SINGLE("ALC Anticlip Level", DA9055_ALC_ANTICLIP_LEVEL,
  545. 0, 0x7f, 0),
  546. SOC_SINGLE_TLV("ALC Min Threshold Volume", DA9055_ALC_TARGET_MIN,
  547. 0, 0x3f, 1, alc_threshold_tlv),
  548. SOC_SINGLE_TLV("ALC Max Threshold Volume", DA9055_ALC_TARGET_MAX,
  549. 0, 0x3f, 1, alc_threshold_tlv),
  550. SOC_SINGLE_TLV("ALC Noise Threshold Volume", DA9055_ALC_NOISE,
  551. 0, 0x3f, 1, alc_threshold_tlv),
  552. SOC_SINGLE_TLV("ALC Max Gain Volume", DA9055_ALC_GAIN_LIMITS,
  553. 4, 0xf, 0, alc_gain_tlv),
  554. SOC_SINGLE_TLV("ALC Max Attenuation Volume", DA9055_ALC_GAIN_LIMITS,
  555. 0, 0xf, 0, alc_gain_tlv),
  556. SOC_SINGLE_TLV("ALC Min Analog Gain Volume",
  557. DA9055_ALC_ANA_GAIN_LIMITS,
  558. 0, 0x7, 0, alc_analog_gain_tlv),
  559. SOC_SINGLE_TLV("ALC Max Analog Gain Volume",
  560. DA9055_ALC_ANA_GAIN_LIMITS,
  561. 4, 0x7, 0, alc_analog_gain_tlv),
  562. SOC_ENUM("ALC Attack Rate", da9055_attack_rate),
  563. SOC_ENUM("ALC Release Rate", da9055_release_rate),
  564. SOC_ENUM("ALC Hold Time", da9055_hold_time),
  565. /*
  566. * Rate at which input signal envelope is tracked as the signal gets
  567. * larger
  568. */
  569. SOC_ENUM("ALC Integ Attack Rate", da9055_integ_attack_rate),
  570. /*
  571. * Rate at which input signal envelope is tracked as the signal gets
  572. * smaller
  573. */
  574. SOC_ENUM("ALC Integ Release Rate", da9055_integ_release_rate),
  575. };
  576. /* DAPM Controls */
  577. /* Mic PGA Left Source */
  578. static const struct snd_kcontrol_new da9055_mic_l_mux_controls =
  579. SOC_DAPM_ENUM("Route", da9055_mic_l_src);
  580. /* Mic PGA Right Source */
  581. static const struct snd_kcontrol_new da9055_mic_r_mux_controls =
  582. SOC_DAPM_ENUM("Route", da9055_mic_r_src);
  583. /* In Mixer Left */
  584. static const struct snd_kcontrol_new da9055_dapm_mixinl_controls[] = {
  585. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXIN_L_SELECT, 0, 1, 0),
  586. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_L_SELECT, 1, 1, 0),
  587. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_L_SELECT, 2, 1, 0),
  588. };
  589. /* In Mixer Right */
  590. static const struct snd_kcontrol_new da9055_dapm_mixinr_controls[] = {
  591. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXIN_R_SELECT, 0, 1, 0),
  592. SOC_DAPM_SINGLE("Mic Right Switch", DA9055_MIXIN_R_SELECT, 1, 1, 0),
  593. SOC_DAPM_SINGLE("Mic Left Switch", DA9055_MIXIN_R_SELECT, 2, 1, 0),
  594. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXIN_R_SELECT, 3, 1, 0),
  595. };
  596. /* DAC Left Source */
  597. static const struct snd_kcontrol_new da9055_dac_l_mux_controls =
  598. SOC_DAPM_ENUM("Route", da9055_dac_l_src);
  599. /* DAC Right Source */
  600. static const struct snd_kcontrol_new da9055_dac_r_mux_controls =
  601. SOC_DAPM_ENUM("Route", da9055_dac_r_src);
  602. /* Out Mixer Left */
  603. static const struct snd_kcontrol_new da9055_dapm_mixoutl_controls[] = {
  604. SOC_DAPM_SINGLE("Aux Left Switch", DA9055_MIXOUT_L_SELECT, 0, 1, 0),
  605. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_L_SELECT, 1, 1, 0),
  606. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_L_SELECT, 2, 1, 0),
  607. SOC_DAPM_SINGLE("DAC Left Switch", DA9055_MIXOUT_L_SELECT, 3, 1, 0),
  608. SOC_DAPM_SINGLE("Aux Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  609. 4, 1, 0),
  610. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_L_SELECT,
  611. 5, 1, 0),
  612. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_L_SELECT,
  613. 6, 1, 0),
  614. };
  615. /* Out Mixer Right */
  616. static const struct snd_kcontrol_new da9055_dapm_mixoutr_controls[] = {
  617. SOC_DAPM_SINGLE("Aux Right Switch", DA9055_MIXOUT_R_SELECT, 0, 1, 0),
  618. SOC_DAPM_SINGLE("Mixin Right Switch", DA9055_MIXOUT_R_SELECT, 1, 1, 0),
  619. SOC_DAPM_SINGLE("Mixin Left Switch", DA9055_MIXOUT_R_SELECT, 2, 1, 0),
  620. SOC_DAPM_SINGLE("DAC Right Switch", DA9055_MIXOUT_R_SELECT, 3, 1, 0),
  621. SOC_DAPM_SINGLE("Aux Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  622. 4, 1, 0),
  623. SOC_DAPM_SINGLE("Mixin Right Invert Switch", DA9055_MIXOUT_R_SELECT,
  624. 5, 1, 0),
  625. SOC_DAPM_SINGLE("Mixin Left Invert Switch", DA9055_MIXOUT_R_SELECT,
  626. 6, 1, 0),
  627. };
  628. /* DAPM widgets */
  629. static const struct snd_soc_dapm_widget da9055_dapm_widgets[] = {
  630. /* Input Side */
  631. /* Input Lines */
  632. SND_SOC_DAPM_INPUT("MIC1"),
  633. SND_SOC_DAPM_INPUT("MIC2"),
  634. SND_SOC_DAPM_INPUT("AUXL"),
  635. SND_SOC_DAPM_INPUT("AUXR"),
  636. /* MUXs for Mic PGA source selection */
  637. SND_SOC_DAPM_MUX("Mic Left Source", SND_SOC_NOPM, 0, 0,
  638. &da9055_mic_l_mux_controls),
  639. SND_SOC_DAPM_MUX("Mic Right Source", SND_SOC_NOPM, 0, 0,
  640. &da9055_mic_r_mux_controls),
  641. /* Input PGAs */
  642. SND_SOC_DAPM_PGA("Mic Left", DA9055_MIC_L_CTRL, 7, 0, NULL, 0),
  643. SND_SOC_DAPM_PGA("Mic Right", DA9055_MIC_R_CTRL, 7, 0, NULL, 0),
  644. SND_SOC_DAPM_PGA("Aux Left", DA9055_AUX_L_CTRL, 7, 0, NULL, 0),
  645. SND_SOC_DAPM_PGA("Aux Right", DA9055_AUX_R_CTRL, 7, 0, NULL, 0),
  646. SND_SOC_DAPM_PGA("MIXIN Left", DA9055_MIXIN_L_CTRL, 7, 0, NULL, 0),
  647. SND_SOC_DAPM_PGA("MIXIN Right", DA9055_MIXIN_R_CTRL, 7, 0, NULL, 0),
  648. SND_SOC_DAPM_SUPPLY("Mic Bias", DA9055_MIC_BIAS_CTRL, 7, 0, NULL, 0),
  649. SND_SOC_DAPM_SUPPLY("AIF", DA9055_AIF_CTRL, 7, 0, NULL, 0),
  650. SND_SOC_DAPM_SUPPLY("Charge Pump", DA9055_CP_CTRL, 7, 0, NULL, 0),
  651. /* Input Mixers */
  652. SND_SOC_DAPM_MIXER("In Mixer Left", SND_SOC_NOPM, 0, 0,
  653. &da9055_dapm_mixinl_controls[0],
  654. ARRAY_SIZE(da9055_dapm_mixinl_controls)),
  655. SND_SOC_DAPM_MIXER("In Mixer Right", SND_SOC_NOPM, 0, 0,
  656. &da9055_dapm_mixinr_controls[0],
  657. ARRAY_SIZE(da9055_dapm_mixinr_controls)),
  658. /* ADCs */
  659. SND_SOC_DAPM_ADC("ADC Left", "Capture", DA9055_ADC_L_CTRL, 7, 0),
  660. SND_SOC_DAPM_ADC("ADC Right", "Capture", DA9055_ADC_R_CTRL, 7, 0),
  661. /* Output Side */
  662. /* MUXs for DAC source selection */
  663. SND_SOC_DAPM_MUX("DAC Left Source", SND_SOC_NOPM, 0, 0,
  664. &da9055_dac_l_mux_controls),
  665. SND_SOC_DAPM_MUX("DAC Right Source", SND_SOC_NOPM, 0, 0,
  666. &da9055_dac_r_mux_controls),
  667. /* AIF input */
  668. SND_SOC_DAPM_AIF_IN("AIFIN Left", "Playback", 0, SND_SOC_NOPM, 0, 0),
  669. SND_SOC_DAPM_AIF_IN("AIFIN Right", "Playback", 0, SND_SOC_NOPM, 0, 0),
  670. /* DACs */
  671. SND_SOC_DAPM_DAC("DAC Left", "Playback", DA9055_DAC_L_CTRL, 7, 0),
  672. SND_SOC_DAPM_DAC("DAC Right", "Playback", DA9055_DAC_R_CTRL, 7, 0),
  673. /* Output Mixers */
  674. SND_SOC_DAPM_MIXER("Out Mixer Left", SND_SOC_NOPM, 0, 0,
  675. &da9055_dapm_mixoutl_controls[0],
  676. ARRAY_SIZE(da9055_dapm_mixoutl_controls)),
  677. SND_SOC_DAPM_MIXER("Out Mixer Right", SND_SOC_NOPM, 0, 0,
  678. &da9055_dapm_mixoutr_controls[0],
  679. ARRAY_SIZE(da9055_dapm_mixoutr_controls)),
  680. /* Output PGAs */
  681. SND_SOC_DAPM_PGA("MIXOUT Left", DA9055_MIXOUT_L_CTRL, 7, 0, NULL, 0),
  682. SND_SOC_DAPM_PGA("MIXOUT Right", DA9055_MIXOUT_R_CTRL, 7, 0, NULL, 0),
  683. SND_SOC_DAPM_PGA("Lineout", DA9055_LINE_CTRL, 7, 0, NULL, 0),
  684. SND_SOC_DAPM_PGA("Headphone Left", DA9055_HP_L_CTRL, 7, 0, NULL, 0),
  685. SND_SOC_DAPM_PGA("Headphone Right", DA9055_HP_R_CTRL, 7, 0, NULL, 0),
  686. /* Output Lines */
  687. SND_SOC_DAPM_OUTPUT("HPL"),
  688. SND_SOC_DAPM_OUTPUT("HPR"),
  689. SND_SOC_DAPM_OUTPUT("LINE"),
  690. };
  691. /* DAPM audio route definition */
  692. static const struct snd_soc_dapm_route da9055_audio_map[] = {
  693. /* Dest Connecting Widget source */
  694. /* Input path */
  695. {"Mic Left Source", "MIC1_P_N", "MIC1"},
  696. {"Mic Left Source", "MIC1_P", "MIC1"},
  697. {"Mic Left Source", "MIC1_N", "MIC1"},
  698. {"Mic Left Source", "MIC2_L", "MIC2"},
  699. {"Mic Right Source", "MIC2_R_L", "MIC2"},
  700. {"Mic Right Source", "MIC2_R", "MIC2"},
  701. {"Mic Right Source", "MIC2_L", "MIC2"},
  702. {"Mic Left", NULL, "Mic Left Source"},
  703. {"Mic Right", NULL, "Mic Right Source"},
  704. {"Aux Left", NULL, "AUXL"},
  705. {"Aux Right", NULL, "AUXR"},
  706. {"In Mixer Left", "Mic Left Switch", "Mic Left"},
  707. {"In Mixer Left", "Mic Right Switch", "Mic Right"},
  708. {"In Mixer Left", "Aux Left Switch", "Aux Left"},
  709. {"In Mixer Right", "Mic Right Switch", "Mic Right"},
  710. {"In Mixer Right", "Mic Left Switch", "Mic Left"},
  711. {"In Mixer Right", "Aux Right Switch", "Aux Right"},
  712. {"In Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  713. {"MIXIN Left", NULL, "In Mixer Left"},
  714. {"ADC Left", NULL, "MIXIN Left"},
  715. {"MIXIN Right", NULL, "In Mixer Right"},
  716. {"ADC Right", NULL, "MIXIN Right"},
  717. {"ADC Left", NULL, "AIF"},
  718. {"ADC Right", NULL, "AIF"},
  719. /* Output path */
  720. {"AIFIN Left", NULL, "AIF"},
  721. {"AIFIN Right", NULL, "AIF"},
  722. {"DAC Left Source", "ADC output left", "ADC Left"},
  723. {"DAC Left Source", "ADC output right", "ADC Right"},
  724. {"DAC Left Source", "AIF input left", "AIFIN Left"},
  725. {"DAC Left Source", "AIF input right", "AIFIN Right"},
  726. {"DAC Right Source", "ADC output left", "ADC Left"},
  727. {"DAC Right Source", "ADC output right", "ADC Right"},
  728. {"DAC Right Source", "AIF input left", "AIFIN Left"},
  729. {"DAC Right Source", "AIF input right", "AIFIN Right"},
  730. {"DAC Left", NULL, "DAC Left Source"},
  731. {"DAC Right", NULL, "DAC Right Source"},
  732. {"Out Mixer Left", "Aux Left Switch", "Aux Left"},
  733. {"Out Mixer Left", "Mixin Left Switch", "MIXIN Left"},
  734. {"Out Mixer Left", "Mixin Right Switch", "MIXIN Right"},
  735. {"Out Mixer Left", "Aux Left Invert Switch", "Aux Left"},
  736. {"Out Mixer Left", "Mixin Left Invert Switch", "MIXIN Left"},
  737. {"Out Mixer Left", "Mixin Right Invert Switch", "MIXIN Right"},
  738. {"Out Mixer Left", "DAC Left Switch", "DAC Left"},
  739. {"Out Mixer Right", "Aux Right Switch", "Aux Right"},
  740. {"Out Mixer Right", "Mixin Right Switch", "MIXIN Right"},
  741. {"Out Mixer Right", "Mixin Left Switch", "MIXIN Left"},
  742. {"Out Mixer Right", "Aux Right Invert Switch", "Aux Right"},
  743. {"Out Mixer Right", "Mixin Right Invert Switch", "MIXIN Right"},
  744. {"Out Mixer Right", "Mixin Left Invert Switch", "MIXIN Left"},
  745. {"Out Mixer Right", "DAC Right Switch", "DAC Right"},
  746. {"MIXOUT Left", NULL, "Out Mixer Left"},
  747. {"Headphone Left", NULL, "MIXOUT Left"},
  748. {"Headphone Left", NULL, "Charge Pump"},
  749. {"HPL", NULL, "Headphone Left"},
  750. {"MIXOUT Right", NULL, "Out Mixer Right"},
  751. {"Headphone Right", NULL, "MIXOUT Right"},
  752. {"Headphone Right", NULL, "Charge Pump"},
  753. {"HPR", NULL, "Headphone Right"},
  754. {"MIXOUT Right", NULL, "Out Mixer Right"},
  755. {"Lineout", NULL, "MIXOUT Right"},
  756. {"LINE", NULL, "Lineout"},
  757. };
  758. /* Codec private data */
  759. struct da9055_priv {
  760. struct regmap *regmap;
  761. unsigned int mclk_rate;
  762. int master;
  763. struct da9055_platform_data *pdata;
  764. };
  765. static struct reg_default da9055_reg_defaults[] = {
  766. { 0x21, 0x10 },
  767. { 0x22, 0x0A },
  768. { 0x23, 0x00 },
  769. { 0x24, 0x00 },
  770. { 0x25, 0x00 },
  771. { 0x26, 0x00 },
  772. { 0x27, 0x0C },
  773. { 0x28, 0x01 },
  774. { 0x29, 0x08 },
  775. { 0x2A, 0x32 },
  776. { 0x2B, 0x00 },
  777. { 0x30, 0x35 },
  778. { 0x31, 0x35 },
  779. { 0x32, 0x00 },
  780. { 0x33, 0x00 },
  781. { 0x34, 0x03 },
  782. { 0x35, 0x03 },
  783. { 0x36, 0x6F },
  784. { 0x37, 0x6F },
  785. { 0x38, 0x80 },
  786. { 0x39, 0x01 },
  787. { 0x3A, 0x01 },
  788. { 0x40, 0x00 },
  789. { 0x41, 0x88 },
  790. { 0x42, 0x88 },
  791. { 0x43, 0x08 },
  792. { 0x44, 0x80 },
  793. { 0x45, 0x6F },
  794. { 0x46, 0x6F },
  795. { 0x47, 0x61 },
  796. { 0x48, 0x35 },
  797. { 0x49, 0x35 },
  798. { 0x4A, 0x35 },
  799. { 0x4B, 0x00 },
  800. { 0x4C, 0x00 },
  801. { 0x60, 0x44 },
  802. { 0x61, 0x44 },
  803. { 0x62, 0x00 },
  804. { 0x63, 0x40 },
  805. { 0x64, 0x40 },
  806. { 0x65, 0x40 },
  807. { 0x66, 0x40 },
  808. { 0x67, 0x40 },
  809. { 0x68, 0x40 },
  810. { 0x69, 0x48 },
  811. { 0x6A, 0x40 },
  812. { 0x6B, 0x41 },
  813. { 0x6C, 0x40 },
  814. { 0x6D, 0x40 },
  815. { 0x6E, 0x10 },
  816. { 0x6F, 0x10 },
  817. { 0x90, 0x80 },
  818. { 0x92, 0x02 },
  819. { 0x93, 0x00 },
  820. { 0x99, 0x00 },
  821. { 0x9A, 0x00 },
  822. { 0x9B, 0x00 },
  823. { 0x9C, 0x3F },
  824. { 0x9D, 0x00 },
  825. { 0x9E, 0x3F },
  826. { 0x9F, 0xFF },
  827. { 0xA0, 0x71 },
  828. { 0xA1, 0x00 },
  829. { 0xA2, 0x00 },
  830. { 0xA6, 0x00 },
  831. { 0xA7, 0x00 },
  832. { 0xAB, 0x00 },
  833. { 0xAC, 0x00 },
  834. { 0xAD, 0x00 },
  835. { 0xAF, 0x08 },
  836. { 0xB0, 0x00 },
  837. { 0xB1, 0x00 },
  838. { 0xB2, 0x00 },
  839. };
  840. static bool da9055_volatile_register(struct device *dev,
  841. unsigned int reg)
  842. {
  843. switch (reg) {
  844. case DA9055_STATUS1:
  845. case DA9055_PLL_STATUS:
  846. case DA9055_AUX_L_GAIN_STATUS:
  847. case DA9055_AUX_R_GAIN_STATUS:
  848. case DA9055_MIC_L_GAIN_STATUS:
  849. case DA9055_MIC_R_GAIN_STATUS:
  850. case DA9055_MIXIN_L_GAIN_STATUS:
  851. case DA9055_MIXIN_R_GAIN_STATUS:
  852. case DA9055_ADC_L_GAIN_STATUS:
  853. case DA9055_ADC_R_GAIN_STATUS:
  854. case DA9055_DAC_L_GAIN_STATUS:
  855. case DA9055_DAC_R_GAIN_STATUS:
  856. case DA9055_HP_L_GAIN_STATUS:
  857. case DA9055_HP_R_GAIN_STATUS:
  858. case DA9055_LINE_GAIN_STATUS:
  859. case DA9055_ALC_CIC_OP_LVL_DATA:
  860. return 1;
  861. default:
  862. return 0;
  863. }
  864. }
  865. /* Set DAI word length */
  866. static int da9055_hw_params(struct snd_pcm_substream *substream,
  867. struct snd_pcm_hw_params *params,
  868. struct snd_soc_dai *dai)
  869. {
  870. struct snd_soc_codec *codec = dai->codec;
  871. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  872. u8 aif_ctrl, fs;
  873. u32 sysclk;
  874. switch (params_format(params)) {
  875. case SNDRV_PCM_FORMAT_S16_LE:
  876. aif_ctrl = DA9055_AIF_WORD_S16_LE;
  877. break;
  878. case SNDRV_PCM_FORMAT_S20_3LE:
  879. aif_ctrl = DA9055_AIF_WORD_S20_3LE;
  880. break;
  881. case SNDRV_PCM_FORMAT_S24_LE:
  882. aif_ctrl = DA9055_AIF_WORD_S24_LE;
  883. break;
  884. case SNDRV_PCM_FORMAT_S32_LE:
  885. aif_ctrl = DA9055_AIF_WORD_S32_LE;
  886. break;
  887. default:
  888. return -EINVAL;
  889. }
  890. /* Set AIF format */
  891. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_WORD_LENGTH_MASK,
  892. aif_ctrl);
  893. switch (params_rate(params)) {
  894. case 8000:
  895. fs = DA9055_SR_8000;
  896. sysclk = 3072000;
  897. break;
  898. case 11025:
  899. fs = DA9055_SR_11025;
  900. sysclk = 2822400;
  901. break;
  902. case 12000:
  903. fs = DA9055_SR_12000;
  904. sysclk = 3072000;
  905. break;
  906. case 16000:
  907. fs = DA9055_SR_16000;
  908. sysclk = 3072000;
  909. break;
  910. case 22050:
  911. fs = DA9055_SR_22050;
  912. sysclk = 2822400;
  913. break;
  914. case 32000:
  915. fs = DA9055_SR_32000;
  916. sysclk = 3072000;
  917. break;
  918. case 44100:
  919. fs = DA9055_SR_44100;
  920. sysclk = 2822400;
  921. break;
  922. case 48000:
  923. fs = DA9055_SR_48000;
  924. sysclk = 3072000;
  925. break;
  926. case 88200:
  927. fs = DA9055_SR_88200;
  928. sysclk = 2822400;
  929. break;
  930. case 96000:
  931. fs = DA9055_SR_96000;
  932. sysclk = 3072000;
  933. break;
  934. default:
  935. return -EINVAL;
  936. }
  937. if (da9055->mclk_rate) {
  938. /* PLL Mode, Write actual FS */
  939. snd_soc_write(codec, DA9055_SR, fs);
  940. } else {
  941. /*
  942. * Non-PLL Mode
  943. * When PLL is bypassed, chip assumes constant MCLK of
  944. * 12.288MHz and uses sample rate value to divide this MCLK
  945. * to derive its sys clk. As sys clk has to be 256 * Fs, we
  946. * need to write constant sample rate i.e. 48KHz.
  947. */
  948. snd_soc_write(codec, DA9055_SR, DA9055_SR_48000);
  949. }
  950. if (da9055->mclk_rate && (da9055->mclk_rate != sysclk)) {
  951. /* PLL Mode */
  952. if (!da9055->master) {
  953. /* PLL slave mode, enable PLL and also SRM */
  954. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  955. DA9055_PLL_EN | DA9055_PLL_SRM_EN,
  956. DA9055_PLL_EN | DA9055_PLL_SRM_EN);
  957. } else {
  958. /* PLL master mode, only enable PLL */
  959. snd_soc_update_bits(codec, DA9055_PLL_CTRL,
  960. DA9055_PLL_EN, DA9055_PLL_EN);
  961. }
  962. } else {
  963. /* Non PLL Mode, disable PLL */
  964. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  965. }
  966. return 0;
  967. }
  968. /* Set DAI mode and Format */
  969. static int da9055_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  970. {
  971. struct snd_soc_codec *codec = codec_dai->codec;
  972. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  973. u8 aif_clk_mode, aif_ctrl, mode;
  974. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  975. case SND_SOC_DAIFMT_CBM_CFM:
  976. /* DA9055 in I2S Master Mode */
  977. mode = 1;
  978. aif_clk_mode = DA9055_AIF_CLK_EN_MASTER_MODE;
  979. break;
  980. case SND_SOC_DAIFMT_CBS_CFS:
  981. /* DA9055 in I2S Slave Mode */
  982. mode = 0;
  983. aif_clk_mode = DA9055_AIF_CLK_EN_SLAVE_MODE;
  984. break;
  985. default:
  986. return -EINVAL;
  987. }
  988. /* Don't allow change of mode if PLL is enabled */
  989. if ((snd_soc_read(codec, DA9055_PLL_CTRL) & DA9055_PLL_EN) &&
  990. (da9055->master != mode))
  991. return -EINVAL;
  992. da9055->master = mode;
  993. /* Only I2S is supported */
  994. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  995. case SND_SOC_DAIFMT_I2S:
  996. aif_ctrl = DA9055_AIF_FORMAT_I2S_MODE;
  997. break;
  998. case SND_SOC_DAIFMT_LEFT_J:
  999. aif_ctrl = DA9055_AIF_FORMAT_LEFT_J;
  1000. break;
  1001. case SND_SOC_DAIFMT_RIGHT_J:
  1002. aif_ctrl = DA9055_AIF_FORMAT_RIGHT_J;
  1003. break;
  1004. case SND_SOC_DAIFMT_DSP_A:
  1005. aif_ctrl = DA9055_AIF_FORMAT_DSP;
  1006. break;
  1007. default:
  1008. return -EINVAL;
  1009. }
  1010. /* By default only 32 BCLK per WCLK is supported */
  1011. aif_clk_mode |= DA9055_AIF_BCLKS_PER_WCLK_32;
  1012. snd_soc_update_bits(codec, DA9055_AIF_CLK_MODE,
  1013. (DA9055_AIF_CLK_MODE_MASK | DA9055_AIF_BCLK_MASK),
  1014. aif_clk_mode);
  1015. snd_soc_update_bits(codec, DA9055_AIF_CTRL, DA9055_AIF_FORMAT_MASK,
  1016. aif_ctrl);
  1017. return 0;
  1018. }
  1019. static int da9055_mute(struct snd_soc_dai *dai, int mute)
  1020. {
  1021. struct snd_soc_codec *codec = dai->codec;
  1022. if (mute) {
  1023. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1024. DA9055_DAC_L_MUTE_EN, DA9055_DAC_L_MUTE_EN);
  1025. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1026. DA9055_DAC_R_MUTE_EN, DA9055_DAC_R_MUTE_EN);
  1027. } else {
  1028. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1029. DA9055_DAC_L_MUTE_EN, 0);
  1030. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1031. DA9055_DAC_R_MUTE_EN, 0);
  1032. }
  1033. return 0;
  1034. }
  1035. #define DA9055_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  1036. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  1037. static int da9055_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1038. int clk_id, unsigned int freq, int dir)
  1039. {
  1040. struct snd_soc_codec *codec = codec_dai->codec;
  1041. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1042. switch (clk_id) {
  1043. case DA9055_CLKSRC_MCLK:
  1044. switch (freq) {
  1045. case 11289600:
  1046. case 12000000:
  1047. case 12288000:
  1048. case 13000000:
  1049. case 13500000:
  1050. case 14400000:
  1051. case 19200000:
  1052. case 19680000:
  1053. case 19800000:
  1054. da9055->mclk_rate = freq;
  1055. return 0;
  1056. default:
  1057. dev_err(codec_dai->dev, "Unsupported MCLK value %d\n",
  1058. freq);
  1059. return -EINVAL;
  1060. }
  1061. break;
  1062. default:
  1063. dev_err(codec_dai->dev, "Unknown clock source %d\n", clk_id);
  1064. return -EINVAL;
  1065. }
  1066. }
  1067. /*
  1068. * da9055_set_dai_pll : Configure the codec PLL
  1069. * @param codec_dai : Pointer to codec DAI
  1070. * @param pll_id : da9055 has only one pll, so pll_id is always zero
  1071. * @param fref : Input MCLK frequency
  1072. * @param fout : FsDM value
  1073. * @return int : Zero for success, negative error code for error
  1074. *
  1075. * Note: Supported PLL input frequencies are 11.2896MHz, 12MHz, 12.288MHz,
  1076. * 13MHz, 13.5MHz, 14.4MHz, 19.2MHz, 19.6MHz and 19.8MHz
  1077. */
  1078. static int da9055_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  1079. int source, unsigned int fref, unsigned int fout)
  1080. {
  1081. struct snd_soc_codec *codec = codec_dai->codec;
  1082. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1083. u8 pll_frac_top, pll_frac_bot, pll_integer, cnt;
  1084. /* Disable PLL before setting the divisors */
  1085. snd_soc_update_bits(codec, DA9055_PLL_CTRL, DA9055_PLL_EN, 0);
  1086. /* In slave mode, there is only one set of divisors */
  1087. if (!da9055->master && (fout != 2822400))
  1088. goto pll_err;
  1089. /* Search pll div array for correct divisors */
  1090. for (cnt = 0; cnt < ARRAY_SIZE(da9055_pll_div); cnt++) {
  1091. /* Check fref, mode and fout */
  1092. if ((fref == da9055_pll_div[cnt].fref) &&
  1093. (da9055->master == da9055_pll_div[cnt].mode) &&
  1094. (fout == da9055_pll_div[cnt].fout)) {
  1095. /* All match, pick up divisors */
  1096. pll_frac_top = da9055_pll_div[cnt].frac_top;
  1097. pll_frac_bot = da9055_pll_div[cnt].frac_bot;
  1098. pll_integer = da9055_pll_div[cnt].integer;
  1099. break;
  1100. }
  1101. }
  1102. if (cnt >= ARRAY_SIZE(da9055_pll_div))
  1103. goto pll_err;
  1104. /* Write PLL dividers */
  1105. snd_soc_write(codec, DA9055_PLL_FRAC_TOP, pll_frac_top);
  1106. snd_soc_write(codec, DA9055_PLL_FRAC_BOT, pll_frac_bot);
  1107. snd_soc_write(codec, DA9055_PLL_INTEGER, pll_integer);
  1108. return 0;
  1109. pll_err:
  1110. dev_err(codec_dai->dev, "Error in setting up PLL\n");
  1111. return -EINVAL;
  1112. }
  1113. /* DAI operations */
  1114. static const struct snd_soc_dai_ops da9055_dai_ops = {
  1115. .hw_params = da9055_hw_params,
  1116. .set_fmt = da9055_set_dai_fmt,
  1117. .set_sysclk = da9055_set_dai_sysclk,
  1118. .set_pll = da9055_set_dai_pll,
  1119. .digital_mute = da9055_mute,
  1120. };
  1121. static struct snd_soc_dai_driver da9055_dai = {
  1122. .name = "da9055-hifi",
  1123. /* Playback Capabilities */
  1124. .playback = {
  1125. .stream_name = "Playback",
  1126. .channels_min = 1,
  1127. .channels_max = 2,
  1128. .rates = SNDRV_PCM_RATE_8000_96000,
  1129. .formats = DA9055_FORMATS,
  1130. },
  1131. /* Capture Capabilities */
  1132. .capture = {
  1133. .stream_name = "Capture",
  1134. .channels_min = 1,
  1135. .channels_max = 2,
  1136. .rates = SNDRV_PCM_RATE_8000_96000,
  1137. .formats = DA9055_FORMATS,
  1138. },
  1139. .ops = &da9055_dai_ops,
  1140. .symmetric_rates = 1,
  1141. };
  1142. static int da9055_set_bias_level(struct snd_soc_codec *codec,
  1143. enum snd_soc_bias_level level)
  1144. {
  1145. switch (level) {
  1146. case SND_SOC_BIAS_ON:
  1147. case SND_SOC_BIAS_PREPARE:
  1148. break;
  1149. case SND_SOC_BIAS_STANDBY:
  1150. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1151. /* Enable VMID reference & master bias */
  1152. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1153. DA9055_VMID_EN | DA9055_BIAS_EN,
  1154. DA9055_VMID_EN | DA9055_BIAS_EN);
  1155. }
  1156. break;
  1157. case SND_SOC_BIAS_OFF:
  1158. /* Disable VMID reference & master bias */
  1159. snd_soc_update_bits(codec, DA9055_REFERENCES,
  1160. DA9055_VMID_EN | DA9055_BIAS_EN, 0);
  1161. break;
  1162. }
  1163. codec->dapm.bias_level = level;
  1164. return 0;
  1165. }
  1166. static int da9055_probe(struct snd_soc_codec *codec)
  1167. {
  1168. int ret;
  1169. struct da9055_priv *da9055 = snd_soc_codec_get_drvdata(codec);
  1170. codec->control_data = da9055->regmap;
  1171. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1172. if (ret < 0) {
  1173. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1174. return ret;
  1175. }
  1176. /* Enable all Gain Ramps */
  1177. snd_soc_update_bits(codec, DA9055_AUX_L_CTRL,
  1178. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1179. snd_soc_update_bits(codec, DA9055_AUX_R_CTRL,
  1180. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1181. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1182. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1183. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1184. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1185. snd_soc_update_bits(codec, DA9055_ADC_L_CTRL,
  1186. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1187. snd_soc_update_bits(codec, DA9055_ADC_R_CTRL,
  1188. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1189. snd_soc_update_bits(codec, DA9055_DAC_L_CTRL,
  1190. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1191. snd_soc_update_bits(codec, DA9055_DAC_R_CTRL,
  1192. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1193. snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
  1194. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1195. snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
  1196. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1197. snd_soc_update_bits(codec, DA9055_LINE_CTRL,
  1198. DA9055_GAIN_RAMPING_EN, DA9055_GAIN_RAMPING_EN);
  1199. /*
  1200. * There are two separate control bits for input and output mixers as
  1201. * well as headphone and line outs.
  1202. * One to enable corresponding amplifier and other to enable its
  1203. * output. As amplifier bits are related to power control, they are
  1204. * being managed by DAPM while other (non power related) bits are
  1205. * enabled here
  1206. */
  1207. snd_soc_update_bits(codec, DA9055_MIXIN_L_CTRL,
  1208. DA9055_MIXIN_L_MIX_EN, DA9055_MIXIN_L_MIX_EN);
  1209. snd_soc_update_bits(codec, DA9055_MIXIN_R_CTRL,
  1210. DA9055_MIXIN_R_MIX_EN, DA9055_MIXIN_R_MIX_EN);
  1211. snd_soc_update_bits(codec, DA9055_MIXOUT_L_CTRL,
  1212. DA9055_MIXOUT_L_MIX_EN, DA9055_MIXOUT_L_MIX_EN);
  1213. snd_soc_update_bits(codec, DA9055_MIXOUT_R_CTRL,
  1214. DA9055_MIXOUT_R_MIX_EN, DA9055_MIXOUT_R_MIX_EN);
  1215. snd_soc_update_bits(codec, DA9055_HP_L_CTRL,
  1216. DA9055_HP_L_AMP_OE, DA9055_HP_L_AMP_OE);
  1217. snd_soc_update_bits(codec, DA9055_HP_R_CTRL,
  1218. DA9055_HP_R_AMP_OE, DA9055_HP_R_AMP_OE);
  1219. snd_soc_update_bits(codec, DA9055_LINE_CTRL,
  1220. DA9055_LINE_AMP_OE, DA9055_LINE_AMP_OE);
  1221. /* Set this as per your system configuration */
  1222. snd_soc_write(codec, DA9055_PLL_CTRL, DA9055_PLL_INDIV_10_20_MHZ);
  1223. /* Set platform data values */
  1224. if (da9055->pdata) {
  1225. /* set mic bias source */
  1226. if (da9055->pdata->micbias_source) {
  1227. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1228. DA9055_MICBIAS2_EN,
  1229. DA9055_MICBIAS2_EN);
  1230. } else {
  1231. snd_soc_update_bits(codec, DA9055_MIXIN_R_SELECT,
  1232. DA9055_MICBIAS2_EN, 0);
  1233. }
  1234. /* set mic bias voltage */
  1235. switch (da9055->pdata->micbias) {
  1236. case DA9055_MICBIAS_2_2V:
  1237. case DA9055_MICBIAS_2_1V:
  1238. case DA9055_MICBIAS_1_8V:
  1239. case DA9055_MICBIAS_1_6V:
  1240. snd_soc_update_bits(codec, DA9055_MIC_CONFIG,
  1241. DA9055_MICBIAS_LEVEL_MASK,
  1242. (da9055->pdata->micbias) << 4);
  1243. break;
  1244. }
  1245. }
  1246. return 0;
  1247. }
  1248. static struct snd_soc_codec_driver soc_codec_dev_da9055 = {
  1249. .probe = da9055_probe,
  1250. .set_bias_level = da9055_set_bias_level,
  1251. .controls = da9055_snd_controls,
  1252. .num_controls = ARRAY_SIZE(da9055_snd_controls),
  1253. .dapm_widgets = da9055_dapm_widgets,
  1254. .num_dapm_widgets = ARRAY_SIZE(da9055_dapm_widgets),
  1255. .dapm_routes = da9055_audio_map,
  1256. .num_dapm_routes = ARRAY_SIZE(da9055_audio_map),
  1257. };
  1258. static const struct regmap_config da9055_regmap_config = {
  1259. .reg_bits = 8,
  1260. .val_bits = 8,
  1261. .reg_defaults = da9055_reg_defaults,
  1262. .num_reg_defaults = ARRAY_SIZE(da9055_reg_defaults),
  1263. .volatile_reg = da9055_volatile_register,
  1264. .cache_type = REGCACHE_RBTREE,
  1265. };
  1266. static int __devinit da9055_i2c_probe(struct i2c_client *i2c,
  1267. const struct i2c_device_id *id)
  1268. {
  1269. struct da9055_priv *da9055;
  1270. struct da9055_platform_data *pdata = dev_get_platdata(&i2c->dev);
  1271. int ret;
  1272. da9055 = devm_kzalloc(&i2c->dev, sizeof(struct da9055_priv),
  1273. GFP_KERNEL);
  1274. if (!da9055)
  1275. return -ENOMEM;
  1276. if (pdata)
  1277. da9055->pdata = pdata;
  1278. i2c_set_clientdata(i2c, da9055);
  1279. da9055->regmap = devm_regmap_init_i2c(i2c, &da9055_regmap_config);
  1280. if (IS_ERR(da9055->regmap)) {
  1281. ret = PTR_ERR(da9055->regmap);
  1282. dev_err(&i2c->dev, "regmap_init() failed: %d\n", ret);
  1283. return ret;
  1284. }
  1285. ret = snd_soc_register_codec(&i2c->dev,
  1286. &soc_codec_dev_da9055, &da9055_dai, 1);
  1287. if (ret < 0) {
  1288. dev_err(&i2c->dev, "Failed to register da9055 codec: %d\n",
  1289. ret);
  1290. }
  1291. return ret;
  1292. }
  1293. static int __devexit da9055_remove(struct i2c_client *client)
  1294. {
  1295. snd_soc_unregister_codec(&client->dev);
  1296. return 0;
  1297. }
  1298. static const struct i2c_device_id da9055_i2c_id[] = {
  1299. { "da9055", 0 },
  1300. { }
  1301. };
  1302. MODULE_DEVICE_TABLE(i2c, da9055_i2c_id);
  1303. /* I2C codec control layer */
  1304. static struct i2c_driver da9055_i2c_driver = {
  1305. .driver = {
  1306. .name = "da9055",
  1307. .owner = THIS_MODULE,
  1308. },
  1309. .probe = da9055_i2c_probe,
  1310. .remove = __devexit_p(da9055_remove),
  1311. .id_table = da9055_i2c_id,
  1312. };
  1313. module_i2c_driver(da9055_i2c_driver);
  1314. MODULE_DESCRIPTION("ASoC DA9055 Codec driver");
  1315. MODULE_AUTHOR("David Chen, Ashish Chavan");
  1316. MODULE_LICENSE("GPL");