phy_n.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "main.h"
  25. struct nphy_txgains {
  26. u16 txgm[2];
  27. u16 pga[2];
  28. u16 pad[2];
  29. u16 ipa[2];
  30. };
  31. struct nphy_iqcal_params {
  32. u16 txgm;
  33. u16 pga;
  34. u16 pad;
  35. u16 ipa;
  36. u16 cal_gain;
  37. u16 ncorr[5];
  38. };
  39. struct nphy_iq_est {
  40. s32 iq0_prod;
  41. u32 i0_pwr;
  42. u32 q0_pwr;
  43. s32 iq1_prod;
  44. u32 i1_pwr;
  45. u32 q1_pwr;
  46. };
  47. enum b43_nphy_rf_sequence {
  48. B43_RFSEQ_RX2TX,
  49. B43_RFSEQ_TX2RX,
  50. B43_RFSEQ_RESET2RX,
  51. B43_RFSEQ_UPDATE_GAINH,
  52. B43_RFSEQ_UPDATE_GAINL,
  53. B43_RFSEQ_UPDATE_GAINU,
  54. };
  55. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  56. u8 *events, u8 *delays, u8 length);
  57. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  58. enum b43_nphy_rf_sequence seq);
  59. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  60. u16 value, u8 core, bool off);
  61. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  62. u16 value, u8 core);
  63. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  64. unsigned int new_channel);
  65. static inline bool b43_empty_chanspec(struct b43_chanspec *chanspec)
  66. {
  67. return !chanspec->channel && !chanspec->sideband &&
  68. !chanspec->b_width && !chanspec->b_freq;
  69. }
  70. static inline bool b43_eq_chanspecs(struct b43_chanspec *chanspec1,
  71. struct b43_chanspec *chanspec2)
  72. {
  73. return (chanspec1->channel == chanspec2->channel &&
  74. chanspec1->sideband == chanspec2->sideband &&
  75. chanspec1->b_width == chanspec2->b_width &&
  76. chanspec1->b_freq == chanspec2->b_freq);
  77. }
  78. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  79. {//TODO
  80. }
  81. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  82. {//TODO
  83. }
  84. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  85. bool ignore_tssi)
  86. {//TODO
  87. return B43_TXPWR_RES_DONE;
  88. }
  89. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  90. const struct b43_nphy_channeltab_entry_rev2 *e)
  91. {
  92. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  93. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  94. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  95. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  96. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  97. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  98. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  99. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  100. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  101. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  102. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  103. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  104. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  105. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  106. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  107. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  108. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  109. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  110. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  111. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  112. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  113. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  114. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  115. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  116. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  117. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  118. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  119. }
  120. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  121. const struct b43_phy_n_sfo_cfg *e)
  122. {
  123. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  124. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  125. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  126. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  127. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  128. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  129. }
  130. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  131. {
  132. //TODO
  133. }
  134. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  135. static void b43_radio_2055_setup(struct b43_wldev *dev,
  136. const struct b43_nphy_channeltab_entry_rev2 *e)
  137. {
  138. B43_WARN_ON(dev->phy.rev >= 3);
  139. b43_chantab_radio_upload(dev, e);
  140. udelay(50);
  141. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  142. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  143. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  144. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  145. udelay(300);
  146. }
  147. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  148. {
  149. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  150. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  151. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  152. B43_NPHY_RFCTL_CMD_CHIP0PU |
  153. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  154. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  155. B43_NPHY_RFCTL_CMD_PORFORCE);
  156. }
  157. static void b43_radio_init2055_post(struct b43_wldev *dev)
  158. {
  159. struct b43_phy_n *nphy = dev->phy.n;
  160. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  161. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  162. int i;
  163. u16 val;
  164. bool workaround = false;
  165. if (sprom->revision < 4)
  166. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  167. binfo->type != 0x46D ||
  168. binfo->rev < 0x41);
  169. else
  170. workaround = ((sprom->boardflags_hi & B43_BFH_NOPA) == 0);
  171. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  172. if (workaround) {
  173. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  174. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  175. }
  176. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  177. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  178. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  179. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  180. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  181. msleep(1);
  182. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  183. for (i = 0; i < 200; i++) {
  184. val = b43_radio_read(dev, B2055_CAL_COUT2);
  185. if (val & 0x80) {
  186. i = 0;
  187. break;
  188. }
  189. udelay(10);
  190. }
  191. if (i)
  192. b43err(dev->wl, "radio post init timeout\n");
  193. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  194. b43_nphy_op_switch_channel(dev, dev->phy.channel);
  195. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  196. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  197. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  198. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  199. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  200. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  201. if (!nphy->gain_boost) {
  202. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  203. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  204. } else {
  205. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  206. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  207. }
  208. udelay(2);
  209. }
  210. /*
  211. * Initialize a Broadcom 2055 N-radio
  212. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  213. */
  214. static void b43_radio_init2055(struct b43_wldev *dev)
  215. {
  216. b43_radio_init2055_pre(dev);
  217. if (b43_status(dev) < B43_STAT_INITIALIZED)
  218. b2055_upload_inittab(dev, 0, 1);
  219. else
  220. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  221. b43_radio_init2055_post(dev);
  222. }
  223. /*
  224. * Initialize a Broadcom 2056 N-radio
  225. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  226. */
  227. static void b43_radio_init2056(struct b43_wldev *dev)
  228. {
  229. /* TODO */
  230. }
  231. /*
  232. * Upload the N-PHY tables.
  233. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  234. */
  235. static void b43_nphy_tables_init(struct b43_wldev *dev)
  236. {
  237. if (dev->phy.rev < 3)
  238. b43_nphy_rev0_1_2_tables_init(dev);
  239. else
  240. b43_nphy_rev3plus_tables_init(dev);
  241. }
  242. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  243. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  244. {
  245. struct b43_phy_n *nphy = dev->phy.n;
  246. enum ieee80211_band band;
  247. u16 tmp;
  248. if (!enable) {
  249. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  250. B43_NPHY_RFCTL_INTC1);
  251. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  252. B43_NPHY_RFCTL_INTC2);
  253. band = b43_current_band(dev->wl);
  254. if (dev->phy.rev >= 3) {
  255. if (band == IEEE80211_BAND_5GHZ)
  256. tmp = 0x600;
  257. else
  258. tmp = 0x480;
  259. } else {
  260. if (band == IEEE80211_BAND_5GHZ)
  261. tmp = 0x180;
  262. else
  263. tmp = 0x120;
  264. }
  265. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  266. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  267. } else {
  268. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  269. nphy->rfctrl_intc1_save);
  270. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  271. nphy->rfctrl_intc2_save);
  272. }
  273. }
  274. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  275. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  276. {
  277. struct b43_phy_n *nphy = dev->phy.n;
  278. u16 tmp;
  279. enum ieee80211_band band = b43_current_band(dev->wl);
  280. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  281. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  282. if (dev->phy.rev >= 3) {
  283. if (ipa) {
  284. tmp = 4;
  285. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  286. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  287. }
  288. tmp = 1;
  289. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  290. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  291. }
  292. }
  293. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  294. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  295. {
  296. u32 tmslow;
  297. if (dev->phy.type != B43_PHYTYPE_N)
  298. return;
  299. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  300. if (force)
  301. tmslow |= SSB_TMSLOW_FGC;
  302. else
  303. tmslow &= ~SSB_TMSLOW_FGC;
  304. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  305. }
  306. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  307. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  308. {
  309. u16 bbcfg;
  310. b43_nphy_bmac_clock_fgc(dev, 1);
  311. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  312. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  313. udelay(1);
  314. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  315. b43_nphy_bmac_clock_fgc(dev, 0);
  316. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  317. }
  318. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  319. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  320. {
  321. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  322. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  323. if (preamble == 1)
  324. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  325. else
  326. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  327. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  328. }
  329. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  330. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  331. {
  332. struct b43_phy_n *nphy = dev->phy.n;
  333. bool override = false;
  334. u16 chain = 0x33;
  335. if (nphy->txrx_chain == 0) {
  336. chain = 0x11;
  337. override = true;
  338. } else if (nphy->txrx_chain == 1) {
  339. chain = 0x22;
  340. override = true;
  341. }
  342. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  343. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  344. chain);
  345. if (override)
  346. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  347. B43_NPHY_RFSEQMODE_CAOVER);
  348. else
  349. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  350. ~B43_NPHY_RFSEQMODE_CAOVER);
  351. }
  352. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  353. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  354. u16 samps, u8 time, bool wait)
  355. {
  356. int i;
  357. u16 tmp;
  358. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  359. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  360. if (wait)
  361. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  362. else
  363. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  364. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  365. for (i = 1000; i; i--) {
  366. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  367. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  368. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  369. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  370. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  371. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  372. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  373. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  374. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  375. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  376. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  377. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  378. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  379. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  380. return;
  381. }
  382. udelay(10);
  383. }
  384. memset(est, 0, sizeof(*est));
  385. }
  386. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  387. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  388. struct b43_phy_n_iq_comp *pcomp)
  389. {
  390. if (write) {
  391. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  392. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  393. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  394. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  395. } else {
  396. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  397. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  398. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  399. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  400. }
  401. }
  402. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  403. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  404. {
  405. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  406. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  407. if (core == 0) {
  408. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  409. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  410. } else {
  411. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  412. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  413. }
  414. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  415. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  416. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  417. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  418. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  419. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  420. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  421. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  422. }
  423. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  424. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  425. {
  426. u8 rxval, txval;
  427. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  428. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  429. if (core == 0) {
  430. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  431. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  432. } else {
  433. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  434. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  435. }
  436. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  437. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  438. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  439. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  440. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  441. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  442. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  443. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  444. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  445. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  446. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  447. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  448. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  449. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  450. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  451. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  452. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  453. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  454. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  455. if (core == 0) {
  456. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  457. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  458. } else {
  459. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  460. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  461. }
  462. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  463. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  464. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  465. if (core == 0) {
  466. rxval = 1;
  467. txval = 8;
  468. } else {
  469. rxval = 4;
  470. txval = 2;
  471. }
  472. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  473. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  474. }
  475. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  476. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  477. {
  478. int i;
  479. s32 iq;
  480. u32 ii;
  481. u32 qq;
  482. int iq_nbits, qq_nbits;
  483. int arsh, brsh;
  484. u16 tmp, a, b;
  485. struct nphy_iq_est est;
  486. struct b43_phy_n_iq_comp old;
  487. struct b43_phy_n_iq_comp new = { };
  488. bool error = false;
  489. if (mask == 0)
  490. return;
  491. b43_nphy_rx_iq_coeffs(dev, false, &old);
  492. b43_nphy_rx_iq_coeffs(dev, true, &new);
  493. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  494. new = old;
  495. for (i = 0; i < 2; i++) {
  496. if (i == 0 && (mask & 1)) {
  497. iq = est.iq0_prod;
  498. ii = est.i0_pwr;
  499. qq = est.q0_pwr;
  500. } else if (i == 1 && (mask & 2)) {
  501. iq = est.iq1_prod;
  502. ii = est.i1_pwr;
  503. qq = est.q1_pwr;
  504. } else {
  505. B43_WARN_ON(1);
  506. continue;
  507. }
  508. if (ii + qq < 2) {
  509. error = true;
  510. break;
  511. }
  512. iq_nbits = fls(abs(iq));
  513. qq_nbits = fls(qq);
  514. arsh = iq_nbits - 20;
  515. if (arsh >= 0) {
  516. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  517. tmp = ii >> arsh;
  518. } else {
  519. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  520. tmp = ii << -arsh;
  521. }
  522. if (tmp == 0) {
  523. error = true;
  524. break;
  525. }
  526. a /= tmp;
  527. brsh = qq_nbits - 11;
  528. if (brsh >= 0) {
  529. b = (qq << (31 - qq_nbits));
  530. tmp = ii >> brsh;
  531. } else {
  532. b = (qq << (31 - qq_nbits));
  533. tmp = ii << -brsh;
  534. }
  535. if (tmp == 0) {
  536. error = true;
  537. break;
  538. }
  539. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  540. if (i == 0 && (mask & 0x1)) {
  541. if (dev->phy.rev >= 3) {
  542. new.a0 = a & 0x3FF;
  543. new.b0 = b & 0x3FF;
  544. } else {
  545. new.a0 = b & 0x3FF;
  546. new.b0 = a & 0x3FF;
  547. }
  548. } else if (i == 1 && (mask & 0x2)) {
  549. if (dev->phy.rev >= 3) {
  550. new.a1 = a & 0x3FF;
  551. new.b1 = b & 0x3FF;
  552. } else {
  553. new.a1 = b & 0x3FF;
  554. new.b1 = a & 0x3FF;
  555. }
  556. }
  557. }
  558. if (error)
  559. new = old;
  560. b43_nphy_rx_iq_coeffs(dev, true, &new);
  561. }
  562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  563. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  564. {
  565. u16 array[4];
  566. int i;
  567. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  568. for (i = 0; i < 4; i++)
  569. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  570. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  571. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  572. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  573. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  574. }
  575. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  576. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  577. {
  578. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  579. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  580. }
  581. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  582. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  583. {
  584. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  585. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  586. }
  587. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  588. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  589. {
  590. if (dev->phy.rev >= 3) {
  591. if (!init)
  592. return;
  593. if (0 /* FIXME */) {
  594. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  595. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  596. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  597. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  598. }
  599. } else {
  600. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  601. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  602. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  603. 0xFC00);
  604. b43_write32(dev, B43_MMIO_MACCTL,
  605. b43_read32(dev, B43_MMIO_MACCTL) &
  606. ~B43_MACCTL_GPOUTSMSK);
  607. b43_write16(dev, B43_MMIO_GPIO_MASK,
  608. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  609. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  610. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  611. if (init) {
  612. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  613. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  614. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  615. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  616. }
  617. }
  618. }
  619. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  620. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  621. {
  622. u16 tmp;
  623. if (dev->dev->id.revision == 16)
  624. b43_mac_suspend(dev);
  625. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  626. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  627. B43_NPHY_CLASSCTL_WAITEDEN);
  628. tmp &= ~mask;
  629. tmp |= (val & mask);
  630. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  631. if (dev->dev->id.revision == 16)
  632. b43_mac_enable(dev);
  633. return tmp;
  634. }
  635. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  636. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  637. {
  638. struct b43_phy *phy = &dev->phy;
  639. struct b43_phy_n *nphy = phy->n;
  640. if (enable) {
  641. u16 clip[] = { 0xFFFF, 0xFFFF };
  642. if (nphy->deaf_count++ == 0) {
  643. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  644. b43_nphy_classifier(dev, 0x7, 0);
  645. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  646. b43_nphy_write_clip_detection(dev, clip);
  647. }
  648. b43_nphy_reset_cca(dev);
  649. } else {
  650. if (--nphy->deaf_count == 0) {
  651. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  652. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  653. }
  654. }
  655. }
  656. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  657. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  658. {
  659. struct b43_phy_n *nphy = dev->phy.n;
  660. u16 tmp;
  661. if (nphy->hang_avoid)
  662. b43_nphy_stay_in_carrier_search(dev, 1);
  663. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  664. if (tmp & 0x1)
  665. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  666. else if (tmp & 0x2)
  667. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  668. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  669. if (nphy->bb_mult_save & 0x80000000) {
  670. tmp = nphy->bb_mult_save & 0xFFFF;
  671. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  672. nphy->bb_mult_save = 0;
  673. }
  674. if (nphy->hang_avoid)
  675. b43_nphy_stay_in_carrier_search(dev, 0);
  676. }
  677. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  678. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  679. {
  680. struct b43_phy_n *nphy = dev->phy.n;
  681. u8 channel = nphy->radio_chanspec.channel;
  682. int tone[2] = { 57, 58 };
  683. u32 noise[2] = { 0x3FF, 0x3FF };
  684. B43_WARN_ON(dev->phy.rev < 3);
  685. if (nphy->hang_avoid)
  686. b43_nphy_stay_in_carrier_search(dev, 1);
  687. if (nphy->gband_spurwar_en) {
  688. /* TODO: N PHY Adjust Analog Pfbw (7) */
  689. if (channel == 11 && dev->phy.is_40mhz)
  690. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  691. else
  692. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  693. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  694. }
  695. if (nphy->aband_spurwar_en) {
  696. if (channel == 54) {
  697. tone[0] = 0x20;
  698. noise[0] = 0x25F;
  699. } else if (channel == 38 || channel == 102 || channel == 118) {
  700. if (0 /* FIXME */) {
  701. tone[0] = 0x20;
  702. noise[0] = 0x21F;
  703. } else {
  704. tone[0] = 0;
  705. noise[0] = 0;
  706. }
  707. } else if (channel == 134) {
  708. tone[0] = 0x20;
  709. noise[0] = 0x21F;
  710. } else if (channel == 151) {
  711. tone[0] = 0x10;
  712. noise[0] = 0x23F;
  713. } else if (channel == 153 || channel == 161) {
  714. tone[0] = 0x30;
  715. noise[0] = 0x23F;
  716. } else {
  717. tone[0] = 0;
  718. noise[0] = 0;
  719. }
  720. if (!tone[0] && !noise[0])
  721. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  722. else
  723. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  724. }
  725. if (nphy->hang_avoid)
  726. b43_nphy_stay_in_carrier_search(dev, 0);
  727. }
  728. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  729. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  730. {
  731. struct b43_phy_n *nphy = dev->phy.n;
  732. u8 i;
  733. s16 tmp;
  734. u16 data[4];
  735. s16 gain[2];
  736. u16 minmax[2];
  737. u16 lna_gain[4] = { -2, 10, 19, 25 };
  738. if (nphy->hang_avoid)
  739. b43_nphy_stay_in_carrier_search(dev, 1);
  740. if (nphy->gain_boost) {
  741. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  742. gain[0] = 6;
  743. gain[1] = 6;
  744. } else {
  745. tmp = 40370 - 315 * nphy->radio_chanspec.channel;
  746. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  747. tmp = 23242 - 224 * nphy->radio_chanspec.channel;
  748. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  749. }
  750. } else {
  751. gain[0] = 0;
  752. gain[1] = 0;
  753. }
  754. for (i = 0; i < 2; i++) {
  755. if (nphy->elna_gain_config) {
  756. data[0] = 19 + gain[i];
  757. data[1] = 25 + gain[i];
  758. data[2] = 25 + gain[i];
  759. data[3] = 25 + gain[i];
  760. } else {
  761. data[0] = lna_gain[0] + gain[i];
  762. data[1] = lna_gain[1] + gain[i];
  763. data[2] = lna_gain[2] + gain[i];
  764. data[3] = lna_gain[3] + gain[i];
  765. }
  766. b43_ntab_write_bulk(dev, B43_NTAB16(10, 8), 4, data);
  767. minmax[i] = 23 + gain[i];
  768. }
  769. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  770. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  771. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  772. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  773. if (nphy->hang_avoid)
  774. b43_nphy_stay_in_carrier_search(dev, 0);
  775. }
  776. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  777. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  778. {
  779. struct b43_phy_n *nphy = dev->phy.n;
  780. u8 i, j;
  781. u8 code;
  782. /* TODO: for PHY >= 3
  783. s8 *lna1_gain, *lna2_gain;
  784. u8 *gain_db, *gain_bits;
  785. u16 *rfseq_init;
  786. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  787. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  788. */
  789. u8 rfseq_events[3] = { 6, 8, 7 };
  790. u8 rfseq_delays[3] = { 10, 30, 1 };
  791. if (dev->phy.rev >= 3) {
  792. /* TODO */
  793. } else {
  794. /* Set Clip 2 detect */
  795. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  796. B43_NPHY_C1_CGAINI_CL2DETECT);
  797. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  798. B43_NPHY_C2_CGAINI_CL2DETECT);
  799. /* Set narrowband clip threshold */
  800. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  801. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  802. if (!dev->phy.is_40mhz) {
  803. /* Set dwell lengths */
  804. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  805. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  806. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  807. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  808. }
  809. /* Set wideband clip 2 threshold */
  810. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  811. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  812. 21);
  813. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  814. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  815. 21);
  816. if (!dev->phy.is_40mhz) {
  817. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  818. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  819. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  820. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  821. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  822. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  823. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  824. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  825. }
  826. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  827. if (nphy->gain_boost) {
  828. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  829. dev->phy.is_40mhz)
  830. code = 4;
  831. else
  832. code = 5;
  833. } else {
  834. code = dev->phy.is_40mhz ? 6 : 7;
  835. }
  836. /* Set HPVGA2 index */
  837. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  838. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  839. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  840. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  841. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  842. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  843. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  844. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  845. (code << 8 | 0x7C));
  846. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  847. (code << 8 | 0x7C));
  848. b43_nphy_adjust_lna_gain_table(dev);
  849. if (nphy->elna_gain_config) {
  850. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  851. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  852. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  853. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  854. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  855. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  856. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  857. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  858. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  859. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  860. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  861. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  862. (code << 8 | 0x74));
  863. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  864. (code << 8 | 0x74));
  865. }
  866. if (dev->phy.rev == 2) {
  867. for (i = 0; i < 4; i++) {
  868. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  869. (0x0400 * i) + 0x0020);
  870. for (j = 0; j < 21; j++)
  871. b43_phy_write(dev,
  872. B43_NPHY_TABLE_DATALO, 3 * j);
  873. }
  874. b43_nphy_set_rf_sequence(dev, 5,
  875. rfseq_events, rfseq_delays, 3);
  876. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  877. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  878. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  879. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  880. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  881. 0xFF80, 4);
  882. }
  883. }
  884. }
  885. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  886. static void b43_nphy_workarounds(struct b43_wldev *dev)
  887. {
  888. struct ssb_bus *bus = dev->dev->bus;
  889. struct b43_phy *phy = &dev->phy;
  890. struct b43_phy_n *nphy = phy->n;
  891. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  892. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  893. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  894. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  895. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  896. b43_nphy_classifier(dev, 1, 0);
  897. else
  898. b43_nphy_classifier(dev, 1, 1);
  899. if (nphy->hang_avoid)
  900. b43_nphy_stay_in_carrier_search(dev, 1);
  901. b43_phy_set(dev, B43_NPHY_IQFLIP,
  902. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  903. if (dev->phy.rev >= 3) {
  904. /* TODO */
  905. } else {
  906. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  907. nphy->band5g_pwrgain) {
  908. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  909. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  910. } else {
  911. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  912. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  913. }
  914. /* TODO: convert to b43_ntab_write? */
  915. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  916. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  917. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  918. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  919. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  920. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  921. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  922. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  923. if (dev->phy.rev < 2) {
  924. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  925. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  926. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  927. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  928. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  929. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  930. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  931. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  932. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  933. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  934. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  935. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  936. }
  937. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  938. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  939. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  940. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  941. if (bus->sprom.boardflags2_lo & 0x100 &&
  942. bus->boardinfo.type == 0x8B) {
  943. delays1[0] = 0x1;
  944. delays1[5] = 0x14;
  945. }
  946. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  947. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  948. b43_nphy_gain_ctrl_workarounds(dev);
  949. if (dev->phy.rev < 2) {
  950. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  951. b43_hf_write(dev, b43_hf_read(dev) |
  952. B43_HF_MLADVW);
  953. } else if (dev->phy.rev == 2) {
  954. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  955. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  956. }
  957. if (dev->phy.rev < 2)
  958. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  959. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  960. /* Set phase track alpha and beta */
  961. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  962. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  963. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  964. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  965. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  966. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  967. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  968. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  969. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  970. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  971. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  972. if (dev->phy.rev == 2)
  973. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  974. B43_NPHY_FINERX2_CGC_DECGC);
  975. }
  976. if (nphy->hang_avoid)
  977. b43_nphy_stay_in_carrier_search(dev, 0);
  978. }
  979. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  980. static int b43_nphy_load_samples(struct b43_wldev *dev,
  981. struct b43_c32 *samples, u16 len) {
  982. struct b43_phy_n *nphy = dev->phy.n;
  983. u16 i;
  984. u32 *data;
  985. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  986. if (!data) {
  987. b43err(dev->wl, "allocation for samples loading failed\n");
  988. return -ENOMEM;
  989. }
  990. if (nphy->hang_avoid)
  991. b43_nphy_stay_in_carrier_search(dev, 1);
  992. for (i = 0; i < len; i++) {
  993. data[i] = (samples[i].i & 0x3FF << 10);
  994. data[i] |= samples[i].q & 0x3FF;
  995. }
  996. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  997. kfree(data);
  998. if (nphy->hang_avoid)
  999. b43_nphy_stay_in_carrier_search(dev, 0);
  1000. return 0;
  1001. }
  1002. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1003. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1004. bool test)
  1005. {
  1006. int i;
  1007. u16 bw, len, rot, angle;
  1008. struct b43_c32 *samples;
  1009. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1010. len = bw << 3;
  1011. if (test) {
  1012. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1013. bw = 82;
  1014. else
  1015. bw = 80;
  1016. if (dev->phy.is_40mhz)
  1017. bw <<= 1;
  1018. len = bw << 1;
  1019. }
  1020. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  1021. if (!samples) {
  1022. b43err(dev->wl, "allocation for samples generation failed\n");
  1023. return 0;
  1024. }
  1025. rot = (((freq * 36) / bw) << 16) / 100;
  1026. angle = 0;
  1027. for (i = 0; i < len; i++) {
  1028. samples[i] = b43_cordic(angle);
  1029. angle += rot;
  1030. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1031. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1032. }
  1033. i = b43_nphy_load_samples(dev, samples, len);
  1034. kfree(samples);
  1035. return (i < 0) ? 0 : len;
  1036. }
  1037. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1038. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1039. u16 wait, bool iqmode, bool dac_test)
  1040. {
  1041. struct b43_phy_n *nphy = dev->phy.n;
  1042. int i;
  1043. u16 seq_mode;
  1044. u32 tmp;
  1045. if (nphy->hang_avoid)
  1046. b43_nphy_stay_in_carrier_search(dev, true);
  1047. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1048. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1049. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1050. }
  1051. if (!dev->phy.is_40mhz)
  1052. tmp = 0x6464;
  1053. else
  1054. tmp = 0x4747;
  1055. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1056. if (nphy->hang_avoid)
  1057. b43_nphy_stay_in_carrier_search(dev, false);
  1058. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1059. if (loops != 0xFFFF)
  1060. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1061. else
  1062. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1063. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1064. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1065. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1066. if (iqmode) {
  1067. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1068. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1069. } else {
  1070. if (dac_test)
  1071. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1072. else
  1073. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1074. }
  1075. for (i = 0; i < 100; i++) {
  1076. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1077. i = 0;
  1078. break;
  1079. }
  1080. udelay(10);
  1081. }
  1082. if (i)
  1083. b43err(dev->wl, "run samples timeout\n");
  1084. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1085. }
  1086. /*
  1087. * Transmits a known value for LO calibration
  1088. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1089. */
  1090. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1091. bool iqmode, bool dac_test)
  1092. {
  1093. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1094. if (samp == 0)
  1095. return -1;
  1096. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1097. return 0;
  1098. }
  1099. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1100. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1101. {
  1102. struct b43_phy_n *nphy = dev->phy.n;
  1103. int i, j;
  1104. u32 tmp;
  1105. u32 cur_real, cur_imag, real_part, imag_part;
  1106. u16 buffer[7];
  1107. if (nphy->hang_avoid)
  1108. b43_nphy_stay_in_carrier_search(dev, true);
  1109. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1110. for (i = 0; i < 2; i++) {
  1111. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1112. (buffer[i * 2 + 1] & 0x3FF);
  1113. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1114. (((i + 26) << 10) | 320));
  1115. for (j = 0; j < 128; j++) {
  1116. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1117. ((tmp >> 16) & 0xFFFF));
  1118. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1119. (tmp & 0xFFFF));
  1120. }
  1121. }
  1122. for (i = 0; i < 2; i++) {
  1123. tmp = buffer[5 + i];
  1124. real_part = (tmp >> 8) & 0xFF;
  1125. imag_part = (tmp & 0xFF);
  1126. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1127. (((i + 26) << 10) | 448));
  1128. if (dev->phy.rev >= 3) {
  1129. cur_real = real_part;
  1130. cur_imag = imag_part;
  1131. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1132. }
  1133. for (j = 0; j < 128; j++) {
  1134. if (dev->phy.rev < 3) {
  1135. cur_real = (real_part * loscale[j] + 128) >> 8;
  1136. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1137. tmp = ((cur_real & 0xFF) << 8) |
  1138. (cur_imag & 0xFF);
  1139. }
  1140. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1141. ((tmp >> 16) & 0xFFFF));
  1142. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1143. (tmp & 0xFFFF));
  1144. }
  1145. }
  1146. if (dev->phy.rev >= 3) {
  1147. b43_shm_write16(dev, B43_SHM_SHARED,
  1148. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1149. b43_shm_write16(dev, B43_SHM_SHARED,
  1150. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1151. }
  1152. if (nphy->hang_avoid)
  1153. b43_nphy_stay_in_carrier_search(dev, false);
  1154. }
  1155. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1156. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1157. u8 *events, u8 *delays, u8 length)
  1158. {
  1159. struct b43_phy_n *nphy = dev->phy.n;
  1160. u8 i;
  1161. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1162. u16 offset1 = cmd << 4;
  1163. u16 offset2 = offset1 + 0x80;
  1164. if (nphy->hang_avoid)
  1165. b43_nphy_stay_in_carrier_search(dev, true);
  1166. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1167. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1168. for (i = length; i < 16; i++) {
  1169. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1170. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1171. }
  1172. if (nphy->hang_avoid)
  1173. b43_nphy_stay_in_carrier_search(dev, false);
  1174. }
  1175. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1176. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1177. enum b43_nphy_rf_sequence seq)
  1178. {
  1179. static const u16 trigger[] = {
  1180. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1181. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1182. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1183. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1184. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1185. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1186. };
  1187. int i;
  1188. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1189. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1190. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1191. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1192. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1193. for (i = 0; i < 200; i++) {
  1194. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1195. goto ok;
  1196. msleep(1);
  1197. }
  1198. b43err(dev->wl, "RF sequence status timeout\n");
  1199. ok:
  1200. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1201. }
  1202. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1203. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1204. u16 value, u8 core, bool off)
  1205. {
  1206. int i;
  1207. u8 index = fls(field);
  1208. u8 addr, en_addr, val_addr;
  1209. /* we expect only one bit set */
  1210. B43_WARN_ON(field & (~(1 << (index - 1))));
  1211. if (dev->phy.rev >= 3) {
  1212. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1213. for (i = 0; i < 2; i++) {
  1214. if (index == 0 || index == 16) {
  1215. b43err(dev->wl,
  1216. "Unsupported RF Ctrl Override call\n");
  1217. return;
  1218. }
  1219. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1220. en_addr = B43_PHY_N((i == 0) ?
  1221. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1222. val_addr = B43_PHY_N((i == 0) ?
  1223. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1224. if (off) {
  1225. b43_phy_mask(dev, en_addr, ~(field));
  1226. b43_phy_mask(dev, val_addr,
  1227. ~(rf_ctrl->val_mask));
  1228. } else {
  1229. if (core == 0 || ((1 << core) & i) != 0) {
  1230. b43_phy_set(dev, en_addr, field);
  1231. b43_phy_maskset(dev, val_addr,
  1232. ~(rf_ctrl->val_mask),
  1233. (value << rf_ctrl->val_shift));
  1234. }
  1235. }
  1236. }
  1237. } else {
  1238. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1239. if (off) {
  1240. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1241. value = 0;
  1242. } else {
  1243. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1244. }
  1245. for (i = 0; i < 2; i++) {
  1246. if (index <= 1 || index == 16) {
  1247. b43err(dev->wl,
  1248. "Unsupported RF Ctrl Override call\n");
  1249. return;
  1250. }
  1251. if (index == 2 || index == 10 ||
  1252. (index >= 13 && index <= 15)) {
  1253. core = 1;
  1254. }
  1255. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1256. addr = B43_PHY_N((i == 0) ?
  1257. rf_ctrl->addr0 : rf_ctrl->addr1);
  1258. if ((core & (1 << i)) != 0)
  1259. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1260. (value << rf_ctrl->shift));
  1261. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1262. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1263. B43_NPHY_RFCTL_CMD_START);
  1264. udelay(1);
  1265. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1266. }
  1267. }
  1268. }
  1269. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1270. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1271. u16 value, u8 core)
  1272. {
  1273. u8 i, j;
  1274. u16 reg, tmp, val;
  1275. B43_WARN_ON(dev->phy.rev < 3);
  1276. B43_WARN_ON(field > 4);
  1277. for (i = 0; i < 2; i++) {
  1278. if ((core == 1 && i == 1) || (core == 2 && !i))
  1279. continue;
  1280. reg = (i == 0) ?
  1281. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1282. b43_phy_mask(dev, reg, 0xFBFF);
  1283. switch (field) {
  1284. case 0:
  1285. b43_phy_write(dev, reg, 0);
  1286. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1287. break;
  1288. case 1:
  1289. if (!i) {
  1290. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1291. 0xFC3F, (value << 6));
  1292. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1293. 0xFFFE, 1);
  1294. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1295. B43_NPHY_RFCTL_CMD_START);
  1296. for (j = 0; j < 100; j++) {
  1297. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1298. j = 0;
  1299. break;
  1300. }
  1301. udelay(10);
  1302. }
  1303. if (j)
  1304. b43err(dev->wl,
  1305. "intc override timeout\n");
  1306. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1307. 0xFFFE);
  1308. } else {
  1309. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1310. 0xFC3F, (value << 6));
  1311. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1312. 0xFFFE, 1);
  1313. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1314. B43_NPHY_RFCTL_CMD_RXTX);
  1315. for (j = 0; j < 100; j++) {
  1316. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1317. j = 0;
  1318. break;
  1319. }
  1320. udelay(10);
  1321. }
  1322. if (j)
  1323. b43err(dev->wl,
  1324. "intc override timeout\n");
  1325. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1326. 0xFFFE);
  1327. }
  1328. break;
  1329. case 2:
  1330. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1331. tmp = 0x0020;
  1332. val = value << 5;
  1333. } else {
  1334. tmp = 0x0010;
  1335. val = value << 4;
  1336. }
  1337. b43_phy_maskset(dev, reg, ~tmp, val);
  1338. break;
  1339. case 3:
  1340. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1341. tmp = 0x0001;
  1342. val = value;
  1343. } else {
  1344. tmp = 0x0004;
  1345. val = value << 2;
  1346. }
  1347. b43_phy_maskset(dev, reg, ~tmp, val);
  1348. break;
  1349. case 4:
  1350. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1351. tmp = 0x0002;
  1352. val = value << 1;
  1353. } else {
  1354. tmp = 0x0008;
  1355. val = value << 3;
  1356. }
  1357. b43_phy_maskset(dev, reg, ~tmp, val);
  1358. break;
  1359. }
  1360. }
  1361. }
  1362. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1363. {
  1364. unsigned int i;
  1365. u16 val;
  1366. val = 0x1E1F;
  1367. for (i = 0; i < 14; i++) {
  1368. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1369. val -= 0x202;
  1370. }
  1371. val = 0x3E3F;
  1372. for (i = 0; i < 16; i++) {
  1373. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1374. val -= 0x202;
  1375. }
  1376. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1377. }
  1378. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1379. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1380. s8 offset, u8 core, u8 rail, u8 type)
  1381. {
  1382. u16 tmp;
  1383. bool core1or5 = (core == 1) || (core == 5);
  1384. bool core2or5 = (core == 2) || (core == 5);
  1385. offset = clamp_val(offset, -32, 31);
  1386. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1387. if (core1or5 && (rail == 0) && (type == 2))
  1388. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1389. if (core1or5 && (rail == 1) && (type == 2))
  1390. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1391. if (core2or5 && (rail == 0) && (type == 2))
  1392. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1393. if (core2or5 && (rail == 1) && (type == 2))
  1394. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1395. if (core1or5 && (rail == 0) && (type == 0))
  1396. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1397. if (core1or5 && (rail == 1) && (type == 0))
  1398. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1399. if (core2or5 && (rail == 0) && (type == 0))
  1400. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1401. if (core2or5 && (rail == 1) && (type == 0))
  1402. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1403. if (core1or5 && (rail == 0) && (type == 1))
  1404. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1405. if (core1or5 && (rail == 1) && (type == 1))
  1406. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1407. if (core2or5 && (rail == 0) && (type == 1))
  1408. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1409. if (core2or5 && (rail == 1) && (type == 1))
  1410. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1411. if (core1or5 && (rail == 0) && (type == 6))
  1412. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1413. if (core1or5 && (rail == 1) && (type == 6))
  1414. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1415. if (core2or5 && (rail == 0) && (type == 6))
  1416. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1417. if (core2or5 && (rail == 1) && (type == 6))
  1418. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1419. if (core1or5 && (rail == 0) && (type == 3))
  1420. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1421. if (core1or5 && (rail == 1) && (type == 3))
  1422. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1423. if (core2or5 && (rail == 0) && (type == 3))
  1424. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1425. if (core2or5 && (rail == 1) && (type == 3))
  1426. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1427. if (core1or5 && (type == 4))
  1428. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1429. if (core2or5 && (type == 4))
  1430. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1431. if (core1or5 && (type == 5))
  1432. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1433. if (core2or5 && (type == 5))
  1434. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1435. }
  1436. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1437. {
  1438. u16 val;
  1439. if (type < 3)
  1440. val = 0;
  1441. else if (type == 6)
  1442. val = 1;
  1443. else if (type == 3)
  1444. val = 2;
  1445. else
  1446. val = 3;
  1447. val = (val << 12) | (val << 14);
  1448. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1449. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1450. if (type < 3) {
  1451. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1452. (type + 1) << 4);
  1453. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1454. (type + 1) << 4);
  1455. }
  1456. /* TODO use some definitions */
  1457. if (code == 0) {
  1458. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1459. if (type < 3) {
  1460. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1461. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1462. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1463. udelay(20);
  1464. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1465. }
  1466. } else {
  1467. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1468. 0x3000);
  1469. if (type < 3) {
  1470. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1471. 0xFEC7, 0x0180);
  1472. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1473. 0xEFDC, (code << 1 | 0x1021));
  1474. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1475. udelay(20);
  1476. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1477. }
  1478. }
  1479. }
  1480. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1481. {
  1482. struct b43_phy_n *nphy = dev->phy.n;
  1483. u8 i;
  1484. u16 reg, val;
  1485. if (code == 0) {
  1486. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1487. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1488. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1489. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1490. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1491. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1492. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1493. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1494. } else {
  1495. for (i = 0; i < 2; i++) {
  1496. if ((code == 1 && i == 1) || (code == 2 && !i))
  1497. continue;
  1498. reg = (i == 0) ?
  1499. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1500. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1501. if (type < 3) {
  1502. reg = (i == 0) ?
  1503. B43_NPHY_AFECTL_C1 :
  1504. B43_NPHY_AFECTL_C2;
  1505. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1506. reg = (i == 0) ?
  1507. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1508. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1509. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1510. if (type == 0)
  1511. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1512. else if (type == 1)
  1513. val = 16;
  1514. else
  1515. val = 32;
  1516. b43_phy_set(dev, reg, val);
  1517. reg = (i == 0) ?
  1518. B43_NPHY_TXF_40CO_B1S0 :
  1519. B43_NPHY_TXF_40CO_B32S1;
  1520. b43_phy_set(dev, reg, 0x0020);
  1521. } else {
  1522. if (type == 6)
  1523. val = 0x0100;
  1524. else if (type == 3)
  1525. val = 0x0200;
  1526. else
  1527. val = 0x0300;
  1528. reg = (i == 0) ?
  1529. B43_NPHY_AFECTL_C1 :
  1530. B43_NPHY_AFECTL_C2;
  1531. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1532. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1533. if (type != 3 && type != 6) {
  1534. enum ieee80211_band band =
  1535. b43_current_band(dev->wl);
  1536. if ((nphy->ipa2g_on &&
  1537. band == IEEE80211_BAND_2GHZ) ||
  1538. (nphy->ipa5g_on &&
  1539. band == IEEE80211_BAND_5GHZ))
  1540. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1541. else
  1542. val = 0x11;
  1543. reg = (i == 0) ? 0x2000 : 0x3000;
  1544. reg |= B2055_PADDRV;
  1545. b43_radio_write16(dev, reg, val);
  1546. reg = (i == 0) ?
  1547. B43_NPHY_AFECTL_OVER1 :
  1548. B43_NPHY_AFECTL_OVER;
  1549. b43_phy_set(dev, reg, 0x0200);
  1550. }
  1551. }
  1552. }
  1553. }
  1554. }
  1555. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1556. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1557. {
  1558. if (dev->phy.rev >= 3)
  1559. b43_nphy_rev3_rssi_select(dev, code, type);
  1560. else
  1561. b43_nphy_rev2_rssi_select(dev, code, type);
  1562. }
  1563. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1564. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1565. {
  1566. int i;
  1567. for (i = 0; i < 2; i++) {
  1568. if (type == 2) {
  1569. if (i == 0) {
  1570. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1571. 0xFC, buf[0]);
  1572. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1573. 0xFC, buf[1]);
  1574. } else {
  1575. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1576. 0xFC, buf[2 * i]);
  1577. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1578. 0xFC, buf[2 * i + 1]);
  1579. }
  1580. } else {
  1581. if (i == 0)
  1582. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1583. 0xF3, buf[0] << 2);
  1584. else
  1585. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1586. 0xF3, buf[2 * i + 1] << 2);
  1587. }
  1588. }
  1589. }
  1590. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1591. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1592. u8 nsamp)
  1593. {
  1594. int i;
  1595. int out;
  1596. u16 save_regs_phy[9];
  1597. u16 s[2];
  1598. if (dev->phy.rev >= 3) {
  1599. save_regs_phy[0] = b43_phy_read(dev,
  1600. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1601. save_regs_phy[1] = b43_phy_read(dev,
  1602. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1603. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1604. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1605. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1606. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1607. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1608. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1609. }
  1610. b43_nphy_rssi_select(dev, 5, type);
  1611. if (dev->phy.rev < 2) {
  1612. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1613. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1614. }
  1615. for (i = 0; i < 4; i++)
  1616. buf[i] = 0;
  1617. for (i = 0; i < nsamp; i++) {
  1618. if (dev->phy.rev < 2) {
  1619. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1620. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1621. } else {
  1622. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1623. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1624. }
  1625. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1626. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1627. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1628. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1629. }
  1630. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1631. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1632. if (dev->phy.rev < 2)
  1633. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1634. if (dev->phy.rev >= 3) {
  1635. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1636. save_regs_phy[0]);
  1637. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1638. save_regs_phy[1]);
  1639. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1640. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1641. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1642. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1643. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1644. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1645. }
  1646. return out;
  1647. }
  1648. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1649. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1650. {
  1651. int i, j;
  1652. u8 state[4];
  1653. u8 code, val;
  1654. u16 class, override;
  1655. u8 regs_save_radio[2];
  1656. u16 regs_save_phy[2];
  1657. s8 offset[4];
  1658. u16 clip_state[2];
  1659. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1660. s32 results_min[4] = { };
  1661. u8 vcm_final[4] = { };
  1662. s32 results[4][4] = { };
  1663. s32 miniq[4][2] = { };
  1664. if (type == 2) {
  1665. code = 0;
  1666. val = 6;
  1667. } else if (type < 2) {
  1668. code = 25;
  1669. val = 4;
  1670. } else {
  1671. B43_WARN_ON(1);
  1672. return;
  1673. }
  1674. class = b43_nphy_classifier(dev, 0, 0);
  1675. b43_nphy_classifier(dev, 7, 4);
  1676. b43_nphy_read_clip_detection(dev, clip_state);
  1677. b43_nphy_write_clip_detection(dev, clip_off);
  1678. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1679. override = 0x140;
  1680. else
  1681. override = 0x110;
  1682. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1683. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1684. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1685. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1686. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1687. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1688. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1689. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1690. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1691. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1692. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1693. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1694. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1695. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1696. b43_nphy_rssi_select(dev, 5, type);
  1697. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1698. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1699. for (i = 0; i < 4; i++) {
  1700. u8 tmp[4];
  1701. for (j = 0; j < 4; j++)
  1702. tmp[j] = i;
  1703. if (type != 1)
  1704. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1705. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1706. if (type < 2)
  1707. for (j = 0; j < 2; j++)
  1708. miniq[i][j] = min(results[i][2 * j],
  1709. results[i][2 * j + 1]);
  1710. }
  1711. for (i = 0; i < 4; i++) {
  1712. s32 mind = 40;
  1713. u8 minvcm = 0;
  1714. s32 minpoll = 249;
  1715. s32 curr;
  1716. for (j = 0; j < 4; j++) {
  1717. if (type == 2)
  1718. curr = abs(results[j][i]);
  1719. else
  1720. curr = abs(miniq[j][i / 2] - code * 8);
  1721. if (curr < mind) {
  1722. mind = curr;
  1723. minvcm = j;
  1724. }
  1725. if (results[j][i] < minpoll)
  1726. minpoll = results[j][i];
  1727. }
  1728. results_min[i] = minpoll;
  1729. vcm_final[i] = minvcm;
  1730. }
  1731. if (type != 1)
  1732. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1733. for (i = 0; i < 4; i++) {
  1734. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1735. if (offset[i] < 0)
  1736. offset[i] = -((abs(offset[i]) + 4) / 8);
  1737. else
  1738. offset[i] = (offset[i] + 4) / 8;
  1739. if (results_min[i] == 248)
  1740. offset[i] = code - 32;
  1741. if (i % 2 == 0)
  1742. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1743. type);
  1744. else
  1745. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1746. type);
  1747. }
  1748. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1749. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1750. switch (state[2]) {
  1751. case 1:
  1752. b43_nphy_rssi_select(dev, 1, 2);
  1753. break;
  1754. case 4:
  1755. b43_nphy_rssi_select(dev, 1, 0);
  1756. break;
  1757. case 2:
  1758. b43_nphy_rssi_select(dev, 1, 1);
  1759. break;
  1760. default:
  1761. b43_nphy_rssi_select(dev, 1, 1);
  1762. break;
  1763. }
  1764. switch (state[3]) {
  1765. case 1:
  1766. b43_nphy_rssi_select(dev, 2, 2);
  1767. break;
  1768. case 4:
  1769. b43_nphy_rssi_select(dev, 2, 0);
  1770. break;
  1771. default:
  1772. b43_nphy_rssi_select(dev, 2, 1);
  1773. break;
  1774. }
  1775. b43_nphy_rssi_select(dev, 0, type);
  1776. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1777. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1778. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1779. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1780. b43_nphy_classifier(dev, 7, class);
  1781. b43_nphy_write_clip_detection(dev, clip_state);
  1782. }
  1783. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1784. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1785. {
  1786. /* TODO */
  1787. }
  1788. /*
  1789. * RSSI Calibration
  1790. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1791. */
  1792. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1793. {
  1794. if (dev->phy.rev >= 3) {
  1795. b43_nphy_rev3_rssi_cal(dev);
  1796. } else {
  1797. b43_nphy_rev2_rssi_cal(dev, 2);
  1798. b43_nphy_rev2_rssi_cal(dev, 0);
  1799. b43_nphy_rev2_rssi_cal(dev, 1);
  1800. }
  1801. }
  1802. /*
  1803. * Restore RSSI Calibration
  1804. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1805. */
  1806. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1807. {
  1808. struct b43_phy_n *nphy = dev->phy.n;
  1809. u16 *rssical_radio_regs = NULL;
  1810. u16 *rssical_phy_regs = NULL;
  1811. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1812. if (b43_empty_chanspec(&nphy->rssical_chanspec_2G))
  1813. return;
  1814. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1815. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1816. } else {
  1817. if (b43_empty_chanspec(&nphy->rssical_chanspec_5G))
  1818. return;
  1819. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1820. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1821. }
  1822. /* TODO use some definitions */
  1823. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1824. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1825. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1826. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1827. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1828. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1829. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1830. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1831. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1832. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1833. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1834. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1835. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1836. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1837. }
  1838. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1839. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1840. {
  1841. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1842. if (dev->phy.rev >= 6) {
  1843. /* TODO If the chip is 47162
  1844. return txpwrctrl_tx_gain_ipa_rev5 */
  1845. return txpwrctrl_tx_gain_ipa_rev6;
  1846. } else if (dev->phy.rev >= 5) {
  1847. return txpwrctrl_tx_gain_ipa_rev5;
  1848. } else {
  1849. return txpwrctrl_tx_gain_ipa;
  1850. }
  1851. } else {
  1852. return txpwrctrl_tx_gain_ipa_5g;
  1853. }
  1854. }
  1855. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1856. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1857. {
  1858. struct b43_phy_n *nphy = dev->phy.n;
  1859. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1860. u16 tmp;
  1861. u8 offset, i;
  1862. if (dev->phy.rev >= 3) {
  1863. for (i = 0; i < 2; i++) {
  1864. tmp = (i == 0) ? 0x2000 : 0x3000;
  1865. offset = i * 11;
  1866. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  1867. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  1868. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  1869. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  1870. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  1871. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  1872. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  1873. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  1874. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  1875. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  1876. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  1877. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1878. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  1879. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1880. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1881. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1882. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1883. if (nphy->ipa5g_on) {
  1884. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  1885. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  1886. } else {
  1887. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1888. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  1889. }
  1890. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1891. } else {
  1892. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  1893. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  1894. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  1895. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  1896. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  1897. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  1898. if (nphy->ipa2g_on) {
  1899. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  1900. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  1901. (dev->phy.rev < 5) ? 0x11 : 0x01);
  1902. } else {
  1903. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  1904. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  1905. }
  1906. }
  1907. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  1908. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  1909. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  1910. }
  1911. } else {
  1912. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1913. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1914. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1915. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1916. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1917. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1918. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1919. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1920. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1921. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1922. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1923. B43_NPHY_BANDCTL_5GHZ)) {
  1924. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1925. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1926. } else {
  1927. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1928. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1929. }
  1930. if (dev->phy.rev < 2) {
  1931. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1932. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1933. } else {
  1934. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1935. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1936. }
  1937. }
  1938. }
  1939. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1940. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1941. struct nphy_txgains target,
  1942. struct nphy_iqcal_params *params)
  1943. {
  1944. int i, j, indx;
  1945. u16 gain;
  1946. if (dev->phy.rev >= 3) {
  1947. params->txgm = target.txgm[core];
  1948. params->pga = target.pga[core];
  1949. params->pad = target.pad[core];
  1950. params->ipa = target.ipa[core];
  1951. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1952. (params->pad << 4) | (params->ipa);
  1953. for (j = 0; j < 5; j++)
  1954. params->ncorr[j] = 0x79;
  1955. } else {
  1956. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1957. (target.txgm[core] << 8);
  1958. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1959. 1 : 0;
  1960. for (i = 0; i < 9; i++)
  1961. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1962. break;
  1963. i = min(i, 8);
  1964. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1965. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1966. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1967. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1968. (params->pad << 2);
  1969. for (j = 0; j < 4; j++)
  1970. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1971. }
  1972. }
  1973. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1974. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1975. {
  1976. struct b43_phy_n *nphy = dev->phy.n;
  1977. int i;
  1978. u16 scale, entry;
  1979. u16 tmp = nphy->txcal_bbmult;
  1980. if (core == 0)
  1981. tmp >>= 8;
  1982. tmp &= 0xff;
  1983. for (i = 0; i < 18; i++) {
  1984. scale = (ladder_lo[i].percent * tmp) / 100;
  1985. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1986. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1987. scale = (ladder_iq[i].percent * tmp) / 100;
  1988. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1989. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1990. }
  1991. }
  1992. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1993. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1994. {
  1995. int i;
  1996. for (i = 0; i < 15; i++)
  1997. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1998. tbl_tx_filter_coef_rev4[2][i]);
  1999. }
  2000. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2001. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2002. {
  2003. int i, j;
  2004. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2005. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2006. for (i = 0; i < 3; i++)
  2007. for (j = 0; j < 15; j++)
  2008. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2009. tbl_tx_filter_coef_rev4[i][j]);
  2010. if (dev->phy.is_40mhz) {
  2011. for (j = 0; j < 15; j++)
  2012. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2013. tbl_tx_filter_coef_rev4[3][j]);
  2014. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2015. for (j = 0; j < 15; j++)
  2016. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2017. tbl_tx_filter_coef_rev4[5][j]);
  2018. }
  2019. if (dev->phy.channel == 14)
  2020. for (j = 0; j < 15; j++)
  2021. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2022. tbl_tx_filter_coef_rev4[6][j]);
  2023. }
  2024. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2025. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2026. {
  2027. struct b43_phy_n *nphy = dev->phy.n;
  2028. u16 curr_gain[2];
  2029. struct nphy_txgains target;
  2030. const u32 *table = NULL;
  2031. if (nphy->txpwrctrl == 0) {
  2032. int i;
  2033. if (nphy->hang_avoid)
  2034. b43_nphy_stay_in_carrier_search(dev, true);
  2035. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2036. if (nphy->hang_avoid)
  2037. b43_nphy_stay_in_carrier_search(dev, false);
  2038. for (i = 0; i < 2; ++i) {
  2039. if (dev->phy.rev >= 3) {
  2040. target.ipa[i] = curr_gain[i] & 0x000F;
  2041. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2042. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2043. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2044. } else {
  2045. target.ipa[i] = curr_gain[i] & 0x0003;
  2046. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2047. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2048. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2049. }
  2050. }
  2051. } else {
  2052. int i;
  2053. u16 index[2];
  2054. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2055. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2056. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2057. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2058. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2059. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2060. for (i = 0; i < 2; ++i) {
  2061. if (dev->phy.rev >= 3) {
  2062. enum ieee80211_band band =
  2063. b43_current_band(dev->wl);
  2064. if ((nphy->ipa2g_on &&
  2065. band == IEEE80211_BAND_2GHZ) ||
  2066. (nphy->ipa5g_on &&
  2067. band == IEEE80211_BAND_5GHZ)) {
  2068. table = b43_nphy_get_ipa_gain_table(dev);
  2069. } else {
  2070. if (band == IEEE80211_BAND_5GHZ) {
  2071. if (dev->phy.rev == 3)
  2072. table = b43_ntab_tx_gain_rev3_5ghz;
  2073. else if (dev->phy.rev == 4)
  2074. table = b43_ntab_tx_gain_rev4_5ghz;
  2075. else
  2076. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2077. } else {
  2078. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2079. }
  2080. }
  2081. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2082. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2083. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2084. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2085. } else {
  2086. table = b43_ntab_tx_gain_rev0_1_2;
  2087. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2088. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2089. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2090. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2091. }
  2092. }
  2093. }
  2094. return target;
  2095. }
  2096. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2097. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2098. {
  2099. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2100. if (dev->phy.rev >= 3) {
  2101. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2102. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2103. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2104. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2105. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2106. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2107. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2108. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2109. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2110. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2111. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2112. b43_nphy_reset_cca(dev);
  2113. } else {
  2114. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2115. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2116. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2117. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2118. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2119. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2120. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2121. }
  2122. }
  2123. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2124. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2125. {
  2126. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2127. u16 tmp;
  2128. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2129. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2130. if (dev->phy.rev >= 3) {
  2131. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2132. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2133. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2134. regs[2] = tmp;
  2135. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2136. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2137. regs[3] = tmp;
  2138. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2139. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2140. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2141. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2142. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2143. regs[5] = tmp;
  2144. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2145. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2146. regs[6] = tmp;
  2147. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2148. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2149. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2150. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2151. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2152. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2153. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2154. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2155. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2156. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2157. } else {
  2158. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2159. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2160. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2161. regs[2] = tmp;
  2162. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2163. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2164. regs[3] = tmp;
  2165. tmp |= 0x2000;
  2166. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2167. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2168. regs[4] = tmp;
  2169. tmp |= 0x2000;
  2170. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2171. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2172. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2173. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2174. tmp = 0x0180;
  2175. else
  2176. tmp = 0x0120;
  2177. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2178. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2179. }
  2180. }
  2181. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2182. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2183. {
  2184. struct b43_phy_n *nphy = dev->phy.n;
  2185. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2186. u16 *txcal_radio_regs = NULL;
  2187. struct b43_chanspec *iqcal_chanspec;
  2188. u16 *table = NULL;
  2189. if (nphy->hang_avoid)
  2190. b43_nphy_stay_in_carrier_search(dev, 1);
  2191. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2192. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2193. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2194. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2195. table = nphy->cal_cache.txcal_coeffs_2G;
  2196. } else {
  2197. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2198. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2199. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2200. table = nphy->cal_cache.txcal_coeffs_5G;
  2201. }
  2202. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2203. /* TODO use some definitions */
  2204. if (dev->phy.rev >= 3) {
  2205. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2206. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2207. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2208. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2209. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2210. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2211. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2212. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2213. } else {
  2214. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2215. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2216. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2217. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2218. }
  2219. *iqcal_chanspec = nphy->radio_chanspec;
  2220. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2221. if (nphy->hang_avoid)
  2222. b43_nphy_stay_in_carrier_search(dev, 0);
  2223. }
  2224. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2225. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2226. {
  2227. struct b43_phy_n *nphy = dev->phy.n;
  2228. u16 coef[4];
  2229. u16 *loft = NULL;
  2230. u16 *table = NULL;
  2231. int i;
  2232. u16 *txcal_radio_regs = NULL;
  2233. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2234. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2235. if (b43_empty_chanspec(&nphy->iqcal_chanspec_2G))
  2236. return;
  2237. table = nphy->cal_cache.txcal_coeffs_2G;
  2238. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2239. } else {
  2240. if (b43_empty_chanspec(&nphy->iqcal_chanspec_5G))
  2241. return;
  2242. table = nphy->cal_cache.txcal_coeffs_5G;
  2243. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2244. }
  2245. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2246. for (i = 0; i < 4; i++) {
  2247. if (dev->phy.rev >= 3)
  2248. table[i] = coef[i];
  2249. else
  2250. coef[i] = 0;
  2251. }
  2252. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2253. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2254. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2255. if (dev->phy.rev < 2)
  2256. b43_nphy_tx_iq_workaround(dev);
  2257. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2258. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2259. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2260. } else {
  2261. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2262. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2263. }
  2264. /* TODO use some definitions */
  2265. if (dev->phy.rev >= 3) {
  2266. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2267. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2268. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2269. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2270. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2271. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2272. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2273. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2274. } else {
  2275. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2276. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2277. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2278. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2279. }
  2280. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2281. }
  2282. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2283. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2284. struct nphy_txgains target,
  2285. bool full, bool mphase)
  2286. {
  2287. struct b43_phy_n *nphy = dev->phy.n;
  2288. int i;
  2289. int error = 0;
  2290. int freq;
  2291. bool avoid = false;
  2292. u8 length;
  2293. u16 tmp, core, type, count, max, numb, last, cmd;
  2294. const u16 *table;
  2295. bool phy6or5x;
  2296. u16 buffer[11];
  2297. u16 diq_start = 0;
  2298. u16 save[2];
  2299. u16 gain[2];
  2300. struct nphy_iqcal_params params[2];
  2301. bool updated[2] = { };
  2302. b43_nphy_stay_in_carrier_search(dev, true);
  2303. if (dev->phy.rev >= 4) {
  2304. avoid = nphy->hang_avoid;
  2305. nphy->hang_avoid = 0;
  2306. }
  2307. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2308. for (i = 0; i < 2; i++) {
  2309. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2310. gain[i] = params[i].cal_gain;
  2311. }
  2312. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2313. b43_nphy_tx_cal_radio_setup(dev);
  2314. b43_nphy_tx_cal_phy_setup(dev);
  2315. phy6or5x = dev->phy.rev >= 6 ||
  2316. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2317. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2318. if (phy6or5x) {
  2319. if (dev->phy.is_40mhz) {
  2320. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2321. tbl_tx_iqlo_cal_loft_ladder_40);
  2322. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2323. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2324. } else {
  2325. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2326. tbl_tx_iqlo_cal_loft_ladder_20);
  2327. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2328. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2329. }
  2330. }
  2331. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2332. if (!dev->phy.is_40mhz)
  2333. freq = 2500;
  2334. else
  2335. freq = 5000;
  2336. if (nphy->mphase_cal_phase_id > 2)
  2337. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2338. 0xFFFF, 0, true, false);
  2339. else
  2340. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2341. if (error == 0) {
  2342. if (nphy->mphase_cal_phase_id > 2) {
  2343. table = nphy->mphase_txcal_bestcoeffs;
  2344. length = 11;
  2345. if (dev->phy.rev < 3)
  2346. length -= 2;
  2347. } else {
  2348. if (!full && nphy->txiqlocal_coeffsvalid) {
  2349. table = nphy->txiqlocal_bestc;
  2350. length = 11;
  2351. if (dev->phy.rev < 3)
  2352. length -= 2;
  2353. } else {
  2354. full = true;
  2355. if (dev->phy.rev >= 3) {
  2356. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2357. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2358. } else {
  2359. table = tbl_tx_iqlo_cal_startcoefs;
  2360. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2361. }
  2362. }
  2363. }
  2364. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2365. if (full) {
  2366. if (dev->phy.rev >= 3)
  2367. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2368. else
  2369. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2370. } else {
  2371. if (dev->phy.rev >= 3)
  2372. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2373. else
  2374. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2375. }
  2376. if (mphase) {
  2377. count = nphy->mphase_txcal_cmdidx;
  2378. numb = min(max,
  2379. (u16)(count + nphy->mphase_txcal_numcmds));
  2380. } else {
  2381. count = 0;
  2382. numb = max;
  2383. }
  2384. for (; count < numb; count++) {
  2385. if (full) {
  2386. if (dev->phy.rev >= 3)
  2387. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2388. else
  2389. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2390. } else {
  2391. if (dev->phy.rev >= 3)
  2392. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2393. else
  2394. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2395. }
  2396. core = (cmd & 0x3000) >> 12;
  2397. type = (cmd & 0x0F00) >> 8;
  2398. if (phy6or5x && updated[core] == 0) {
  2399. b43_nphy_update_tx_cal_ladder(dev, core);
  2400. updated[core] = 1;
  2401. }
  2402. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2403. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2404. if (type == 1 || type == 3 || type == 4) {
  2405. buffer[0] = b43_ntab_read(dev,
  2406. B43_NTAB16(15, 69 + core));
  2407. diq_start = buffer[0];
  2408. buffer[0] = 0;
  2409. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2410. 0);
  2411. }
  2412. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2413. for (i = 0; i < 2000; i++) {
  2414. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2415. if (tmp & 0xC000)
  2416. break;
  2417. udelay(10);
  2418. }
  2419. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2420. buffer);
  2421. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2422. buffer);
  2423. if (type == 1 || type == 3 || type == 4)
  2424. buffer[0] = diq_start;
  2425. }
  2426. if (mphase)
  2427. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2428. last = (dev->phy.rev < 3) ? 6 : 7;
  2429. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2430. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2431. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2432. if (dev->phy.rev < 3) {
  2433. buffer[0] = 0;
  2434. buffer[1] = 0;
  2435. buffer[2] = 0;
  2436. buffer[3] = 0;
  2437. }
  2438. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2439. buffer);
  2440. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2441. buffer);
  2442. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2443. buffer);
  2444. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2445. buffer);
  2446. length = 11;
  2447. if (dev->phy.rev < 3)
  2448. length -= 2;
  2449. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2450. nphy->txiqlocal_bestc);
  2451. nphy->txiqlocal_coeffsvalid = true;
  2452. nphy->txiqlocal_chanspec = nphy->radio_chanspec;
  2453. } else {
  2454. length = 11;
  2455. if (dev->phy.rev < 3)
  2456. length -= 2;
  2457. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2458. nphy->mphase_txcal_bestcoeffs);
  2459. }
  2460. b43_nphy_stop_playback(dev);
  2461. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2462. }
  2463. b43_nphy_tx_cal_phy_cleanup(dev);
  2464. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2465. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2466. b43_nphy_tx_iq_workaround(dev);
  2467. if (dev->phy.rev >= 4)
  2468. nphy->hang_avoid = avoid;
  2469. b43_nphy_stay_in_carrier_search(dev, false);
  2470. return error;
  2471. }
  2472. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2473. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2474. {
  2475. struct b43_phy_n *nphy = dev->phy.n;
  2476. u8 i;
  2477. u16 buffer[7];
  2478. bool equal = true;
  2479. if (!nphy->txiqlocal_coeffsvalid ||
  2480. b43_eq_chanspecs(&nphy->txiqlocal_chanspec, &nphy->radio_chanspec))
  2481. return;
  2482. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2483. for (i = 0; i < 4; i++) {
  2484. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2485. equal = false;
  2486. break;
  2487. }
  2488. }
  2489. if (!equal) {
  2490. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2491. nphy->txiqlocal_bestc);
  2492. for (i = 0; i < 4; i++)
  2493. buffer[i] = 0;
  2494. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2495. buffer);
  2496. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2497. &nphy->txiqlocal_bestc[5]);
  2498. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2499. &nphy->txiqlocal_bestc[5]);
  2500. }
  2501. }
  2502. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2503. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2504. struct nphy_txgains target, u8 type, bool debug)
  2505. {
  2506. struct b43_phy_n *nphy = dev->phy.n;
  2507. int i, j, index;
  2508. u8 rfctl[2];
  2509. u8 afectl_core;
  2510. u16 tmp[6];
  2511. u16 cur_hpf1, cur_hpf2, cur_lna;
  2512. u32 real, imag;
  2513. enum ieee80211_band band;
  2514. u8 use;
  2515. u16 cur_hpf;
  2516. u16 lna[3] = { 3, 3, 1 };
  2517. u16 hpf1[3] = { 7, 2, 0 };
  2518. u16 hpf2[3] = { 2, 0, 0 };
  2519. u32 power[3] = { };
  2520. u16 gain_save[2];
  2521. u16 cal_gain[2];
  2522. struct nphy_iqcal_params cal_params[2];
  2523. struct nphy_iq_est est;
  2524. int ret = 0;
  2525. bool playtone = true;
  2526. int desired = 13;
  2527. b43_nphy_stay_in_carrier_search(dev, 1);
  2528. if (dev->phy.rev < 2)
  2529. b43_nphy_reapply_tx_cal_coeffs(dev);
  2530. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2531. for (i = 0; i < 2; i++) {
  2532. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2533. cal_gain[i] = cal_params[i].cal_gain;
  2534. }
  2535. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2536. for (i = 0; i < 2; i++) {
  2537. if (i == 0) {
  2538. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2539. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2540. afectl_core = B43_NPHY_AFECTL_C1;
  2541. } else {
  2542. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2543. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2544. afectl_core = B43_NPHY_AFECTL_C2;
  2545. }
  2546. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2547. tmp[2] = b43_phy_read(dev, afectl_core);
  2548. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2549. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2550. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2551. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2552. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2553. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2554. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2555. (1 - i));
  2556. b43_phy_set(dev, afectl_core, 0x0006);
  2557. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2558. band = b43_current_band(dev->wl);
  2559. if (nphy->rxcalparams & 0xFF000000) {
  2560. if (band == IEEE80211_BAND_5GHZ)
  2561. b43_phy_write(dev, rfctl[0], 0x140);
  2562. else
  2563. b43_phy_write(dev, rfctl[0], 0x110);
  2564. } else {
  2565. if (band == IEEE80211_BAND_5GHZ)
  2566. b43_phy_write(dev, rfctl[0], 0x180);
  2567. else
  2568. b43_phy_write(dev, rfctl[0], 0x120);
  2569. }
  2570. if (band == IEEE80211_BAND_5GHZ)
  2571. b43_phy_write(dev, rfctl[1], 0x148);
  2572. else
  2573. b43_phy_write(dev, rfctl[1], 0x114);
  2574. if (nphy->rxcalparams & 0x10000) {
  2575. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2576. (i + 1));
  2577. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2578. (2 - i));
  2579. }
  2580. for (j = 0; i < 4; j++) {
  2581. if (j < 3) {
  2582. cur_lna = lna[j];
  2583. cur_hpf1 = hpf1[j];
  2584. cur_hpf2 = hpf2[j];
  2585. } else {
  2586. if (power[1] > 10000) {
  2587. use = 1;
  2588. cur_hpf = cur_hpf1;
  2589. index = 2;
  2590. } else {
  2591. if (power[0] > 10000) {
  2592. use = 1;
  2593. cur_hpf = cur_hpf1;
  2594. index = 1;
  2595. } else {
  2596. index = 0;
  2597. use = 2;
  2598. cur_hpf = cur_hpf2;
  2599. }
  2600. }
  2601. cur_lna = lna[index];
  2602. cur_hpf1 = hpf1[index];
  2603. cur_hpf2 = hpf2[index];
  2604. cur_hpf += desired - hweight32(power[index]);
  2605. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2606. if (use == 1)
  2607. cur_hpf1 = cur_hpf;
  2608. else
  2609. cur_hpf2 = cur_hpf;
  2610. }
  2611. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2612. (cur_lna << 2));
  2613. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2614. false);
  2615. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2616. b43_nphy_stop_playback(dev);
  2617. if (playtone) {
  2618. ret = b43_nphy_tx_tone(dev, 4000,
  2619. (nphy->rxcalparams & 0xFFFF),
  2620. false, false);
  2621. playtone = false;
  2622. } else {
  2623. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2624. false, false);
  2625. }
  2626. if (ret == 0) {
  2627. if (j < 3) {
  2628. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2629. false);
  2630. if (i == 0) {
  2631. real = est.i0_pwr;
  2632. imag = est.q0_pwr;
  2633. } else {
  2634. real = est.i1_pwr;
  2635. imag = est.q1_pwr;
  2636. }
  2637. power[i] = ((real + imag) / 1024) + 1;
  2638. } else {
  2639. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2640. }
  2641. b43_nphy_stop_playback(dev);
  2642. }
  2643. if (ret != 0)
  2644. break;
  2645. }
  2646. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2647. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2648. b43_phy_write(dev, rfctl[1], tmp[5]);
  2649. b43_phy_write(dev, rfctl[0], tmp[4]);
  2650. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2651. b43_phy_write(dev, afectl_core, tmp[2]);
  2652. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2653. if (ret != 0)
  2654. break;
  2655. }
  2656. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2657. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2658. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2659. b43_nphy_stay_in_carrier_search(dev, 0);
  2660. return ret;
  2661. }
  2662. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2663. struct nphy_txgains target, u8 type, bool debug)
  2664. {
  2665. return -1;
  2666. }
  2667. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2668. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2669. struct nphy_txgains target, u8 type, bool debug)
  2670. {
  2671. if (dev->phy.rev >= 3)
  2672. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2673. else
  2674. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2675. }
  2676. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2677. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2678. {
  2679. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2680. if (on)
  2681. tmslow |= SSB_TMSLOW_PHYCLK;
  2682. else
  2683. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2684. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2685. }
  2686. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2687. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2688. {
  2689. struct b43_phy *phy = &dev->phy;
  2690. struct b43_phy_n *nphy = phy->n;
  2691. u16 buf[16];
  2692. nphy->phyrxchain = mask;
  2693. if (0 /* FIXME clk */)
  2694. return;
  2695. b43_mac_suspend(dev);
  2696. if (nphy->hang_avoid)
  2697. b43_nphy_stay_in_carrier_search(dev, true);
  2698. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2699. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2700. if ((mask & 0x3) != 0x3) {
  2701. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2702. if (dev->phy.rev >= 3) {
  2703. /* TODO */
  2704. }
  2705. } else {
  2706. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2707. if (dev->phy.rev >= 3) {
  2708. /* TODO */
  2709. }
  2710. }
  2711. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2712. if (nphy->hang_avoid)
  2713. b43_nphy_stay_in_carrier_search(dev, false);
  2714. b43_mac_enable(dev);
  2715. }
  2716. /*
  2717. * Init N-PHY
  2718. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2719. */
  2720. int b43_phy_initn(struct b43_wldev *dev)
  2721. {
  2722. struct ssb_bus *bus = dev->dev->bus;
  2723. struct b43_phy *phy = &dev->phy;
  2724. struct b43_phy_n *nphy = phy->n;
  2725. u8 tx_pwr_state;
  2726. struct nphy_txgains target;
  2727. u16 tmp;
  2728. enum ieee80211_band tmp2;
  2729. bool do_rssi_cal;
  2730. u16 clip[2];
  2731. bool do_cal = false;
  2732. if ((dev->phy.rev >= 3) &&
  2733. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2734. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2735. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2736. }
  2737. nphy->deaf_count = 0;
  2738. b43_nphy_tables_init(dev);
  2739. nphy->crsminpwr_adjusted = false;
  2740. nphy->noisevars_adjusted = false;
  2741. /* Clear all overrides */
  2742. if (dev->phy.rev >= 3) {
  2743. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2744. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2745. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2746. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2747. } else {
  2748. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2749. }
  2750. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2751. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2752. if (dev->phy.rev < 6) {
  2753. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2754. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2755. }
  2756. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2757. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2758. B43_NPHY_RFSEQMODE_TROVER));
  2759. if (dev->phy.rev >= 3)
  2760. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2761. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2762. if (dev->phy.rev <= 2) {
  2763. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2764. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2765. ~B43_NPHY_BPHY_CTL3_SCALE,
  2766. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2767. }
  2768. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2769. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2770. if (bus->sprom.boardflags2_lo & 0x100 ||
  2771. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2772. bus->boardinfo.type == 0x8B))
  2773. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2774. else
  2775. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2776. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2777. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2778. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2779. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2780. b43_nphy_update_txrx_chain(dev);
  2781. if (phy->rev < 2) {
  2782. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2783. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2784. }
  2785. tmp2 = b43_current_band(dev->wl);
  2786. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2787. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2788. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2789. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2790. nphy->papd_epsilon_offset[0] << 7);
  2791. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2792. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2793. nphy->papd_epsilon_offset[1] << 7);
  2794. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2795. } else if (phy->rev >= 5) {
  2796. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2797. }
  2798. b43_nphy_workarounds(dev);
  2799. /* Reset CCA, in init code it differs a little from standard way */
  2800. b43_nphy_bmac_clock_fgc(dev, 1);
  2801. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2802. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2803. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2804. b43_nphy_bmac_clock_fgc(dev, 0);
  2805. b43_nphy_mac_phy_clock_set(dev, true);
  2806. b43_nphy_pa_override(dev, false);
  2807. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2808. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2809. b43_nphy_pa_override(dev, true);
  2810. b43_nphy_classifier(dev, 0, 0);
  2811. b43_nphy_read_clip_detection(dev, clip);
  2812. tx_pwr_state = nphy->txpwrctrl;
  2813. /* TODO N PHY TX power control with argument 0
  2814. (turning off power control) */
  2815. /* TODO Fix the TX Power Settings */
  2816. /* TODO N PHY TX Power Control Idle TSSI */
  2817. /* TODO N PHY TX Power Control Setup */
  2818. if (phy->rev >= 3) {
  2819. /* TODO */
  2820. } else {
  2821. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2822. b43_ntab_tx_gain_rev0_1_2);
  2823. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2824. b43_ntab_tx_gain_rev0_1_2);
  2825. }
  2826. if (nphy->phyrxchain != 3)
  2827. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2828. if (nphy->mphase_cal_phase_id > 0)
  2829. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2830. do_rssi_cal = false;
  2831. if (phy->rev >= 3) {
  2832. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2833. do_rssi_cal =
  2834. b43_empty_chanspec(&nphy->rssical_chanspec_2G);
  2835. else
  2836. do_rssi_cal =
  2837. b43_empty_chanspec(&nphy->rssical_chanspec_5G);
  2838. if (do_rssi_cal)
  2839. b43_nphy_rssi_cal(dev);
  2840. else
  2841. b43_nphy_restore_rssi_cal(dev);
  2842. } else {
  2843. b43_nphy_rssi_cal(dev);
  2844. }
  2845. if (!((nphy->measure_hold & 0x6) != 0)) {
  2846. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2847. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_2G);
  2848. else
  2849. do_cal = b43_empty_chanspec(&nphy->iqcal_chanspec_5G);
  2850. if (nphy->mute)
  2851. do_cal = false;
  2852. if (do_cal) {
  2853. target = b43_nphy_get_tx_gains(dev);
  2854. if (nphy->antsel_type == 2)
  2855. b43_nphy_superswitch_init(dev, true);
  2856. if (nphy->perical != 2) {
  2857. b43_nphy_rssi_cal(dev);
  2858. if (phy->rev >= 3) {
  2859. nphy->cal_orig_pwr_idx[0] =
  2860. nphy->txpwrindex[0].index_internal;
  2861. nphy->cal_orig_pwr_idx[1] =
  2862. nphy->txpwrindex[1].index_internal;
  2863. /* TODO N PHY Pre Calibrate TX Gain */
  2864. target = b43_nphy_get_tx_gains(dev);
  2865. }
  2866. }
  2867. }
  2868. }
  2869. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2870. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2871. b43_nphy_save_cal(dev);
  2872. else if (nphy->mphase_cal_phase_id == 0)
  2873. ;/* N PHY Periodic Calibration with argument 3 */
  2874. } else {
  2875. b43_nphy_restore_cal(dev);
  2876. }
  2877. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2878. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2879. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2880. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2881. if (phy->rev >= 3 && phy->rev <= 6)
  2882. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2883. b43_nphy_tx_lp_fbw(dev);
  2884. if (phy->rev >= 3)
  2885. b43_nphy_spur_workaround(dev);
  2886. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2887. return 0;
  2888. }
  2889. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  2890. static void b43_nphy_chanspec_setup(struct b43_wldev *dev,
  2891. const struct b43_phy_n_sfo_cfg *e,
  2892. struct b43_chanspec chanspec)
  2893. {
  2894. struct b43_phy *phy = &dev->phy;
  2895. struct b43_phy_n *nphy = dev->phy.n;
  2896. u16 tmp;
  2897. u32 tmp32;
  2898. tmp = b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  2899. if (chanspec.b_freq == 1 && tmp == 0) {
  2900. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2901. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2902. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  2903. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2904. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  2905. } else if (chanspec.b_freq == 1) {
  2906. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  2907. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  2908. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  2909. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  2910. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  2911. }
  2912. b43_chantab_phy_upload(dev, e);
  2913. tmp = chanspec.channel;
  2914. if (chanspec.b_freq == 1)
  2915. tmp |= 0x0100;
  2916. if (chanspec.b_width == 3)
  2917. tmp |= 0x0200;
  2918. b43_shm_write16(dev, B43_SHM_SHARED, 0xA0, tmp);
  2919. if (nphy->radio_chanspec.channel == 14) {
  2920. b43_nphy_classifier(dev, 2, 0);
  2921. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  2922. } else {
  2923. b43_nphy_classifier(dev, 2, 2);
  2924. if (chanspec.b_freq == 2)
  2925. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  2926. }
  2927. if (nphy->txpwrctrl)
  2928. b43_nphy_tx_power_fix(dev);
  2929. if (dev->phy.rev < 3)
  2930. b43_nphy_adjust_lna_gain_table(dev);
  2931. b43_nphy_tx_lp_fbw(dev);
  2932. if (dev->phy.rev >= 3 && 0) {
  2933. /* TODO */
  2934. }
  2935. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  2936. if (phy->rev >= 3)
  2937. b43_nphy_spur_workaround(dev);
  2938. }
  2939. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  2940. static int b43_nphy_set_chanspec(struct b43_wldev *dev,
  2941. struct b43_chanspec chanspec)
  2942. {
  2943. struct b43_phy_n *nphy = dev->phy.n;
  2944. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  2945. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  2946. u8 tmp;
  2947. u8 channel = chanspec.channel;
  2948. if (dev->phy.rev >= 3) {
  2949. /* TODO */
  2950. tabent_r3 = NULL;
  2951. if (!tabent_r3)
  2952. return -ESRCH;
  2953. } else {
  2954. tabent_r2 = b43_nphy_get_chantabent_rev2(dev, channel);
  2955. if (!tabent_r2)
  2956. return -ESRCH;
  2957. }
  2958. nphy->radio_chanspec = chanspec;
  2959. if (chanspec.b_width != nphy->b_width)
  2960. ; /* TODO: BMAC BW Set (chanspec.b_width) */
  2961. /* TODO: use defines */
  2962. if (chanspec.b_width == 3) {
  2963. if (chanspec.sideband == 2)
  2964. b43_phy_set(dev, B43_NPHY_RXCTL,
  2965. B43_NPHY_RXCTL_BSELU20);
  2966. else
  2967. b43_phy_mask(dev, B43_NPHY_RXCTL,
  2968. ~B43_NPHY_RXCTL_BSELU20);
  2969. }
  2970. if (dev->phy.rev >= 3) {
  2971. tmp = (chanspec.b_freq == 1) ? 4 : 0;
  2972. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  2973. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  2974. b43_nphy_chanspec_setup(dev, &(tabent_r3->phy_regs), chanspec);
  2975. } else {
  2976. tmp = (chanspec.b_freq == 1) ? 0x0020 : 0x0050;
  2977. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  2978. b43_radio_2055_setup(dev, tabent_r2);
  2979. b43_nphy_chanspec_setup(dev, &(tabent_r2->phy_regs), chanspec);
  2980. }
  2981. return 0;
  2982. }
  2983. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2984. {
  2985. struct b43_phy_n *nphy;
  2986. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2987. if (!nphy)
  2988. return -ENOMEM;
  2989. dev->phy.n = nphy;
  2990. return 0;
  2991. }
  2992. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2993. {
  2994. struct b43_phy *phy = &dev->phy;
  2995. struct b43_phy_n *nphy = phy->n;
  2996. memset(nphy, 0, sizeof(*nphy));
  2997. //TODO init struct b43_phy_n
  2998. }
  2999. static void b43_nphy_op_free(struct b43_wldev *dev)
  3000. {
  3001. struct b43_phy *phy = &dev->phy;
  3002. struct b43_phy_n *nphy = phy->n;
  3003. kfree(nphy);
  3004. phy->n = NULL;
  3005. }
  3006. static int b43_nphy_op_init(struct b43_wldev *dev)
  3007. {
  3008. return b43_phy_initn(dev);
  3009. }
  3010. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3011. {
  3012. #if B43_DEBUG
  3013. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3014. /* OFDM registers are onnly available on A/G-PHYs */
  3015. b43err(dev->wl, "Invalid OFDM PHY access at "
  3016. "0x%04X on N-PHY\n", offset);
  3017. dump_stack();
  3018. }
  3019. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3020. /* Ext-G registers are only available on G-PHYs */
  3021. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3022. "0x%04X on N-PHY\n", offset);
  3023. dump_stack();
  3024. }
  3025. #endif /* B43_DEBUG */
  3026. }
  3027. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3028. {
  3029. check_phyreg(dev, reg);
  3030. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3031. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3032. }
  3033. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3034. {
  3035. check_phyreg(dev, reg);
  3036. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3037. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3038. }
  3039. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3040. {
  3041. /* Register 1 is a 32-bit register. */
  3042. B43_WARN_ON(reg == 1);
  3043. /* N-PHY needs 0x100 for read access */
  3044. reg |= 0x100;
  3045. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3046. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3047. }
  3048. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3049. {
  3050. /* Register 1 is a 32-bit register. */
  3051. B43_WARN_ON(reg == 1);
  3052. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3053. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3054. }
  3055. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3056. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3057. bool blocked)
  3058. {
  3059. struct b43_phy_n *nphy = dev->phy.n;
  3060. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3061. b43err(dev->wl, "MAC not suspended\n");
  3062. if (blocked) {
  3063. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3064. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3065. if (dev->phy.rev >= 3) {
  3066. b43_radio_mask(dev, 0x09, ~0x2);
  3067. b43_radio_write(dev, 0x204D, 0);
  3068. b43_radio_write(dev, 0x2053, 0);
  3069. b43_radio_write(dev, 0x2058, 0);
  3070. b43_radio_write(dev, 0x205E, 0);
  3071. b43_radio_mask(dev, 0x2062, ~0xF0);
  3072. b43_radio_write(dev, 0x2064, 0);
  3073. b43_radio_write(dev, 0x304D, 0);
  3074. b43_radio_write(dev, 0x3053, 0);
  3075. b43_radio_write(dev, 0x3058, 0);
  3076. b43_radio_write(dev, 0x305E, 0);
  3077. b43_radio_mask(dev, 0x3062, ~0xF0);
  3078. b43_radio_write(dev, 0x3064, 0);
  3079. }
  3080. } else {
  3081. if (dev->phy.rev >= 3) {
  3082. b43_radio_init2056(dev);
  3083. b43_nphy_op_switch_channel(dev, dev->phy.channel);
  3084. } else {
  3085. b43_radio_init2055(dev);
  3086. }
  3087. }
  3088. }
  3089. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3090. {
  3091. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3092. on ? 0 : 0x7FFF);
  3093. }
  3094. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3095. unsigned int new_channel)
  3096. {
  3097. struct b43_phy_n *nphy = dev->phy.n;
  3098. struct b43_chanspec chanspec;
  3099. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3100. if ((new_channel < 1) || (new_channel > 14))
  3101. return -EINVAL;
  3102. } else {
  3103. if (new_channel > 200)
  3104. return -EINVAL;
  3105. }
  3106. chanspec = nphy->radio_chanspec;
  3107. chanspec.channel = new_channel;
  3108. return b43_nphy_set_chanspec(dev, chanspec);
  3109. }
  3110. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3111. {
  3112. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3113. return 1;
  3114. return 36;
  3115. }
  3116. const struct b43_phy_operations b43_phyops_n = {
  3117. .allocate = b43_nphy_op_allocate,
  3118. .free = b43_nphy_op_free,
  3119. .prepare_structs = b43_nphy_op_prepare_structs,
  3120. .init = b43_nphy_op_init,
  3121. .phy_read = b43_nphy_op_read,
  3122. .phy_write = b43_nphy_op_write,
  3123. .radio_read = b43_nphy_op_radio_read,
  3124. .radio_write = b43_nphy_op_radio_write,
  3125. .software_rfkill = b43_nphy_op_software_rfkill,
  3126. .switch_analog = b43_nphy_op_switch_analog,
  3127. .switch_channel = b43_nphy_op_switch_channel,
  3128. .get_default_chan = b43_nphy_op_get_default_chan,
  3129. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3130. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3131. };