rv770.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "rv770d.h"
  33. #include "avivod.h"
  34. #include "atom.h"
  35. #define R700_PFP_UCODE_SIZE 848
  36. #define R700_PM4_UCODE_SIZE 1360
  37. static void rv770_gpu_init(struct radeon_device *rdev);
  38. void rv770_fini(struct radeon_device *rdev);
  39. /*
  40. * GART
  41. */
  42. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  43. {
  44. u32 tmp;
  45. int r, i;
  46. if (rdev->gart.table.vram.robj == NULL) {
  47. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  48. return -EINVAL;
  49. }
  50. r = radeon_gart_table_vram_pin(rdev);
  51. if (r)
  52. return r;
  53. for (i = 0; i < rdev->gart.num_gpu_pages; i++)
  54. r600_gart_clear_page(rdev, i);
  55. /* Setup L2 cache */
  56. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  57. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  58. EFFECTIVE_L2_QUEUE_SIZE(7));
  59. WREG32(VM_L2_CNTL2, 0);
  60. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  61. /* Setup TLB control */
  62. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  63. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  64. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  65. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  66. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  67. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  68. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  69. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  72. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  73. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  75. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  76. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  77. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  78. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  79. (u32)(rdev->dummy_page.addr >> 12));
  80. for (i = 1; i < 7; i++)
  81. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  82. r600_pcie_gart_tlb_flush(rdev);
  83. rdev->gart.ready = true;
  84. return 0;
  85. }
  86. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  87. {
  88. u32 tmp;
  89. int i;
  90. /* Disable all tables */
  91. for (i = 0; i < 7; i++)
  92. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  93. /* Setup L2 cache */
  94. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  95. EFFECTIVE_L2_QUEUE_SIZE(7));
  96. WREG32(VM_L2_CNTL2, 0);
  97. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  98. /* Setup TLB control */
  99. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  100. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  101. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  102. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  103. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  106. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  107. if (rdev->gart.table.vram.robj) {
  108. radeon_object_kunmap(rdev->gart.table.vram.robj);
  109. radeon_object_unpin(rdev->gart.table.vram.robj);
  110. }
  111. }
  112. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  113. {
  114. rv770_pcie_gart_disable(rdev);
  115. radeon_gart_table_vram_free(rdev);
  116. radeon_gart_fini(rdev);
  117. }
  118. /*
  119. * MC
  120. */
  121. static void rv770_mc_resume(struct radeon_device *rdev)
  122. {
  123. u32 d1vga_control, d2vga_control;
  124. u32 vga_render_control, vga_hdp_control;
  125. u32 d1crtc_control, d2crtc_control;
  126. u32 new_d1grph_primary, new_d1grph_secondary;
  127. u32 new_d2grph_primary, new_d2grph_secondary;
  128. u64 old_vram_start;
  129. u32 tmp;
  130. int i, j;
  131. /* Initialize HDP */
  132. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  133. WREG32((0x2c14 + j), 0x00000000);
  134. WREG32((0x2c18 + j), 0x00000000);
  135. WREG32((0x2c1c + j), 0x00000000);
  136. WREG32((0x2c20 + j), 0x00000000);
  137. WREG32((0x2c24 + j), 0x00000000);
  138. }
  139. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  140. d1vga_control = RREG32(D1VGA_CONTROL);
  141. d2vga_control = RREG32(D2VGA_CONTROL);
  142. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  143. vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  144. d1crtc_control = RREG32(D1CRTC_CONTROL);
  145. d2crtc_control = RREG32(D2CRTC_CONTROL);
  146. old_vram_start = (u64)(RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  147. new_d1grph_primary = RREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS);
  148. new_d1grph_secondary = RREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS);
  149. new_d1grph_primary += rdev->mc.vram_start - old_vram_start;
  150. new_d1grph_secondary += rdev->mc.vram_start - old_vram_start;
  151. new_d2grph_primary = RREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS);
  152. new_d2grph_secondary = RREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS);
  153. new_d2grph_primary += rdev->mc.vram_start - old_vram_start;
  154. new_d2grph_secondary += rdev->mc.vram_start - old_vram_start;
  155. /* Stop all video */
  156. WREG32(D1VGA_CONTROL, 0);
  157. WREG32(D2VGA_CONTROL, 0);
  158. WREG32(VGA_RENDER_CONTROL, 0);
  159. WREG32(D1CRTC_UPDATE_LOCK, 1);
  160. WREG32(D2CRTC_UPDATE_LOCK, 1);
  161. WREG32(D1CRTC_CONTROL, 0);
  162. WREG32(D2CRTC_CONTROL, 0);
  163. WREG32(D1CRTC_UPDATE_LOCK, 0);
  164. WREG32(D2CRTC_UPDATE_LOCK, 0);
  165. mdelay(1);
  166. if (r600_mc_wait_for_idle(rdev)) {
  167. printk(KERN_WARNING "[drm] MC not idle !\n");
  168. }
  169. /* Lockout access through VGA aperture*/
  170. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  171. /* Update configuration */
  172. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  173. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (rdev->mc.vram_end - 1) >> 12);
  174. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  175. tmp = (((rdev->mc.vram_end - 1) >> 24) & 0xFFFF) << 16;
  176. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  177. WREG32(MC_VM_FB_LOCATION, tmp);
  178. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  179. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  180. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  181. if (rdev->flags & RADEON_IS_AGP) {
  182. WREG32(MC_VM_AGP_TOP, (rdev->mc.gtt_end - 1) >> 16);
  183. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  184. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  185. } else {
  186. WREG32(MC_VM_AGP_BASE, 0);
  187. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  188. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  189. }
  190. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS, new_d1grph_primary);
  191. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS, new_d1grph_secondary);
  192. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS, new_d2grph_primary);
  193. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS, new_d2grph_secondary);
  194. WREG32(VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  195. /* Unlock host access */
  196. WREG32(VGA_HDP_CONTROL, vga_hdp_control);
  197. mdelay(1);
  198. if (r600_mc_wait_for_idle(rdev)) {
  199. printk(KERN_WARNING "[drm] MC not idle !\n");
  200. }
  201. /* Restore video state */
  202. WREG32(D1CRTC_UPDATE_LOCK, 1);
  203. WREG32(D2CRTC_UPDATE_LOCK, 1);
  204. WREG32(D1CRTC_CONTROL, d1crtc_control);
  205. WREG32(D2CRTC_CONTROL, d2crtc_control);
  206. WREG32(D1CRTC_UPDATE_LOCK, 0);
  207. WREG32(D2CRTC_UPDATE_LOCK, 0);
  208. WREG32(D1VGA_CONTROL, d1vga_control);
  209. WREG32(D2VGA_CONTROL, d2vga_control);
  210. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  211. }
  212. /*
  213. * CP.
  214. */
  215. void r700_cp_stop(struct radeon_device *rdev)
  216. {
  217. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  218. }
  219. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  220. {
  221. const __be32 *fw_data;
  222. int i;
  223. if (!rdev->me_fw || !rdev->pfp_fw)
  224. return -EINVAL;
  225. r700_cp_stop(rdev);
  226. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  227. /* Reset cp */
  228. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  229. RREG32(GRBM_SOFT_RESET);
  230. mdelay(15);
  231. WREG32(GRBM_SOFT_RESET, 0);
  232. fw_data = (const __be32 *)rdev->pfp_fw->data;
  233. WREG32(CP_PFP_UCODE_ADDR, 0);
  234. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  235. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  236. WREG32(CP_PFP_UCODE_ADDR, 0);
  237. fw_data = (const __be32 *)rdev->me_fw->data;
  238. WREG32(CP_ME_RAM_WADDR, 0);
  239. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  240. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  241. WREG32(CP_PFP_UCODE_ADDR, 0);
  242. WREG32(CP_ME_RAM_WADDR, 0);
  243. WREG32(CP_ME_RAM_RADDR, 0);
  244. return 0;
  245. }
  246. /*
  247. * Core functions
  248. */
  249. static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  250. u32 num_backends,
  251. u32 backend_disable_mask)
  252. {
  253. u32 backend_map = 0;
  254. u32 enabled_backends_mask;
  255. u32 enabled_backends_count;
  256. u32 cur_pipe;
  257. u32 swizzle_pipe[R7XX_MAX_PIPES];
  258. u32 cur_backend;
  259. u32 i;
  260. if (num_tile_pipes > R7XX_MAX_PIPES)
  261. num_tile_pipes = R7XX_MAX_PIPES;
  262. if (num_tile_pipes < 1)
  263. num_tile_pipes = 1;
  264. if (num_backends > R7XX_MAX_BACKENDS)
  265. num_backends = R7XX_MAX_BACKENDS;
  266. if (num_backends < 1)
  267. num_backends = 1;
  268. enabled_backends_mask = 0;
  269. enabled_backends_count = 0;
  270. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  271. if (((backend_disable_mask >> i) & 1) == 0) {
  272. enabled_backends_mask |= (1 << i);
  273. ++enabled_backends_count;
  274. }
  275. if (enabled_backends_count == num_backends)
  276. break;
  277. }
  278. if (enabled_backends_count == 0) {
  279. enabled_backends_mask = 1;
  280. enabled_backends_count = 1;
  281. }
  282. if (enabled_backends_count != num_backends)
  283. num_backends = enabled_backends_count;
  284. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  285. switch (num_tile_pipes) {
  286. case 1:
  287. swizzle_pipe[0] = 0;
  288. break;
  289. case 2:
  290. swizzle_pipe[0] = 0;
  291. swizzle_pipe[1] = 1;
  292. break;
  293. case 3:
  294. swizzle_pipe[0] = 0;
  295. swizzle_pipe[1] = 2;
  296. swizzle_pipe[2] = 1;
  297. break;
  298. case 4:
  299. swizzle_pipe[0] = 0;
  300. swizzle_pipe[1] = 2;
  301. swizzle_pipe[2] = 3;
  302. swizzle_pipe[3] = 1;
  303. break;
  304. case 5:
  305. swizzle_pipe[0] = 0;
  306. swizzle_pipe[1] = 2;
  307. swizzle_pipe[2] = 4;
  308. swizzle_pipe[3] = 1;
  309. swizzle_pipe[4] = 3;
  310. break;
  311. case 6:
  312. swizzle_pipe[0] = 0;
  313. swizzle_pipe[1] = 2;
  314. swizzle_pipe[2] = 4;
  315. swizzle_pipe[3] = 5;
  316. swizzle_pipe[4] = 3;
  317. swizzle_pipe[5] = 1;
  318. break;
  319. case 7:
  320. swizzle_pipe[0] = 0;
  321. swizzle_pipe[1] = 2;
  322. swizzle_pipe[2] = 4;
  323. swizzle_pipe[3] = 6;
  324. swizzle_pipe[4] = 3;
  325. swizzle_pipe[5] = 1;
  326. swizzle_pipe[6] = 5;
  327. break;
  328. case 8:
  329. swizzle_pipe[0] = 0;
  330. swizzle_pipe[1] = 2;
  331. swizzle_pipe[2] = 4;
  332. swizzle_pipe[3] = 6;
  333. swizzle_pipe[4] = 3;
  334. swizzle_pipe[5] = 1;
  335. swizzle_pipe[6] = 7;
  336. swizzle_pipe[7] = 5;
  337. break;
  338. }
  339. cur_backend = 0;
  340. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  341. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  342. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  343. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  344. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  345. }
  346. return backend_map;
  347. }
  348. static void rv770_gpu_init(struct radeon_device *rdev)
  349. {
  350. int i, j, num_qd_pipes;
  351. u32 sx_debug_1;
  352. u32 smx_dc_ctl0;
  353. u32 num_gs_verts_per_thread;
  354. u32 vgt_gs_per_es;
  355. u32 gs_prim_buffer_depth = 0;
  356. u32 sq_ms_fifo_sizes;
  357. u32 sq_config;
  358. u32 sq_thread_resource_mgmt;
  359. u32 hdp_host_path_cntl;
  360. u32 sq_dyn_gpr_size_simd_ab_0;
  361. u32 backend_map;
  362. u32 gb_tiling_config = 0;
  363. u32 cc_rb_backend_disable = 0;
  364. u32 cc_gc_shader_pipe_config = 0;
  365. u32 mc_arb_ramcfg;
  366. u32 db_debug4;
  367. /* setup chip specs */
  368. switch (rdev->family) {
  369. case CHIP_RV770:
  370. rdev->config.rv770.max_pipes = 4;
  371. rdev->config.rv770.max_tile_pipes = 8;
  372. rdev->config.rv770.max_simds = 10;
  373. rdev->config.rv770.max_backends = 4;
  374. rdev->config.rv770.max_gprs = 256;
  375. rdev->config.rv770.max_threads = 248;
  376. rdev->config.rv770.max_stack_entries = 512;
  377. rdev->config.rv770.max_hw_contexts = 8;
  378. rdev->config.rv770.max_gs_threads = 16 * 2;
  379. rdev->config.rv770.sx_max_export_size = 128;
  380. rdev->config.rv770.sx_max_export_pos_size = 16;
  381. rdev->config.rv770.sx_max_export_smx_size = 112;
  382. rdev->config.rv770.sq_num_cf_insts = 2;
  383. rdev->config.rv770.sx_num_of_sets = 7;
  384. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  385. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  386. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  387. break;
  388. case CHIP_RV730:
  389. rdev->config.rv770.max_pipes = 2;
  390. rdev->config.rv770.max_tile_pipes = 4;
  391. rdev->config.rv770.max_simds = 8;
  392. rdev->config.rv770.max_backends = 2;
  393. rdev->config.rv770.max_gprs = 128;
  394. rdev->config.rv770.max_threads = 248;
  395. rdev->config.rv770.max_stack_entries = 256;
  396. rdev->config.rv770.max_hw_contexts = 8;
  397. rdev->config.rv770.max_gs_threads = 16 * 2;
  398. rdev->config.rv770.sx_max_export_size = 256;
  399. rdev->config.rv770.sx_max_export_pos_size = 32;
  400. rdev->config.rv770.sx_max_export_smx_size = 224;
  401. rdev->config.rv770.sq_num_cf_insts = 2;
  402. rdev->config.rv770.sx_num_of_sets = 7;
  403. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  404. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  405. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  406. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  407. rdev->config.rv770.sx_max_export_pos_size -= 16;
  408. rdev->config.rv770.sx_max_export_smx_size += 16;
  409. }
  410. break;
  411. case CHIP_RV710:
  412. rdev->config.rv770.max_pipes = 2;
  413. rdev->config.rv770.max_tile_pipes = 2;
  414. rdev->config.rv770.max_simds = 2;
  415. rdev->config.rv770.max_backends = 1;
  416. rdev->config.rv770.max_gprs = 256;
  417. rdev->config.rv770.max_threads = 192;
  418. rdev->config.rv770.max_stack_entries = 256;
  419. rdev->config.rv770.max_hw_contexts = 4;
  420. rdev->config.rv770.max_gs_threads = 8 * 2;
  421. rdev->config.rv770.sx_max_export_size = 128;
  422. rdev->config.rv770.sx_max_export_pos_size = 16;
  423. rdev->config.rv770.sx_max_export_smx_size = 112;
  424. rdev->config.rv770.sq_num_cf_insts = 1;
  425. rdev->config.rv770.sx_num_of_sets = 7;
  426. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  427. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  428. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  429. break;
  430. case CHIP_RV740:
  431. rdev->config.rv770.max_pipes = 4;
  432. rdev->config.rv770.max_tile_pipes = 4;
  433. rdev->config.rv770.max_simds = 8;
  434. rdev->config.rv770.max_backends = 4;
  435. rdev->config.rv770.max_gprs = 256;
  436. rdev->config.rv770.max_threads = 248;
  437. rdev->config.rv770.max_stack_entries = 512;
  438. rdev->config.rv770.max_hw_contexts = 8;
  439. rdev->config.rv770.max_gs_threads = 16 * 2;
  440. rdev->config.rv770.sx_max_export_size = 256;
  441. rdev->config.rv770.sx_max_export_pos_size = 32;
  442. rdev->config.rv770.sx_max_export_smx_size = 224;
  443. rdev->config.rv770.sq_num_cf_insts = 2;
  444. rdev->config.rv770.sx_num_of_sets = 7;
  445. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  446. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  447. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  448. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  449. rdev->config.rv770.sx_max_export_pos_size -= 16;
  450. rdev->config.rv770.sx_max_export_smx_size += 16;
  451. }
  452. break;
  453. default:
  454. break;
  455. }
  456. /* Initialize HDP */
  457. j = 0;
  458. for (i = 0; i < 32; i++) {
  459. WREG32((0x2c14 + j), 0x00000000);
  460. WREG32((0x2c18 + j), 0x00000000);
  461. WREG32((0x2c1c + j), 0x00000000);
  462. WREG32((0x2c20 + j), 0x00000000);
  463. WREG32((0x2c24 + j), 0x00000000);
  464. j += 0x18;
  465. }
  466. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  467. /* setup tiling, simd, pipe config */
  468. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  469. switch (rdev->config.rv770.max_tile_pipes) {
  470. case 1:
  471. gb_tiling_config |= PIPE_TILING(0);
  472. break;
  473. case 2:
  474. gb_tiling_config |= PIPE_TILING(1);
  475. break;
  476. case 4:
  477. gb_tiling_config |= PIPE_TILING(2);
  478. break;
  479. case 8:
  480. gb_tiling_config |= PIPE_TILING(3);
  481. break;
  482. default:
  483. break;
  484. }
  485. if (rdev->family == CHIP_RV770)
  486. gb_tiling_config |= BANK_TILING(1);
  487. else
  488. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_SHIFT) >> NOOFBANK_MASK);
  489. gb_tiling_config |= GROUP_SIZE(0);
  490. if (((mc_arb_ramcfg & NOOFROWS_MASK) & NOOFROWS_SHIFT) > 3) {
  491. gb_tiling_config |= ROW_TILING(3);
  492. gb_tiling_config |= SAMPLE_SPLIT(3);
  493. } else {
  494. gb_tiling_config |=
  495. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  496. gb_tiling_config |=
  497. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  498. }
  499. gb_tiling_config |= BANK_SWAPS(1);
  500. backend_map = r700_get_tile_pipe_to_backend_map(rdev->config.rv770.max_tile_pipes,
  501. rdev->config.rv770.max_backends,
  502. (0xff << rdev->config.rv770.max_backends) & 0xff);
  503. gb_tiling_config |= BACKEND_MAP(backend_map);
  504. cc_gc_shader_pipe_config =
  505. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  506. cc_gc_shader_pipe_config |=
  507. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  508. cc_rb_backend_disable =
  509. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  510. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  511. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  512. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  513. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  514. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  515. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  516. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  517. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  518. WREG32(CGTS_TCC_DISABLE, 0);
  519. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  520. WREG32(CGTS_USER_TCC_DISABLE, 0);
  521. num_qd_pipes =
  522. R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK);
  523. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  524. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  525. /* set HW defaults for 3D engine */
  526. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  527. ROQ_IB2_START(0x2b)));
  528. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  529. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  530. SYNC_GRADIENT |
  531. SYNC_WALKER |
  532. SYNC_ALIGNER));
  533. sx_debug_1 = RREG32(SX_DEBUG_1);
  534. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  535. WREG32(SX_DEBUG_1, sx_debug_1);
  536. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  537. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  538. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  539. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  540. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  541. GS_FLUSH_CTL(4) |
  542. ACK_FLUSH_CTL(3) |
  543. SYNC_FLUSH_CTL));
  544. if (rdev->family == CHIP_RV770)
  545. WREG32(DB_DEBUG3, DB_CLK_OFF_DELAY(0x1f));
  546. else {
  547. db_debug4 = RREG32(DB_DEBUG4);
  548. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  549. WREG32(DB_DEBUG4, db_debug4);
  550. }
  551. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  552. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  553. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  554. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  555. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  556. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  557. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  558. WREG32(VGT_NUM_INSTANCES, 1);
  559. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  560. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  561. WREG32(CP_PERFMON_CNTL, 0);
  562. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  563. DONE_FIFO_HIWATER(0xe0) |
  564. ALU_UPDATE_FIFO_HIWATER(0x8));
  565. switch (rdev->family) {
  566. case CHIP_RV770:
  567. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  568. break;
  569. case CHIP_RV730:
  570. case CHIP_RV710:
  571. case CHIP_RV740:
  572. default:
  573. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  574. break;
  575. }
  576. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  577. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  578. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  579. */
  580. sq_config = RREG32(SQ_CONFIG);
  581. sq_config &= ~(PS_PRIO(3) |
  582. VS_PRIO(3) |
  583. GS_PRIO(3) |
  584. ES_PRIO(3));
  585. sq_config |= (DX9_CONSTS |
  586. VC_ENABLE |
  587. EXPORT_SRC_C |
  588. PS_PRIO(0) |
  589. VS_PRIO(1) |
  590. GS_PRIO(2) |
  591. ES_PRIO(3));
  592. if (rdev->family == CHIP_RV710)
  593. /* no vertex cache */
  594. sq_config &= ~VC_ENABLE;
  595. WREG32(SQ_CONFIG, sq_config);
  596. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  597. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  598. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  599. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  600. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  601. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  602. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  603. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  604. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  605. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  606. else
  607. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  608. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  609. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  610. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  611. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  612. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  613. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  614. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  615. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  616. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  617. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  618. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  619. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  620. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  621. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  622. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  623. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  624. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  625. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  626. FORCE_EOV_MAX_REZ_CNT(255)));
  627. if (rdev->family == CHIP_RV710)
  628. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  629. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  630. else
  631. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  632. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  633. switch (rdev->family) {
  634. case CHIP_RV770:
  635. case CHIP_RV730:
  636. case CHIP_RV740:
  637. gs_prim_buffer_depth = 384;
  638. break;
  639. case CHIP_RV710:
  640. gs_prim_buffer_depth = 128;
  641. break;
  642. default:
  643. break;
  644. }
  645. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  646. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  647. /* Max value for this is 256 */
  648. if (vgt_gs_per_es > 256)
  649. vgt_gs_per_es = 256;
  650. WREG32(VGT_ES_PER_GS, 128);
  651. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  652. WREG32(VGT_GS_PER_VS, 2);
  653. /* more default values. 2D/3D driver should adjust as needed */
  654. WREG32(VGT_GS_VERTEX_REUSE, 16);
  655. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  656. WREG32(VGT_STRMOUT_EN, 0);
  657. WREG32(SX_MISC, 0);
  658. WREG32(PA_SC_MODE_CNTL, 0);
  659. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  660. WREG32(PA_SC_AA_CONFIG, 0);
  661. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  662. WREG32(PA_SC_LINE_STIPPLE, 0);
  663. WREG32(SPI_INPUT_Z, 0);
  664. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  665. WREG32(CB_COLOR7_FRAG, 0);
  666. /* clear render buffer base addresses */
  667. WREG32(CB_COLOR0_BASE, 0);
  668. WREG32(CB_COLOR1_BASE, 0);
  669. WREG32(CB_COLOR2_BASE, 0);
  670. WREG32(CB_COLOR3_BASE, 0);
  671. WREG32(CB_COLOR4_BASE, 0);
  672. WREG32(CB_COLOR5_BASE, 0);
  673. WREG32(CB_COLOR6_BASE, 0);
  674. WREG32(CB_COLOR7_BASE, 0);
  675. WREG32(TCP_CNTL, 0);
  676. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  677. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  678. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  679. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  680. NUM_CLIP_SEQ(3)));
  681. }
  682. int rv770_mc_init(struct radeon_device *rdev)
  683. {
  684. fixed20_12 a;
  685. u32 tmp;
  686. int r;
  687. /* Get VRAM informations */
  688. /* FIXME: Don't know how to determine vram width, need to check
  689. * vram_width usage
  690. */
  691. rdev->mc.vram_width = 128;
  692. rdev->mc.vram_is_ddr = true;
  693. /* Could aper size report 0 ? */
  694. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  695. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  696. /* Setup GPU memory space */
  697. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  698. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  699. if (rdev->flags & RADEON_IS_AGP) {
  700. r = radeon_agp_init(rdev);
  701. if (r)
  702. return r;
  703. /* gtt_size is setup by radeon_agp_init */
  704. rdev->mc.gtt_location = rdev->mc.agp_base;
  705. tmp = 0xFFFFFFFFUL - rdev->mc.agp_base - rdev->mc.gtt_size;
  706. /* Try to put vram before or after AGP because we
  707. * we want SYSTEM_APERTURE to cover both VRAM and
  708. * AGP so that GPU can catch out of VRAM/AGP access
  709. */
  710. if (rdev->mc.gtt_location > rdev->mc.mc_vram_size) {
  711. /* Enought place before */
  712. rdev->mc.vram_location = rdev->mc.gtt_location -
  713. rdev->mc.mc_vram_size;
  714. } else if (tmp > rdev->mc.mc_vram_size) {
  715. /* Enought place after */
  716. rdev->mc.vram_location = rdev->mc.gtt_location +
  717. rdev->mc.gtt_size;
  718. } else {
  719. /* Try to setup VRAM then AGP might not
  720. * not work on some card
  721. */
  722. rdev->mc.vram_location = 0x00000000UL;
  723. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  724. }
  725. } else {
  726. rdev->mc.vram_location = 0x00000000UL;
  727. rdev->mc.gtt_location = rdev->mc.mc_vram_size;
  728. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  729. }
  730. rdev->mc.vram_start = rdev->mc.vram_location;
  731. rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size;
  732. rdev->mc.gtt_start = rdev->mc.gtt_location;
  733. rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size;
  734. /* FIXME: we should enforce default clock in case GPU is not in
  735. * default setup
  736. */
  737. a.full = rfixed_const(100);
  738. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  739. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  740. return 0;
  741. }
  742. int rv770_gpu_reset(struct radeon_device *rdev)
  743. {
  744. /* FIXME: implement */
  745. return 0;
  746. }
  747. int rv770_resume(struct radeon_device *rdev)
  748. {
  749. int r;
  750. rv770_mc_resume(rdev);
  751. r = rv770_pcie_gart_enable(rdev);
  752. if (r)
  753. return r;
  754. rv770_gpu_init(rdev);
  755. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  756. if (r)
  757. return r;
  758. r = rv770_cp_load_microcode(rdev);
  759. if (r)
  760. return r;
  761. r = r600_cp_resume(rdev);
  762. if (r)
  763. return r;
  764. r = r600_wb_init(rdev);
  765. if (r)
  766. return r;
  767. return 0;
  768. }
  769. int rv770_suspend(struct radeon_device *rdev)
  770. {
  771. /* FIXME: we should wait for ring to be empty */
  772. r700_cp_stop(rdev);
  773. rv770_pcie_gart_disable(rdev);
  774. return 0;
  775. }
  776. /* Plan is to move initialization in that function and use
  777. * helper function so that radeon_device_init pretty much
  778. * do nothing more than calling asic specific function. This
  779. * should also allow to remove a bunch of callback function
  780. * like vram_info.
  781. */
  782. int rv770_init(struct radeon_device *rdev)
  783. {
  784. int r;
  785. rdev->new_init_path = true;
  786. r = radeon_dummy_page_init(rdev);
  787. if (r)
  788. return r;
  789. /* This don't do much */
  790. r = radeon_gem_init(rdev);
  791. if (r)
  792. return r;
  793. /* Read BIOS */
  794. if (!radeon_get_bios(rdev)) {
  795. if (ASIC_IS_AVIVO(rdev))
  796. return -EINVAL;
  797. }
  798. /* Must be an ATOMBIOS */
  799. if (!rdev->is_atom_bios)
  800. return -EINVAL;
  801. r = radeon_atombios_init(rdev);
  802. if (r)
  803. return r;
  804. /* Post card if necessary */
  805. if (!r600_card_posted(rdev) && rdev->bios) {
  806. DRM_INFO("GPU not posted. posting now...\n");
  807. atom_asic_init(rdev->mode_info.atom_context);
  808. }
  809. /* Initialize scratch registers */
  810. r600_scratch_init(rdev);
  811. /* Initialize surface registers */
  812. radeon_surface_init(rdev);
  813. radeon_get_clock_info(rdev->ddev);
  814. r = radeon_clocks_init(rdev);
  815. if (r)
  816. return r;
  817. /* Fence driver */
  818. r = radeon_fence_driver_init(rdev);
  819. if (r)
  820. return r;
  821. r = rv770_mc_init(rdev);
  822. if (r) {
  823. if (rdev->flags & RADEON_IS_AGP) {
  824. /* Retry with disabling AGP */
  825. rv770_fini(rdev);
  826. rdev->flags &= ~RADEON_IS_AGP;
  827. return rv770_init(rdev);
  828. }
  829. return r;
  830. }
  831. /* Memory manager */
  832. r = radeon_object_init(rdev);
  833. if (r)
  834. return r;
  835. rdev->cp.ring_obj = NULL;
  836. r600_ring_init(rdev, 1024 * 1024);
  837. if (!rdev->me_fw || !rdev->pfp_fw) {
  838. r = r600_cp_init_microcode(rdev);
  839. if (r) {
  840. DRM_ERROR("Failed to load firmware!\n");
  841. return r;
  842. }
  843. }
  844. r = r600_pcie_gart_init(rdev);
  845. if (r)
  846. return r;
  847. rdev->accel_working = true;
  848. r = rv770_resume(rdev);
  849. if (r) {
  850. if (rdev->flags & RADEON_IS_AGP) {
  851. /* Retry with disabling AGP */
  852. rv770_fini(rdev);
  853. rdev->flags &= ~RADEON_IS_AGP;
  854. return rv770_init(rdev);
  855. }
  856. rdev->accel_working = false;
  857. }
  858. if (rdev->accel_working) {
  859. r = r600_blit_init(rdev);
  860. if (r) {
  861. DRM_ERROR("radeon: failled blitter (%d).\n", r);
  862. rdev->accel_working = false;
  863. }
  864. r = radeon_ib_pool_init(rdev);
  865. if (r) {
  866. DRM_ERROR("radeon: failled initializing IB pool (%d).\n", r);
  867. rdev->accel_working = false;
  868. }
  869. r = radeon_ib_test(rdev);
  870. if (r) {
  871. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  872. rdev->accel_working = false;
  873. }
  874. }
  875. return 0;
  876. }
  877. void rv770_fini(struct radeon_device *rdev)
  878. {
  879. r600_blit_fini(rdev);
  880. radeon_ring_fini(rdev);
  881. rv770_pcie_gart_fini(rdev);
  882. radeon_gem_fini(rdev);
  883. radeon_fence_driver_fini(rdev);
  884. radeon_clocks_fini(rdev);
  885. #if __OS_HAS_AGP
  886. if (rdev->flags & RADEON_IS_AGP)
  887. radeon_agp_fini(rdev);
  888. #endif
  889. radeon_object_fini(rdev);
  890. if (rdev->is_atom_bios) {
  891. radeon_atombios_fini(rdev);
  892. } else {
  893. radeon_combios_fini(rdev);
  894. }
  895. kfree(rdev->bios);
  896. rdev->bios = NULL;
  897. radeon_dummy_page_fini(rdev);
  898. }