gpio-omap.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <asm/gpio.h>
  27. #include <asm/mach/irq.h>
  28. static LIST_HEAD(omap_gpio_list);
  29. struct gpio_regs {
  30. u32 irqenable1;
  31. u32 irqenable2;
  32. u32 wake_en;
  33. u32 ctrl;
  34. u32 oe;
  35. u32 leveldetect0;
  36. u32 leveldetect1;
  37. u32 risingdetect;
  38. u32 fallingdetect;
  39. u32 dataout;
  40. };
  41. struct gpio_bank {
  42. struct list_head node;
  43. unsigned long pbase;
  44. void __iomem *base;
  45. u16 irq;
  46. u16 virtual_irq_start;
  47. int method;
  48. u32 suspend_wakeup;
  49. u32 saved_wakeup;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 saved_fallingdetect;
  55. u32 saved_risingdetect;
  56. u32 level_mask;
  57. u32 toggle_mask;
  58. spinlock_t lock;
  59. struct gpio_chip chip;
  60. struct clk *dbck;
  61. u32 mod_usage;
  62. u32 dbck_enable_mask;
  63. struct device *dev;
  64. bool dbck_flag;
  65. bool loses_context;
  66. int stride;
  67. u32 width;
  68. int context_loss_count;
  69. u16 id;
  70. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  71. int (*get_context_loss_count)(struct device *dev);
  72. struct omap_gpio_reg_offs *regs;
  73. };
  74. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  75. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  76. #define GPIO_MOD_CTRL_BIT BIT(0)
  77. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  78. {
  79. void __iomem *reg = bank->base;
  80. u32 l;
  81. reg += bank->regs->direction;
  82. l = __raw_readl(reg);
  83. if (is_input)
  84. l |= 1 << gpio;
  85. else
  86. l &= ~(1 << gpio);
  87. __raw_writel(l, reg);
  88. }
  89. /* set data out value using dedicate set/clear register */
  90. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  91. {
  92. void __iomem *reg = bank->base;
  93. u32 l = GPIO_BIT(bank, gpio);
  94. if (enable)
  95. reg += bank->regs->set_dataout;
  96. else
  97. reg += bank->regs->clr_dataout;
  98. __raw_writel(l, reg);
  99. }
  100. /* set data out value using mask register */
  101. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  102. {
  103. void __iomem *reg = bank->base + bank->regs->dataout;
  104. u32 gpio_bit = GPIO_BIT(bank, gpio);
  105. u32 l;
  106. l = __raw_readl(reg);
  107. if (enable)
  108. l |= gpio_bit;
  109. else
  110. l &= ~gpio_bit;
  111. __raw_writel(l, reg);
  112. }
  113. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  114. {
  115. void __iomem *reg = bank->base + bank->regs->datain;
  116. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  117. }
  118. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  119. {
  120. void __iomem *reg = bank->base + bank->regs->dataout;
  121. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  122. }
  123. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  124. {
  125. int l = __raw_readl(base + reg);
  126. if (set)
  127. l |= mask;
  128. else
  129. l &= ~mask;
  130. __raw_writel(l, base + reg);
  131. }
  132. /**
  133. * _set_gpio_debounce - low level gpio debounce time
  134. * @bank: the gpio bank we're acting upon
  135. * @gpio: the gpio number on this @gpio
  136. * @debounce: debounce time to use
  137. *
  138. * OMAP's debounce time is in 31us steps so we need
  139. * to convert and round up to the closest unit.
  140. */
  141. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  142. unsigned debounce)
  143. {
  144. void __iomem *reg;
  145. u32 val;
  146. u32 l;
  147. if (!bank->dbck_flag)
  148. return;
  149. if (debounce < 32)
  150. debounce = 0x01;
  151. else if (debounce > 7936)
  152. debounce = 0xff;
  153. else
  154. debounce = (debounce / 0x1f) - 1;
  155. l = GPIO_BIT(bank, gpio);
  156. reg = bank->base + bank->regs->debounce;
  157. __raw_writel(debounce, reg);
  158. reg = bank->base + bank->regs->debounce_en;
  159. val = __raw_readl(reg);
  160. if (debounce) {
  161. val |= l;
  162. clk_enable(bank->dbck);
  163. } else {
  164. val &= ~l;
  165. clk_disable(bank->dbck);
  166. }
  167. bank->dbck_enable_mask = val;
  168. __raw_writel(val, reg);
  169. }
  170. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  171. int trigger)
  172. {
  173. void __iomem *base = bank->base;
  174. u32 gpio_bit = 1 << gpio;
  175. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  176. trigger & IRQ_TYPE_LEVEL_LOW);
  177. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  178. trigger & IRQ_TYPE_LEVEL_HIGH);
  179. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  180. trigger & IRQ_TYPE_EDGE_RISING);
  181. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  182. trigger & IRQ_TYPE_EDGE_FALLING);
  183. if (likely(!(bank->non_wakeup_gpios & gpio_bit)))
  184. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  185. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  186. if (!bank->regs->irqctrl) {
  187. /* On omap24xx proceed only when valid GPIO bit is set */
  188. if (bank->non_wakeup_gpios) {
  189. if (!(bank->non_wakeup_gpios & gpio_bit))
  190. goto exit;
  191. }
  192. /*
  193. * Log the edge gpio and manually trigger the IRQ
  194. * after resume if the input level changes
  195. * to avoid irq lost during PER RET/OFF mode
  196. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  197. */
  198. if (trigger & IRQ_TYPE_EDGE_BOTH)
  199. bank->enabled_non_wakeup_gpios |= gpio_bit;
  200. else
  201. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  202. }
  203. exit:
  204. bank->level_mask =
  205. __raw_readl(bank->base + bank->regs->leveldetect0) |
  206. __raw_readl(bank->base + bank->regs->leveldetect1);
  207. }
  208. #ifdef CONFIG_ARCH_OMAP1
  209. /*
  210. * This only applies to chips that can't do both rising and falling edge
  211. * detection at once. For all other chips, this function is a noop.
  212. */
  213. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  214. {
  215. void __iomem *reg = bank->base;
  216. u32 l = 0;
  217. if (!bank->regs->irqctrl)
  218. return;
  219. reg += bank->regs->irqctrl;
  220. l = __raw_readl(reg);
  221. if ((l >> gpio) & 1)
  222. l &= ~(1 << gpio);
  223. else
  224. l |= 1 << gpio;
  225. __raw_writel(l, reg);
  226. }
  227. #else
  228. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  229. #endif
  230. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  231. {
  232. void __iomem *reg = bank->base;
  233. void __iomem *base = bank->base;
  234. u32 l = 0;
  235. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  236. set_gpio_trigger(bank, gpio, trigger);
  237. } else if (bank->regs->irqctrl) {
  238. reg += bank->regs->irqctrl;
  239. l = __raw_readl(reg);
  240. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  241. bank->toggle_mask |= 1 << gpio;
  242. if (trigger & IRQ_TYPE_EDGE_RISING)
  243. l |= 1 << gpio;
  244. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  245. l &= ~(1 << gpio);
  246. else
  247. return -EINVAL;
  248. __raw_writel(l, reg);
  249. } else if (bank->regs->edgectrl1) {
  250. if (gpio & 0x08)
  251. reg += bank->regs->edgectrl2;
  252. else
  253. reg += bank->regs->edgectrl1;
  254. gpio &= 0x07;
  255. l = __raw_readl(reg);
  256. l &= ~(3 << (gpio << 1));
  257. if (trigger & IRQ_TYPE_EDGE_RISING)
  258. l |= 2 << (gpio << 1);
  259. if (trigger & IRQ_TYPE_EDGE_FALLING)
  260. l |= 1 << (gpio << 1);
  261. /* Enable wake-up during idle for dynamic tick */
  262. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  263. __raw_writel(l, reg);
  264. }
  265. return 0;
  266. }
  267. static int gpio_irq_type(struct irq_data *d, unsigned type)
  268. {
  269. struct gpio_bank *bank;
  270. unsigned gpio;
  271. int retval;
  272. unsigned long flags;
  273. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  274. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  275. else
  276. gpio = d->irq - IH_GPIO_BASE;
  277. if (type & ~IRQ_TYPE_SENSE_MASK)
  278. return -EINVAL;
  279. bank = irq_data_get_irq_chip_data(d);
  280. if (!bank->regs->leveldetect0 &&
  281. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  282. return -EINVAL;
  283. spin_lock_irqsave(&bank->lock, flags);
  284. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  285. spin_unlock_irqrestore(&bank->lock, flags);
  286. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  287. __irq_set_handler_locked(d->irq, handle_level_irq);
  288. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  289. __irq_set_handler_locked(d->irq, handle_edge_irq);
  290. return retval;
  291. }
  292. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  293. {
  294. void __iomem *reg = bank->base;
  295. reg += bank->regs->irqstatus;
  296. __raw_writel(gpio_mask, reg);
  297. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  298. if (bank->regs->irqstatus2) {
  299. reg = bank->base + bank->regs->irqstatus2;
  300. __raw_writel(gpio_mask, reg);
  301. }
  302. /* Flush posted write for the irq status to avoid spurious interrupts */
  303. __raw_readl(reg);
  304. }
  305. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  306. {
  307. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  308. }
  309. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  310. {
  311. void __iomem *reg = bank->base;
  312. u32 l;
  313. u32 mask = (1 << bank->width) - 1;
  314. reg += bank->regs->irqenable;
  315. l = __raw_readl(reg);
  316. if (bank->regs->irqenable_inv)
  317. l = ~l;
  318. l &= mask;
  319. return l;
  320. }
  321. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  322. {
  323. void __iomem *reg = bank->base;
  324. u32 l;
  325. if (bank->regs->set_irqenable) {
  326. reg += bank->regs->set_irqenable;
  327. l = gpio_mask;
  328. } else {
  329. reg += bank->regs->irqenable;
  330. l = __raw_readl(reg);
  331. if (bank->regs->irqenable_inv)
  332. l &= ~gpio_mask;
  333. else
  334. l |= gpio_mask;
  335. }
  336. __raw_writel(l, reg);
  337. }
  338. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  339. {
  340. void __iomem *reg = bank->base;
  341. u32 l;
  342. if (bank->regs->clr_irqenable) {
  343. reg += bank->regs->clr_irqenable;
  344. l = gpio_mask;
  345. } else {
  346. reg += bank->regs->irqenable;
  347. l = __raw_readl(reg);
  348. if (bank->regs->irqenable_inv)
  349. l |= gpio_mask;
  350. else
  351. l &= ~gpio_mask;
  352. }
  353. __raw_writel(l, reg);
  354. }
  355. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  356. {
  357. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  358. }
  359. /*
  360. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  361. * 1510 does not seem to have a wake-up register. If JTAG is connected
  362. * to the target, system will wake up always on GPIO events. While
  363. * system is running all registered GPIO interrupts need to have wake-up
  364. * enabled. When system is suspended, only selected GPIO interrupts need
  365. * to have wake-up enabled.
  366. */
  367. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  368. {
  369. u32 gpio_bit = GPIO_BIT(bank, gpio);
  370. unsigned long flags;
  371. if (bank->non_wakeup_gpios & gpio_bit) {
  372. dev_err(bank->dev,
  373. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  374. return -EINVAL;
  375. }
  376. spin_lock_irqsave(&bank->lock, flags);
  377. if (enable)
  378. bank->suspend_wakeup |= gpio_bit;
  379. else
  380. bank->suspend_wakeup &= ~gpio_bit;
  381. spin_unlock_irqrestore(&bank->lock, flags);
  382. return 0;
  383. }
  384. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  385. {
  386. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  387. _set_gpio_irqenable(bank, gpio, 0);
  388. _clear_gpio_irqstatus(bank, gpio);
  389. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  390. }
  391. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  392. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  393. {
  394. unsigned int gpio = d->irq - IH_GPIO_BASE;
  395. struct gpio_bank *bank;
  396. int retval;
  397. bank = irq_data_get_irq_chip_data(d);
  398. retval = _set_gpio_wakeup(bank, gpio, enable);
  399. return retval;
  400. }
  401. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  402. {
  403. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  404. unsigned long flags;
  405. spin_lock_irqsave(&bank->lock, flags);
  406. /* Set trigger to none. You need to enable the desired trigger with
  407. * request_irq() or set_irq_type().
  408. */
  409. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  410. #ifdef CONFIG_ARCH_OMAP15XX
  411. if (bank->method == METHOD_GPIO_1510) {
  412. void __iomem *reg;
  413. /* Claim the pin for MPU */
  414. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  415. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  416. }
  417. #endif
  418. if (bank->regs->ctrl && !bank->mod_usage) {
  419. void __iomem *reg = bank->base + bank->regs->ctrl;
  420. u32 ctrl;
  421. ctrl = __raw_readl(reg);
  422. /* Module is enabled, clocks are not gated */
  423. ctrl &= ~GPIO_MOD_CTRL_BIT;
  424. __raw_writel(ctrl, reg);
  425. }
  426. bank->mod_usage |= 1 << offset;
  427. spin_unlock_irqrestore(&bank->lock, flags);
  428. return 0;
  429. }
  430. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  431. {
  432. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  433. void __iomem *base = bank->base;
  434. unsigned long flags;
  435. spin_lock_irqsave(&bank->lock, flags);
  436. if (bank->regs->wkup_en)
  437. /* Disable wake-up during idle for dynamic tick */
  438. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  439. bank->mod_usage &= ~(1 << offset);
  440. if (bank->regs->ctrl && !bank->mod_usage) {
  441. void __iomem *reg = bank->base + bank->regs->ctrl;
  442. u32 ctrl;
  443. ctrl = __raw_readl(reg);
  444. /* Module is disabled, clocks are gated */
  445. ctrl |= GPIO_MOD_CTRL_BIT;
  446. __raw_writel(ctrl, reg);
  447. }
  448. _reset_gpio(bank, bank->chip.base + offset);
  449. spin_unlock_irqrestore(&bank->lock, flags);
  450. }
  451. /*
  452. * We need to unmask the GPIO bank interrupt as soon as possible to
  453. * avoid missing GPIO interrupts for other lines in the bank.
  454. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  455. * in the bank to avoid missing nested interrupts for a GPIO line.
  456. * If we wait to unmask individual GPIO lines in the bank after the
  457. * line's interrupt handler has been run, we may miss some nested
  458. * interrupts.
  459. */
  460. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  461. {
  462. void __iomem *isr_reg = NULL;
  463. u32 isr;
  464. unsigned int gpio_irq, gpio_index;
  465. struct gpio_bank *bank;
  466. u32 retrigger = 0;
  467. int unmasked = 0;
  468. struct irq_chip *chip = irq_desc_get_chip(desc);
  469. chained_irq_enter(chip, desc);
  470. bank = irq_get_handler_data(irq);
  471. isr_reg = bank->base + bank->regs->irqstatus;
  472. if (WARN_ON(!isr_reg))
  473. goto exit;
  474. while(1) {
  475. u32 isr_saved, level_mask = 0;
  476. u32 enabled;
  477. enabled = _get_gpio_irqbank_mask(bank);
  478. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  479. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  480. isr &= 0x0000ffff;
  481. if (bank->level_mask)
  482. level_mask = bank->level_mask & enabled;
  483. /* clear edge sensitive interrupts before handler(s) are
  484. called so that we don't miss any interrupt occurred while
  485. executing them */
  486. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  487. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  488. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  489. /* if there is only edge sensitive GPIO pin interrupts
  490. configured, we could unmask GPIO bank interrupt immediately */
  491. if (!level_mask && !unmasked) {
  492. unmasked = 1;
  493. chained_irq_exit(chip, desc);
  494. }
  495. isr |= retrigger;
  496. retrigger = 0;
  497. if (!isr)
  498. break;
  499. gpio_irq = bank->virtual_irq_start;
  500. for (; isr != 0; isr >>= 1, gpio_irq++) {
  501. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  502. if (!(isr & 1))
  503. continue;
  504. #ifdef CONFIG_ARCH_OMAP1
  505. /*
  506. * Some chips can't respond to both rising and falling
  507. * at the same time. If this irq was requested with
  508. * both flags, we need to flip the ICR data for the IRQ
  509. * to respond to the IRQ for the opposite direction.
  510. * This will be indicated in the bank toggle_mask.
  511. */
  512. if (bank->toggle_mask & (1 << gpio_index))
  513. _toggle_gpio_edge_triggering(bank, gpio_index);
  514. #endif
  515. generic_handle_irq(gpio_irq);
  516. }
  517. }
  518. /* if bank has any level sensitive GPIO pin interrupt
  519. configured, we must unmask the bank interrupt only after
  520. handler(s) are executed in order to avoid spurious bank
  521. interrupt */
  522. exit:
  523. if (!unmasked)
  524. chained_irq_exit(chip, desc);
  525. }
  526. static void gpio_irq_shutdown(struct irq_data *d)
  527. {
  528. unsigned int gpio = d->irq - IH_GPIO_BASE;
  529. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  530. unsigned long flags;
  531. spin_lock_irqsave(&bank->lock, flags);
  532. _reset_gpio(bank, gpio);
  533. spin_unlock_irqrestore(&bank->lock, flags);
  534. }
  535. static void gpio_ack_irq(struct irq_data *d)
  536. {
  537. unsigned int gpio = d->irq - IH_GPIO_BASE;
  538. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  539. _clear_gpio_irqstatus(bank, gpio);
  540. }
  541. static void gpio_mask_irq(struct irq_data *d)
  542. {
  543. unsigned int gpio = d->irq - IH_GPIO_BASE;
  544. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  545. unsigned long flags;
  546. spin_lock_irqsave(&bank->lock, flags);
  547. _set_gpio_irqenable(bank, gpio, 0);
  548. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  549. spin_unlock_irqrestore(&bank->lock, flags);
  550. }
  551. static void gpio_unmask_irq(struct irq_data *d)
  552. {
  553. unsigned int gpio = d->irq - IH_GPIO_BASE;
  554. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  555. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  556. u32 trigger = irqd_get_trigger_type(d);
  557. unsigned long flags;
  558. spin_lock_irqsave(&bank->lock, flags);
  559. if (trigger)
  560. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  561. /* For level-triggered GPIOs, the clearing must be done after
  562. * the HW source is cleared, thus after the handler has run */
  563. if (bank->level_mask & irq_mask) {
  564. _set_gpio_irqenable(bank, gpio, 0);
  565. _clear_gpio_irqstatus(bank, gpio);
  566. }
  567. _set_gpio_irqenable(bank, gpio, 1);
  568. spin_unlock_irqrestore(&bank->lock, flags);
  569. }
  570. static struct irq_chip gpio_irq_chip = {
  571. .name = "GPIO",
  572. .irq_shutdown = gpio_irq_shutdown,
  573. .irq_ack = gpio_ack_irq,
  574. .irq_mask = gpio_mask_irq,
  575. .irq_unmask = gpio_unmask_irq,
  576. .irq_set_type = gpio_irq_type,
  577. .irq_set_wake = gpio_wake_enable,
  578. };
  579. /*---------------------------------------------------------------------*/
  580. #ifdef CONFIG_ARCH_OMAP1
  581. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  582. #ifdef CONFIG_ARCH_OMAP16XX
  583. #include <linux/platform_device.h>
  584. static int omap_mpuio_suspend_noirq(struct device *dev)
  585. {
  586. struct platform_device *pdev = to_platform_device(dev);
  587. struct gpio_bank *bank = platform_get_drvdata(pdev);
  588. void __iomem *mask_reg = bank->base +
  589. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  590. unsigned long flags;
  591. spin_lock_irqsave(&bank->lock, flags);
  592. bank->saved_wakeup = __raw_readl(mask_reg);
  593. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  594. spin_unlock_irqrestore(&bank->lock, flags);
  595. return 0;
  596. }
  597. static int omap_mpuio_resume_noirq(struct device *dev)
  598. {
  599. struct platform_device *pdev = to_platform_device(dev);
  600. struct gpio_bank *bank = platform_get_drvdata(pdev);
  601. void __iomem *mask_reg = bank->base +
  602. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  603. unsigned long flags;
  604. spin_lock_irqsave(&bank->lock, flags);
  605. __raw_writel(bank->saved_wakeup, mask_reg);
  606. spin_unlock_irqrestore(&bank->lock, flags);
  607. return 0;
  608. }
  609. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  610. .suspend_noirq = omap_mpuio_suspend_noirq,
  611. .resume_noirq = omap_mpuio_resume_noirq,
  612. };
  613. /* use platform_driver for this. */
  614. static struct platform_driver omap_mpuio_driver = {
  615. .driver = {
  616. .name = "mpuio",
  617. .pm = &omap_mpuio_dev_pm_ops,
  618. },
  619. };
  620. static struct platform_device omap_mpuio_device = {
  621. .name = "mpuio",
  622. .id = -1,
  623. .dev = {
  624. .driver = &omap_mpuio_driver.driver,
  625. }
  626. /* could list the /proc/iomem resources */
  627. };
  628. static inline void mpuio_init(struct gpio_bank *bank)
  629. {
  630. platform_set_drvdata(&omap_mpuio_device, bank);
  631. if (platform_driver_register(&omap_mpuio_driver) == 0)
  632. (void) platform_device_register(&omap_mpuio_device);
  633. }
  634. #else
  635. static inline void mpuio_init(struct gpio_bank *bank) {}
  636. #endif /* 16xx */
  637. #else
  638. #define bank_is_mpuio(bank) 0
  639. static inline void mpuio_init(struct gpio_bank *bank) {}
  640. #endif
  641. /*---------------------------------------------------------------------*/
  642. /* REVISIT these are stupid implementations! replace by ones that
  643. * don't switch on METHOD_* and which mostly avoid spinlocks
  644. */
  645. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  646. {
  647. struct gpio_bank *bank;
  648. unsigned long flags;
  649. bank = container_of(chip, struct gpio_bank, chip);
  650. spin_lock_irqsave(&bank->lock, flags);
  651. _set_gpio_direction(bank, offset, 1);
  652. spin_unlock_irqrestore(&bank->lock, flags);
  653. return 0;
  654. }
  655. static int gpio_is_input(struct gpio_bank *bank, int mask)
  656. {
  657. void __iomem *reg = bank->base + bank->regs->direction;
  658. return __raw_readl(reg) & mask;
  659. }
  660. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  661. {
  662. struct gpio_bank *bank;
  663. void __iomem *reg;
  664. int gpio;
  665. u32 mask;
  666. gpio = chip->base + offset;
  667. bank = container_of(chip, struct gpio_bank, chip);
  668. reg = bank->base;
  669. mask = GPIO_BIT(bank, gpio);
  670. if (gpio_is_input(bank, mask))
  671. return _get_gpio_datain(bank, gpio);
  672. else
  673. return _get_gpio_dataout(bank, gpio);
  674. }
  675. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  676. {
  677. struct gpio_bank *bank;
  678. unsigned long flags;
  679. bank = container_of(chip, struct gpio_bank, chip);
  680. spin_lock_irqsave(&bank->lock, flags);
  681. bank->set_dataout(bank, offset, value);
  682. _set_gpio_direction(bank, offset, 0);
  683. spin_unlock_irqrestore(&bank->lock, flags);
  684. return 0;
  685. }
  686. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  687. unsigned debounce)
  688. {
  689. struct gpio_bank *bank;
  690. unsigned long flags;
  691. bank = container_of(chip, struct gpio_bank, chip);
  692. if (!bank->dbck) {
  693. bank->dbck = clk_get(bank->dev, "dbclk");
  694. if (IS_ERR(bank->dbck))
  695. dev_err(bank->dev, "Could not get gpio dbck\n");
  696. }
  697. spin_lock_irqsave(&bank->lock, flags);
  698. _set_gpio_debounce(bank, offset, debounce);
  699. spin_unlock_irqrestore(&bank->lock, flags);
  700. return 0;
  701. }
  702. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  703. {
  704. struct gpio_bank *bank;
  705. unsigned long flags;
  706. bank = container_of(chip, struct gpio_bank, chip);
  707. spin_lock_irqsave(&bank->lock, flags);
  708. bank->set_dataout(bank, offset, value);
  709. spin_unlock_irqrestore(&bank->lock, flags);
  710. }
  711. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  712. {
  713. struct gpio_bank *bank;
  714. bank = container_of(chip, struct gpio_bank, chip);
  715. return bank->virtual_irq_start + offset;
  716. }
  717. /*---------------------------------------------------------------------*/
  718. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  719. {
  720. static bool called;
  721. u32 rev;
  722. if (called || bank->regs->revision == USHRT_MAX)
  723. return;
  724. rev = __raw_readw(bank->base + bank->regs->revision);
  725. pr_info("OMAP GPIO hardware version %d.%d\n",
  726. (rev >> 4) & 0x0f, rev & 0x0f);
  727. called = true;
  728. }
  729. /* This lock class tells lockdep that GPIO irqs are in a different
  730. * category than their parents, so it won't report false recursion.
  731. */
  732. static struct lock_class_key gpio_lock_class;
  733. /* TODO: Cleanup cpu_is_* checks */
  734. static void omap_gpio_mod_init(struct gpio_bank *bank)
  735. {
  736. if (cpu_class_is_omap2()) {
  737. if (cpu_is_omap44xx()) {
  738. __raw_writel(0xffffffff, bank->base +
  739. OMAP4_GPIO_IRQSTATUSCLR0);
  740. __raw_writel(0x00000000, bank->base +
  741. OMAP4_GPIO_DEBOUNCENABLE);
  742. /* Initialize interface clk ungated, module enabled */
  743. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  744. } else if (cpu_is_omap34xx()) {
  745. __raw_writel(0x00000000, bank->base +
  746. OMAP24XX_GPIO_IRQENABLE1);
  747. __raw_writel(0xffffffff, bank->base +
  748. OMAP24XX_GPIO_IRQSTATUS1);
  749. __raw_writel(0x00000000, bank->base +
  750. OMAP24XX_GPIO_DEBOUNCE_EN);
  751. /* Initialize interface clk ungated, module enabled */
  752. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  753. }
  754. } else if (cpu_class_is_omap1()) {
  755. if (bank_is_mpuio(bank)) {
  756. __raw_writew(0xffff, bank->base +
  757. OMAP_MPUIO_GPIO_MASKIT / bank->stride);
  758. mpuio_init(bank);
  759. }
  760. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  761. __raw_writew(0xffff, bank->base
  762. + OMAP1510_GPIO_INT_MASK);
  763. __raw_writew(0x0000, bank->base
  764. + OMAP1510_GPIO_INT_STATUS);
  765. }
  766. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  767. __raw_writew(0x0000, bank->base
  768. + OMAP1610_GPIO_IRQENABLE1);
  769. __raw_writew(0xffff, bank->base
  770. + OMAP1610_GPIO_IRQSTATUS1);
  771. __raw_writew(0x0014, bank->base
  772. + OMAP1610_GPIO_SYSCONFIG);
  773. /*
  774. * Enable system clock for GPIO module.
  775. * The CAM_CLK_CTRL *is* really the right place.
  776. */
  777. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04,
  778. ULPD_CAM_CLK_CTRL);
  779. }
  780. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  781. __raw_writel(0xffffffff, bank->base
  782. + OMAP7XX_GPIO_INT_MASK);
  783. __raw_writel(0x00000000, bank->base
  784. + OMAP7XX_GPIO_INT_STATUS);
  785. }
  786. }
  787. }
  788. static __init void
  789. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  790. unsigned int num)
  791. {
  792. struct irq_chip_generic *gc;
  793. struct irq_chip_type *ct;
  794. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  795. handle_simple_irq);
  796. if (!gc) {
  797. dev_err(bank->dev, "Memory alloc failed for gc\n");
  798. return;
  799. }
  800. ct = gc->chip_types;
  801. /* NOTE: No ack required, reading IRQ status clears it. */
  802. ct->chip.irq_mask = irq_gc_mask_set_bit;
  803. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  804. ct->chip.irq_set_type = gpio_irq_type;
  805. if (bank->regs->wkup_en)
  806. ct->chip.irq_set_wake = gpio_wake_enable,
  807. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  808. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  809. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  810. }
  811. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  812. {
  813. int j;
  814. static int gpio;
  815. bank->mod_usage = 0;
  816. /*
  817. * REVISIT eventually switch from OMAP-specific gpio structs
  818. * over to the generic ones
  819. */
  820. bank->chip.request = omap_gpio_request;
  821. bank->chip.free = omap_gpio_free;
  822. bank->chip.direction_input = gpio_input;
  823. bank->chip.get = gpio_get;
  824. bank->chip.direction_output = gpio_output;
  825. bank->chip.set_debounce = gpio_debounce;
  826. bank->chip.set = gpio_set;
  827. bank->chip.to_irq = gpio_2irq;
  828. if (bank_is_mpuio(bank)) {
  829. bank->chip.label = "mpuio";
  830. #ifdef CONFIG_ARCH_OMAP16XX
  831. if (bank->regs->wkup_en)
  832. bank->chip.dev = &omap_mpuio_device.dev;
  833. #endif
  834. bank->chip.base = OMAP_MPUIO(0);
  835. } else {
  836. bank->chip.label = "gpio";
  837. bank->chip.base = gpio;
  838. gpio += bank->width;
  839. }
  840. bank->chip.ngpio = bank->width;
  841. gpiochip_add(&bank->chip);
  842. for (j = bank->virtual_irq_start;
  843. j < bank->virtual_irq_start + bank->width; j++) {
  844. irq_set_lockdep_class(j, &gpio_lock_class);
  845. irq_set_chip_data(j, bank);
  846. if (bank_is_mpuio(bank)) {
  847. omap_mpuio_alloc_gc(bank, j, bank->width);
  848. } else {
  849. irq_set_chip(j, &gpio_irq_chip);
  850. irq_set_handler(j, handle_simple_irq);
  851. set_irq_flags(j, IRQF_VALID);
  852. }
  853. }
  854. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  855. irq_set_handler_data(bank->irq, bank);
  856. }
  857. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  858. {
  859. struct omap_gpio_platform_data *pdata;
  860. struct resource *res;
  861. struct gpio_bank *bank;
  862. int ret = 0;
  863. if (!pdev->dev.platform_data) {
  864. ret = -EINVAL;
  865. goto err_exit;
  866. }
  867. bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
  868. if (!bank) {
  869. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  870. ret = -ENOMEM;
  871. goto err_exit;
  872. }
  873. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  874. if (unlikely(!res)) {
  875. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
  876. pdev->id);
  877. ret = -ENODEV;
  878. goto err_free;
  879. }
  880. bank->irq = res->start;
  881. bank->id = pdev->id;
  882. pdata = pdev->dev.platform_data;
  883. bank->virtual_irq_start = pdata->virtual_irq_start;
  884. bank->method = pdata->bank_type;
  885. bank->dev = &pdev->dev;
  886. bank->dbck_flag = pdata->dbck_flag;
  887. bank->stride = pdata->bank_stride;
  888. bank->width = pdata->bank_width;
  889. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  890. bank->loses_context = pdata->loses_context;
  891. bank->get_context_loss_count = pdata->get_context_loss_count;
  892. bank->regs = pdata->regs;
  893. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  894. bank->set_dataout = _set_gpio_dataout_reg;
  895. else
  896. bank->set_dataout = _set_gpio_dataout_mask;
  897. spin_lock_init(&bank->lock);
  898. /* Static mapping, never released */
  899. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  900. if (unlikely(!res)) {
  901. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
  902. pdev->id);
  903. ret = -ENODEV;
  904. goto err_free;
  905. }
  906. bank->base = ioremap(res->start, resource_size(res));
  907. if (!bank->base) {
  908. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
  909. pdev->id);
  910. ret = -ENOMEM;
  911. goto err_free;
  912. }
  913. pm_runtime_enable(bank->dev);
  914. pm_runtime_get_sync(bank->dev);
  915. omap_gpio_mod_init(bank);
  916. omap_gpio_chip_init(bank);
  917. omap_gpio_show_rev(bank);
  918. list_add_tail(&bank->node, &omap_gpio_list);
  919. return ret;
  920. err_free:
  921. kfree(bank);
  922. err_exit:
  923. return ret;
  924. }
  925. static int omap_gpio_suspend(void)
  926. {
  927. struct gpio_bank *bank;
  928. list_for_each_entry(bank, &omap_gpio_list, node) {
  929. void __iomem *base = bank->base;
  930. void __iomem *wake_status;
  931. unsigned long flags;
  932. if (!bank->regs->wkup_en)
  933. return 0;
  934. wake_status = bank->base + bank->regs->wkup_en;
  935. spin_lock_irqsave(&bank->lock, flags);
  936. bank->saved_wakeup = __raw_readl(wake_status);
  937. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  938. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  939. spin_unlock_irqrestore(&bank->lock, flags);
  940. }
  941. return 0;
  942. }
  943. static void omap_gpio_resume(void)
  944. {
  945. struct gpio_bank *bank;
  946. list_for_each_entry(bank, &omap_gpio_list, node) {
  947. void __iomem *base = bank->base;
  948. unsigned long flags;
  949. if (!bank->regs->wkup_en)
  950. return;
  951. spin_lock_irqsave(&bank->lock, flags);
  952. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  953. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  954. spin_unlock_irqrestore(&bank->lock, flags);
  955. }
  956. }
  957. static struct syscore_ops omap_gpio_syscore_ops = {
  958. .suspend = omap_gpio_suspend,
  959. .resume = omap_gpio_resume,
  960. };
  961. #ifdef CONFIG_ARCH_OMAP2PLUS
  962. static void omap_gpio_save_context(struct gpio_bank *bank);
  963. static void omap_gpio_restore_context(struct gpio_bank *bank);
  964. void omap2_gpio_prepare_for_idle(int off_mode)
  965. {
  966. struct gpio_bank *bank;
  967. list_for_each_entry(bank, &omap_gpio_list, node) {
  968. u32 l1 = 0, l2 = 0;
  969. int j;
  970. if (!bank->loses_context)
  971. continue;
  972. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  973. clk_disable(bank->dbck);
  974. if (!off_mode)
  975. continue;
  976. /* If going to OFF, remove triggering for all
  977. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  978. * generated. See OMAP2420 Errata item 1.101. */
  979. if (!(bank->enabled_non_wakeup_gpios))
  980. goto save_gpio_context;
  981. bank->saved_datain = __raw_readl(bank->base +
  982. bank->regs->datain);
  983. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  984. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  985. bank->saved_fallingdetect = l1;
  986. bank->saved_risingdetect = l2;
  987. l1 &= ~bank->enabled_non_wakeup_gpios;
  988. l2 &= ~bank->enabled_non_wakeup_gpios;
  989. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  990. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  991. save_gpio_context:
  992. if (bank->get_context_loss_count)
  993. bank->context_loss_count =
  994. bank->get_context_loss_count(bank->dev);
  995. omap_gpio_save_context(bank);
  996. }
  997. }
  998. void omap2_gpio_resume_after_idle(void)
  999. {
  1000. struct gpio_bank *bank;
  1001. list_for_each_entry(bank, &omap_gpio_list, node) {
  1002. int context_lost_cnt_after;
  1003. u32 l = 0, gen, gen0, gen1;
  1004. int j;
  1005. if (!bank->loses_context)
  1006. continue;
  1007. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  1008. clk_enable(bank->dbck);
  1009. if (bank->get_context_loss_count) {
  1010. context_lost_cnt_after =
  1011. bank->get_context_loss_count(bank->dev);
  1012. if (context_lost_cnt_after != bank->context_loss_count
  1013. || !context_lost_cnt_after)
  1014. omap_gpio_restore_context(bank);
  1015. }
  1016. if (!(bank->enabled_non_wakeup_gpios))
  1017. continue;
  1018. __raw_writel(bank->saved_fallingdetect,
  1019. bank->base + bank->regs->fallingdetect);
  1020. __raw_writel(bank->saved_risingdetect,
  1021. bank->base + bank->regs->risingdetect);
  1022. l = __raw_readl(bank->base + bank->regs->datain);
  1023. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1024. * state. If so, generate an IRQ by software. This is
  1025. * horribly racy, but it's the best we can do to work around
  1026. * this silicon bug. */
  1027. l ^= bank->saved_datain;
  1028. l &= bank->enabled_non_wakeup_gpios;
  1029. /*
  1030. * No need to generate IRQs for the rising edge for gpio IRQs
  1031. * configured with falling edge only; and vice versa.
  1032. */
  1033. gen0 = l & bank->saved_fallingdetect;
  1034. gen0 &= bank->saved_datain;
  1035. gen1 = l & bank->saved_risingdetect;
  1036. gen1 &= ~(bank->saved_datain);
  1037. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1038. gen = l & (~(bank->saved_fallingdetect) &
  1039. ~(bank->saved_risingdetect));
  1040. /* Consider all GPIO IRQs needed to be updated */
  1041. gen |= gen0 | gen1;
  1042. if (gen) {
  1043. u32 old0, old1;
  1044. old0 = __raw_readl(bank->base +
  1045. bank->regs->leveldetect0);
  1046. old1 = __raw_readl(bank->base +
  1047. bank->regs->leveldetect1);
  1048. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1049. old0 |= gen;
  1050. old1 |= gen;
  1051. }
  1052. if (cpu_is_omap44xx()) {
  1053. old0 |= l;
  1054. old1 |= l;
  1055. }
  1056. __raw_writel(old0, bank->base +
  1057. bank->regs->leveldetect0);
  1058. __raw_writel(old1, bank->base +
  1059. bank->regs->leveldetect1);
  1060. }
  1061. }
  1062. }
  1063. static void omap_gpio_save_context(struct gpio_bank *bank)
  1064. {
  1065. bank->context.irqenable1 =
  1066. __raw_readl(bank->base + bank->regs->irqenable);
  1067. bank->context.irqenable2 =
  1068. __raw_readl(bank->base + bank->regs->irqenable2);
  1069. bank->context.wake_en =
  1070. __raw_readl(bank->base + bank->regs->wkup_en);
  1071. bank->context.ctrl = __raw_readl(bank->base + bank->regs->ctrl);
  1072. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  1073. bank->context.leveldetect0 =
  1074. __raw_readl(bank->base + bank->regs->leveldetect0);
  1075. bank->context.leveldetect1 =
  1076. __raw_readl(bank->base + bank->regs->leveldetect1);
  1077. bank->context.risingdetect =
  1078. __raw_readl(bank->base + bank->regs->risingdetect);
  1079. bank->context.fallingdetect =
  1080. __raw_readl(bank->base + bank->regs->fallingdetect);
  1081. bank->context.dataout = __raw_readl(bank->base + bank->regs->dataout);
  1082. }
  1083. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1084. {
  1085. __raw_writel(bank->context.irqenable1,
  1086. bank->base + bank->regs->irqenable);
  1087. __raw_writel(bank->context.irqenable2,
  1088. bank->base + bank->regs->irqenable2);
  1089. __raw_writel(bank->context.wake_en,
  1090. bank->base + bank->regs->wkup_en);
  1091. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1092. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1093. __raw_writel(bank->context.leveldetect0,
  1094. bank->base + bank->regs->leveldetect0);
  1095. __raw_writel(bank->context.leveldetect1,
  1096. bank->base + bank->regs->leveldetect1);
  1097. __raw_writel(bank->context.risingdetect,
  1098. bank->base + bank->regs->risingdetect);
  1099. __raw_writel(bank->context.fallingdetect,
  1100. bank->base + bank->regs->fallingdetect);
  1101. __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
  1102. }
  1103. #endif
  1104. static struct platform_driver omap_gpio_driver = {
  1105. .probe = omap_gpio_probe,
  1106. .driver = {
  1107. .name = "omap_gpio",
  1108. },
  1109. };
  1110. /*
  1111. * gpio driver register needs to be done before
  1112. * machine_init functions access gpio APIs.
  1113. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1114. */
  1115. static int __init omap_gpio_drv_reg(void)
  1116. {
  1117. return platform_driver_register(&omap_gpio_driver);
  1118. }
  1119. postcore_initcall(omap_gpio_drv_reg);
  1120. static int __init omap_gpio_sysinit(void)
  1121. {
  1122. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1123. if (cpu_is_omap16xx() || cpu_class_is_omap2())
  1124. register_syscore_ops(&omap_gpio_syscore_ops);
  1125. #endif
  1126. return 0;
  1127. }
  1128. arch_initcall(omap_gpio_sysinit);