Kconfig 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_HAVE_CUSTOM_GPIO_H
  5. select HAVE_AOUT
  6. select HAVE_DMA_API_DEBUG
  7. select HAVE_IDE if PCI || ISA || PCMCIA
  8. select HAVE_DMA_ATTRS
  9. select HAVE_DMA_CONTIGUOUS if (CPU_V6 || CPU_V6K || CPU_V7)
  10. select HAVE_MEMBLOCK
  11. select RTC_LIB
  12. select SYS_SUPPORTS_APM_EMULATION
  13. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  14. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  15. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  16. select HAVE_ARCH_KGDB
  17. select HAVE_ARCH_TRACEHOOK
  18. select HAVE_KPROBES if !XIP_KERNEL
  19. select HAVE_KRETPROBES if (HAVE_KPROBES)
  20. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  21. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  22. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  23. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  24. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  25. select HAVE_GENERIC_DMA_COHERENT
  26. select HAVE_KERNEL_GZIP
  27. select HAVE_KERNEL_LZO
  28. select HAVE_KERNEL_LZMA
  29. select HAVE_KERNEL_XZ
  30. select HAVE_IRQ_WORK
  31. select HAVE_PERF_EVENTS
  32. select PERF_USE_VMALLOC
  33. select HAVE_REGS_AND_STACK_ACCESS_API
  34. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  35. select HAVE_C_RECORDMCOUNT
  36. select HAVE_GENERIC_HARDIRQS
  37. select HARDIRQS_SW_RESEND
  38. select GENERIC_IRQ_PROBE
  39. select GENERIC_IRQ_SHOW
  40. select GENERIC_IRQ_PROBE
  41. select HARDIRQS_SW_RESEND
  42. select CPU_PM if (SUSPEND || CPU_IDLE)
  43. select GENERIC_PCI_IOMAP
  44. select HAVE_BPF_JIT
  45. select GENERIC_SMP_IDLE_THREAD
  46. select KTIME_SCALAR
  47. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  48. help
  49. The ARM series is a line of low-power-consumption RISC chip designs
  50. licensed by ARM Ltd and targeted at embedded applications and
  51. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  52. manufactured, but legacy ARM-based PC hardware remains popular in
  53. Europe. There is an ARM Linux project with a web page at
  54. <http://www.arm.linux.org.uk/>.
  55. config ARM_HAS_SG_CHAIN
  56. bool
  57. config NEED_SG_DMA_LENGTH
  58. bool
  59. config ARM_DMA_USE_IOMMU
  60. select NEED_SG_DMA_LENGTH
  61. select ARM_HAS_SG_CHAIN
  62. bool
  63. config HAVE_PWM
  64. bool
  65. config MIGHT_HAVE_PCI
  66. bool
  67. config SYS_SUPPORTS_APM_EMULATION
  68. bool
  69. config GENERIC_GPIO
  70. bool
  71. config HAVE_TCM
  72. bool
  73. select GENERIC_ALLOCATOR
  74. config HAVE_PROC_CPU
  75. bool
  76. config NO_IOPORT
  77. bool
  78. config EISA
  79. bool
  80. ---help---
  81. The Extended Industry Standard Architecture (EISA) bus was
  82. developed as an open alternative to the IBM MicroChannel bus.
  83. The EISA bus provided some of the features of the IBM MicroChannel
  84. bus while maintaining backward compatibility with cards made for
  85. the older ISA bus. The EISA bus saw limited use between 1988 and
  86. 1995 when it was made obsolete by the PCI bus.
  87. Say Y here if you are building a kernel for an EISA-based machine.
  88. Otherwise, say N.
  89. config SBUS
  90. bool
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config GENERIC_LOCKBREAK
  105. bool
  106. default y
  107. depends on SMP && PREEMPT
  108. config RWSEM_GENERIC_SPINLOCK
  109. bool
  110. default y
  111. config RWSEM_XCHGADD_ALGORITHM
  112. bool
  113. config ARCH_HAS_ILOG2_U32
  114. bool
  115. config ARCH_HAS_ILOG2_U64
  116. bool
  117. config ARCH_HAS_CPUFREQ
  118. bool
  119. help
  120. Internal node to signify that the ARCH has CPUFREQ support
  121. and that the relevant menu configurations are displayed for
  122. it.
  123. config GENERIC_HWEIGHT
  124. bool
  125. default y
  126. config GENERIC_CALIBRATE_DELAY
  127. bool
  128. default y
  129. config ARCH_MAY_HAVE_PC_FDC
  130. bool
  131. config ZONE_DMA
  132. bool
  133. config NEED_DMA_MAP_STATE
  134. def_bool y
  135. config ARCH_HAS_DMA_SET_COHERENT_MASK
  136. bool
  137. config GENERIC_ISA_DMA
  138. bool
  139. config FIQ
  140. bool
  141. config NEED_RET_TO_USER
  142. bool
  143. config ARCH_MTD_XIP
  144. bool
  145. config VECTORS_BASE
  146. hex
  147. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  148. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  149. default 0x00000000
  150. help
  151. The base address of exception vectors.
  152. config ARM_PATCH_PHYS_VIRT
  153. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  154. default y
  155. depends on !XIP_KERNEL && MMU
  156. depends on !ARCH_REALVIEW || !SPARSEMEM
  157. help
  158. Patch phys-to-virt and virt-to-phys translation functions at
  159. boot and module load time according to the position of the
  160. kernel in system memory.
  161. This can only be used with non-XIP MMU kernels where the base
  162. of physical memory is at a 16MB boundary.
  163. Only disable this option if you know that you do not require
  164. this feature (eg, building a kernel for a single machine) and
  165. you need to shrink the kernel to the minimal size.
  166. config NEED_MACH_IO_H
  167. bool
  168. help
  169. Select this when mach/io.h is required to provide special
  170. definitions for this platform. The need for mach/io.h should
  171. be avoided when possible.
  172. config NEED_MACH_MEMORY_H
  173. bool
  174. help
  175. Select this when mach/memory.h is required to provide special
  176. definitions for this platform. The need for mach/memory.h should
  177. be avoided when possible.
  178. config PHYS_OFFSET
  179. hex "Physical address of main memory" if MMU
  180. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  181. default DRAM_BASE if !MMU
  182. help
  183. Please provide the physical address corresponding to the
  184. location of main memory in your system.
  185. config GENERIC_BUG
  186. def_bool y
  187. depends on BUG
  188. source "init/Kconfig"
  189. source "kernel/Kconfig.freezer"
  190. menu "System Type"
  191. config MMU
  192. bool "MMU-based Paged Memory Management Support"
  193. default y
  194. help
  195. Select if you want MMU-based virtualised addressing space
  196. support by paged memory management. If unsure, say 'Y'.
  197. #
  198. # The "ARM system type" choice list is ordered alphabetically by option
  199. # text. Please add new entries in the option alphabetic order.
  200. #
  201. choice
  202. prompt "ARM system type"
  203. default ARCH_VERSATILE
  204. config ARCH_INTEGRATOR
  205. bool "ARM Ltd. Integrator family"
  206. select ARM_AMBA
  207. select ARCH_HAS_CPUFREQ
  208. select CLKDEV_LOOKUP
  209. select HAVE_MACH_CLKDEV
  210. select HAVE_TCM
  211. select ICST
  212. select GENERIC_CLOCKEVENTS
  213. select PLAT_VERSATILE
  214. select PLAT_VERSATILE_CLOCK
  215. select PLAT_VERSATILE_FPGA_IRQ
  216. select NEED_MACH_IO_H
  217. select NEED_MACH_MEMORY_H
  218. select SPARSE_IRQ
  219. select MULTI_IRQ_HANDLER
  220. help
  221. Support for ARM's Integrator platform.
  222. config ARCH_REALVIEW
  223. bool "ARM Ltd. RealView family"
  224. select ARM_AMBA
  225. select CLKDEV_LOOKUP
  226. select HAVE_MACH_CLKDEV
  227. select ICST
  228. select GENERIC_CLOCKEVENTS
  229. select ARCH_WANT_OPTIONAL_GPIOLIB
  230. select PLAT_VERSATILE
  231. select PLAT_VERSATILE_CLOCK
  232. select PLAT_VERSATILE_CLCD
  233. select ARM_TIMER_SP804
  234. select GPIO_PL061 if GPIOLIB
  235. select NEED_MACH_MEMORY_H
  236. help
  237. This enables support for ARM Ltd RealView boards.
  238. config ARCH_VERSATILE
  239. bool "ARM Ltd. Versatile family"
  240. select ARM_AMBA
  241. select ARM_VIC
  242. select CLKDEV_LOOKUP
  243. select HAVE_MACH_CLKDEV
  244. select ICST
  245. select GENERIC_CLOCKEVENTS
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select NEED_MACH_IO_H if PCI
  248. select PLAT_VERSATILE
  249. select PLAT_VERSATILE_CLOCK
  250. select PLAT_VERSATILE_CLCD
  251. select PLAT_VERSATILE_FPGA_IRQ
  252. select ARM_TIMER_SP804
  253. help
  254. This enables support for ARM Ltd Versatile board.
  255. config ARCH_VEXPRESS
  256. bool "ARM Ltd. Versatile Express family"
  257. select ARCH_WANT_OPTIONAL_GPIOLIB
  258. select ARM_AMBA
  259. select ARM_TIMER_SP804
  260. select CLKDEV_LOOKUP
  261. select COMMON_CLK
  262. select GENERIC_CLOCKEVENTS
  263. select HAVE_CLK
  264. select HAVE_PATA_PLATFORM
  265. select ICST
  266. select NO_IOPORT
  267. select PLAT_VERSATILE
  268. select PLAT_VERSATILE_CLCD
  269. select REGULATOR_FIXED_VOLTAGE if REGULATOR
  270. help
  271. This enables support for the ARM Ltd Versatile Express boards.
  272. config ARCH_AT91
  273. bool "Atmel AT91"
  274. select ARCH_REQUIRE_GPIOLIB
  275. select HAVE_CLK
  276. select CLKDEV_LOOKUP
  277. select IRQ_DOMAIN
  278. select NEED_MACH_IO_H if PCCARD
  279. help
  280. This enables support for systems based on Atmel
  281. AT91RM9200 and AT91SAM9* processors.
  282. config ARCH_BCMRING
  283. bool "Broadcom BCMRING"
  284. depends on MMU
  285. select CPU_V6
  286. select ARM_AMBA
  287. select ARM_TIMER_SP804
  288. select CLKDEV_LOOKUP
  289. select GENERIC_CLOCKEVENTS
  290. select ARCH_WANT_OPTIONAL_GPIOLIB
  291. help
  292. Support for Broadcom's BCMRing platform.
  293. config ARCH_HIGHBANK
  294. bool "Calxeda Highbank-based"
  295. select ARCH_WANT_OPTIONAL_GPIOLIB
  296. select ARM_AMBA
  297. select ARM_GIC
  298. select ARM_TIMER_SP804
  299. select CACHE_L2X0
  300. select CLKDEV_LOOKUP
  301. select CPU_V7
  302. select GENERIC_CLOCKEVENTS
  303. select HAVE_ARM_SCU
  304. select HAVE_SMP
  305. select SPARSE_IRQ
  306. select USE_OF
  307. help
  308. Support for the Calxeda Highbank SoC based boards.
  309. config ARCH_CLPS711X
  310. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  311. select CPU_ARM720T
  312. select ARCH_USES_GETTIMEOFFSET
  313. select NEED_MACH_MEMORY_H
  314. help
  315. Support for Cirrus Logic 711x/721x/731x based boards.
  316. config ARCH_CNS3XXX
  317. bool "Cavium Networks CNS3XXX family"
  318. select CPU_V6K
  319. select GENERIC_CLOCKEVENTS
  320. select ARM_GIC
  321. select MIGHT_HAVE_CACHE_L2X0
  322. select MIGHT_HAVE_PCI
  323. select PCI_DOMAINS if PCI
  324. help
  325. Support for Cavium Networks CNS3XXX platform.
  326. config ARCH_GEMINI
  327. bool "Cortina Systems Gemini"
  328. select CPU_FA526
  329. select ARCH_REQUIRE_GPIOLIB
  330. select ARCH_USES_GETTIMEOFFSET
  331. help
  332. Support for the Cortina Systems Gemini family SoCs
  333. config ARCH_PRIMA2
  334. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  335. select CPU_V7
  336. select NO_IOPORT
  337. select GENERIC_CLOCKEVENTS
  338. select CLKDEV_LOOKUP
  339. select GENERIC_IRQ_CHIP
  340. select MIGHT_HAVE_CACHE_L2X0
  341. select PINCTRL
  342. select PINCTRL_SIRF
  343. select USE_OF
  344. select ZONE_DMA
  345. help
  346. Support for CSR SiRFSoC ARM Cortex A9 Platform
  347. config ARCH_EBSA110
  348. bool "EBSA-110"
  349. select CPU_SA110
  350. select ISA
  351. select NO_IOPORT
  352. select ARCH_USES_GETTIMEOFFSET
  353. select NEED_MACH_IO_H
  354. select NEED_MACH_MEMORY_H
  355. help
  356. This is an evaluation board for the StrongARM processor available
  357. from Digital. It has limited hardware on-board, including an
  358. Ethernet interface, two PCMCIA sockets, two serial ports and a
  359. parallel port.
  360. config ARCH_EP93XX
  361. bool "EP93xx-based"
  362. select CPU_ARM920T
  363. select ARM_AMBA
  364. select ARM_VIC
  365. select CLKDEV_LOOKUP
  366. select ARCH_REQUIRE_GPIOLIB
  367. select ARCH_HAS_HOLES_MEMORYMODEL
  368. select ARCH_USES_GETTIMEOFFSET
  369. select NEED_MACH_MEMORY_H
  370. help
  371. This enables support for the Cirrus EP93xx series of CPUs.
  372. config ARCH_FOOTBRIDGE
  373. bool "FootBridge"
  374. select CPU_SA110
  375. select FOOTBRIDGE
  376. select GENERIC_CLOCKEVENTS
  377. select HAVE_IDE
  378. select NEED_MACH_IO_H
  379. select NEED_MACH_MEMORY_H
  380. help
  381. Support for systems based on the DC21285 companion chip
  382. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  383. config ARCH_MXC
  384. bool "Freescale MXC/iMX-based"
  385. select GENERIC_CLOCKEVENTS
  386. select ARCH_REQUIRE_GPIOLIB
  387. select CLKDEV_LOOKUP
  388. select CLKSRC_MMIO
  389. select GENERIC_IRQ_CHIP
  390. select MULTI_IRQ_HANDLER
  391. help
  392. Support for Freescale MXC/iMX-based family of processors
  393. config ARCH_MXS
  394. bool "Freescale MXS-based"
  395. select GENERIC_CLOCKEVENTS
  396. select ARCH_REQUIRE_GPIOLIB
  397. select CLKDEV_LOOKUP
  398. select CLKSRC_MMIO
  399. select COMMON_CLK
  400. select HAVE_CLK_PREPARE
  401. select PINCTRL
  402. select USE_OF
  403. help
  404. Support for Freescale MXS-based family of processors
  405. config ARCH_NETX
  406. bool "Hilscher NetX based"
  407. select CLKSRC_MMIO
  408. select CPU_ARM926T
  409. select ARM_VIC
  410. select GENERIC_CLOCKEVENTS
  411. help
  412. This enables support for systems based on the Hilscher NetX Soc
  413. config ARCH_H720X
  414. bool "Hynix HMS720x-based"
  415. select CPU_ARM720T
  416. select ISA_DMA_API
  417. select ARCH_USES_GETTIMEOFFSET
  418. help
  419. This enables support for systems based on the Hynix HMS720x
  420. config ARCH_IOP13XX
  421. bool "IOP13xx-based"
  422. depends on MMU
  423. select CPU_XSC3
  424. select PLAT_IOP
  425. select PCI
  426. select ARCH_SUPPORTS_MSI
  427. select VMSPLIT_1G
  428. select NEED_MACH_IO_H
  429. select NEED_MACH_MEMORY_H
  430. select NEED_RET_TO_USER
  431. help
  432. Support for Intel's IOP13XX (XScale) family of processors.
  433. config ARCH_IOP32X
  434. bool "IOP32x-based"
  435. depends on MMU
  436. select CPU_XSCALE
  437. select NEED_MACH_IO_H
  438. select NEED_RET_TO_USER
  439. select PLAT_IOP
  440. select PCI
  441. select ARCH_REQUIRE_GPIOLIB
  442. help
  443. Support for Intel's 80219 and IOP32X (XScale) family of
  444. processors.
  445. config ARCH_IOP33X
  446. bool "IOP33x-based"
  447. depends on MMU
  448. select CPU_XSCALE
  449. select NEED_MACH_IO_H
  450. select NEED_RET_TO_USER
  451. select PLAT_IOP
  452. select PCI
  453. select ARCH_REQUIRE_GPIOLIB
  454. help
  455. Support for Intel's IOP33X (XScale) family of processors.
  456. config ARCH_IXP4XX
  457. bool "IXP4xx-based"
  458. depends on MMU
  459. select ARCH_HAS_DMA_SET_COHERENT_MASK
  460. select CLKSRC_MMIO
  461. select CPU_XSCALE
  462. select ARCH_REQUIRE_GPIOLIB
  463. select GENERIC_CLOCKEVENTS
  464. select MIGHT_HAVE_PCI
  465. select NEED_MACH_IO_H
  466. select DMABOUNCE if PCI
  467. help
  468. Support for Intel's IXP4XX (XScale) family of processors.
  469. config ARCH_DOVE
  470. bool "Marvell Dove"
  471. select CPU_V7
  472. select PCI
  473. select ARCH_REQUIRE_GPIOLIB
  474. select GENERIC_CLOCKEVENTS
  475. select NEED_MACH_IO_H
  476. select PLAT_ORION
  477. help
  478. Support for the Marvell Dove SoC 88AP510
  479. config ARCH_KIRKWOOD
  480. bool "Marvell Kirkwood"
  481. select CPU_FEROCEON
  482. select PCI
  483. select ARCH_REQUIRE_GPIOLIB
  484. select GENERIC_CLOCKEVENTS
  485. select NEED_MACH_IO_H
  486. select PLAT_ORION
  487. help
  488. Support for the following Marvell Kirkwood series SoCs:
  489. 88F6180, 88F6192 and 88F6281.
  490. config ARCH_LPC32XX
  491. bool "NXP LPC32XX"
  492. select CLKSRC_MMIO
  493. select CPU_ARM926T
  494. select ARCH_REQUIRE_GPIOLIB
  495. select HAVE_IDE
  496. select ARM_AMBA
  497. select USB_ARCH_HAS_OHCI
  498. select CLKDEV_LOOKUP
  499. select GENERIC_CLOCKEVENTS
  500. select USE_OF
  501. select HAVE_PWM
  502. help
  503. Support for the NXP LPC32XX family of processors
  504. config ARCH_MV78XX0
  505. bool "Marvell MV78xx0"
  506. select CPU_FEROCEON
  507. select PCI
  508. select ARCH_REQUIRE_GPIOLIB
  509. select GENERIC_CLOCKEVENTS
  510. select NEED_MACH_IO_H
  511. select PLAT_ORION
  512. help
  513. Support for the following Marvell MV78xx0 series SoCs:
  514. MV781x0, MV782x0.
  515. config ARCH_ORION5X
  516. bool "Marvell Orion"
  517. depends on MMU
  518. select CPU_FEROCEON
  519. select PCI
  520. select ARCH_REQUIRE_GPIOLIB
  521. select GENERIC_CLOCKEVENTS
  522. select NEED_MACH_IO_H
  523. select PLAT_ORION
  524. help
  525. Support for the following Marvell Orion 5x series SoCs:
  526. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  527. Orion-2 (5281), Orion-1-90 (6183).
  528. config ARCH_MMP
  529. bool "Marvell PXA168/910/MMP2"
  530. depends on MMU
  531. select ARCH_REQUIRE_GPIOLIB
  532. select CLKDEV_LOOKUP
  533. select GENERIC_CLOCKEVENTS
  534. select GPIO_PXA
  535. select IRQ_DOMAIN
  536. select PLAT_PXA
  537. select SPARSE_IRQ
  538. select GENERIC_ALLOCATOR
  539. help
  540. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  541. config ARCH_KS8695
  542. bool "Micrel/Kendin KS8695"
  543. select CPU_ARM922T
  544. select ARCH_REQUIRE_GPIOLIB
  545. select ARCH_USES_GETTIMEOFFSET
  546. select NEED_MACH_MEMORY_H
  547. help
  548. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  549. System-on-Chip devices.
  550. config ARCH_W90X900
  551. bool "Nuvoton W90X900 CPU"
  552. select CPU_ARM926T
  553. select ARCH_REQUIRE_GPIOLIB
  554. select CLKDEV_LOOKUP
  555. select CLKSRC_MMIO
  556. select GENERIC_CLOCKEVENTS
  557. help
  558. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  559. At present, the w90x900 has been renamed nuc900, regarding
  560. the ARM series product line, you can login the following
  561. link address to know more.
  562. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  563. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  564. config ARCH_TEGRA
  565. bool "NVIDIA Tegra"
  566. select CLKDEV_LOOKUP
  567. select CLKSRC_MMIO
  568. select GENERIC_CLOCKEVENTS
  569. select GENERIC_GPIO
  570. select HAVE_CLK
  571. select HAVE_SMP
  572. select MIGHT_HAVE_CACHE_L2X0
  573. select NEED_MACH_IO_H if PCI
  574. select ARCH_HAS_CPUFREQ
  575. help
  576. This enables support for NVIDIA Tegra based systems (Tegra APX,
  577. Tegra 6xx and Tegra 2 series).
  578. config ARCH_PICOXCELL
  579. bool "Picochip picoXcell"
  580. select ARCH_REQUIRE_GPIOLIB
  581. select ARM_PATCH_PHYS_VIRT
  582. select ARM_VIC
  583. select CPU_V6K
  584. select DW_APB_TIMER
  585. select GENERIC_CLOCKEVENTS
  586. select GENERIC_GPIO
  587. select HAVE_TCM
  588. select NO_IOPORT
  589. select SPARSE_IRQ
  590. select USE_OF
  591. help
  592. This enables support for systems based on the Picochip picoXcell
  593. family of Femtocell devices. The picoxcell support requires device tree
  594. for all boards.
  595. config ARCH_PNX4008
  596. bool "Philips Nexperia PNX4008 Mobile"
  597. select CPU_ARM926T
  598. select CLKDEV_LOOKUP
  599. select ARCH_USES_GETTIMEOFFSET
  600. help
  601. This enables support for Philips PNX4008 mobile platform.
  602. config ARCH_PXA
  603. bool "PXA2xx/PXA3xx-based"
  604. depends on MMU
  605. select ARCH_MTD_XIP
  606. select ARCH_HAS_CPUFREQ
  607. select CLKDEV_LOOKUP
  608. select CLKSRC_MMIO
  609. select ARCH_REQUIRE_GPIOLIB
  610. select GENERIC_CLOCKEVENTS
  611. select GPIO_PXA
  612. select PLAT_PXA
  613. select SPARSE_IRQ
  614. select AUTO_ZRELADDR
  615. select MULTI_IRQ_HANDLER
  616. select ARM_CPU_SUSPEND if PM
  617. select HAVE_IDE
  618. help
  619. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  620. config ARCH_MSM
  621. bool "Qualcomm MSM"
  622. select HAVE_CLK
  623. select GENERIC_CLOCKEVENTS
  624. select ARCH_REQUIRE_GPIOLIB
  625. select CLKDEV_LOOKUP
  626. help
  627. Support for Qualcomm MSM/QSD based systems. This runs on the
  628. apps processor of the MSM/QSD and depends on a shared memory
  629. interface to the modem processor which runs the baseband
  630. stack and controls some vital subsystems
  631. (clock and power control, etc).
  632. config ARCH_SHMOBILE
  633. bool "Renesas SH-Mobile / R-Mobile"
  634. select HAVE_CLK
  635. select CLKDEV_LOOKUP
  636. select HAVE_MACH_CLKDEV
  637. select HAVE_SMP
  638. select GENERIC_CLOCKEVENTS
  639. select MIGHT_HAVE_CACHE_L2X0
  640. select NO_IOPORT
  641. select SPARSE_IRQ
  642. select MULTI_IRQ_HANDLER
  643. select PM_GENERIC_DOMAINS if PM
  644. select NEED_MACH_MEMORY_H
  645. help
  646. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  647. config ARCH_RPC
  648. bool "RiscPC"
  649. select ARCH_ACORN
  650. select FIQ
  651. select ARCH_MAY_HAVE_PC_FDC
  652. select HAVE_PATA_PLATFORM
  653. select ISA_DMA_API
  654. select NO_IOPORT
  655. select ARCH_SPARSEMEM_ENABLE
  656. select ARCH_USES_GETTIMEOFFSET
  657. select HAVE_IDE
  658. select NEED_MACH_IO_H
  659. select NEED_MACH_MEMORY_H
  660. help
  661. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  662. CD-ROM interface, serial and parallel port, and the floppy drive.
  663. config ARCH_SA1100
  664. bool "SA1100-based"
  665. select CLKSRC_MMIO
  666. select CPU_SA1100
  667. select ISA
  668. select ARCH_SPARSEMEM_ENABLE
  669. select ARCH_MTD_XIP
  670. select ARCH_HAS_CPUFREQ
  671. select CPU_FREQ
  672. select GENERIC_CLOCKEVENTS
  673. select CLKDEV_LOOKUP
  674. select ARCH_REQUIRE_GPIOLIB
  675. select HAVE_IDE
  676. select NEED_MACH_MEMORY_H
  677. select SPARSE_IRQ
  678. help
  679. Support for StrongARM 11x0 based boards.
  680. config ARCH_S3C24XX
  681. bool "Samsung S3C24XX SoCs"
  682. select GENERIC_GPIO
  683. select ARCH_HAS_CPUFREQ
  684. select HAVE_CLK
  685. select CLKDEV_LOOKUP
  686. select ARCH_USES_GETTIMEOFFSET
  687. select HAVE_S3C2410_I2C if I2C
  688. select HAVE_S3C_RTC if RTC_CLASS
  689. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  690. select NEED_MACH_IO_H
  691. help
  692. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  693. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  694. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  695. Samsung SMDK2410 development board (and derivatives).
  696. config ARCH_S3C64XX
  697. bool "Samsung S3C64XX"
  698. select PLAT_SAMSUNG
  699. select CPU_V6
  700. select ARM_VIC
  701. select HAVE_CLK
  702. select HAVE_TCM
  703. select CLKDEV_LOOKUP
  704. select NO_IOPORT
  705. select ARCH_USES_GETTIMEOFFSET
  706. select ARCH_HAS_CPUFREQ
  707. select ARCH_REQUIRE_GPIOLIB
  708. select SAMSUNG_CLKSRC
  709. select SAMSUNG_IRQ_VIC_TIMER
  710. select S3C_GPIO_TRACK
  711. select S3C_DEV_NAND
  712. select USB_ARCH_HAS_OHCI
  713. select SAMSUNG_GPIOLIB_4BIT
  714. select HAVE_S3C2410_I2C if I2C
  715. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  716. help
  717. Samsung S3C64XX series based systems
  718. config ARCH_S5P64X0
  719. bool "Samsung S5P6440 S5P6450"
  720. select CPU_V6
  721. select GENERIC_GPIO
  722. select HAVE_CLK
  723. select CLKDEV_LOOKUP
  724. select CLKSRC_MMIO
  725. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  726. select GENERIC_CLOCKEVENTS
  727. select HAVE_S3C2410_I2C if I2C
  728. select HAVE_S3C_RTC if RTC_CLASS
  729. help
  730. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  731. SMDK6450.
  732. config ARCH_S5PC100
  733. bool "Samsung S5PC100"
  734. select GENERIC_GPIO
  735. select HAVE_CLK
  736. select CLKDEV_LOOKUP
  737. select CPU_V7
  738. select ARCH_USES_GETTIMEOFFSET
  739. select HAVE_S3C2410_I2C if I2C
  740. select HAVE_S3C_RTC if RTC_CLASS
  741. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  742. help
  743. Samsung S5PC100 series based systems
  744. config ARCH_S5PV210
  745. bool "Samsung S5PV210/S5PC110"
  746. select CPU_V7
  747. select ARCH_SPARSEMEM_ENABLE
  748. select ARCH_HAS_HOLES_MEMORYMODEL
  749. select GENERIC_GPIO
  750. select HAVE_CLK
  751. select CLKDEV_LOOKUP
  752. select CLKSRC_MMIO
  753. select ARCH_HAS_CPUFREQ
  754. select GENERIC_CLOCKEVENTS
  755. select HAVE_S3C2410_I2C if I2C
  756. select HAVE_S3C_RTC if RTC_CLASS
  757. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  758. select NEED_MACH_MEMORY_H
  759. help
  760. Samsung S5PV210/S5PC110 series based systems
  761. config ARCH_EXYNOS
  762. bool "SAMSUNG EXYNOS"
  763. select CPU_V7
  764. select ARCH_SPARSEMEM_ENABLE
  765. select ARCH_HAS_HOLES_MEMORYMODEL
  766. select GENERIC_GPIO
  767. select HAVE_CLK
  768. select CLKDEV_LOOKUP
  769. select ARCH_HAS_CPUFREQ
  770. select GENERIC_CLOCKEVENTS
  771. select HAVE_S3C_RTC if RTC_CLASS
  772. select HAVE_S3C2410_I2C if I2C
  773. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  774. select NEED_MACH_MEMORY_H
  775. help
  776. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  777. config ARCH_SHARK
  778. bool "Shark"
  779. select CPU_SA110
  780. select ISA
  781. select ISA_DMA
  782. select ZONE_DMA
  783. select PCI
  784. select ARCH_USES_GETTIMEOFFSET
  785. select NEED_MACH_MEMORY_H
  786. select NEED_MACH_IO_H
  787. help
  788. Support for the StrongARM based Digital DNARD machine, also known
  789. as "Shark" (<http://www.shark-linux.de/shark.html>).
  790. config ARCH_U300
  791. bool "ST-Ericsson U300 Series"
  792. depends on MMU
  793. select CLKSRC_MMIO
  794. select CPU_ARM926T
  795. select HAVE_TCM
  796. select ARM_AMBA
  797. select ARM_PATCH_PHYS_VIRT
  798. select ARM_VIC
  799. select GENERIC_CLOCKEVENTS
  800. select CLKDEV_LOOKUP
  801. select HAVE_MACH_CLKDEV
  802. select GENERIC_GPIO
  803. select ARCH_REQUIRE_GPIOLIB
  804. help
  805. Support for ST-Ericsson U300 series mobile platforms.
  806. config ARCH_U8500
  807. bool "ST-Ericsson U8500 Series"
  808. depends on MMU
  809. select CPU_V7
  810. select ARM_AMBA
  811. select GENERIC_CLOCKEVENTS
  812. select CLKDEV_LOOKUP
  813. select ARCH_REQUIRE_GPIOLIB
  814. select ARCH_HAS_CPUFREQ
  815. select HAVE_SMP
  816. select MIGHT_HAVE_CACHE_L2X0
  817. help
  818. Support for ST-Ericsson's Ux500 architecture
  819. config ARCH_NOMADIK
  820. bool "STMicroelectronics Nomadik"
  821. select ARM_AMBA
  822. select ARM_VIC
  823. select CPU_ARM926T
  824. select COMMON_CLK
  825. select GENERIC_CLOCKEVENTS
  826. select PINCTRL
  827. select MIGHT_HAVE_CACHE_L2X0
  828. select ARCH_REQUIRE_GPIOLIB
  829. help
  830. Support for the Nomadik platform by ST-Ericsson
  831. config ARCH_DAVINCI
  832. bool "TI DaVinci"
  833. select GENERIC_CLOCKEVENTS
  834. select ARCH_REQUIRE_GPIOLIB
  835. select ZONE_DMA
  836. select HAVE_IDE
  837. select CLKDEV_LOOKUP
  838. select GENERIC_ALLOCATOR
  839. select GENERIC_IRQ_CHIP
  840. select ARCH_HAS_HOLES_MEMORYMODEL
  841. help
  842. Support for TI's DaVinci platform.
  843. config ARCH_OMAP
  844. bool "TI OMAP"
  845. depends on MMU
  846. select HAVE_CLK
  847. select ARCH_REQUIRE_GPIOLIB
  848. select ARCH_HAS_CPUFREQ
  849. select CLKSRC_MMIO
  850. select GENERIC_CLOCKEVENTS
  851. select ARCH_HAS_HOLES_MEMORYMODEL
  852. help
  853. Support for TI's OMAP platform (OMAP1/2/3/4).
  854. config PLAT_SPEAR
  855. bool "ST SPEAr"
  856. select ARM_AMBA
  857. select ARCH_REQUIRE_GPIOLIB
  858. select CLKDEV_LOOKUP
  859. select COMMON_CLK
  860. select CLKSRC_MMIO
  861. select GENERIC_CLOCKEVENTS
  862. select HAVE_CLK
  863. help
  864. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  865. config ARCH_VT8500
  866. bool "VIA/WonderMedia 85xx"
  867. select CPU_ARM926T
  868. select GENERIC_GPIO
  869. select ARCH_HAS_CPUFREQ
  870. select GENERIC_CLOCKEVENTS
  871. select ARCH_REQUIRE_GPIOLIB
  872. select HAVE_PWM
  873. help
  874. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  875. config ARCH_ZYNQ
  876. bool "Xilinx Zynq ARM Cortex A9 Platform"
  877. select CPU_V7
  878. select GENERIC_CLOCKEVENTS
  879. select CLKDEV_LOOKUP
  880. select ARM_GIC
  881. select ARM_AMBA
  882. select ICST
  883. select MIGHT_HAVE_CACHE_L2X0
  884. select USE_OF
  885. help
  886. Support for Xilinx Zynq ARM Cortex A9 Platform
  887. endchoice
  888. #
  889. # This is sorted alphabetically by mach-* pathname. However, plat-*
  890. # Kconfigs may be included either alphabetically (according to the
  891. # plat- suffix) or along side the corresponding mach-* source.
  892. #
  893. source "arch/arm/mach-at91/Kconfig"
  894. source "arch/arm/mach-bcmring/Kconfig"
  895. source "arch/arm/mach-clps711x/Kconfig"
  896. source "arch/arm/mach-cns3xxx/Kconfig"
  897. source "arch/arm/mach-davinci/Kconfig"
  898. source "arch/arm/mach-dove/Kconfig"
  899. source "arch/arm/mach-ep93xx/Kconfig"
  900. source "arch/arm/mach-footbridge/Kconfig"
  901. source "arch/arm/mach-gemini/Kconfig"
  902. source "arch/arm/mach-h720x/Kconfig"
  903. source "arch/arm/mach-integrator/Kconfig"
  904. source "arch/arm/mach-iop32x/Kconfig"
  905. source "arch/arm/mach-iop33x/Kconfig"
  906. source "arch/arm/mach-iop13xx/Kconfig"
  907. source "arch/arm/mach-ixp4xx/Kconfig"
  908. source "arch/arm/mach-kirkwood/Kconfig"
  909. source "arch/arm/mach-ks8695/Kconfig"
  910. source "arch/arm/mach-msm/Kconfig"
  911. source "arch/arm/mach-mv78xx0/Kconfig"
  912. source "arch/arm/plat-mxc/Kconfig"
  913. source "arch/arm/mach-mxs/Kconfig"
  914. source "arch/arm/mach-netx/Kconfig"
  915. source "arch/arm/mach-nomadik/Kconfig"
  916. source "arch/arm/plat-nomadik/Kconfig"
  917. source "arch/arm/plat-omap/Kconfig"
  918. source "arch/arm/mach-omap1/Kconfig"
  919. source "arch/arm/mach-omap2/Kconfig"
  920. source "arch/arm/mach-orion5x/Kconfig"
  921. source "arch/arm/mach-pxa/Kconfig"
  922. source "arch/arm/plat-pxa/Kconfig"
  923. source "arch/arm/mach-mmp/Kconfig"
  924. source "arch/arm/mach-realview/Kconfig"
  925. source "arch/arm/mach-sa1100/Kconfig"
  926. source "arch/arm/plat-samsung/Kconfig"
  927. source "arch/arm/plat-s3c24xx/Kconfig"
  928. source "arch/arm/plat-spear/Kconfig"
  929. source "arch/arm/mach-s3c24xx/Kconfig"
  930. if ARCH_S3C24XX
  931. source "arch/arm/mach-s3c2412/Kconfig"
  932. source "arch/arm/mach-s3c2440/Kconfig"
  933. endif
  934. if ARCH_S3C64XX
  935. source "arch/arm/mach-s3c64xx/Kconfig"
  936. endif
  937. source "arch/arm/mach-s5p64x0/Kconfig"
  938. source "arch/arm/mach-s5pc100/Kconfig"
  939. source "arch/arm/mach-s5pv210/Kconfig"
  940. source "arch/arm/mach-exynos/Kconfig"
  941. source "arch/arm/mach-shmobile/Kconfig"
  942. source "arch/arm/mach-tegra/Kconfig"
  943. source "arch/arm/mach-u300/Kconfig"
  944. source "arch/arm/mach-ux500/Kconfig"
  945. source "arch/arm/mach-versatile/Kconfig"
  946. source "arch/arm/mach-vexpress/Kconfig"
  947. source "arch/arm/plat-versatile/Kconfig"
  948. source "arch/arm/mach-vt8500/Kconfig"
  949. source "arch/arm/mach-w90x900/Kconfig"
  950. # Definitions to make life easier
  951. config ARCH_ACORN
  952. bool
  953. config PLAT_IOP
  954. bool
  955. select GENERIC_CLOCKEVENTS
  956. config PLAT_ORION
  957. bool
  958. select CLKSRC_MMIO
  959. select GENERIC_IRQ_CHIP
  960. select COMMON_CLK
  961. config PLAT_PXA
  962. bool
  963. config PLAT_VERSATILE
  964. bool
  965. config ARM_TIMER_SP804
  966. bool
  967. select CLKSRC_MMIO
  968. select HAVE_SCHED_CLOCK
  969. source arch/arm/mm/Kconfig
  970. config ARM_NR_BANKS
  971. int
  972. default 16 if ARCH_EP93XX
  973. default 8
  974. config IWMMXT
  975. bool "Enable iWMMXt support"
  976. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  977. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  978. help
  979. Enable support for iWMMXt context switching at run time if
  980. running on a CPU that supports it.
  981. config XSCALE_PMU
  982. bool
  983. depends on CPU_XSCALE
  984. default y
  985. config CPU_HAS_PMU
  986. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  987. (!ARCH_OMAP3 || OMAP3_EMU)
  988. default y
  989. bool
  990. config MULTI_IRQ_HANDLER
  991. bool
  992. help
  993. Allow each machine to specify it's own IRQ handler at run time.
  994. if !MMU
  995. source "arch/arm/Kconfig-nommu"
  996. endif
  997. config ARM_ERRATA_326103
  998. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  999. depends on CPU_V6
  1000. help
  1001. Executing a SWP instruction to read-only memory does not set bit 11
  1002. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1003. treat the access as a read, preventing a COW from occurring and
  1004. causing the faulting task to livelock.
  1005. config ARM_ERRATA_411920
  1006. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1007. depends on CPU_V6 || CPU_V6K
  1008. help
  1009. Invalidation of the Instruction Cache operation can
  1010. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1011. It does not affect the MPCore. This option enables the ARM Ltd.
  1012. recommended workaround.
  1013. config ARM_ERRATA_430973
  1014. bool "ARM errata: Stale prediction on replaced interworking branch"
  1015. depends on CPU_V7
  1016. help
  1017. This option enables the workaround for the 430973 Cortex-A8
  1018. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1019. interworking branch is replaced with another code sequence at the
  1020. same virtual address, whether due to self-modifying code or virtual
  1021. to physical address re-mapping, Cortex-A8 does not recover from the
  1022. stale interworking branch prediction. This results in Cortex-A8
  1023. executing the new code sequence in the incorrect ARM or Thumb state.
  1024. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1025. and also flushes the branch target cache at every context switch.
  1026. Note that setting specific bits in the ACTLR register may not be
  1027. available in non-secure mode.
  1028. config ARM_ERRATA_458693
  1029. bool "ARM errata: Processor deadlock when a false hazard is created"
  1030. depends on CPU_V7
  1031. help
  1032. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1033. erratum. For very specific sequences of memory operations, it is
  1034. possible for a hazard condition intended for a cache line to instead
  1035. be incorrectly associated with a different cache line. This false
  1036. hazard might then cause a processor deadlock. The workaround enables
  1037. the L1 caching of the NEON accesses and disables the PLD instruction
  1038. in the ACTLR register. Note that setting specific bits in the ACTLR
  1039. register may not be available in non-secure mode.
  1040. config ARM_ERRATA_460075
  1041. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1042. depends on CPU_V7
  1043. help
  1044. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1045. erratum. Any asynchronous access to the L2 cache may encounter a
  1046. situation in which recent store transactions to the L2 cache are lost
  1047. and overwritten with stale memory contents from external memory. The
  1048. workaround disables the write-allocate mode for the L2 cache via the
  1049. ACTLR register. Note that setting specific bits in the ACTLR register
  1050. may not be available in non-secure mode.
  1051. config ARM_ERRATA_742230
  1052. bool "ARM errata: DMB operation may be faulty"
  1053. depends on CPU_V7 && SMP
  1054. help
  1055. This option enables the workaround for the 742230 Cortex-A9
  1056. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1057. between two write operations may not ensure the correct visibility
  1058. ordering of the two writes. This workaround sets a specific bit in
  1059. the diagnostic register of the Cortex-A9 which causes the DMB
  1060. instruction to behave as a DSB, ensuring the correct behaviour of
  1061. the two writes.
  1062. config ARM_ERRATA_742231
  1063. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1064. depends on CPU_V7 && SMP
  1065. help
  1066. This option enables the workaround for the 742231 Cortex-A9
  1067. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1068. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1069. accessing some data located in the same cache line, may get corrupted
  1070. data due to bad handling of the address hazard when the line gets
  1071. replaced from one of the CPUs at the same time as another CPU is
  1072. accessing it. This workaround sets specific bits in the diagnostic
  1073. register of the Cortex-A9 which reduces the linefill issuing
  1074. capabilities of the processor.
  1075. config PL310_ERRATA_588369
  1076. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1077. depends on CACHE_L2X0
  1078. help
  1079. The PL310 L2 cache controller implements three types of Clean &
  1080. Invalidate maintenance operations: by Physical Address
  1081. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1082. They are architecturally defined to behave as the execution of a
  1083. clean operation followed immediately by an invalidate operation,
  1084. both performing to the same memory location. This functionality
  1085. is not correctly implemented in PL310 as clean lines are not
  1086. invalidated as a result of these operations.
  1087. config ARM_ERRATA_720789
  1088. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1089. depends on CPU_V7
  1090. help
  1091. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1092. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1093. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1094. As a consequence of this erratum, some TLB entries which should be
  1095. invalidated are not, resulting in an incoherency in the system page
  1096. tables. The workaround changes the TLB flushing routines to invalidate
  1097. entries regardless of the ASID.
  1098. config PL310_ERRATA_727915
  1099. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1100. depends on CACHE_L2X0
  1101. help
  1102. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1103. operation (offset 0x7FC). This operation runs in background so that
  1104. PL310 can handle normal accesses while it is in progress. Under very
  1105. rare circumstances, due to this erratum, write data can be lost when
  1106. PL310 treats a cacheable write transaction during a Clean &
  1107. Invalidate by Way operation.
  1108. config ARM_ERRATA_743622
  1109. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1110. depends on CPU_V7
  1111. help
  1112. This option enables the workaround for the 743622 Cortex-A9
  1113. (r2p*) erratum. Under very rare conditions, a faulty
  1114. optimisation in the Cortex-A9 Store Buffer may lead to data
  1115. corruption. This workaround sets a specific bit in the diagnostic
  1116. register of the Cortex-A9 which disables the Store Buffer
  1117. optimisation, preventing the defect from occurring. This has no
  1118. visible impact on the overall performance or power consumption of the
  1119. processor.
  1120. config ARM_ERRATA_751472
  1121. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1122. depends on CPU_V7
  1123. help
  1124. This option enables the workaround for the 751472 Cortex-A9 (prior
  1125. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1126. completion of a following broadcasted operation if the second
  1127. operation is received by a CPU before the ICIALLUIS has completed,
  1128. potentially leading to corrupted entries in the cache or TLB.
  1129. config PL310_ERRATA_753970
  1130. bool "PL310 errata: cache sync operation may be faulty"
  1131. depends on CACHE_PL310
  1132. help
  1133. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1134. Under some condition the effect of cache sync operation on
  1135. the store buffer still remains when the operation completes.
  1136. This means that the store buffer is always asked to drain and
  1137. this prevents it from merging any further writes. The workaround
  1138. is to replace the normal offset of cache sync operation (0x730)
  1139. by another offset targeting an unmapped PL310 register 0x740.
  1140. This has the same effect as the cache sync operation: store buffer
  1141. drain and waiting for all buffers empty.
  1142. config ARM_ERRATA_754322
  1143. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1144. depends on CPU_V7
  1145. help
  1146. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1147. r3p*) erratum. A speculative memory access may cause a page table walk
  1148. which starts prior to an ASID switch but completes afterwards. This
  1149. can populate the micro-TLB with a stale entry which may be hit with
  1150. the new ASID. This workaround places two dsb instructions in the mm
  1151. switching code so that no page table walks can cross the ASID switch.
  1152. config ARM_ERRATA_754327
  1153. bool "ARM errata: no automatic Store Buffer drain"
  1154. depends on CPU_V7 && SMP
  1155. help
  1156. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1157. r2p0) erratum. The Store Buffer does not have any automatic draining
  1158. mechanism and therefore a livelock may occur if an external agent
  1159. continuously polls a memory location waiting to observe an update.
  1160. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1161. written polling loops from denying visibility of updates to memory.
  1162. config ARM_ERRATA_364296
  1163. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1164. depends on CPU_V6 && !SMP
  1165. help
  1166. This options enables the workaround for the 364296 ARM1136
  1167. r0p2 erratum (possible cache data corruption with
  1168. hit-under-miss enabled). It sets the undocumented bit 31 in
  1169. the auxiliary control register and the FI bit in the control
  1170. register, thus disabling hit-under-miss without putting the
  1171. processor into full low interrupt latency mode. ARM11MPCore
  1172. is not affected.
  1173. config ARM_ERRATA_764369
  1174. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1175. depends on CPU_V7 && SMP
  1176. help
  1177. This option enables the workaround for erratum 764369
  1178. affecting Cortex-A9 MPCore with two or more processors (all
  1179. current revisions). Under certain timing circumstances, a data
  1180. cache line maintenance operation by MVA targeting an Inner
  1181. Shareable memory region may fail to proceed up to either the
  1182. Point of Coherency or to the Point of Unification of the
  1183. system. This workaround adds a DSB instruction before the
  1184. relevant cache maintenance functions and sets a specific bit
  1185. in the diagnostic control register of the SCU.
  1186. config PL310_ERRATA_769419
  1187. bool "PL310 errata: no automatic Store Buffer drain"
  1188. depends on CACHE_L2X0
  1189. help
  1190. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1191. not automatically drain. This can cause normal, non-cacheable
  1192. writes to be retained when the memory system is idle, leading
  1193. to suboptimal I/O performance for drivers using coherent DMA.
  1194. This option adds a write barrier to the cpu_idle loop so that,
  1195. on systems with an outer cache, the store buffer is drained
  1196. explicitly.
  1197. endmenu
  1198. source "arch/arm/common/Kconfig"
  1199. menu "Bus support"
  1200. config ARM_AMBA
  1201. bool
  1202. config ISA
  1203. bool
  1204. help
  1205. Find out whether you have ISA slots on your motherboard. ISA is the
  1206. name of a bus system, i.e. the way the CPU talks to the other stuff
  1207. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1208. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1209. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1210. # Select ISA DMA controller support
  1211. config ISA_DMA
  1212. bool
  1213. select ISA_DMA_API
  1214. # Select ISA DMA interface
  1215. config ISA_DMA_API
  1216. bool
  1217. config PCI
  1218. bool "PCI support" if MIGHT_HAVE_PCI
  1219. help
  1220. Find out whether you have a PCI motherboard. PCI is the name of a
  1221. bus system, i.e. the way the CPU talks to the other stuff inside
  1222. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1223. VESA. If you have PCI, say Y, otherwise N.
  1224. config PCI_DOMAINS
  1225. bool
  1226. depends on PCI
  1227. config PCI_NANOENGINE
  1228. bool "BSE nanoEngine PCI support"
  1229. depends on SA1100_NANOENGINE
  1230. help
  1231. Enable PCI on the BSE nanoEngine board.
  1232. config PCI_SYSCALL
  1233. def_bool PCI
  1234. # Select the host bridge type
  1235. config PCI_HOST_VIA82C505
  1236. bool
  1237. depends on PCI && ARCH_SHARK
  1238. default y
  1239. config PCI_HOST_ITE8152
  1240. bool
  1241. depends on PCI && MACH_ARMCORE
  1242. default y
  1243. select DMABOUNCE
  1244. source "drivers/pci/Kconfig"
  1245. source "drivers/pcmcia/Kconfig"
  1246. endmenu
  1247. menu "Kernel Features"
  1248. config HAVE_SMP
  1249. bool
  1250. help
  1251. This option should be selected by machines which have an SMP-
  1252. capable CPU.
  1253. The only effect of this option is to make the SMP-related
  1254. options available to the user for configuration.
  1255. config SMP
  1256. bool "Symmetric Multi-Processing"
  1257. depends on CPU_V6K || CPU_V7
  1258. depends on GENERIC_CLOCKEVENTS
  1259. depends on HAVE_SMP
  1260. depends on MMU
  1261. select USE_GENERIC_SMP_HELPERS
  1262. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1263. help
  1264. This enables support for systems with more than one CPU. If you have
  1265. a system with only one CPU, like most personal computers, say N. If
  1266. you have a system with more than one CPU, say Y.
  1267. If you say N here, the kernel will run on single and multiprocessor
  1268. machines, but will use only one CPU of a multiprocessor machine. If
  1269. you say Y here, the kernel will run on many, but not all, single
  1270. processor machines. On a single processor machine, the kernel will
  1271. run faster if you say N here.
  1272. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1273. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1274. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1275. If you don't know what to do here, say N.
  1276. config SMP_ON_UP
  1277. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1278. depends on EXPERIMENTAL
  1279. depends on SMP && !XIP_KERNEL
  1280. default y
  1281. help
  1282. SMP kernels contain instructions which fail on non-SMP processors.
  1283. Enabling this option allows the kernel to modify itself to make
  1284. these instructions safe. Disabling it allows about 1K of space
  1285. savings.
  1286. If you don't know what to do here, say Y.
  1287. config ARM_CPU_TOPOLOGY
  1288. bool "Support cpu topology definition"
  1289. depends on SMP && CPU_V7
  1290. default y
  1291. help
  1292. Support ARM cpu topology definition. The MPIDR register defines
  1293. affinity between processors which is then used to describe the cpu
  1294. topology of an ARM System.
  1295. config SCHED_MC
  1296. bool "Multi-core scheduler support"
  1297. depends on ARM_CPU_TOPOLOGY
  1298. help
  1299. Multi-core scheduler support improves the CPU scheduler's decision
  1300. making when dealing with multi-core CPU chips at a cost of slightly
  1301. increased overhead in some places. If unsure say N here.
  1302. config SCHED_SMT
  1303. bool "SMT scheduler support"
  1304. depends on ARM_CPU_TOPOLOGY
  1305. help
  1306. Improves the CPU scheduler's decision making when dealing with
  1307. MultiThreading at a cost of slightly increased overhead in some
  1308. places. If unsure say N here.
  1309. config HAVE_ARM_SCU
  1310. bool
  1311. help
  1312. This option enables support for the ARM system coherency unit
  1313. config ARM_ARCH_TIMER
  1314. bool "Architected timer support"
  1315. depends on CPU_V7
  1316. help
  1317. This option enables support for the ARM architected timer
  1318. config HAVE_ARM_TWD
  1319. bool
  1320. depends on SMP
  1321. help
  1322. This options enables support for the ARM timer and watchdog unit
  1323. choice
  1324. prompt "Memory split"
  1325. default VMSPLIT_3G
  1326. help
  1327. Select the desired split between kernel and user memory.
  1328. If you are not absolutely sure what you are doing, leave this
  1329. option alone!
  1330. config VMSPLIT_3G
  1331. bool "3G/1G user/kernel split"
  1332. config VMSPLIT_2G
  1333. bool "2G/2G user/kernel split"
  1334. config VMSPLIT_1G
  1335. bool "1G/3G user/kernel split"
  1336. endchoice
  1337. config PAGE_OFFSET
  1338. hex
  1339. default 0x40000000 if VMSPLIT_1G
  1340. default 0x80000000 if VMSPLIT_2G
  1341. default 0xC0000000
  1342. config NR_CPUS
  1343. int "Maximum number of CPUs (2-32)"
  1344. range 2 32
  1345. depends on SMP
  1346. default "4"
  1347. config HOTPLUG_CPU
  1348. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1349. depends on SMP && HOTPLUG && EXPERIMENTAL
  1350. help
  1351. Say Y here to experiment with turning CPUs off and on. CPUs
  1352. can be controlled through /sys/devices/system/cpu.
  1353. config LOCAL_TIMERS
  1354. bool "Use local timer interrupts"
  1355. depends on SMP
  1356. default y
  1357. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1358. help
  1359. Enable support for local timers on SMP platforms, rather then the
  1360. legacy IPI broadcast method. Local timers allows the system
  1361. accounting to be spread across the timer interval, preventing a
  1362. "thundering herd" at every timer tick.
  1363. config ARCH_NR_GPIO
  1364. int
  1365. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1366. default 355 if ARCH_U8500
  1367. default 264 if MACH_H4700
  1368. default 0
  1369. help
  1370. Maximum number of GPIOs in the system.
  1371. If unsure, leave the default value.
  1372. source kernel/Kconfig.preempt
  1373. config HZ
  1374. int
  1375. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1376. ARCH_S5PV210 || ARCH_EXYNOS4
  1377. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1378. default AT91_TIMER_HZ if ARCH_AT91
  1379. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1380. default 100
  1381. config THUMB2_KERNEL
  1382. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1383. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1384. select AEABI
  1385. select ARM_ASM_UNIFIED
  1386. select ARM_UNWIND
  1387. help
  1388. By enabling this option, the kernel will be compiled in
  1389. Thumb-2 mode. A compiler/assembler that understand the unified
  1390. ARM-Thumb syntax is needed.
  1391. If unsure, say N.
  1392. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1393. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1394. depends on THUMB2_KERNEL && MODULES
  1395. default y
  1396. help
  1397. Various binutils versions can resolve Thumb-2 branches to
  1398. locally-defined, preemptible global symbols as short-range "b.n"
  1399. branch instructions.
  1400. This is a problem, because there's no guarantee the final
  1401. destination of the symbol, or any candidate locations for a
  1402. trampoline, are within range of the branch. For this reason, the
  1403. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1404. relocation in modules at all, and it makes little sense to add
  1405. support.
  1406. The symptom is that the kernel fails with an "unsupported
  1407. relocation" error when loading some modules.
  1408. Until fixed tools are available, passing
  1409. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1410. code which hits this problem, at the cost of a bit of extra runtime
  1411. stack usage in some cases.
  1412. The problem is described in more detail at:
  1413. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1414. Only Thumb-2 kernels are affected.
  1415. Unless you are sure your tools don't have this problem, say Y.
  1416. config ARM_ASM_UNIFIED
  1417. bool
  1418. config AEABI
  1419. bool "Use the ARM EABI to compile the kernel"
  1420. help
  1421. This option allows for the kernel to be compiled using the latest
  1422. ARM ABI (aka EABI). This is only useful if you are using a user
  1423. space environment that is also compiled with EABI.
  1424. Since there are major incompatibilities between the legacy ABI and
  1425. EABI, especially with regard to structure member alignment, this
  1426. option also changes the kernel syscall calling convention to
  1427. disambiguate both ABIs and allow for backward compatibility support
  1428. (selected with CONFIG_OABI_COMPAT).
  1429. To use this you need GCC version 4.0.0 or later.
  1430. config OABI_COMPAT
  1431. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1432. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1433. default y
  1434. help
  1435. This option preserves the old syscall interface along with the
  1436. new (ARM EABI) one. It also provides a compatibility layer to
  1437. intercept syscalls that have structure arguments which layout
  1438. in memory differs between the legacy ABI and the new ARM EABI
  1439. (only for non "thumb" binaries). This option adds a tiny
  1440. overhead to all syscalls and produces a slightly larger kernel.
  1441. If you know you'll be using only pure EABI user space then you
  1442. can say N here. If this option is not selected and you attempt
  1443. to execute a legacy ABI binary then the result will be
  1444. UNPREDICTABLE (in fact it can be predicted that it won't work
  1445. at all). If in doubt say Y.
  1446. config ARCH_HAS_HOLES_MEMORYMODEL
  1447. bool
  1448. config ARCH_SPARSEMEM_ENABLE
  1449. bool
  1450. config ARCH_SPARSEMEM_DEFAULT
  1451. def_bool ARCH_SPARSEMEM_ENABLE
  1452. config ARCH_SELECT_MEMORY_MODEL
  1453. def_bool ARCH_SPARSEMEM_ENABLE
  1454. config HAVE_ARCH_PFN_VALID
  1455. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1456. config HIGHMEM
  1457. bool "High Memory Support"
  1458. depends on MMU
  1459. help
  1460. The address space of ARM processors is only 4 Gigabytes large
  1461. and it has to accommodate user address space, kernel address
  1462. space as well as some memory mapped IO. That means that, if you
  1463. have a large amount of physical memory and/or IO, not all of the
  1464. memory can be "permanently mapped" by the kernel. The physical
  1465. memory that is not permanently mapped is called "high memory".
  1466. Depending on the selected kernel/user memory split, minimum
  1467. vmalloc space and actual amount of RAM, you may not need this
  1468. option which should result in a slightly faster kernel.
  1469. If unsure, say n.
  1470. config HIGHPTE
  1471. bool "Allocate 2nd-level pagetables from highmem"
  1472. depends on HIGHMEM
  1473. config HW_PERF_EVENTS
  1474. bool "Enable hardware performance counter support for perf events"
  1475. depends on PERF_EVENTS && CPU_HAS_PMU
  1476. default y
  1477. help
  1478. Enable hardware performance counter support for perf events. If
  1479. disabled, perf events will use software events only.
  1480. source "mm/Kconfig"
  1481. config FORCE_MAX_ZONEORDER
  1482. int "Maximum zone order" if ARCH_SHMOBILE
  1483. range 11 64 if ARCH_SHMOBILE
  1484. default "9" if SA1111
  1485. default "11"
  1486. help
  1487. The kernel memory allocator divides physically contiguous memory
  1488. blocks into "zones", where each zone is a power of two number of
  1489. pages. This option selects the largest power of two that the kernel
  1490. keeps in the memory allocator. If you need to allocate very large
  1491. blocks of physically contiguous memory, then you may need to
  1492. increase this value.
  1493. This config option is actually maximum order plus one. For example,
  1494. a value of 11 means that the largest free memory block is 2^10 pages.
  1495. config LEDS
  1496. bool "Timer and CPU usage LEDs"
  1497. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1498. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1499. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1500. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1501. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1502. ARCH_AT91 || ARCH_DAVINCI || \
  1503. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1504. help
  1505. If you say Y here, the LEDs on your machine will be used
  1506. to provide useful information about your current system status.
  1507. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1508. be able to select which LEDs are active using the options below. If
  1509. you are compiling a kernel for the EBSA-110 or the LART however, the
  1510. red LED will simply flash regularly to indicate that the system is
  1511. still functional. It is safe to say Y here if you have a CATS
  1512. system, but the driver will do nothing.
  1513. config LEDS_TIMER
  1514. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1515. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1516. || MACH_OMAP_PERSEUS2
  1517. depends on LEDS
  1518. depends on !GENERIC_CLOCKEVENTS
  1519. default y if ARCH_EBSA110
  1520. help
  1521. If you say Y here, one of the system LEDs (the green one on the
  1522. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1523. will flash regularly to indicate that the system is still
  1524. operational. This is mainly useful to kernel hackers who are
  1525. debugging unstable kernels.
  1526. The LART uses the same LED for both Timer LED and CPU usage LED
  1527. functions. You may choose to use both, but the Timer LED function
  1528. will overrule the CPU usage LED.
  1529. config LEDS_CPU
  1530. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1531. !ARCH_OMAP) \
  1532. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1533. || MACH_OMAP_PERSEUS2
  1534. depends on LEDS
  1535. help
  1536. If you say Y here, the red LED will be used to give a good real
  1537. time indication of CPU usage, by lighting whenever the idle task
  1538. is not currently executing.
  1539. The LART uses the same LED for both Timer LED and CPU usage LED
  1540. functions. You may choose to use both, but the Timer LED function
  1541. will overrule the CPU usage LED.
  1542. config ALIGNMENT_TRAP
  1543. bool
  1544. depends on CPU_CP15_MMU
  1545. default y if !ARCH_EBSA110
  1546. select HAVE_PROC_CPU if PROC_FS
  1547. help
  1548. ARM processors cannot fetch/store information which is not
  1549. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1550. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1551. fetch/store instructions will be emulated in software if you say
  1552. here, which has a severe performance impact. This is necessary for
  1553. correct operation of some network protocols. With an IP-only
  1554. configuration it is safe to say N, otherwise say Y.
  1555. config UACCESS_WITH_MEMCPY
  1556. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1557. depends on MMU && EXPERIMENTAL
  1558. default y if CPU_FEROCEON
  1559. help
  1560. Implement faster copy_to_user and clear_user methods for CPU
  1561. cores where a 8-word STM instruction give significantly higher
  1562. memory write throughput than a sequence of individual 32bit stores.
  1563. A possible side effect is a slight increase in scheduling latency
  1564. between threads sharing the same address space if they invoke
  1565. such copy operations with large buffers.
  1566. However, if the CPU data cache is using a write-allocate mode,
  1567. this option is unlikely to provide any performance gain.
  1568. config SECCOMP
  1569. bool
  1570. prompt "Enable seccomp to safely compute untrusted bytecode"
  1571. ---help---
  1572. This kernel feature is useful for number crunching applications
  1573. that may need to compute untrusted bytecode during their
  1574. execution. By using pipes or other transports made available to
  1575. the process as file descriptors supporting the read/write
  1576. syscalls, it's possible to isolate those applications in
  1577. their own address space using seccomp. Once seccomp is
  1578. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1579. and the task is only allowed to execute a few safe syscalls
  1580. defined by each seccomp mode.
  1581. config CC_STACKPROTECTOR
  1582. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1583. depends on EXPERIMENTAL
  1584. help
  1585. This option turns on the -fstack-protector GCC feature. This
  1586. feature puts, at the beginning of functions, a canary value on
  1587. the stack just before the return address, and validates
  1588. the value just before actually returning. Stack based buffer
  1589. overflows (that need to overwrite this return address) now also
  1590. overwrite the canary, which gets detected and the attack is then
  1591. neutralized via a kernel panic.
  1592. This feature requires gcc version 4.2 or above.
  1593. config DEPRECATED_PARAM_STRUCT
  1594. bool "Provide old way to pass kernel parameters"
  1595. help
  1596. This was deprecated in 2001 and announced to live on for 5 years.
  1597. Some old boot loaders still use this way.
  1598. endmenu
  1599. menu "Boot options"
  1600. config USE_OF
  1601. bool "Flattened Device Tree support"
  1602. select OF
  1603. select OF_EARLY_FLATTREE
  1604. select IRQ_DOMAIN
  1605. help
  1606. Include support for flattened device tree machine descriptions.
  1607. # Compressed boot loader in ROM. Yes, we really want to ask about
  1608. # TEXT and BSS so we preserve their values in the config files.
  1609. config ZBOOT_ROM_TEXT
  1610. hex "Compressed ROM boot loader base address"
  1611. default "0"
  1612. help
  1613. The physical address at which the ROM-able zImage is to be
  1614. placed in the target. Platforms which normally make use of
  1615. ROM-able zImage formats normally set this to a suitable
  1616. value in their defconfig file.
  1617. If ZBOOT_ROM is not enabled, this has no effect.
  1618. config ZBOOT_ROM_BSS
  1619. hex "Compressed ROM boot loader BSS address"
  1620. default "0"
  1621. help
  1622. The base address of an area of read/write memory in the target
  1623. for the ROM-able zImage which must be available while the
  1624. decompressor is running. It must be large enough to hold the
  1625. entire decompressed kernel plus an additional 128 KiB.
  1626. Platforms which normally make use of ROM-able zImage formats
  1627. normally set this to a suitable value in their defconfig file.
  1628. If ZBOOT_ROM is not enabled, this has no effect.
  1629. config ZBOOT_ROM
  1630. bool "Compressed boot loader in ROM/flash"
  1631. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1632. help
  1633. Say Y here if you intend to execute your compressed kernel image
  1634. (zImage) directly from ROM or flash. If unsure, say N.
  1635. choice
  1636. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1637. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1638. default ZBOOT_ROM_NONE
  1639. help
  1640. Include experimental SD/MMC loading code in the ROM-able zImage.
  1641. With this enabled it is possible to write the ROM-able zImage
  1642. kernel image to an MMC or SD card and boot the kernel straight
  1643. from the reset vector. At reset the processor Mask ROM will load
  1644. the first part of the ROM-able zImage which in turn loads the
  1645. rest the kernel image to RAM.
  1646. config ZBOOT_ROM_NONE
  1647. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1648. help
  1649. Do not load image from SD or MMC
  1650. config ZBOOT_ROM_MMCIF
  1651. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1652. help
  1653. Load image from MMCIF hardware block.
  1654. config ZBOOT_ROM_SH_MOBILE_SDHI
  1655. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1656. help
  1657. Load image from SDHI hardware block
  1658. endchoice
  1659. config ARM_APPENDED_DTB
  1660. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1661. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1662. help
  1663. With this option, the boot code will look for a device tree binary
  1664. (DTB) appended to zImage
  1665. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1666. This is meant as a backward compatibility convenience for those
  1667. systems with a bootloader that can't be upgraded to accommodate
  1668. the documented boot protocol using a device tree.
  1669. Beware that there is very little in terms of protection against
  1670. this option being confused by leftover garbage in memory that might
  1671. look like a DTB header after a reboot if no actual DTB is appended
  1672. to zImage. Do not leave this option active in a production kernel
  1673. if you don't intend to always append a DTB. Proper passing of the
  1674. location into r2 of a bootloader provided DTB is always preferable
  1675. to this option.
  1676. config ARM_ATAG_DTB_COMPAT
  1677. bool "Supplement the appended DTB with traditional ATAG information"
  1678. depends on ARM_APPENDED_DTB
  1679. help
  1680. Some old bootloaders can't be updated to a DTB capable one, yet
  1681. they provide ATAGs with memory configuration, the ramdisk address,
  1682. the kernel cmdline string, etc. Such information is dynamically
  1683. provided by the bootloader and can't always be stored in a static
  1684. DTB. To allow a device tree enabled kernel to be used with such
  1685. bootloaders, this option allows zImage to extract the information
  1686. from the ATAG list and store it at run time into the appended DTB.
  1687. config CMDLINE
  1688. string "Default kernel command string"
  1689. default ""
  1690. help
  1691. On some architectures (EBSA110 and CATS), there is currently no way
  1692. for the boot loader to pass arguments to the kernel. For these
  1693. architectures, you should supply some command-line options at build
  1694. time by entering them here. As a minimum, you should specify the
  1695. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1696. choice
  1697. prompt "Kernel command line type" if CMDLINE != ""
  1698. default CMDLINE_FROM_BOOTLOADER
  1699. config CMDLINE_FROM_BOOTLOADER
  1700. bool "Use bootloader kernel arguments if available"
  1701. help
  1702. Uses the command-line options passed by the boot loader. If
  1703. the boot loader doesn't provide any, the default kernel command
  1704. string provided in CMDLINE will be used.
  1705. config CMDLINE_EXTEND
  1706. bool "Extend bootloader kernel arguments"
  1707. help
  1708. The command-line arguments provided by the boot loader will be
  1709. appended to the default kernel command string.
  1710. config CMDLINE_FORCE
  1711. bool "Always use the default kernel command string"
  1712. help
  1713. Always use the default kernel command string, even if the boot
  1714. loader passes other arguments to the kernel.
  1715. This is useful if you cannot or don't want to change the
  1716. command-line options your boot loader passes to the kernel.
  1717. endchoice
  1718. config XIP_KERNEL
  1719. bool "Kernel Execute-In-Place from ROM"
  1720. depends on !ZBOOT_ROM && !ARM_LPAE
  1721. help
  1722. Execute-In-Place allows the kernel to run from non-volatile storage
  1723. directly addressable by the CPU, such as NOR flash. This saves RAM
  1724. space since the text section of the kernel is not loaded from flash
  1725. to RAM. Read-write sections, such as the data section and stack,
  1726. are still copied to RAM. The XIP kernel is not compressed since
  1727. it has to run directly from flash, so it will take more space to
  1728. store it. The flash address used to link the kernel object files,
  1729. and for storing it, is configuration dependent. Therefore, if you
  1730. say Y here, you must know the proper physical address where to
  1731. store the kernel image depending on your own flash memory usage.
  1732. Also note that the make target becomes "make xipImage" rather than
  1733. "make zImage" or "make Image". The final kernel binary to put in
  1734. ROM memory will be arch/arm/boot/xipImage.
  1735. If unsure, say N.
  1736. config XIP_PHYS_ADDR
  1737. hex "XIP Kernel Physical Location"
  1738. depends on XIP_KERNEL
  1739. default "0x00080000"
  1740. help
  1741. This is the physical address in your flash memory the kernel will
  1742. be linked for and stored to. This address is dependent on your
  1743. own flash usage.
  1744. config KEXEC
  1745. bool "Kexec system call (EXPERIMENTAL)"
  1746. depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
  1747. help
  1748. kexec is a system call that implements the ability to shutdown your
  1749. current kernel, and to start another kernel. It is like a reboot
  1750. but it is independent of the system firmware. And like a reboot
  1751. you can start any kernel with it, not just Linux.
  1752. It is an ongoing process to be certain the hardware in a machine
  1753. is properly shutdown, so do not be surprised if this code does not
  1754. initially work for you. It may help to enable device hotplugging
  1755. support.
  1756. config ATAGS_PROC
  1757. bool "Export atags in procfs"
  1758. depends on KEXEC
  1759. default y
  1760. help
  1761. Should the atags used to boot the kernel be exported in an "atags"
  1762. file in procfs. Useful with kexec.
  1763. config CRASH_DUMP
  1764. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1765. depends on EXPERIMENTAL
  1766. help
  1767. Generate crash dump after being started by kexec. This should
  1768. be normally only set in special crash dump kernels which are
  1769. loaded in the main kernel with kexec-tools into a specially
  1770. reserved region and then later executed after a crash by
  1771. kdump/kexec. The crash dump kernel must be compiled to a
  1772. memory address not used by the main kernel
  1773. For more details see Documentation/kdump/kdump.txt
  1774. config AUTO_ZRELADDR
  1775. bool "Auto calculation of the decompressed kernel image address"
  1776. depends on !ZBOOT_ROM && !ARCH_U300
  1777. help
  1778. ZRELADDR is the physical address where the decompressed kernel
  1779. image will be placed. If AUTO_ZRELADDR is selected, the address
  1780. will be determined at run-time by masking the current IP with
  1781. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1782. from start of memory.
  1783. endmenu
  1784. menu "CPU Power Management"
  1785. if ARCH_HAS_CPUFREQ
  1786. source "drivers/cpufreq/Kconfig"
  1787. config CPU_FREQ_IMX
  1788. tristate "CPUfreq driver for i.MX CPUs"
  1789. depends on ARCH_MXC && CPU_FREQ
  1790. help
  1791. This enables the CPUfreq driver for i.MX CPUs.
  1792. config CPU_FREQ_SA1100
  1793. bool
  1794. config CPU_FREQ_SA1110
  1795. bool
  1796. config CPU_FREQ_INTEGRATOR
  1797. tristate "CPUfreq driver for ARM Integrator CPUs"
  1798. depends on ARCH_INTEGRATOR && CPU_FREQ
  1799. default y
  1800. help
  1801. This enables the CPUfreq driver for ARM Integrator CPUs.
  1802. For details, take a look at <file:Documentation/cpu-freq>.
  1803. If in doubt, say Y.
  1804. config CPU_FREQ_PXA
  1805. bool
  1806. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1807. default y
  1808. select CPU_FREQ_TABLE
  1809. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1810. config CPU_FREQ_S3C
  1811. bool
  1812. help
  1813. Internal configuration node for common cpufreq on Samsung SoC
  1814. config CPU_FREQ_S3C24XX
  1815. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1816. depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
  1817. select CPU_FREQ_S3C
  1818. help
  1819. This enables the CPUfreq driver for the Samsung S3C24XX family
  1820. of CPUs.
  1821. For details, take a look at <file:Documentation/cpu-freq>.
  1822. If in doubt, say N.
  1823. config CPU_FREQ_S3C24XX_PLL
  1824. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1825. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1826. help
  1827. Compile in support for changing the PLL frequency from the
  1828. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1829. after a frequency change, so by default it is not enabled.
  1830. This also means that the PLL tables for the selected CPU(s) will
  1831. be built which may increase the size of the kernel image.
  1832. config CPU_FREQ_S3C24XX_DEBUG
  1833. bool "Debug CPUfreq Samsung driver core"
  1834. depends on CPU_FREQ_S3C24XX
  1835. help
  1836. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1837. config CPU_FREQ_S3C24XX_IODEBUG
  1838. bool "Debug CPUfreq Samsung driver IO timing"
  1839. depends on CPU_FREQ_S3C24XX
  1840. help
  1841. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1842. config CPU_FREQ_S3C24XX_DEBUGFS
  1843. bool "Export debugfs for CPUFreq"
  1844. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1845. help
  1846. Export status information via debugfs.
  1847. endif
  1848. source "drivers/cpuidle/Kconfig"
  1849. endmenu
  1850. menu "Floating point emulation"
  1851. comment "At least one emulation must be selected"
  1852. config FPE_NWFPE
  1853. bool "NWFPE math emulation"
  1854. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1855. ---help---
  1856. Say Y to include the NWFPE floating point emulator in the kernel.
  1857. This is necessary to run most binaries. Linux does not currently
  1858. support floating point hardware so you need to say Y here even if
  1859. your machine has an FPA or floating point co-processor podule.
  1860. You may say N here if you are going to load the Acorn FPEmulator
  1861. early in the bootup.
  1862. config FPE_NWFPE_XP
  1863. bool "Support extended precision"
  1864. depends on FPE_NWFPE
  1865. help
  1866. Say Y to include 80-bit support in the kernel floating-point
  1867. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1868. Note that gcc does not generate 80-bit operations by default,
  1869. so in most cases this option only enlarges the size of the
  1870. floating point emulator without any good reason.
  1871. You almost surely want to say N here.
  1872. config FPE_FASTFPE
  1873. bool "FastFPE math emulation (EXPERIMENTAL)"
  1874. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1875. ---help---
  1876. Say Y here to include the FAST floating point emulator in the kernel.
  1877. This is an experimental much faster emulator which now also has full
  1878. precision for the mantissa. It does not support any exceptions.
  1879. It is very simple, and approximately 3-6 times faster than NWFPE.
  1880. It should be sufficient for most programs. It may be not suitable
  1881. for scientific calculations, but you have to check this for yourself.
  1882. If you do not feel you need a faster FP emulation you should better
  1883. choose NWFPE.
  1884. config VFP
  1885. bool "VFP-format floating point maths"
  1886. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1887. help
  1888. Say Y to include VFP support code in the kernel. This is needed
  1889. if your hardware includes a VFP unit.
  1890. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1891. release notes and additional status information.
  1892. Say N if your target does not have VFP hardware.
  1893. config VFPv3
  1894. bool
  1895. depends on VFP
  1896. default y if CPU_V7
  1897. config NEON
  1898. bool "Advanced SIMD (NEON) Extension support"
  1899. depends on VFPv3 && CPU_V7
  1900. help
  1901. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1902. Extension.
  1903. endmenu
  1904. menu "Userspace binary formats"
  1905. source "fs/Kconfig.binfmt"
  1906. config ARTHUR
  1907. tristate "RISC OS personality"
  1908. depends on !AEABI
  1909. help
  1910. Say Y here to include the kernel code necessary if you want to run
  1911. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1912. experimental; if this sounds frightening, say N and sleep in peace.
  1913. You can also say M here to compile this support as a module (which
  1914. will be called arthur).
  1915. endmenu
  1916. menu "Power management options"
  1917. source "kernel/power/Kconfig"
  1918. config ARCH_SUSPEND_POSSIBLE
  1919. depends on !ARCH_S5PC100 && !ARCH_TEGRA
  1920. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1921. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1922. def_bool y
  1923. config ARM_CPU_SUSPEND
  1924. def_bool PM_SLEEP
  1925. endmenu
  1926. source "net/Kconfig"
  1927. source "drivers/Kconfig"
  1928. source "fs/Kconfig"
  1929. source "arch/arm/Kconfig.debug"
  1930. source "security/Kconfig"
  1931. source "crypto/Kconfig"
  1932. source "lib/Kconfig"