i5100_edac.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087
  1. /*
  2. * Intel 5100 Memory Controllers kernel module
  3. *
  4. * This file may be distributed under the terms of the
  5. * GNU General Public License.
  6. *
  7. * This module is based on the following document:
  8. *
  9. * Intel 5100X Chipset Memory Controller Hub (MCH) - Datasheet
  10. * http://download.intel.com/design/chipsets/datashts/318378.pdf
  11. *
  12. * The intel 5100 has two independent channels. EDAC core currently
  13. * can not reflect this configuration so instead the chip-select
  14. * rows for each respective channel are laid out one after another,
  15. * the first half belonging to channel 0, the second half belonging
  16. * to channel 1.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/pci.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/edac.h>
  23. #include <linux/delay.h>
  24. #include <linux/mmzone.h>
  25. #include "edac_core.h"
  26. /* register addresses */
  27. /* device 16, func 1 */
  28. #define I5100_MC 0x40 /* Memory Control Register */
  29. #define I5100_MC_SCRBEN_MASK (1 << 7)
  30. #define I5100_MC_SCRBDONE_MASK (1 << 4)
  31. #define I5100_MS 0x44 /* Memory Status Register */
  32. #define I5100_SPDDATA 0x48 /* Serial Presence Detect Status Reg */
  33. #define I5100_SPDCMD 0x4c /* Serial Presence Detect Command Reg */
  34. #define I5100_TOLM 0x6c /* Top of Low Memory */
  35. #define I5100_MIR0 0x80 /* Memory Interleave Range 0 */
  36. #define I5100_MIR1 0x84 /* Memory Interleave Range 1 */
  37. #define I5100_AMIR_0 0x8c /* Adjusted Memory Interleave Range 0 */
  38. #define I5100_AMIR_1 0x90 /* Adjusted Memory Interleave Range 1 */
  39. #define I5100_FERR_NF_MEM 0xa0 /* MC First Non Fatal Errors */
  40. #define I5100_FERR_NF_MEM_M16ERR_MASK (1 << 16)
  41. #define I5100_FERR_NF_MEM_M15ERR_MASK (1 << 15)
  42. #define I5100_FERR_NF_MEM_M14ERR_MASK (1 << 14)
  43. #define I5100_FERR_NF_MEM_M12ERR_MASK (1 << 12)
  44. #define I5100_FERR_NF_MEM_M11ERR_MASK (1 << 11)
  45. #define I5100_FERR_NF_MEM_M10ERR_MASK (1 << 10)
  46. #define I5100_FERR_NF_MEM_M6ERR_MASK (1 << 6)
  47. #define I5100_FERR_NF_MEM_M5ERR_MASK (1 << 5)
  48. #define I5100_FERR_NF_MEM_M4ERR_MASK (1 << 4)
  49. #define I5100_FERR_NF_MEM_M1ERR_MASK (1 << 1)
  50. #define I5100_FERR_NF_MEM_ANY_MASK \
  51. (I5100_FERR_NF_MEM_M16ERR_MASK | \
  52. I5100_FERR_NF_MEM_M15ERR_MASK | \
  53. I5100_FERR_NF_MEM_M14ERR_MASK | \
  54. I5100_FERR_NF_MEM_M12ERR_MASK | \
  55. I5100_FERR_NF_MEM_M11ERR_MASK | \
  56. I5100_FERR_NF_MEM_M10ERR_MASK | \
  57. I5100_FERR_NF_MEM_M6ERR_MASK | \
  58. I5100_FERR_NF_MEM_M5ERR_MASK | \
  59. I5100_FERR_NF_MEM_M4ERR_MASK | \
  60. I5100_FERR_NF_MEM_M1ERR_MASK)
  61. #define I5100_NERR_NF_MEM 0xa4 /* MC Next Non-Fatal Errors */
  62. #define I5100_EMASK_MEM 0xa8 /* MC Error Mask Register */
  63. /* device 21 and 22, func 0 */
  64. #define I5100_MTR_0 0x154 /* Memory Technology Registers 0-3 */
  65. #define I5100_DMIR 0x15c /* DIMM Interleave Range */
  66. #define I5100_VALIDLOG 0x18c /* Valid Log Markers */
  67. #define I5100_NRECMEMA 0x190 /* Non-Recoverable Memory Error Log Reg A */
  68. #define I5100_NRECMEMB 0x194 /* Non-Recoverable Memory Error Log Reg B */
  69. #define I5100_REDMEMA 0x198 /* Recoverable Memory Data Error Log Reg A */
  70. #define I5100_REDMEMB 0x19c /* Recoverable Memory Data Error Log Reg B */
  71. #define I5100_RECMEMA 0x1a0 /* Recoverable Memory Error Log Reg A */
  72. #define I5100_RECMEMB 0x1a4 /* Recoverable Memory Error Log Reg B */
  73. #define I5100_MTR_4 0x1b0 /* Memory Technology Registers 4,5 */
  74. /* bit field accessors */
  75. static inline u32 i5100_mc_scrben(u32 mc)
  76. {
  77. return mc >> 7 & 1;
  78. }
  79. static inline u32 i5100_mc_errdeten(u32 mc)
  80. {
  81. return mc >> 5 & 1;
  82. }
  83. static inline u32 i5100_mc_scrbdone(u32 mc)
  84. {
  85. return mc >> 4 & 1;
  86. }
  87. static inline u16 i5100_spddata_rdo(u16 a)
  88. {
  89. return a >> 15 & 1;
  90. }
  91. static inline u16 i5100_spddata_sbe(u16 a)
  92. {
  93. return a >> 13 & 1;
  94. }
  95. static inline u16 i5100_spddata_busy(u16 a)
  96. {
  97. return a >> 12 & 1;
  98. }
  99. static inline u16 i5100_spddata_data(u16 a)
  100. {
  101. return a & ((1 << 8) - 1);
  102. }
  103. static inline u32 i5100_spdcmd_create(u32 dti, u32 ckovrd, u32 sa, u32 ba,
  104. u32 data, u32 cmd)
  105. {
  106. return ((dti & ((1 << 4) - 1)) << 28) |
  107. ((ckovrd & 1) << 27) |
  108. ((sa & ((1 << 3) - 1)) << 24) |
  109. ((ba & ((1 << 8) - 1)) << 16) |
  110. ((data & ((1 << 8) - 1)) << 8) |
  111. (cmd & 1);
  112. }
  113. static inline u16 i5100_tolm_tolm(u16 a)
  114. {
  115. return a >> 12 & ((1 << 4) - 1);
  116. }
  117. static inline u16 i5100_mir_limit(u16 a)
  118. {
  119. return a >> 4 & ((1 << 12) - 1);
  120. }
  121. static inline u16 i5100_mir_way1(u16 a)
  122. {
  123. return a >> 1 & 1;
  124. }
  125. static inline u16 i5100_mir_way0(u16 a)
  126. {
  127. return a & 1;
  128. }
  129. static inline u32 i5100_ferr_nf_mem_chan_indx(u32 a)
  130. {
  131. return a >> 28 & 1;
  132. }
  133. static inline u32 i5100_ferr_nf_mem_any(u32 a)
  134. {
  135. return a & I5100_FERR_NF_MEM_ANY_MASK;
  136. }
  137. static inline u32 i5100_nerr_nf_mem_any(u32 a)
  138. {
  139. return i5100_ferr_nf_mem_any(a);
  140. }
  141. static inline u32 i5100_dmir_limit(u32 a)
  142. {
  143. return a >> 16 & ((1 << 11) - 1);
  144. }
  145. static inline u32 i5100_dmir_rank(u32 a, u32 i)
  146. {
  147. return a >> (4 * i) & ((1 << 2) - 1);
  148. }
  149. static inline u16 i5100_mtr_present(u16 a)
  150. {
  151. return a >> 10 & 1;
  152. }
  153. static inline u16 i5100_mtr_ethrottle(u16 a)
  154. {
  155. return a >> 9 & 1;
  156. }
  157. static inline u16 i5100_mtr_width(u16 a)
  158. {
  159. return a >> 8 & 1;
  160. }
  161. static inline u16 i5100_mtr_numbank(u16 a)
  162. {
  163. return a >> 6 & 1;
  164. }
  165. static inline u16 i5100_mtr_numrow(u16 a)
  166. {
  167. return a >> 2 & ((1 << 2) - 1);
  168. }
  169. static inline u16 i5100_mtr_numcol(u16 a)
  170. {
  171. return a & ((1 << 2) - 1);
  172. }
  173. static inline u32 i5100_validlog_redmemvalid(u32 a)
  174. {
  175. return a >> 2 & 1;
  176. }
  177. static inline u32 i5100_validlog_recmemvalid(u32 a)
  178. {
  179. return a >> 1 & 1;
  180. }
  181. static inline u32 i5100_validlog_nrecmemvalid(u32 a)
  182. {
  183. return a & 1;
  184. }
  185. static inline u32 i5100_nrecmema_merr(u32 a)
  186. {
  187. return a >> 15 & ((1 << 5) - 1);
  188. }
  189. static inline u32 i5100_nrecmema_bank(u32 a)
  190. {
  191. return a >> 12 & ((1 << 3) - 1);
  192. }
  193. static inline u32 i5100_nrecmema_rank(u32 a)
  194. {
  195. return a >> 8 & ((1 << 3) - 1);
  196. }
  197. static inline u32 i5100_nrecmema_dm_buf_id(u32 a)
  198. {
  199. return a & ((1 << 8) - 1);
  200. }
  201. static inline u32 i5100_nrecmemb_cas(u32 a)
  202. {
  203. return a >> 16 & ((1 << 13) - 1);
  204. }
  205. static inline u32 i5100_nrecmemb_ras(u32 a)
  206. {
  207. return a & ((1 << 16) - 1);
  208. }
  209. static inline u32 i5100_redmemb_ecc_locator(u32 a)
  210. {
  211. return a & ((1 << 18) - 1);
  212. }
  213. static inline u32 i5100_recmema_merr(u32 a)
  214. {
  215. return i5100_nrecmema_merr(a);
  216. }
  217. static inline u32 i5100_recmema_bank(u32 a)
  218. {
  219. return i5100_nrecmema_bank(a);
  220. }
  221. static inline u32 i5100_recmema_rank(u32 a)
  222. {
  223. return i5100_nrecmema_rank(a);
  224. }
  225. static inline u32 i5100_recmema_dm_buf_id(u32 a)
  226. {
  227. return i5100_nrecmema_dm_buf_id(a);
  228. }
  229. static inline u32 i5100_recmemb_cas(u32 a)
  230. {
  231. return i5100_nrecmemb_cas(a);
  232. }
  233. static inline u32 i5100_recmemb_ras(u32 a)
  234. {
  235. return i5100_nrecmemb_ras(a);
  236. }
  237. /* some generic limits */
  238. #define I5100_MAX_RANKS_PER_CHAN 6
  239. #define I5100_CHANNELS 2
  240. #define I5100_MAX_RANKS_PER_DIMM 4
  241. #define I5100_DIMM_ADDR_LINES (6 - 3) /* 64 bits / 8 bits per byte */
  242. #define I5100_MAX_DIMM_SLOTS_PER_CHAN 4
  243. #define I5100_MAX_RANK_INTERLEAVE 4
  244. #define I5100_MAX_DMIRS 5
  245. #define I5100_SCRUB_REFRESH_RATE (5 * 60 * HZ)
  246. struct i5100_priv {
  247. /* ranks on each dimm -- 0 maps to not present -- obtained via SPD */
  248. int dimm_numrank[I5100_CHANNELS][I5100_MAX_DIMM_SLOTS_PER_CHAN];
  249. /*
  250. * mainboard chip select map -- maps i5100 chip selects to
  251. * DIMM slot chip selects. In the case of only 4 ranks per
  252. * channel, the mapping is fairly obvious but not unique.
  253. * we map -1 -> NC and assume both channels use the same
  254. * map...
  255. *
  256. */
  257. int dimm_csmap[I5100_MAX_DIMM_SLOTS_PER_CHAN][I5100_MAX_RANKS_PER_DIMM];
  258. /* memory interleave range */
  259. struct {
  260. u64 limit;
  261. unsigned way[2];
  262. } mir[I5100_CHANNELS];
  263. /* adjusted memory interleave range register */
  264. unsigned amir[I5100_CHANNELS];
  265. /* dimm interleave range */
  266. struct {
  267. unsigned rank[I5100_MAX_RANK_INTERLEAVE];
  268. u64 limit;
  269. } dmir[I5100_CHANNELS][I5100_MAX_DMIRS];
  270. /* memory technology registers... */
  271. struct {
  272. unsigned present; /* 0 or 1 */
  273. unsigned ethrottle; /* 0 or 1 */
  274. unsigned width; /* 4 or 8 bits */
  275. unsigned numbank; /* 2 or 3 lines */
  276. unsigned numrow; /* 13 .. 16 lines */
  277. unsigned numcol; /* 11 .. 12 lines */
  278. } mtr[I5100_CHANNELS][I5100_MAX_RANKS_PER_CHAN];
  279. u64 tolm; /* top of low memory in bytes */
  280. unsigned ranksperchan; /* number of ranks per channel */
  281. struct pci_dev *mc; /* device 16 func 1 */
  282. struct pci_dev *ch0mm; /* device 21 func 0 */
  283. struct pci_dev *ch1mm; /* device 22 func 0 */
  284. struct delayed_work i5100_scrubbing;
  285. int scrub_enable;
  286. };
  287. /* map a rank/chan to a slot number on the mainboard */
  288. static int i5100_rank_to_slot(const struct mem_ctl_info *mci,
  289. int chan, int rank)
  290. {
  291. const struct i5100_priv *priv = mci->pvt_info;
  292. int i;
  293. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
  294. int j;
  295. const int numrank = priv->dimm_numrank[chan][i];
  296. for (j = 0; j < numrank; j++)
  297. if (priv->dimm_csmap[i][j] == rank)
  298. return i * 2 + chan;
  299. }
  300. return -1;
  301. }
  302. static const char *i5100_err_msg(unsigned err)
  303. {
  304. static const char *merrs[] = {
  305. "unknown", /* 0 */
  306. "uncorrectable data ECC on replay", /* 1 */
  307. "unknown", /* 2 */
  308. "unknown", /* 3 */
  309. "aliased uncorrectable demand data ECC", /* 4 */
  310. "aliased uncorrectable spare-copy data ECC", /* 5 */
  311. "aliased uncorrectable patrol data ECC", /* 6 */
  312. "unknown", /* 7 */
  313. "unknown", /* 8 */
  314. "unknown", /* 9 */
  315. "non-aliased uncorrectable demand data ECC", /* 10 */
  316. "non-aliased uncorrectable spare-copy data ECC", /* 11 */
  317. "non-aliased uncorrectable patrol data ECC", /* 12 */
  318. "unknown", /* 13 */
  319. "correctable demand data ECC", /* 14 */
  320. "correctable spare-copy data ECC", /* 15 */
  321. "correctable patrol data ECC", /* 16 */
  322. "unknown", /* 17 */
  323. "SPD protocol error", /* 18 */
  324. "unknown", /* 19 */
  325. "spare copy initiated", /* 20 */
  326. "spare copy completed", /* 21 */
  327. };
  328. unsigned i;
  329. for (i = 0; i < ARRAY_SIZE(merrs); i++)
  330. if (1 << i & err)
  331. return merrs[i];
  332. return "none";
  333. }
  334. /* convert csrow index into a rank (per channel -- 0..5) */
  335. static int i5100_csrow_to_rank(const struct mem_ctl_info *mci, int csrow)
  336. {
  337. const struct i5100_priv *priv = mci->pvt_info;
  338. return csrow % priv->ranksperchan;
  339. }
  340. /* convert csrow index into a channel (0..1) */
  341. static int i5100_csrow_to_chan(const struct mem_ctl_info *mci, int csrow)
  342. {
  343. const struct i5100_priv *priv = mci->pvt_info;
  344. return csrow / priv->ranksperchan;
  345. }
  346. static unsigned i5100_rank_to_csrow(const struct mem_ctl_info *mci,
  347. int chan, int rank)
  348. {
  349. const struct i5100_priv *priv = mci->pvt_info;
  350. return chan * priv->ranksperchan + rank;
  351. }
  352. static void i5100_handle_ce(struct mem_ctl_info *mci,
  353. int chan,
  354. unsigned bank,
  355. unsigned rank,
  356. unsigned long syndrome,
  357. unsigned cas,
  358. unsigned ras,
  359. const char *msg)
  360. {
  361. const int csrow = i5100_rank_to_csrow(mci, chan, rank);
  362. char *label = NULL;
  363. if (mci->csrows[csrow].channels[0].dimm)
  364. label = mci->csrows[csrow].channels[0].dimm->label;
  365. printk(KERN_ERR
  366. "CE chan %d, bank %u, rank %u, syndrome 0x%lx, "
  367. "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
  368. chan, bank, rank, syndrome, cas, ras,
  369. csrow, label, msg);
  370. mci->ce_count++;
  371. mci->csrows[csrow].ce_count++;
  372. mci->csrows[csrow].channels[0].ce_count++;
  373. }
  374. static void i5100_handle_ue(struct mem_ctl_info *mci,
  375. int chan,
  376. unsigned bank,
  377. unsigned rank,
  378. unsigned long syndrome,
  379. unsigned cas,
  380. unsigned ras,
  381. const char *msg)
  382. {
  383. const int csrow = i5100_rank_to_csrow(mci, chan, rank);
  384. char *label = NULL;
  385. if (mci->csrows[csrow].channels[0].dimm)
  386. label = mci->csrows[csrow].channels[0].dimm->label;
  387. printk(KERN_ERR
  388. "UE chan %d, bank %u, rank %u, syndrome 0x%lx, "
  389. "cas %u, ras %u, csrow %u, label \"%s\": %s\n",
  390. chan, bank, rank, syndrome, cas, ras,
  391. csrow, label, msg);
  392. mci->ue_count++;
  393. mci->csrows[csrow].ue_count++;
  394. }
  395. static void i5100_read_log(struct mem_ctl_info *mci, int chan,
  396. u32 ferr, u32 nerr)
  397. {
  398. struct i5100_priv *priv = mci->pvt_info;
  399. struct pci_dev *pdev = (chan) ? priv->ch1mm : priv->ch0mm;
  400. u32 dw;
  401. u32 dw2;
  402. unsigned syndrome = 0;
  403. unsigned ecc_loc = 0;
  404. unsigned merr;
  405. unsigned bank;
  406. unsigned rank;
  407. unsigned cas;
  408. unsigned ras;
  409. pci_read_config_dword(pdev, I5100_VALIDLOG, &dw);
  410. if (i5100_validlog_redmemvalid(dw)) {
  411. pci_read_config_dword(pdev, I5100_REDMEMA, &dw2);
  412. syndrome = dw2;
  413. pci_read_config_dword(pdev, I5100_REDMEMB, &dw2);
  414. ecc_loc = i5100_redmemb_ecc_locator(dw2);
  415. }
  416. if (i5100_validlog_recmemvalid(dw)) {
  417. const char *msg;
  418. pci_read_config_dword(pdev, I5100_RECMEMA, &dw2);
  419. merr = i5100_recmema_merr(dw2);
  420. bank = i5100_recmema_bank(dw2);
  421. rank = i5100_recmema_rank(dw2);
  422. pci_read_config_dword(pdev, I5100_RECMEMB, &dw2);
  423. cas = i5100_recmemb_cas(dw2);
  424. ras = i5100_recmemb_ras(dw2);
  425. /* FIXME: not really sure if this is what merr is...
  426. */
  427. if (!merr)
  428. msg = i5100_err_msg(ferr);
  429. else
  430. msg = i5100_err_msg(nerr);
  431. i5100_handle_ce(mci, chan, bank, rank, syndrome, cas, ras, msg);
  432. }
  433. if (i5100_validlog_nrecmemvalid(dw)) {
  434. const char *msg;
  435. pci_read_config_dword(pdev, I5100_NRECMEMA, &dw2);
  436. merr = i5100_nrecmema_merr(dw2);
  437. bank = i5100_nrecmema_bank(dw2);
  438. rank = i5100_nrecmema_rank(dw2);
  439. pci_read_config_dword(pdev, I5100_NRECMEMB, &dw2);
  440. cas = i5100_nrecmemb_cas(dw2);
  441. ras = i5100_nrecmemb_ras(dw2);
  442. /* FIXME: not really sure if this is what merr is...
  443. */
  444. if (!merr)
  445. msg = i5100_err_msg(ferr);
  446. else
  447. msg = i5100_err_msg(nerr);
  448. i5100_handle_ue(mci, chan, bank, rank, syndrome, cas, ras, msg);
  449. }
  450. pci_write_config_dword(pdev, I5100_VALIDLOG, dw);
  451. }
  452. static void i5100_check_error(struct mem_ctl_info *mci)
  453. {
  454. struct i5100_priv *priv = mci->pvt_info;
  455. u32 dw, dw2;
  456. pci_read_config_dword(priv->mc, I5100_FERR_NF_MEM, &dw);
  457. if (i5100_ferr_nf_mem_any(dw)) {
  458. pci_read_config_dword(priv->mc, I5100_NERR_NF_MEM, &dw2);
  459. i5100_read_log(mci, i5100_ferr_nf_mem_chan_indx(dw),
  460. i5100_ferr_nf_mem_any(dw),
  461. i5100_nerr_nf_mem_any(dw2));
  462. pci_write_config_dword(priv->mc, I5100_NERR_NF_MEM, dw2);
  463. }
  464. pci_write_config_dword(priv->mc, I5100_FERR_NF_MEM, dw);
  465. }
  466. /* The i5100 chipset will scrub the entire memory once, then
  467. * set a done bit. Continuous scrubbing is achieved by enqueing
  468. * delayed work to a workqueue, checking every few minutes if
  469. * the scrubbing has completed and if so reinitiating it.
  470. */
  471. static void i5100_refresh_scrubbing(struct work_struct *work)
  472. {
  473. struct delayed_work *i5100_scrubbing = container_of(work,
  474. struct delayed_work,
  475. work);
  476. struct i5100_priv *priv = container_of(i5100_scrubbing,
  477. struct i5100_priv,
  478. i5100_scrubbing);
  479. u32 dw;
  480. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  481. if (priv->scrub_enable) {
  482. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  483. if (i5100_mc_scrbdone(dw)) {
  484. dw |= I5100_MC_SCRBEN_MASK;
  485. pci_write_config_dword(priv->mc, I5100_MC, dw);
  486. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  487. }
  488. schedule_delayed_work(&(priv->i5100_scrubbing),
  489. I5100_SCRUB_REFRESH_RATE);
  490. }
  491. }
  492. /*
  493. * The bandwidth is based on experimentation, feel free to refine it.
  494. */
  495. static int i5100_set_scrub_rate(struct mem_ctl_info *mci, u32 bandwidth)
  496. {
  497. struct i5100_priv *priv = mci->pvt_info;
  498. u32 dw;
  499. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  500. if (bandwidth) {
  501. priv->scrub_enable = 1;
  502. dw |= I5100_MC_SCRBEN_MASK;
  503. schedule_delayed_work(&(priv->i5100_scrubbing),
  504. I5100_SCRUB_REFRESH_RATE);
  505. } else {
  506. priv->scrub_enable = 0;
  507. dw &= ~I5100_MC_SCRBEN_MASK;
  508. cancel_delayed_work(&(priv->i5100_scrubbing));
  509. }
  510. pci_write_config_dword(priv->mc, I5100_MC, dw);
  511. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  512. bandwidth = 5900000 * i5100_mc_scrben(dw);
  513. return bandwidth;
  514. }
  515. static int i5100_get_scrub_rate(struct mem_ctl_info *mci)
  516. {
  517. struct i5100_priv *priv = mci->pvt_info;
  518. u32 dw;
  519. pci_read_config_dword(priv->mc, I5100_MC, &dw);
  520. return 5900000 * i5100_mc_scrben(dw);
  521. }
  522. static struct pci_dev *pci_get_device_func(unsigned vendor,
  523. unsigned device,
  524. unsigned func)
  525. {
  526. struct pci_dev *ret = NULL;
  527. while (1) {
  528. ret = pci_get_device(vendor, device, ret);
  529. if (!ret)
  530. break;
  531. if (PCI_FUNC(ret->devfn) == func)
  532. break;
  533. }
  534. return ret;
  535. }
  536. static unsigned long __devinit i5100_npages(struct mem_ctl_info *mci,
  537. int csrow)
  538. {
  539. struct i5100_priv *priv = mci->pvt_info;
  540. const unsigned chan_rank = i5100_csrow_to_rank(mci, csrow);
  541. const unsigned chan = i5100_csrow_to_chan(mci, csrow);
  542. unsigned addr_lines;
  543. /* dimm present? */
  544. if (!priv->mtr[chan][chan_rank].present)
  545. return 0ULL;
  546. addr_lines =
  547. I5100_DIMM_ADDR_LINES +
  548. priv->mtr[chan][chan_rank].numcol +
  549. priv->mtr[chan][chan_rank].numrow +
  550. priv->mtr[chan][chan_rank].numbank;
  551. return (unsigned long)
  552. ((unsigned long long) (1ULL << addr_lines) / PAGE_SIZE);
  553. }
  554. static void __devinit i5100_init_mtr(struct mem_ctl_info *mci)
  555. {
  556. struct i5100_priv *priv = mci->pvt_info;
  557. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  558. int i;
  559. for (i = 0; i < I5100_CHANNELS; i++) {
  560. int j;
  561. struct pci_dev *pdev = mms[i];
  562. for (j = 0; j < I5100_MAX_RANKS_PER_CHAN; j++) {
  563. const unsigned addr =
  564. (j < 4) ? I5100_MTR_0 + j * 2 :
  565. I5100_MTR_4 + (j - 4) * 2;
  566. u16 w;
  567. pci_read_config_word(pdev, addr, &w);
  568. priv->mtr[i][j].present = i5100_mtr_present(w);
  569. priv->mtr[i][j].ethrottle = i5100_mtr_ethrottle(w);
  570. priv->mtr[i][j].width = 4 + 4 * i5100_mtr_width(w);
  571. priv->mtr[i][j].numbank = 2 + i5100_mtr_numbank(w);
  572. priv->mtr[i][j].numrow = 13 + i5100_mtr_numrow(w);
  573. priv->mtr[i][j].numcol = 10 + i5100_mtr_numcol(w);
  574. }
  575. }
  576. }
  577. /*
  578. * FIXME: make this into a real i2c adapter (so that dimm-decode
  579. * will work)?
  580. */
  581. static int i5100_read_spd_byte(const struct mem_ctl_info *mci,
  582. u8 ch, u8 slot, u8 addr, u8 *byte)
  583. {
  584. struct i5100_priv *priv = mci->pvt_info;
  585. u16 w;
  586. unsigned long et;
  587. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  588. if (i5100_spddata_busy(w))
  589. return -1;
  590. pci_write_config_dword(priv->mc, I5100_SPDCMD,
  591. i5100_spdcmd_create(0xa, 1, ch * 4 + slot, addr,
  592. 0, 0));
  593. /* wait up to 100ms */
  594. et = jiffies + HZ / 10;
  595. udelay(100);
  596. while (1) {
  597. pci_read_config_word(priv->mc, I5100_SPDDATA, &w);
  598. if (!i5100_spddata_busy(w))
  599. break;
  600. udelay(100);
  601. }
  602. if (!i5100_spddata_rdo(w) || i5100_spddata_sbe(w))
  603. return -1;
  604. *byte = i5100_spddata_data(w);
  605. return 0;
  606. }
  607. /*
  608. * fill dimm chip select map
  609. *
  610. * FIXME:
  611. * o not the only way to may chip selects to dimm slots
  612. * o investigate if there is some way to obtain this map from the bios
  613. */
  614. static void __devinit i5100_init_dimm_csmap(struct mem_ctl_info *mci)
  615. {
  616. struct i5100_priv *priv = mci->pvt_info;
  617. int i;
  618. for (i = 0; i < I5100_MAX_DIMM_SLOTS_PER_CHAN; i++) {
  619. int j;
  620. for (j = 0; j < I5100_MAX_RANKS_PER_DIMM; j++)
  621. priv->dimm_csmap[i][j] = -1; /* default NC */
  622. }
  623. /* only 2 chip selects per slot... */
  624. if (priv->ranksperchan == 4) {
  625. priv->dimm_csmap[0][0] = 0;
  626. priv->dimm_csmap[0][1] = 3;
  627. priv->dimm_csmap[1][0] = 1;
  628. priv->dimm_csmap[1][1] = 2;
  629. priv->dimm_csmap[2][0] = 2;
  630. priv->dimm_csmap[3][0] = 3;
  631. } else {
  632. priv->dimm_csmap[0][0] = 0;
  633. priv->dimm_csmap[0][1] = 1;
  634. priv->dimm_csmap[1][0] = 2;
  635. priv->dimm_csmap[1][1] = 3;
  636. priv->dimm_csmap[2][0] = 4;
  637. priv->dimm_csmap[2][1] = 5;
  638. }
  639. }
  640. static void __devinit i5100_init_dimm_layout(struct pci_dev *pdev,
  641. struct mem_ctl_info *mci)
  642. {
  643. struct i5100_priv *priv = mci->pvt_info;
  644. int i;
  645. for (i = 0; i < I5100_CHANNELS; i++) {
  646. int j;
  647. for (j = 0; j < I5100_MAX_DIMM_SLOTS_PER_CHAN; j++) {
  648. u8 rank;
  649. if (i5100_read_spd_byte(mci, i, j, 5, &rank) < 0)
  650. priv->dimm_numrank[i][j] = 0;
  651. else
  652. priv->dimm_numrank[i][j] = (rank & 3) + 1;
  653. }
  654. }
  655. i5100_init_dimm_csmap(mci);
  656. }
  657. static void __devinit i5100_init_interleaving(struct pci_dev *pdev,
  658. struct mem_ctl_info *mci)
  659. {
  660. u16 w;
  661. u32 dw;
  662. struct i5100_priv *priv = mci->pvt_info;
  663. struct pci_dev *mms[2] = { priv->ch0mm, priv->ch1mm };
  664. int i;
  665. pci_read_config_word(pdev, I5100_TOLM, &w);
  666. priv->tolm = (u64) i5100_tolm_tolm(w) * 256 * 1024 * 1024;
  667. pci_read_config_word(pdev, I5100_MIR0, &w);
  668. priv->mir[0].limit = (u64) i5100_mir_limit(w) << 28;
  669. priv->mir[0].way[1] = i5100_mir_way1(w);
  670. priv->mir[0].way[0] = i5100_mir_way0(w);
  671. pci_read_config_word(pdev, I5100_MIR1, &w);
  672. priv->mir[1].limit = (u64) i5100_mir_limit(w) << 28;
  673. priv->mir[1].way[1] = i5100_mir_way1(w);
  674. priv->mir[1].way[0] = i5100_mir_way0(w);
  675. pci_read_config_word(pdev, I5100_AMIR_0, &w);
  676. priv->amir[0] = w;
  677. pci_read_config_word(pdev, I5100_AMIR_1, &w);
  678. priv->amir[1] = w;
  679. for (i = 0; i < I5100_CHANNELS; i++) {
  680. int j;
  681. for (j = 0; j < 5; j++) {
  682. int k;
  683. pci_read_config_dword(mms[i], I5100_DMIR + j * 4, &dw);
  684. priv->dmir[i][j].limit =
  685. (u64) i5100_dmir_limit(dw) << 28;
  686. for (k = 0; k < I5100_MAX_RANKS_PER_DIMM; k++)
  687. priv->dmir[i][j].rank[k] =
  688. i5100_dmir_rank(dw, k);
  689. }
  690. }
  691. i5100_init_mtr(mci);
  692. }
  693. static void __devinit i5100_init_csrows(struct mem_ctl_info *mci)
  694. {
  695. int i;
  696. unsigned long total_pages = 0UL;
  697. struct i5100_priv *priv = mci->pvt_info;
  698. struct dimm_info *dimm;
  699. for (i = 0; i < mci->nr_csrows; i++) {
  700. const unsigned long npages = i5100_npages(mci, i);
  701. const unsigned chan = i5100_csrow_to_chan(mci, i);
  702. const unsigned rank = i5100_csrow_to_rank(mci, i);
  703. if (!npages)
  704. continue;
  705. /*
  706. * FIXME: these two are totally bogus -- I don't see how to
  707. * map them correctly to this structure...
  708. */
  709. mci->csrows[i].nr_pages = npages;
  710. mci->csrows[i].csrow_idx = i;
  711. mci->csrows[i].mci = mci;
  712. mci->csrows[i].nr_channels = 1;
  713. mci->csrows[i].channels[0].csrow = mci->csrows + i;
  714. total_pages += npages;
  715. dimm = mci->csrows[i].channels[0].dimm;
  716. dimm->grain = 32;
  717. dimm->dtype = (priv->mtr[chan][rank].width == 4) ?
  718. DEV_X4 : DEV_X8;
  719. dimm->mtype = MEM_RDDR2;
  720. dimm->edac_mode = EDAC_SECDED;
  721. snprintf(dimm->label, sizeof(dimm->label),
  722. "DIMM%u",
  723. i5100_rank_to_slot(mci, chan, rank));
  724. }
  725. }
  726. static int __devinit i5100_init_one(struct pci_dev *pdev,
  727. const struct pci_device_id *id)
  728. {
  729. int rc;
  730. struct mem_ctl_info *mci;
  731. struct i5100_priv *priv;
  732. struct pci_dev *ch0mm, *ch1mm;
  733. int ret = 0;
  734. u32 dw;
  735. int ranksperch;
  736. if (PCI_FUNC(pdev->devfn) != 1)
  737. return -ENODEV;
  738. rc = pci_enable_device(pdev);
  739. if (rc < 0) {
  740. ret = rc;
  741. goto bail;
  742. }
  743. /* ECC enabled? */
  744. pci_read_config_dword(pdev, I5100_MC, &dw);
  745. if (!i5100_mc_errdeten(dw)) {
  746. printk(KERN_INFO "i5100_edac: ECC not enabled.\n");
  747. ret = -ENODEV;
  748. goto bail_pdev;
  749. }
  750. /* figure out how many ranks, from strapped state of 48GB_Mode input */
  751. pci_read_config_dword(pdev, I5100_MS, &dw);
  752. ranksperch = !!(dw & (1 << 8)) * 2 + 4;
  753. /* enable error reporting... */
  754. pci_read_config_dword(pdev, I5100_EMASK_MEM, &dw);
  755. dw &= ~I5100_FERR_NF_MEM_ANY_MASK;
  756. pci_write_config_dword(pdev, I5100_EMASK_MEM, dw);
  757. /* device 21, func 0, Channel 0 Memory Map, Error Flag/Mask, etc... */
  758. ch0mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  759. PCI_DEVICE_ID_INTEL_5100_21, 0);
  760. if (!ch0mm) {
  761. ret = -ENODEV;
  762. goto bail_pdev;
  763. }
  764. rc = pci_enable_device(ch0mm);
  765. if (rc < 0) {
  766. ret = rc;
  767. goto bail_ch0;
  768. }
  769. /* device 22, func 0, Channel 1 Memory Map, Error Flag/Mask, etc... */
  770. ch1mm = pci_get_device_func(PCI_VENDOR_ID_INTEL,
  771. PCI_DEVICE_ID_INTEL_5100_22, 0);
  772. if (!ch1mm) {
  773. ret = -ENODEV;
  774. goto bail_disable_ch0;
  775. }
  776. rc = pci_enable_device(ch1mm);
  777. if (rc < 0) {
  778. ret = rc;
  779. goto bail_ch1;
  780. }
  781. mci = edac_mc_alloc(sizeof(*priv), ranksperch * 2, 1, 0);
  782. if (!mci) {
  783. ret = -ENOMEM;
  784. goto bail_disable_ch1;
  785. }
  786. mci->dev = &pdev->dev;
  787. priv = mci->pvt_info;
  788. priv->ranksperchan = ranksperch;
  789. priv->mc = pdev;
  790. priv->ch0mm = ch0mm;
  791. priv->ch1mm = ch1mm;
  792. INIT_DELAYED_WORK(&(priv->i5100_scrubbing), i5100_refresh_scrubbing);
  793. /* If scrubbing was already enabled by the bios, start maintaining it */
  794. pci_read_config_dword(pdev, I5100_MC, &dw);
  795. if (i5100_mc_scrben(dw)) {
  796. priv->scrub_enable = 1;
  797. schedule_delayed_work(&(priv->i5100_scrubbing),
  798. I5100_SCRUB_REFRESH_RATE);
  799. }
  800. i5100_init_dimm_layout(pdev, mci);
  801. i5100_init_interleaving(pdev, mci);
  802. mci->mtype_cap = MEM_FLAG_FB_DDR2;
  803. mci->edac_ctl_cap = EDAC_FLAG_SECDED;
  804. mci->edac_cap = EDAC_FLAG_SECDED;
  805. mci->mod_name = "i5100_edac.c";
  806. mci->mod_ver = "not versioned";
  807. mci->ctl_name = "i5100";
  808. mci->dev_name = pci_name(pdev);
  809. mci->ctl_page_to_phys = NULL;
  810. mci->edac_check = i5100_check_error;
  811. mci->set_sdram_scrub_rate = i5100_set_scrub_rate;
  812. mci->get_sdram_scrub_rate = i5100_get_scrub_rate;
  813. i5100_init_csrows(mci);
  814. /* this strange construction seems to be in every driver, dunno why */
  815. switch (edac_op_state) {
  816. case EDAC_OPSTATE_POLL:
  817. case EDAC_OPSTATE_NMI:
  818. break;
  819. default:
  820. edac_op_state = EDAC_OPSTATE_POLL;
  821. break;
  822. }
  823. if (edac_mc_add_mc(mci)) {
  824. ret = -ENODEV;
  825. goto bail_scrub;
  826. }
  827. return ret;
  828. bail_scrub:
  829. priv->scrub_enable = 0;
  830. cancel_delayed_work_sync(&(priv->i5100_scrubbing));
  831. edac_mc_free(mci);
  832. bail_disable_ch1:
  833. pci_disable_device(ch1mm);
  834. bail_ch1:
  835. pci_dev_put(ch1mm);
  836. bail_disable_ch0:
  837. pci_disable_device(ch0mm);
  838. bail_ch0:
  839. pci_dev_put(ch0mm);
  840. bail_pdev:
  841. pci_disable_device(pdev);
  842. bail:
  843. return ret;
  844. }
  845. static void __devexit i5100_remove_one(struct pci_dev *pdev)
  846. {
  847. struct mem_ctl_info *mci;
  848. struct i5100_priv *priv;
  849. mci = edac_mc_del_mc(&pdev->dev);
  850. if (!mci)
  851. return;
  852. priv = mci->pvt_info;
  853. priv->scrub_enable = 0;
  854. cancel_delayed_work_sync(&(priv->i5100_scrubbing));
  855. pci_disable_device(pdev);
  856. pci_disable_device(priv->ch0mm);
  857. pci_disable_device(priv->ch1mm);
  858. pci_dev_put(priv->ch0mm);
  859. pci_dev_put(priv->ch1mm);
  860. edac_mc_free(mci);
  861. }
  862. static DEFINE_PCI_DEVICE_TABLE(i5100_pci_tbl) = {
  863. /* Device 16, Function 0, Channel 0 Memory Map, Error Flag/Mask, ... */
  864. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_5100_16) },
  865. { 0, }
  866. };
  867. MODULE_DEVICE_TABLE(pci, i5100_pci_tbl);
  868. static struct pci_driver i5100_driver = {
  869. .name = KBUILD_BASENAME,
  870. .probe = i5100_init_one,
  871. .remove = __devexit_p(i5100_remove_one),
  872. .id_table = i5100_pci_tbl,
  873. };
  874. static int __init i5100_init(void)
  875. {
  876. int pci_rc;
  877. pci_rc = pci_register_driver(&i5100_driver);
  878. return (pci_rc < 0) ? pci_rc : 0;
  879. }
  880. static void __exit i5100_exit(void)
  881. {
  882. pci_unregister_driver(&i5100_driver);
  883. }
  884. module_init(i5100_init);
  885. module_exit(i5100_exit);
  886. MODULE_LICENSE("GPL");
  887. MODULE_AUTHOR
  888. ("Arthur Jones <ajones@riverbed.com>");
  889. MODULE_DESCRIPTION("MC Driver for Intel I5100 memory controllers");