i915_irq.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. /* For display hotplug interrupt */
  37. static void
  38. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  39. {
  40. if ((dev_priv->irq_mask & mask) != 0) {
  41. dev_priv->irq_mask &= ~mask;
  42. I915_WRITE(DEIMR, dev_priv->irq_mask);
  43. POSTING_READ(DEIMR);
  44. }
  45. }
  46. static inline void
  47. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  48. {
  49. if ((dev_priv->irq_mask & mask) != mask) {
  50. dev_priv->irq_mask |= mask;
  51. I915_WRITE(DEIMR, dev_priv->irq_mask);
  52. POSTING_READ(DEIMR);
  53. }
  54. }
  55. void
  56. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  57. {
  58. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  59. u32 reg = PIPESTAT(pipe);
  60. dev_priv->pipestat[pipe] |= mask;
  61. /* Enable the interrupt, clear any pending status */
  62. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  63. POSTING_READ(reg);
  64. }
  65. }
  66. void
  67. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  68. {
  69. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  70. u32 reg = PIPESTAT(pipe);
  71. dev_priv->pipestat[pipe] &= ~mask;
  72. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  73. POSTING_READ(reg);
  74. }
  75. }
  76. /**
  77. * intel_enable_asle - enable ASLE interrupt for OpRegion
  78. */
  79. void intel_enable_asle(struct drm_device *dev)
  80. {
  81. drm_i915_private_t *dev_priv = dev->dev_private;
  82. unsigned long irqflags;
  83. /* FIXME: opregion/asle for VLV */
  84. if (IS_VALLEYVIEW(dev))
  85. return;
  86. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  87. if (HAS_PCH_SPLIT(dev))
  88. ironlake_enable_display_irq(dev_priv, DE_GSE);
  89. else {
  90. i915_enable_pipestat(dev_priv, 1,
  91. PIPE_LEGACY_BLC_EVENT_ENABLE);
  92. if (INTEL_INFO(dev)->gen >= 4)
  93. i915_enable_pipestat(dev_priv, 0,
  94. PIPE_LEGACY_BLC_EVENT_ENABLE);
  95. }
  96. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  97. }
  98. /**
  99. * i915_pipe_enabled - check if a pipe is enabled
  100. * @dev: DRM device
  101. * @pipe: pipe to check
  102. *
  103. * Reading certain registers when the pipe is disabled can hang the chip.
  104. * Use this routine to make sure the PLL is running and the pipe is active
  105. * before reading such registers if unsure.
  106. */
  107. static int
  108. i915_pipe_enabled(struct drm_device *dev, int pipe)
  109. {
  110. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  111. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  112. pipe);
  113. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  114. }
  115. /* Called from drm generic code, passed a 'crtc', which
  116. * we use as a pipe index
  117. */
  118. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  119. {
  120. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  121. unsigned long high_frame;
  122. unsigned long low_frame;
  123. u32 high1, high2, low;
  124. if (!i915_pipe_enabled(dev, pipe)) {
  125. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  126. "pipe %c\n", pipe_name(pipe));
  127. return 0;
  128. }
  129. high_frame = PIPEFRAME(pipe);
  130. low_frame = PIPEFRAMEPIXEL(pipe);
  131. /*
  132. * High & low register fields aren't synchronized, so make sure
  133. * we get a low value that's stable across two reads of the high
  134. * register.
  135. */
  136. do {
  137. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  138. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  139. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  140. } while (high1 != high2);
  141. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  142. low >>= PIPE_FRAME_LOW_SHIFT;
  143. return (high1 << 8) | low;
  144. }
  145. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  146. {
  147. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  148. int reg = PIPE_FRMCOUNT_GM45(pipe);
  149. if (!i915_pipe_enabled(dev, pipe)) {
  150. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  151. "pipe %c\n", pipe_name(pipe));
  152. return 0;
  153. }
  154. return I915_READ(reg);
  155. }
  156. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  157. int *vpos, int *hpos)
  158. {
  159. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  160. u32 vbl = 0, position = 0;
  161. int vbl_start, vbl_end, htotal, vtotal;
  162. bool in_vbl = true;
  163. int ret = 0;
  164. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  165. pipe);
  166. if (!i915_pipe_enabled(dev, pipe)) {
  167. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  168. "pipe %c\n", pipe_name(pipe));
  169. return 0;
  170. }
  171. /* Get vtotal. */
  172. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  173. if (INTEL_INFO(dev)->gen >= 4) {
  174. /* No obvious pixelcount register. Only query vertical
  175. * scanout position from Display scan line register.
  176. */
  177. position = I915_READ(PIPEDSL(pipe));
  178. /* Decode into vertical scanout position. Don't have
  179. * horizontal scanout position.
  180. */
  181. *vpos = position & 0x1fff;
  182. *hpos = 0;
  183. } else {
  184. /* Have access to pixelcount since start of frame.
  185. * We can split this into vertical and horizontal
  186. * scanout position.
  187. */
  188. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  189. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  190. *vpos = position / htotal;
  191. *hpos = position - (*vpos * htotal);
  192. }
  193. /* Query vblank area. */
  194. vbl = I915_READ(VBLANK(cpu_transcoder));
  195. /* Test position against vblank region. */
  196. vbl_start = vbl & 0x1fff;
  197. vbl_end = (vbl >> 16) & 0x1fff;
  198. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  199. in_vbl = false;
  200. /* Inside "upper part" of vblank area? Apply corrective offset: */
  201. if (in_vbl && (*vpos >= vbl_start))
  202. *vpos = *vpos - vtotal;
  203. /* Readouts valid? */
  204. if (vbl > 0)
  205. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  206. /* In vblank? */
  207. if (in_vbl)
  208. ret |= DRM_SCANOUTPOS_INVBL;
  209. return ret;
  210. }
  211. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  212. int *max_error,
  213. struct timeval *vblank_time,
  214. unsigned flags)
  215. {
  216. struct drm_i915_private *dev_priv = dev->dev_private;
  217. struct drm_crtc *crtc;
  218. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  219. DRM_ERROR("Invalid crtc %d\n", pipe);
  220. return -EINVAL;
  221. }
  222. /* Get drm_crtc to timestamp: */
  223. crtc = intel_get_crtc_for_pipe(dev, pipe);
  224. if (crtc == NULL) {
  225. DRM_ERROR("Invalid crtc %d\n", pipe);
  226. return -EINVAL;
  227. }
  228. if (!crtc->enabled) {
  229. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  230. return -EBUSY;
  231. }
  232. /* Helper routine in DRM core does all the work: */
  233. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  234. vblank_time, flags,
  235. crtc);
  236. }
  237. /*
  238. * Handle hotplug events outside the interrupt handler proper.
  239. */
  240. static void i915_hotplug_work_func(struct work_struct *work)
  241. {
  242. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  243. hotplug_work);
  244. struct drm_device *dev = dev_priv->dev;
  245. struct drm_mode_config *mode_config = &dev->mode_config;
  246. struct intel_encoder *encoder;
  247. /* HPD irq before everything is fully set up. */
  248. if (!dev_priv->enable_hotplug_processing)
  249. return;
  250. mutex_lock(&mode_config->mutex);
  251. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  252. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  253. if (encoder->hot_plug)
  254. encoder->hot_plug(encoder);
  255. mutex_unlock(&mode_config->mutex);
  256. /* Just fire off a uevent and let userspace tell us what to do */
  257. drm_helper_hpd_irq_event(dev);
  258. }
  259. static void ironlake_handle_rps_change(struct drm_device *dev)
  260. {
  261. drm_i915_private_t *dev_priv = dev->dev_private;
  262. u32 busy_up, busy_down, max_avg, min_avg;
  263. u8 new_delay;
  264. unsigned long flags;
  265. spin_lock_irqsave(&mchdev_lock, flags);
  266. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  267. new_delay = dev_priv->ips.cur_delay;
  268. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  269. busy_up = I915_READ(RCPREVBSYTUPAVG);
  270. busy_down = I915_READ(RCPREVBSYTDNAVG);
  271. max_avg = I915_READ(RCBMAXAVG);
  272. min_avg = I915_READ(RCBMINAVG);
  273. /* Handle RCS change request from hw */
  274. if (busy_up > max_avg) {
  275. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  276. new_delay = dev_priv->ips.cur_delay - 1;
  277. if (new_delay < dev_priv->ips.max_delay)
  278. new_delay = dev_priv->ips.max_delay;
  279. } else if (busy_down < min_avg) {
  280. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  281. new_delay = dev_priv->ips.cur_delay + 1;
  282. if (new_delay > dev_priv->ips.min_delay)
  283. new_delay = dev_priv->ips.min_delay;
  284. }
  285. if (ironlake_set_drps(dev, new_delay))
  286. dev_priv->ips.cur_delay = new_delay;
  287. spin_unlock_irqrestore(&mchdev_lock, flags);
  288. return;
  289. }
  290. static void notify_ring(struct drm_device *dev,
  291. struct intel_ring_buffer *ring)
  292. {
  293. struct drm_i915_private *dev_priv = dev->dev_private;
  294. if (ring->obj == NULL)
  295. return;
  296. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  297. wake_up_all(&ring->irq_queue);
  298. if (i915_enable_hangcheck) {
  299. dev_priv->gpu_error.hangcheck_count = 0;
  300. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  301. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  302. }
  303. }
  304. static void gen6_pm_rps_work(struct work_struct *work)
  305. {
  306. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  307. rps.work);
  308. u32 pm_iir, pm_imr;
  309. u8 new_delay;
  310. spin_lock_irq(&dev_priv->rps.lock);
  311. pm_iir = dev_priv->rps.pm_iir;
  312. dev_priv->rps.pm_iir = 0;
  313. pm_imr = I915_READ(GEN6_PMIMR);
  314. I915_WRITE(GEN6_PMIMR, 0);
  315. spin_unlock_irq(&dev_priv->rps.lock);
  316. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  317. return;
  318. mutex_lock(&dev_priv->rps.hw_lock);
  319. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  320. new_delay = dev_priv->rps.cur_delay + 1;
  321. else
  322. new_delay = dev_priv->rps.cur_delay - 1;
  323. /* sysfs frequency interfaces may have snuck in while servicing the
  324. * interrupt
  325. */
  326. if (!(new_delay > dev_priv->rps.max_delay ||
  327. new_delay < dev_priv->rps.min_delay)) {
  328. gen6_set_rps(dev_priv->dev, new_delay);
  329. }
  330. mutex_unlock(&dev_priv->rps.hw_lock);
  331. }
  332. /**
  333. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  334. * occurred.
  335. * @work: workqueue struct
  336. *
  337. * Doesn't actually do anything except notify userspace. As a consequence of
  338. * this event, userspace should try to remap the bad rows since statistically
  339. * it is likely the same row is more likely to go bad again.
  340. */
  341. static void ivybridge_parity_work(struct work_struct *work)
  342. {
  343. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  344. l3_parity.error_work);
  345. u32 error_status, row, bank, subbank;
  346. char *parity_event[5];
  347. uint32_t misccpctl;
  348. unsigned long flags;
  349. /* We must turn off DOP level clock gating to access the L3 registers.
  350. * In order to prevent a get/put style interface, acquire struct mutex
  351. * any time we access those registers.
  352. */
  353. mutex_lock(&dev_priv->dev->struct_mutex);
  354. misccpctl = I915_READ(GEN7_MISCCPCTL);
  355. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  356. POSTING_READ(GEN7_MISCCPCTL);
  357. error_status = I915_READ(GEN7_L3CDERRST1);
  358. row = GEN7_PARITY_ERROR_ROW(error_status);
  359. bank = GEN7_PARITY_ERROR_BANK(error_status);
  360. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  361. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  362. GEN7_L3CDERRST1_ENABLE);
  363. POSTING_READ(GEN7_L3CDERRST1);
  364. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  365. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  366. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  367. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  368. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  369. mutex_unlock(&dev_priv->dev->struct_mutex);
  370. parity_event[0] = "L3_PARITY_ERROR=1";
  371. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  372. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  373. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  374. parity_event[4] = NULL;
  375. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  376. KOBJ_CHANGE, parity_event);
  377. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  378. row, bank, subbank);
  379. kfree(parity_event[3]);
  380. kfree(parity_event[2]);
  381. kfree(parity_event[1]);
  382. }
  383. static void ivybridge_handle_parity_error(struct drm_device *dev)
  384. {
  385. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  386. unsigned long flags;
  387. if (!HAS_L3_GPU_CACHE(dev))
  388. return;
  389. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  390. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  391. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  392. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  393. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  394. }
  395. static void snb_gt_irq_handler(struct drm_device *dev,
  396. struct drm_i915_private *dev_priv,
  397. u32 gt_iir)
  398. {
  399. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  400. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  401. notify_ring(dev, &dev_priv->ring[RCS]);
  402. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  403. notify_ring(dev, &dev_priv->ring[VCS]);
  404. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  405. notify_ring(dev, &dev_priv->ring[BCS]);
  406. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  407. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  408. GT_RENDER_CS_ERROR_INTERRUPT)) {
  409. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  410. i915_handle_error(dev, false);
  411. }
  412. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  413. ivybridge_handle_parity_error(dev);
  414. }
  415. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  416. u32 pm_iir)
  417. {
  418. unsigned long flags;
  419. /*
  420. * IIR bits should never already be set because IMR should
  421. * prevent an interrupt from being shown in IIR. The warning
  422. * displays a case where we've unsafely cleared
  423. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  424. * type is not a problem, it displays a problem in the logic.
  425. *
  426. * The mask bit in IMR is cleared by dev_priv->rps.work.
  427. */
  428. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  429. dev_priv->rps.pm_iir |= pm_iir;
  430. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  431. POSTING_READ(GEN6_PMIMR);
  432. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  433. queue_work(dev_priv->wq, &dev_priv->rps.work);
  434. }
  435. static void gmbus_irq_handler(struct drm_device *dev)
  436. {
  437. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  438. wake_up_all(&dev_priv->gmbus_wait_queue);
  439. }
  440. static void dp_aux_irq_handler(struct drm_device *dev)
  441. {
  442. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  443. wake_up_all(&dev_priv->gmbus_wait_queue);
  444. }
  445. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  446. {
  447. struct drm_device *dev = (struct drm_device *) arg;
  448. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  449. u32 iir, gt_iir, pm_iir;
  450. irqreturn_t ret = IRQ_NONE;
  451. unsigned long irqflags;
  452. int pipe;
  453. u32 pipe_stats[I915_MAX_PIPES];
  454. atomic_inc(&dev_priv->irq_received);
  455. while (true) {
  456. iir = I915_READ(VLV_IIR);
  457. gt_iir = I915_READ(GTIIR);
  458. pm_iir = I915_READ(GEN6_PMIIR);
  459. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  460. goto out;
  461. ret = IRQ_HANDLED;
  462. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  463. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  464. for_each_pipe(pipe) {
  465. int reg = PIPESTAT(pipe);
  466. pipe_stats[pipe] = I915_READ(reg);
  467. /*
  468. * Clear the PIPE*STAT regs before the IIR
  469. */
  470. if (pipe_stats[pipe] & 0x8000ffff) {
  471. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  472. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  473. pipe_name(pipe));
  474. I915_WRITE(reg, pipe_stats[pipe]);
  475. }
  476. }
  477. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  478. for_each_pipe(pipe) {
  479. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  480. drm_handle_vblank(dev, pipe);
  481. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  482. intel_prepare_page_flip(dev, pipe);
  483. intel_finish_page_flip(dev, pipe);
  484. }
  485. }
  486. /* Consume port. Then clear IIR or we'll miss events */
  487. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  488. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  489. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  490. hotplug_status);
  491. if (hotplug_status & dev_priv->hotplug_supported_mask)
  492. queue_work(dev_priv->wq,
  493. &dev_priv->hotplug_work);
  494. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  495. I915_READ(PORT_HOTPLUG_STAT);
  496. }
  497. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  498. gmbus_irq_handler(dev);
  499. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  500. gen6_queue_rps_work(dev_priv, pm_iir);
  501. I915_WRITE(GTIIR, gt_iir);
  502. I915_WRITE(GEN6_PMIIR, pm_iir);
  503. I915_WRITE(VLV_IIR, iir);
  504. }
  505. out:
  506. return ret;
  507. }
  508. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  509. {
  510. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  511. int pipe;
  512. if (pch_iir & SDE_HOTPLUG_MASK)
  513. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  514. if (pch_iir & SDE_AUDIO_POWER_MASK)
  515. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  516. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  517. SDE_AUDIO_POWER_SHIFT);
  518. if (pch_iir & SDE_AUX_MASK)
  519. dp_aux_irq_handler(dev);
  520. if (pch_iir & SDE_GMBUS)
  521. gmbus_irq_handler(dev);
  522. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  523. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  524. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  525. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  526. if (pch_iir & SDE_POISON)
  527. DRM_ERROR("PCH poison interrupt\n");
  528. if (pch_iir & SDE_FDI_MASK)
  529. for_each_pipe(pipe)
  530. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  531. pipe_name(pipe),
  532. I915_READ(FDI_RX_IIR(pipe)));
  533. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  534. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  535. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  536. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  537. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  538. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  539. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  540. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  541. }
  542. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  543. {
  544. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  545. int pipe;
  546. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  547. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  548. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  549. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  550. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  551. SDE_AUDIO_POWER_SHIFT_CPT);
  552. if (pch_iir & SDE_AUX_MASK_CPT)
  553. dp_aux_irq_handler(dev);
  554. if (pch_iir & SDE_GMBUS_CPT)
  555. gmbus_irq_handler(dev);
  556. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  557. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  558. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  559. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  560. if (pch_iir & SDE_FDI_MASK_CPT)
  561. for_each_pipe(pipe)
  562. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  563. pipe_name(pipe),
  564. I915_READ(FDI_RX_IIR(pipe)));
  565. }
  566. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  567. {
  568. struct drm_device *dev = (struct drm_device *) arg;
  569. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  570. u32 de_iir, gt_iir, de_ier, pm_iir;
  571. irqreturn_t ret = IRQ_NONE;
  572. int i;
  573. atomic_inc(&dev_priv->irq_received);
  574. /* disable master interrupt before clearing iir */
  575. de_ier = I915_READ(DEIER);
  576. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  577. gt_iir = I915_READ(GTIIR);
  578. if (gt_iir) {
  579. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  580. I915_WRITE(GTIIR, gt_iir);
  581. ret = IRQ_HANDLED;
  582. }
  583. de_iir = I915_READ(DEIIR);
  584. if (de_iir) {
  585. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  586. dp_aux_irq_handler(dev);
  587. if (de_iir & DE_GSE_IVB)
  588. intel_opregion_gse_intr(dev);
  589. for (i = 0; i < 3; i++) {
  590. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  591. drm_handle_vblank(dev, i);
  592. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  593. intel_prepare_page_flip(dev, i);
  594. intel_finish_page_flip_plane(dev, i);
  595. }
  596. }
  597. /* check event from PCH */
  598. if (de_iir & DE_PCH_EVENT_IVB) {
  599. u32 pch_iir = I915_READ(SDEIIR);
  600. cpt_irq_handler(dev, pch_iir);
  601. /* clear PCH hotplug event before clear CPU irq */
  602. I915_WRITE(SDEIIR, pch_iir);
  603. }
  604. I915_WRITE(DEIIR, de_iir);
  605. ret = IRQ_HANDLED;
  606. }
  607. pm_iir = I915_READ(GEN6_PMIIR);
  608. if (pm_iir) {
  609. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  610. gen6_queue_rps_work(dev_priv, pm_iir);
  611. I915_WRITE(GEN6_PMIIR, pm_iir);
  612. ret = IRQ_HANDLED;
  613. }
  614. I915_WRITE(DEIER, de_ier);
  615. POSTING_READ(DEIER);
  616. return ret;
  617. }
  618. static void ilk_gt_irq_handler(struct drm_device *dev,
  619. struct drm_i915_private *dev_priv,
  620. u32 gt_iir)
  621. {
  622. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  623. notify_ring(dev, &dev_priv->ring[RCS]);
  624. if (gt_iir & GT_BSD_USER_INTERRUPT)
  625. notify_ring(dev, &dev_priv->ring[VCS]);
  626. }
  627. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  628. {
  629. struct drm_device *dev = (struct drm_device *) arg;
  630. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  631. int ret = IRQ_NONE;
  632. u32 de_iir, gt_iir, de_ier, pm_iir;
  633. atomic_inc(&dev_priv->irq_received);
  634. /* disable master interrupt before clearing iir */
  635. de_ier = I915_READ(DEIER);
  636. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  637. POSTING_READ(DEIER);
  638. de_iir = I915_READ(DEIIR);
  639. gt_iir = I915_READ(GTIIR);
  640. pm_iir = I915_READ(GEN6_PMIIR);
  641. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  642. goto done;
  643. ret = IRQ_HANDLED;
  644. if (IS_GEN5(dev))
  645. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  646. else
  647. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  648. if (de_iir & DE_AUX_CHANNEL_A)
  649. dp_aux_irq_handler(dev);
  650. if (de_iir & DE_GSE)
  651. intel_opregion_gse_intr(dev);
  652. if (de_iir & DE_PIPEA_VBLANK)
  653. drm_handle_vblank(dev, 0);
  654. if (de_iir & DE_PIPEB_VBLANK)
  655. drm_handle_vblank(dev, 1);
  656. if (de_iir & DE_PLANEA_FLIP_DONE) {
  657. intel_prepare_page_flip(dev, 0);
  658. intel_finish_page_flip_plane(dev, 0);
  659. }
  660. if (de_iir & DE_PLANEB_FLIP_DONE) {
  661. intel_prepare_page_flip(dev, 1);
  662. intel_finish_page_flip_plane(dev, 1);
  663. }
  664. /* check event from PCH */
  665. if (de_iir & DE_PCH_EVENT) {
  666. u32 pch_iir = I915_READ(SDEIIR);
  667. if (HAS_PCH_CPT(dev))
  668. cpt_irq_handler(dev, pch_iir);
  669. else
  670. ibx_irq_handler(dev, pch_iir);
  671. /* should clear PCH hotplug event before clear CPU irq */
  672. I915_WRITE(SDEIIR, pch_iir);
  673. }
  674. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  675. ironlake_handle_rps_change(dev);
  676. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  677. gen6_queue_rps_work(dev_priv, pm_iir);
  678. I915_WRITE(GTIIR, gt_iir);
  679. I915_WRITE(DEIIR, de_iir);
  680. I915_WRITE(GEN6_PMIIR, pm_iir);
  681. done:
  682. I915_WRITE(DEIER, de_ier);
  683. POSTING_READ(DEIER);
  684. return ret;
  685. }
  686. /**
  687. * i915_error_work_func - do process context error handling work
  688. * @work: work struct
  689. *
  690. * Fire an error uevent so userspace can see that a hang or error
  691. * was detected.
  692. */
  693. static void i915_error_work_func(struct work_struct *work)
  694. {
  695. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  696. work);
  697. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  698. gpu_error);
  699. struct drm_device *dev = dev_priv->dev;
  700. struct intel_ring_buffer *ring;
  701. char *error_event[] = { "ERROR=1", NULL };
  702. char *reset_event[] = { "RESET=1", NULL };
  703. char *reset_done_event[] = { "ERROR=0", NULL };
  704. int i, ret;
  705. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  706. /*
  707. * Note that there's only one work item which does gpu resets, so we
  708. * need not worry about concurrent gpu resets potentially incrementing
  709. * error->reset_counter twice. We only need to take care of another
  710. * racing irq/hangcheck declaring the gpu dead for a second time. A
  711. * quick check for that is good enough: schedule_work ensures the
  712. * correct ordering between hang detection and this work item, and since
  713. * the reset in-progress bit is only ever set by code outside of this
  714. * work we don't need to worry about any other races.
  715. */
  716. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  717. DRM_DEBUG_DRIVER("resetting chip\n");
  718. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  719. reset_event);
  720. ret = i915_reset(dev);
  721. if (ret == 0) {
  722. /*
  723. * After all the gem state is reset, increment the reset
  724. * counter and wake up everyone waiting for the reset to
  725. * complete.
  726. *
  727. * Since unlock operations are a one-sided barrier only,
  728. * we need to insert a barrier here to order any seqno
  729. * updates before
  730. * the counter increment.
  731. */
  732. smp_mb__before_atomic_inc();
  733. atomic_inc(&dev_priv->gpu_error.reset_counter);
  734. kobject_uevent_env(&dev->primary->kdev.kobj,
  735. KOBJ_CHANGE, reset_done_event);
  736. } else {
  737. atomic_set(&error->reset_counter, I915_WEDGED);
  738. }
  739. for_each_ring(ring, dev_priv, i)
  740. wake_up_all(&ring->irq_queue);
  741. intel_display_handle_reset(dev);
  742. wake_up_all(&dev_priv->gpu_error.reset_queue);
  743. }
  744. }
  745. /* NB: please notice the memset */
  746. static void i915_get_extra_instdone(struct drm_device *dev,
  747. uint32_t *instdone)
  748. {
  749. struct drm_i915_private *dev_priv = dev->dev_private;
  750. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  751. switch(INTEL_INFO(dev)->gen) {
  752. case 2:
  753. case 3:
  754. instdone[0] = I915_READ(INSTDONE);
  755. break;
  756. case 4:
  757. case 5:
  758. case 6:
  759. instdone[0] = I915_READ(INSTDONE_I965);
  760. instdone[1] = I915_READ(INSTDONE1);
  761. break;
  762. default:
  763. WARN_ONCE(1, "Unsupported platform\n");
  764. case 7:
  765. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  766. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  767. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  768. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  769. break;
  770. }
  771. }
  772. #ifdef CONFIG_DEBUG_FS
  773. static struct drm_i915_error_object *
  774. i915_error_object_create(struct drm_i915_private *dev_priv,
  775. struct drm_i915_gem_object *src)
  776. {
  777. struct drm_i915_error_object *dst;
  778. int i, count;
  779. u32 reloc_offset;
  780. if (src == NULL || src->pages == NULL)
  781. return NULL;
  782. count = src->base.size / PAGE_SIZE;
  783. dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
  784. if (dst == NULL)
  785. return NULL;
  786. reloc_offset = src->gtt_offset;
  787. for (i = 0; i < count; i++) {
  788. unsigned long flags;
  789. void *d;
  790. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  791. if (d == NULL)
  792. goto unwind;
  793. local_irq_save(flags);
  794. if (reloc_offset < dev_priv->gtt.mappable_end &&
  795. src->has_global_gtt_mapping) {
  796. void __iomem *s;
  797. /* Simply ignore tiling or any overlapping fence.
  798. * It's part of the error state, and this hopefully
  799. * captures what the GPU read.
  800. */
  801. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  802. reloc_offset);
  803. memcpy_fromio(d, s, PAGE_SIZE);
  804. io_mapping_unmap_atomic(s);
  805. } else if (src->stolen) {
  806. unsigned long offset;
  807. offset = dev_priv->mm.stolen_base;
  808. offset += src->stolen->start;
  809. offset += i << PAGE_SHIFT;
  810. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  811. } else {
  812. struct page *page;
  813. void *s;
  814. page = i915_gem_object_get_page(src, i);
  815. drm_clflush_pages(&page, 1);
  816. s = kmap_atomic(page);
  817. memcpy(d, s, PAGE_SIZE);
  818. kunmap_atomic(s);
  819. drm_clflush_pages(&page, 1);
  820. }
  821. local_irq_restore(flags);
  822. dst->pages[i] = d;
  823. reloc_offset += PAGE_SIZE;
  824. }
  825. dst->page_count = count;
  826. dst->gtt_offset = src->gtt_offset;
  827. return dst;
  828. unwind:
  829. while (i--)
  830. kfree(dst->pages[i]);
  831. kfree(dst);
  832. return NULL;
  833. }
  834. static void
  835. i915_error_object_free(struct drm_i915_error_object *obj)
  836. {
  837. int page;
  838. if (obj == NULL)
  839. return;
  840. for (page = 0; page < obj->page_count; page++)
  841. kfree(obj->pages[page]);
  842. kfree(obj);
  843. }
  844. void
  845. i915_error_state_free(struct kref *error_ref)
  846. {
  847. struct drm_i915_error_state *error = container_of(error_ref,
  848. typeof(*error), ref);
  849. int i;
  850. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  851. i915_error_object_free(error->ring[i].batchbuffer);
  852. i915_error_object_free(error->ring[i].ringbuffer);
  853. kfree(error->ring[i].requests);
  854. }
  855. kfree(error->active_bo);
  856. kfree(error->overlay);
  857. kfree(error);
  858. }
  859. static void capture_bo(struct drm_i915_error_buffer *err,
  860. struct drm_i915_gem_object *obj)
  861. {
  862. err->size = obj->base.size;
  863. err->name = obj->base.name;
  864. err->rseqno = obj->last_read_seqno;
  865. err->wseqno = obj->last_write_seqno;
  866. err->gtt_offset = obj->gtt_offset;
  867. err->read_domains = obj->base.read_domains;
  868. err->write_domain = obj->base.write_domain;
  869. err->fence_reg = obj->fence_reg;
  870. err->pinned = 0;
  871. if (obj->pin_count > 0)
  872. err->pinned = 1;
  873. if (obj->user_pin_count > 0)
  874. err->pinned = -1;
  875. err->tiling = obj->tiling_mode;
  876. err->dirty = obj->dirty;
  877. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  878. err->ring = obj->ring ? obj->ring->id : -1;
  879. err->cache_level = obj->cache_level;
  880. }
  881. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  882. int count, struct list_head *head)
  883. {
  884. struct drm_i915_gem_object *obj;
  885. int i = 0;
  886. list_for_each_entry(obj, head, mm_list) {
  887. capture_bo(err++, obj);
  888. if (++i == count)
  889. break;
  890. }
  891. return i;
  892. }
  893. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  894. int count, struct list_head *head)
  895. {
  896. struct drm_i915_gem_object *obj;
  897. int i = 0;
  898. list_for_each_entry(obj, head, gtt_list) {
  899. if (obj->pin_count == 0)
  900. continue;
  901. capture_bo(err++, obj);
  902. if (++i == count)
  903. break;
  904. }
  905. return i;
  906. }
  907. static void i915_gem_record_fences(struct drm_device *dev,
  908. struct drm_i915_error_state *error)
  909. {
  910. struct drm_i915_private *dev_priv = dev->dev_private;
  911. int i;
  912. /* Fences */
  913. switch (INTEL_INFO(dev)->gen) {
  914. case 7:
  915. case 6:
  916. for (i = 0; i < 16; i++)
  917. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  918. break;
  919. case 5:
  920. case 4:
  921. for (i = 0; i < 16; i++)
  922. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  923. break;
  924. case 3:
  925. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  926. for (i = 0; i < 8; i++)
  927. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  928. case 2:
  929. for (i = 0; i < 8; i++)
  930. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  931. break;
  932. default:
  933. BUG();
  934. }
  935. }
  936. static struct drm_i915_error_object *
  937. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  938. struct intel_ring_buffer *ring)
  939. {
  940. struct drm_i915_gem_object *obj;
  941. u32 seqno;
  942. if (!ring->get_seqno)
  943. return NULL;
  944. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  945. u32 acthd = I915_READ(ACTHD);
  946. if (WARN_ON(ring->id != RCS))
  947. return NULL;
  948. obj = ring->private;
  949. if (acthd >= obj->gtt_offset &&
  950. acthd < obj->gtt_offset + obj->base.size)
  951. return i915_error_object_create(dev_priv, obj);
  952. }
  953. seqno = ring->get_seqno(ring, false);
  954. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  955. if (obj->ring != ring)
  956. continue;
  957. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  958. continue;
  959. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  960. continue;
  961. /* We need to copy these to an anonymous buffer as the simplest
  962. * method to avoid being overwritten by userspace.
  963. */
  964. return i915_error_object_create(dev_priv, obj);
  965. }
  966. return NULL;
  967. }
  968. static void i915_record_ring_state(struct drm_device *dev,
  969. struct drm_i915_error_state *error,
  970. struct intel_ring_buffer *ring)
  971. {
  972. struct drm_i915_private *dev_priv = dev->dev_private;
  973. if (INTEL_INFO(dev)->gen >= 6) {
  974. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  975. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  976. error->semaphore_mboxes[ring->id][0]
  977. = I915_READ(RING_SYNC_0(ring->mmio_base));
  978. error->semaphore_mboxes[ring->id][1]
  979. = I915_READ(RING_SYNC_1(ring->mmio_base));
  980. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  981. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  982. }
  983. if (INTEL_INFO(dev)->gen >= 4) {
  984. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  985. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  986. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  987. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  988. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  989. if (ring->id == RCS)
  990. error->bbaddr = I915_READ64(BB_ADDR);
  991. } else {
  992. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  993. error->ipeir[ring->id] = I915_READ(IPEIR);
  994. error->ipehr[ring->id] = I915_READ(IPEHR);
  995. error->instdone[ring->id] = I915_READ(INSTDONE);
  996. }
  997. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  998. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  999. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1000. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1001. error->head[ring->id] = I915_READ_HEAD(ring);
  1002. error->tail[ring->id] = I915_READ_TAIL(ring);
  1003. error->ctl[ring->id] = I915_READ_CTL(ring);
  1004. error->cpu_ring_head[ring->id] = ring->head;
  1005. error->cpu_ring_tail[ring->id] = ring->tail;
  1006. }
  1007. static void i915_gem_record_rings(struct drm_device *dev,
  1008. struct drm_i915_error_state *error)
  1009. {
  1010. struct drm_i915_private *dev_priv = dev->dev_private;
  1011. struct intel_ring_buffer *ring;
  1012. struct drm_i915_gem_request *request;
  1013. int i, count;
  1014. for_each_ring(ring, dev_priv, i) {
  1015. i915_record_ring_state(dev, error, ring);
  1016. error->ring[i].batchbuffer =
  1017. i915_error_first_batchbuffer(dev_priv, ring);
  1018. error->ring[i].ringbuffer =
  1019. i915_error_object_create(dev_priv, ring->obj);
  1020. count = 0;
  1021. list_for_each_entry(request, &ring->request_list, list)
  1022. count++;
  1023. error->ring[i].num_requests = count;
  1024. error->ring[i].requests =
  1025. kmalloc(count*sizeof(struct drm_i915_error_request),
  1026. GFP_ATOMIC);
  1027. if (error->ring[i].requests == NULL) {
  1028. error->ring[i].num_requests = 0;
  1029. continue;
  1030. }
  1031. count = 0;
  1032. list_for_each_entry(request, &ring->request_list, list) {
  1033. struct drm_i915_error_request *erq;
  1034. erq = &error->ring[i].requests[count++];
  1035. erq->seqno = request->seqno;
  1036. erq->jiffies = request->emitted_jiffies;
  1037. erq->tail = request->tail;
  1038. }
  1039. }
  1040. }
  1041. /**
  1042. * i915_capture_error_state - capture an error record for later analysis
  1043. * @dev: drm device
  1044. *
  1045. * Should be called when an error is detected (either a hang or an error
  1046. * interrupt) to capture error state from the time of the error. Fills
  1047. * out a structure which becomes available in debugfs for user level tools
  1048. * to pick up.
  1049. */
  1050. static void i915_capture_error_state(struct drm_device *dev)
  1051. {
  1052. struct drm_i915_private *dev_priv = dev->dev_private;
  1053. struct drm_i915_gem_object *obj;
  1054. struct drm_i915_error_state *error;
  1055. unsigned long flags;
  1056. int i, pipe;
  1057. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1058. error = dev_priv->gpu_error.first_error;
  1059. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1060. if (error)
  1061. return;
  1062. /* Account for pipe specific data like PIPE*STAT */
  1063. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1064. if (!error) {
  1065. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1066. return;
  1067. }
  1068. DRM_INFO("capturing error event; look for more information in"
  1069. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1070. dev->primary->index);
  1071. kref_init(&error->ref);
  1072. error->eir = I915_READ(EIR);
  1073. error->pgtbl_er = I915_READ(PGTBL_ER);
  1074. error->ccid = I915_READ(CCID);
  1075. if (HAS_PCH_SPLIT(dev))
  1076. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1077. else if (IS_VALLEYVIEW(dev))
  1078. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1079. else if (IS_GEN2(dev))
  1080. error->ier = I915_READ16(IER);
  1081. else
  1082. error->ier = I915_READ(IER);
  1083. if (INTEL_INFO(dev)->gen >= 6)
  1084. error->derrmr = I915_READ(DERRMR);
  1085. if (IS_VALLEYVIEW(dev))
  1086. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1087. else if (INTEL_INFO(dev)->gen >= 7)
  1088. error->forcewake = I915_READ(FORCEWAKE_MT);
  1089. else if (INTEL_INFO(dev)->gen == 6)
  1090. error->forcewake = I915_READ(FORCEWAKE);
  1091. for_each_pipe(pipe)
  1092. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1093. if (INTEL_INFO(dev)->gen >= 6) {
  1094. error->error = I915_READ(ERROR_GEN6);
  1095. error->done_reg = I915_READ(DONE_REG);
  1096. }
  1097. if (INTEL_INFO(dev)->gen == 7)
  1098. error->err_int = I915_READ(GEN7_ERR_INT);
  1099. i915_get_extra_instdone(dev, error->extra_instdone);
  1100. i915_gem_record_fences(dev, error);
  1101. i915_gem_record_rings(dev, error);
  1102. /* Record buffers on the active and pinned lists. */
  1103. error->active_bo = NULL;
  1104. error->pinned_bo = NULL;
  1105. i = 0;
  1106. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1107. i++;
  1108. error->active_bo_count = i;
  1109. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1110. if (obj->pin_count)
  1111. i++;
  1112. error->pinned_bo_count = i - error->active_bo_count;
  1113. error->active_bo = NULL;
  1114. error->pinned_bo = NULL;
  1115. if (i) {
  1116. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1117. GFP_ATOMIC);
  1118. if (error->active_bo)
  1119. error->pinned_bo =
  1120. error->active_bo + error->active_bo_count;
  1121. }
  1122. if (error->active_bo)
  1123. error->active_bo_count =
  1124. capture_active_bo(error->active_bo,
  1125. error->active_bo_count,
  1126. &dev_priv->mm.active_list);
  1127. if (error->pinned_bo)
  1128. error->pinned_bo_count =
  1129. capture_pinned_bo(error->pinned_bo,
  1130. error->pinned_bo_count,
  1131. &dev_priv->mm.bound_list);
  1132. do_gettimeofday(&error->time);
  1133. error->overlay = intel_overlay_capture_error_state(dev);
  1134. error->display = intel_display_capture_error_state(dev);
  1135. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1136. if (dev_priv->gpu_error.first_error == NULL) {
  1137. dev_priv->gpu_error.first_error = error;
  1138. error = NULL;
  1139. }
  1140. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1141. if (error)
  1142. i915_error_state_free(&error->ref);
  1143. }
  1144. void i915_destroy_error_state(struct drm_device *dev)
  1145. {
  1146. struct drm_i915_private *dev_priv = dev->dev_private;
  1147. struct drm_i915_error_state *error;
  1148. unsigned long flags;
  1149. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1150. error = dev_priv->gpu_error.first_error;
  1151. dev_priv->gpu_error.first_error = NULL;
  1152. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1153. if (error)
  1154. kref_put(&error->ref, i915_error_state_free);
  1155. }
  1156. #else
  1157. #define i915_capture_error_state(x)
  1158. #endif
  1159. static void i915_report_and_clear_eir(struct drm_device *dev)
  1160. {
  1161. struct drm_i915_private *dev_priv = dev->dev_private;
  1162. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1163. u32 eir = I915_READ(EIR);
  1164. int pipe, i;
  1165. if (!eir)
  1166. return;
  1167. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1168. i915_get_extra_instdone(dev, instdone);
  1169. if (IS_G4X(dev)) {
  1170. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1171. u32 ipeir = I915_READ(IPEIR_I965);
  1172. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1173. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1174. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1175. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1176. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1177. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1178. I915_WRITE(IPEIR_I965, ipeir);
  1179. POSTING_READ(IPEIR_I965);
  1180. }
  1181. if (eir & GM45_ERROR_PAGE_TABLE) {
  1182. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1183. pr_err("page table error\n");
  1184. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1185. I915_WRITE(PGTBL_ER, pgtbl_err);
  1186. POSTING_READ(PGTBL_ER);
  1187. }
  1188. }
  1189. if (!IS_GEN2(dev)) {
  1190. if (eir & I915_ERROR_PAGE_TABLE) {
  1191. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1192. pr_err("page table error\n");
  1193. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1194. I915_WRITE(PGTBL_ER, pgtbl_err);
  1195. POSTING_READ(PGTBL_ER);
  1196. }
  1197. }
  1198. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1199. pr_err("memory refresh error:\n");
  1200. for_each_pipe(pipe)
  1201. pr_err("pipe %c stat: 0x%08x\n",
  1202. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1203. /* pipestat has already been acked */
  1204. }
  1205. if (eir & I915_ERROR_INSTRUCTION) {
  1206. pr_err("instruction error\n");
  1207. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1208. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1209. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1210. if (INTEL_INFO(dev)->gen < 4) {
  1211. u32 ipeir = I915_READ(IPEIR);
  1212. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1213. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1214. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1215. I915_WRITE(IPEIR, ipeir);
  1216. POSTING_READ(IPEIR);
  1217. } else {
  1218. u32 ipeir = I915_READ(IPEIR_I965);
  1219. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1220. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1221. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1222. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1223. I915_WRITE(IPEIR_I965, ipeir);
  1224. POSTING_READ(IPEIR_I965);
  1225. }
  1226. }
  1227. I915_WRITE(EIR, eir);
  1228. POSTING_READ(EIR);
  1229. eir = I915_READ(EIR);
  1230. if (eir) {
  1231. /*
  1232. * some errors might have become stuck,
  1233. * mask them.
  1234. */
  1235. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1236. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1237. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1238. }
  1239. }
  1240. /**
  1241. * i915_handle_error - handle an error interrupt
  1242. * @dev: drm device
  1243. *
  1244. * Do some basic checking of regsiter state at error interrupt time and
  1245. * dump it to the syslog. Also call i915_capture_error_state() to make
  1246. * sure we get a record and make it available in debugfs. Fire a uevent
  1247. * so userspace knows something bad happened (should trigger collection
  1248. * of a ring dump etc.).
  1249. */
  1250. void i915_handle_error(struct drm_device *dev, bool wedged)
  1251. {
  1252. struct drm_i915_private *dev_priv = dev->dev_private;
  1253. struct intel_ring_buffer *ring;
  1254. int i;
  1255. i915_capture_error_state(dev);
  1256. i915_report_and_clear_eir(dev);
  1257. if (wedged) {
  1258. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1259. &dev_priv->gpu_error.reset_counter);
  1260. /*
  1261. * Wakeup waiting processes so that the reset work item
  1262. * doesn't deadlock trying to grab various locks.
  1263. */
  1264. for_each_ring(ring, dev_priv, i)
  1265. wake_up_all(&ring->irq_queue);
  1266. }
  1267. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1268. }
  1269. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1270. {
  1271. drm_i915_private_t *dev_priv = dev->dev_private;
  1272. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1273. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1274. struct drm_i915_gem_object *obj;
  1275. struct intel_unpin_work *work;
  1276. unsigned long flags;
  1277. bool stall_detected;
  1278. /* Ignore early vblank irqs */
  1279. if (intel_crtc == NULL)
  1280. return;
  1281. spin_lock_irqsave(&dev->event_lock, flags);
  1282. work = intel_crtc->unpin_work;
  1283. if (work == NULL ||
  1284. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1285. !work->enable_stall_check) {
  1286. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1287. spin_unlock_irqrestore(&dev->event_lock, flags);
  1288. return;
  1289. }
  1290. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1291. obj = work->pending_flip_obj;
  1292. if (INTEL_INFO(dev)->gen >= 4) {
  1293. int dspsurf = DSPSURF(intel_crtc->plane);
  1294. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1295. obj->gtt_offset;
  1296. } else {
  1297. int dspaddr = DSPADDR(intel_crtc->plane);
  1298. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1299. crtc->y * crtc->fb->pitches[0] +
  1300. crtc->x * crtc->fb->bits_per_pixel/8);
  1301. }
  1302. spin_unlock_irqrestore(&dev->event_lock, flags);
  1303. if (stall_detected) {
  1304. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1305. intel_prepare_page_flip(dev, intel_crtc->plane);
  1306. }
  1307. }
  1308. /* Called from drm generic code, passed 'crtc' which
  1309. * we use as a pipe index
  1310. */
  1311. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1312. {
  1313. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1314. unsigned long irqflags;
  1315. if (!i915_pipe_enabled(dev, pipe))
  1316. return -EINVAL;
  1317. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1318. if (INTEL_INFO(dev)->gen >= 4)
  1319. i915_enable_pipestat(dev_priv, pipe,
  1320. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1321. else
  1322. i915_enable_pipestat(dev_priv, pipe,
  1323. PIPE_VBLANK_INTERRUPT_ENABLE);
  1324. /* maintain vblank delivery even in deep C-states */
  1325. if (dev_priv->info->gen == 3)
  1326. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1327. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1328. return 0;
  1329. }
  1330. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1331. {
  1332. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1333. unsigned long irqflags;
  1334. if (!i915_pipe_enabled(dev, pipe))
  1335. return -EINVAL;
  1336. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1337. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1338. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1339. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1340. return 0;
  1341. }
  1342. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1343. {
  1344. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1345. unsigned long irqflags;
  1346. if (!i915_pipe_enabled(dev, pipe))
  1347. return -EINVAL;
  1348. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1349. ironlake_enable_display_irq(dev_priv,
  1350. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1351. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1352. return 0;
  1353. }
  1354. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1355. {
  1356. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1357. unsigned long irqflags;
  1358. u32 imr;
  1359. if (!i915_pipe_enabled(dev, pipe))
  1360. return -EINVAL;
  1361. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1362. imr = I915_READ(VLV_IMR);
  1363. if (pipe == 0)
  1364. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1365. else
  1366. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1367. I915_WRITE(VLV_IMR, imr);
  1368. i915_enable_pipestat(dev_priv, pipe,
  1369. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1370. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1371. return 0;
  1372. }
  1373. /* Called from drm generic code, passed 'crtc' which
  1374. * we use as a pipe index
  1375. */
  1376. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1377. {
  1378. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1379. unsigned long irqflags;
  1380. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1381. if (dev_priv->info->gen == 3)
  1382. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1383. i915_disable_pipestat(dev_priv, pipe,
  1384. PIPE_VBLANK_INTERRUPT_ENABLE |
  1385. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1386. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1387. }
  1388. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1389. {
  1390. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1391. unsigned long irqflags;
  1392. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1393. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1394. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1395. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1396. }
  1397. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1398. {
  1399. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1400. unsigned long irqflags;
  1401. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1402. ironlake_disable_display_irq(dev_priv,
  1403. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1404. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1405. }
  1406. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1407. {
  1408. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1409. unsigned long irqflags;
  1410. u32 imr;
  1411. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1412. i915_disable_pipestat(dev_priv, pipe,
  1413. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1414. imr = I915_READ(VLV_IMR);
  1415. if (pipe == 0)
  1416. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1417. else
  1418. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1419. I915_WRITE(VLV_IMR, imr);
  1420. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1421. }
  1422. static u32
  1423. ring_last_seqno(struct intel_ring_buffer *ring)
  1424. {
  1425. return list_entry(ring->request_list.prev,
  1426. struct drm_i915_gem_request, list)->seqno;
  1427. }
  1428. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1429. {
  1430. if (list_empty(&ring->request_list) ||
  1431. i915_seqno_passed(ring->get_seqno(ring, false),
  1432. ring_last_seqno(ring))) {
  1433. /* Issue a wake-up to catch stuck h/w. */
  1434. if (waitqueue_active(&ring->irq_queue)) {
  1435. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1436. ring->name);
  1437. wake_up_all(&ring->irq_queue);
  1438. *err = true;
  1439. }
  1440. return true;
  1441. }
  1442. return false;
  1443. }
  1444. static bool kick_ring(struct intel_ring_buffer *ring)
  1445. {
  1446. struct drm_device *dev = ring->dev;
  1447. struct drm_i915_private *dev_priv = dev->dev_private;
  1448. u32 tmp = I915_READ_CTL(ring);
  1449. if (tmp & RING_WAIT) {
  1450. DRM_ERROR("Kicking stuck wait on %s\n",
  1451. ring->name);
  1452. I915_WRITE_CTL(ring, tmp);
  1453. return true;
  1454. }
  1455. return false;
  1456. }
  1457. static bool i915_hangcheck_hung(struct drm_device *dev)
  1458. {
  1459. drm_i915_private_t *dev_priv = dev->dev_private;
  1460. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1461. bool hung = true;
  1462. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1463. i915_handle_error(dev, true);
  1464. if (!IS_GEN2(dev)) {
  1465. struct intel_ring_buffer *ring;
  1466. int i;
  1467. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1468. * If so we can simply poke the RB_WAIT bit
  1469. * and break the hang. This should work on
  1470. * all but the second generation chipsets.
  1471. */
  1472. for_each_ring(ring, dev_priv, i)
  1473. hung &= !kick_ring(ring);
  1474. }
  1475. return hung;
  1476. }
  1477. return false;
  1478. }
  1479. /**
  1480. * This is called when the chip hasn't reported back with completed
  1481. * batchbuffers in a long time. The first time this is called we simply record
  1482. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1483. * again, we assume the chip is wedged and try to fix it.
  1484. */
  1485. void i915_hangcheck_elapsed(unsigned long data)
  1486. {
  1487. struct drm_device *dev = (struct drm_device *)data;
  1488. drm_i915_private_t *dev_priv = dev->dev_private;
  1489. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1490. struct intel_ring_buffer *ring;
  1491. bool err = false, idle;
  1492. int i;
  1493. if (!i915_enable_hangcheck)
  1494. return;
  1495. memset(acthd, 0, sizeof(acthd));
  1496. idle = true;
  1497. for_each_ring(ring, dev_priv, i) {
  1498. idle &= i915_hangcheck_ring_idle(ring, &err);
  1499. acthd[i] = intel_ring_get_active_head(ring);
  1500. }
  1501. /* If all work is done then ACTHD clearly hasn't advanced. */
  1502. if (idle) {
  1503. if (err) {
  1504. if (i915_hangcheck_hung(dev))
  1505. return;
  1506. goto repeat;
  1507. }
  1508. dev_priv->gpu_error.hangcheck_count = 0;
  1509. return;
  1510. }
  1511. i915_get_extra_instdone(dev, instdone);
  1512. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1513. sizeof(acthd)) == 0 &&
  1514. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1515. sizeof(instdone)) == 0) {
  1516. if (i915_hangcheck_hung(dev))
  1517. return;
  1518. } else {
  1519. dev_priv->gpu_error.hangcheck_count = 0;
  1520. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1521. sizeof(acthd));
  1522. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1523. sizeof(instdone));
  1524. }
  1525. repeat:
  1526. /* Reset timer case chip hangs without another request being added */
  1527. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1528. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1529. }
  1530. /* drm_dma.h hooks
  1531. */
  1532. static void ironlake_irq_preinstall(struct drm_device *dev)
  1533. {
  1534. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1535. atomic_set(&dev_priv->irq_received, 0);
  1536. I915_WRITE(HWSTAM, 0xeffe);
  1537. /* XXX hotplug from PCH */
  1538. I915_WRITE(DEIMR, 0xffffffff);
  1539. I915_WRITE(DEIER, 0x0);
  1540. POSTING_READ(DEIER);
  1541. /* and GT */
  1542. I915_WRITE(GTIMR, 0xffffffff);
  1543. I915_WRITE(GTIER, 0x0);
  1544. POSTING_READ(GTIER);
  1545. /* south display irq */
  1546. I915_WRITE(SDEIMR, 0xffffffff);
  1547. I915_WRITE(SDEIER, 0x0);
  1548. POSTING_READ(SDEIER);
  1549. }
  1550. static void valleyview_irq_preinstall(struct drm_device *dev)
  1551. {
  1552. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1553. int pipe;
  1554. atomic_set(&dev_priv->irq_received, 0);
  1555. /* VLV magic */
  1556. I915_WRITE(VLV_IMR, 0);
  1557. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1558. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1559. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1560. /* and GT */
  1561. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1562. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1563. I915_WRITE(GTIMR, 0xffffffff);
  1564. I915_WRITE(GTIER, 0x0);
  1565. POSTING_READ(GTIER);
  1566. I915_WRITE(DPINVGTT, 0xff);
  1567. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1568. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1569. for_each_pipe(pipe)
  1570. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1571. I915_WRITE(VLV_IIR, 0xffffffff);
  1572. I915_WRITE(VLV_IMR, 0xffffffff);
  1573. I915_WRITE(VLV_IER, 0x0);
  1574. POSTING_READ(VLV_IER);
  1575. }
  1576. /*
  1577. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1578. * duration to 2ms (which is the minimum in the Display Port spec)
  1579. *
  1580. * This register is the same on all known PCH chips.
  1581. */
  1582. static void ibx_enable_hotplug(struct drm_device *dev)
  1583. {
  1584. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1585. u32 hotplug;
  1586. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1587. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1588. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1589. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1590. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1591. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1592. }
  1593. static void ibx_irq_postinstall(struct drm_device *dev)
  1594. {
  1595. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1596. u32 mask;
  1597. if (HAS_PCH_IBX(dev))
  1598. mask = SDE_HOTPLUG_MASK |
  1599. SDE_GMBUS |
  1600. SDE_AUX_MASK;
  1601. else
  1602. mask = SDE_HOTPLUG_MASK_CPT |
  1603. SDE_GMBUS_CPT |
  1604. SDE_AUX_MASK_CPT;
  1605. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1606. I915_WRITE(SDEIMR, ~mask);
  1607. I915_WRITE(SDEIER, mask);
  1608. POSTING_READ(SDEIER);
  1609. ibx_enable_hotplug(dev);
  1610. }
  1611. static int ironlake_irq_postinstall(struct drm_device *dev)
  1612. {
  1613. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1614. /* enable kind of interrupts always enabled */
  1615. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1616. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1617. DE_AUX_CHANNEL_A;
  1618. u32 render_irqs;
  1619. dev_priv->irq_mask = ~display_mask;
  1620. /* should always can generate irq */
  1621. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1622. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1623. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1624. POSTING_READ(DEIER);
  1625. dev_priv->gt_irq_mask = ~0;
  1626. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1627. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1628. if (IS_GEN6(dev))
  1629. render_irqs =
  1630. GT_USER_INTERRUPT |
  1631. GEN6_BSD_USER_INTERRUPT |
  1632. GEN6_BLITTER_USER_INTERRUPT;
  1633. else
  1634. render_irqs =
  1635. GT_USER_INTERRUPT |
  1636. GT_PIPE_NOTIFY |
  1637. GT_BSD_USER_INTERRUPT;
  1638. I915_WRITE(GTIER, render_irqs);
  1639. POSTING_READ(GTIER);
  1640. ibx_irq_postinstall(dev);
  1641. if (IS_IRONLAKE_M(dev)) {
  1642. /* Clear & enable PCU event interrupts */
  1643. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1644. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1645. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1646. }
  1647. return 0;
  1648. }
  1649. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1650. {
  1651. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1652. /* enable kind of interrupts always enabled */
  1653. u32 display_mask =
  1654. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1655. DE_PLANEC_FLIP_DONE_IVB |
  1656. DE_PLANEB_FLIP_DONE_IVB |
  1657. DE_PLANEA_FLIP_DONE_IVB |
  1658. DE_AUX_CHANNEL_A_IVB;
  1659. u32 render_irqs;
  1660. dev_priv->irq_mask = ~display_mask;
  1661. /* should always can generate irq */
  1662. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1663. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1664. I915_WRITE(DEIER,
  1665. display_mask |
  1666. DE_PIPEC_VBLANK_IVB |
  1667. DE_PIPEB_VBLANK_IVB |
  1668. DE_PIPEA_VBLANK_IVB);
  1669. POSTING_READ(DEIER);
  1670. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1671. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1672. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1673. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1674. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1675. I915_WRITE(GTIER, render_irqs);
  1676. POSTING_READ(GTIER);
  1677. ibx_irq_postinstall(dev);
  1678. return 0;
  1679. }
  1680. static int valleyview_irq_postinstall(struct drm_device *dev)
  1681. {
  1682. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1683. u32 enable_mask;
  1684. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1685. u32 render_irqs;
  1686. u16 msid;
  1687. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1688. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1689. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1690. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1691. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1692. /*
  1693. *Leave vblank interrupts masked initially. enable/disable will
  1694. * toggle them based on usage.
  1695. */
  1696. dev_priv->irq_mask = (~enable_mask) |
  1697. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1698. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1699. dev_priv->pipestat[0] = 0;
  1700. dev_priv->pipestat[1] = 0;
  1701. /* Hack for broken MSIs on VLV */
  1702. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1703. pci_read_config_word(dev->pdev, 0x98, &msid);
  1704. msid &= 0xff; /* mask out delivery bits */
  1705. msid |= (1<<14);
  1706. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1707. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1708. POSTING_READ(PORT_HOTPLUG_EN);
  1709. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1710. I915_WRITE(VLV_IER, enable_mask);
  1711. I915_WRITE(VLV_IIR, 0xffffffff);
  1712. I915_WRITE(PIPESTAT(0), 0xffff);
  1713. I915_WRITE(PIPESTAT(1), 0xffff);
  1714. POSTING_READ(VLV_IER);
  1715. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1716. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1717. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1718. I915_WRITE(VLV_IIR, 0xffffffff);
  1719. I915_WRITE(VLV_IIR, 0xffffffff);
  1720. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1721. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1722. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1723. GEN6_BLITTER_USER_INTERRUPT;
  1724. I915_WRITE(GTIER, render_irqs);
  1725. POSTING_READ(GTIER);
  1726. /* ack & enable invalid PTE error interrupts */
  1727. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1728. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1729. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1730. #endif
  1731. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1732. return 0;
  1733. }
  1734. static void valleyview_hpd_irq_setup(struct drm_device *dev)
  1735. {
  1736. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1737. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1738. /* Note HDMI and DP share bits */
  1739. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  1740. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  1741. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  1742. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  1743. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  1744. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  1745. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1746. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1747. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1748. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1749. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1750. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1751. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1752. }
  1753. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1754. }
  1755. static void valleyview_irq_uninstall(struct drm_device *dev)
  1756. {
  1757. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1758. int pipe;
  1759. if (!dev_priv)
  1760. return;
  1761. for_each_pipe(pipe)
  1762. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1763. I915_WRITE(HWSTAM, 0xffffffff);
  1764. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1765. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1766. for_each_pipe(pipe)
  1767. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1768. I915_WRITE(VLV_IIR, 0xffffffff);
  1769. I915_WRITE(VLV_IMR, 0xffffffff);
  1770. I915_WRITE(VLV_IER, 0x0);
  1771. POSTING_READ(VLV_IER);
  1772. }
  1773. static void ironlake_irq_uninstall(struct drm_device *dev)
  1774. {
  1775. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1776. if (!dev_priv)
  1777. return;
  1778. I915_WRITE(HWSTAM, 0xffffffff);
  1779. I915_WRITE(DEIMR, 0xffffffff);
  1780. I915_WRITE(DEIER, 0x0);
  1781. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1782. I915_WRITE(GTIMR, 0xffffffff);
  1783. I915_WRITE(GTIER, 0x0);
  1784. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1785. I915_WRITE(SDEIMR, 0xffffffff);
  1786. I915_WRITE(SDEIER, 0x0);
  1787. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1788. }
  1789. static void i8xx_irq_preinstall(struct drm_device * dev)
  1790. {
  1791. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1792. int pipe;
  1793. atomic_set(&dev_priv->irq_received, 0);
  1794. for_each_pipe(pipe)
  1795. I915_WRITE(PIPESTAT(pipe), 0);
  1796. I915_WRITE16(IMR, 0xffff);
  1797. I915_WRITE16(IER, 0x0);
  1798. POSTING_READ16(IER);
  1799. }
  1800. static int i8xx_irq_postinstall(struct drm_device *dev)
  1801. {
  1802. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1803. dev_priv->pipestat[0] = 0;
  1804. dev_priv->pipestat[1] = 0;
  1805. I915_WRITE16(EMR,
  1806. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1807. /* Unmask the interrupts that we always want on. */
  1808. dev_priv->irq_mask =
  1809. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1810. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1811. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1812. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1813. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1814. I915_WRITE16(IMR, dev_priv->irq_mask);
  1815. I915_WRITE16(IER,
  1816. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1817. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1818. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1819. I915_USER_INTERRUPT);
  1820. POSTING_READ16(IER);
  1821. return 0;
  1822. }
  1823. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  1824. {
  1825. struct drm_device *dev = (struct drm_device *) arg;
  1826. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1827. u16 iir, new_iir;
  1828. u32 pipe_stats[2];
  1829. unsigned long irqflags;
  1830. int irq_received;
  1831. int pipe;
  1832. u16 flip_mask =
  1833. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1834. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1835. atomic_inc(&dev_priv->irq_received);
  1836. iir = I915_READ16(IIR);
  1837. if (iir == 0)
  1838. return IRQ_NONE;
  1839. while (iir & ~flip_mask) {
  1840. /* Can't rely on pipestat interrupt bit in iir as it might
  1841. * have been cleared after the pipestat interrupt was received.
  1842. * It doesn't set the bit in iir again, but it still produces
  1843. * interrupts (for non-MSI).
  1844. */
  1845. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1846. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1847. i915_handle_error(dev, false);
  1848. for_each_pipe(pipe) {
  1849. int reg = PIPESTAT(pipe);
  1850. pipe_stats[pipe] = I915_READ(reg);
  1851. /*
  1852. * Clear the PIPE*STAT regs before the IIR
  1853. */
  1854. if (pipe_stats[pipe] & 0x8000ffff) {
  1855. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1856. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1857. pipe_name(pipe));
  1858. I915_WRITE(reg, pipe_stats[pipe]);
  1859. irq_received = 1;
  1860. }
  1861. }
  1862. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1863. I915_WRITE16(IIR, iir & ~flip_mask);
  1864. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1865. i915_update_dri1_breadcrumb(dev);
  1866. if (iir & I915_USER_INTERRUPT)
  1867. notify_ring(dev, &dev_priv->ring[RCS]);
  1868. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1869. drm_handle_vblank(dev, 0)) {
  1870. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1871. intel_prepare_page_flip(dev, 0);
  1872. if ((I915_READ16(ISR) & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) == 0) {
  1873. intel_finish_page_flip(dev, 0);
  1874. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1875. }
  1876. }
  1877. }
  1878. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1879. drm_handle_vblank(dev, 1)) {
  1880. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1881. intel_prepare_page_flip(dev, 1);
  1882. if ((I915_READ16(ISR) & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) == 0) {
  1883. intel_finish_page_flip(dev, 1);
  1884. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1885. }
  1886. }
  1887. }
  1888. iir = new_iir;
  1889. }
  1890. return IRQ_HANDLED;
  1891. }
  1892. static void i8xx_irq_uninstall(struct drm_device * dev)
  1893. {
  1894. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1895. int pipe;
  1896. for_each_pipe(pipe) {
  1897. /* Clear enable bits; then clear status bits */
  1898. I915_WRITE(PIPESTAT(pipe), 0);
  1899. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1900. }
  1901. I915_WRITE16(IMR, 0xffff);
  1902. I915_WRITE16(IER, 0x0);
  1903. I915_WRITE16(IIR, I915_READ16(IIR));
  1904. }
  1905. static void i915_irq_preinstall(struct drm_device * dev)
  1906. {
  1907. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1908. int pipe;
  1909. atomic_set(&dev_priv->irq_received, 0);
  1910. if (I915_HAS_HOTPLUG(dev)) {
  1911. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1912. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1913. }
  1914. I915_WRITE16(HWSTAM, 0xeffe);
  1915. for_each_pipe(pipe)
  1916. I915_WRITE(PIPESTAT(pipe), 0);
  1917. I915_WRITE(IMR, 0xffffffff);
  1918. I915_WRITE(IER, 0x0);
  1919. POSTING_READ(IER);
  1920. }
  1921. static int i915_irq_postinstall(struct drm_device *dev)
  1922. {
  1923. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1924. u32 enable_mask;
  1925. dev_priv->pipestat[0] = 0;
  1926. dev_priv->pipestat[1] = 0;
  1927. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1928. /* Unmask the interrupts that we always want on. */
  1929. dev_priv->irq_mask =
  1930. ~(I915_ASLE_INTERRUPT |
  1931. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1932. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1933. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1934. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1935. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1936. enable_mask =
  1937. I915_ASLE_INTERRUPT |
  1938. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1939. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1940. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1941. I915_USER_INTERRUPT;
  1942. if (I915_HAS_HOTPLUG(dev)) {
  1943. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1944. POSTING_READ(PORT_HOTPLUG_EN);
  1945. /* Enable in IER... */
  1946. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1947. /* and unmask in IMR */
  1948. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1949. }
  1950. I915_WRITE(IMR, dev_priv->irq_mask);
  1951. I915_WRITE(IER, enable_mask);
  1952. POSTING_READ(IER);
  1953. intel_opregion_enable_asle(dev);
  1954. return 0;
  1955. }
  1956. static void i915_hpd_irq_setup(struct drm_device *dev)
  1957. {
  1958. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1959. u32 hotplug_en;
  1960. if (I915_HAS_HOTPLUG(dev)) {
  1961. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1962. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  1963. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  1964. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  1965. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  1966. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  1967. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  1968. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1969. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1970. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1971. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1972. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1973. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1974. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1975. }
  1976. /* Ignore TV since it's buggy */
  1977. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1978. }
  1979. }
  1980. static irqreturn_t i915_irq_handler(int irq, void *arg)
  1981. {
  1982. struct drm_device *dev = (struct drm_device *) arg;
  1983. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1984. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1985. unsigned long irqflags;
  1986. u32 flip_mask =
  1987. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1988. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1989. u32 flip[2] = {
  1990. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1991. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1992. };
  1993. int pipe, ret = IRQ_NONE;
  1994. atomic_inc(&dev_priv->irq_received);
  1995. iir = I915_READ(IIR);
  1996. do {
  1997. bool irq_received = (iir & ~flip_mask) != 0;
  1998. bool blc_event = false;
  1999. /* Can't rely on pipestat interrupt bit in iir as it might
  2000. * have been cleared after the pipestat interrupt was received.
  2001. * It doesn't set the bit in iir again, but it still produces
  2002. * interrupts (for non-MSI).
  2003. */
  2004. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2005. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2006. i915_handle_error(dev, false);
  2007. for_each_pipe(pipe) {
  2008. int reg = PIPESTAT(pipe);
  2009. pipe_stats[pipe] = I915_READ(reg);
  2010. /* Clear the PIPE*STAT regs before the IIR */
  2011. if (pipe_stats[pipe] & 0x8000ffff) {
  2012. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2013. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2014. pipe_name(pipe));
  2015. I915_WRITE(reg, pipe_stats[pipe]);
  2016. irq_received = true;
  2017. }
  2018. }
  2019. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2020. if (!irq_received)
  2021. break;
  2022. /* Consume port. Then clear IIR or we'll miss events */
  2023. if ((I915_HAS_HOTPLUG(dev)) &&
  2024. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2025. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2026. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2027. hotplug_status);
  2028. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2029. queue_work(dev_priv->wq,
  2030. &dev_priv->hotplug_work);
  2031. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2032. POSTING_READ(PORT_HOTPLUG_STAT);
  2033. }
  2034. I915_WRITE(IIR, iir & ~flip_mask);
  2035. new_iir = I915_READ(IIR); /* Flush posted writes */
  2036. if (iir & I915_USER_INTERRUPT)
  2037. notify_ring(dev, &dev_priv->ring[RCS]);
  2038. for_each_pipe(pipe) {
  2039. int plane = pipe;
  2040. if (IS_MOBILE(dev))
  2041. plane = !plane;
  2042. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2043. drm_handle_vblank(dev, pipe)) {
  2044. if (iir & flip[plane]) {
  2045. intel_prepare_page_flip(dev, plane);
  2046. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2047. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2048. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2049. * the flip is completed (no longer pending). Since this doesn't raise an
  2050. * interrupt per se, we watch for the change at vblank.
  2051. */
  2052. if ((I915_READ(ISR) & flip[plane]) == 0) {
  2053. intel_finish_page_flip(dev, pipe);
  2054. flip_mask &= ~flip[plane];
  2055. }
  2056. }
  2057. }
  2058. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2059. blc_event = true;
  2060. }
  2061. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2062. intel_opregion_asle_intr(dev);
  2063. /* With MSI, interrupts are only generated when iir
  2064. * transitions from zero to nonzero. If another bit got
  2065. * set while we were handling the existing iir bits, then
  2066. * we would never get another interrupt.
  2067. *
  2068. * This is fine on non-MSI as well, as if we hit this path
  2069. * we avoid exiting the interrupt handler only to generate
  2070. * another one.
  2071. *
  2072. * Note that for MSI this could cause a stray interrupt report
  2073. * if an interrupt landed in the time between writing IIR and
  2074. * the posting read. This should be rare enough to never
  2075. * trigger the 99% of 100,000 interrupts test for disabling
  2076. * stray interrupts.
  2077. */
  2078. ret = IRQ_HANDLED;
  2079. iir = new_iir;
  2080. } while (iir & ~flip_mask);
  2081. i915_update_dri1_breadcrumb(dev);
  2082. return ret;
  2083. }
  2084. static void i915_irq_uninstall(struct drm_device * dev)
  2085. {
  2086. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2087. int pipe;
  2088. if (I915_HAS_HOTPLUG(dev)) {
  2089. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2090. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2091. }
  2092. I915_WRITE16(HWSTAM, 0xffff);
  2093. for_each_pipe(pipe) {
  2094. /* Clear enable bits; then clear status bits */
  2095. I915_WRITE(PIPESTAT(pipe), 0);
  2096. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2097. }
  2098. I915_WRITE(IMR, 0xffffffff);
  2099. I915_WRITE(IER, 0x0);
  2100. I915_WRITE(IIR, I915_READ(IIR));
  2101. }
  2102. static void i965_irq_preinstall(struct drm_device * dev)
  2103. {
  2104. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2105. int pipe;
  2106. atomic_set(&dev_priv->irq_received, 0);
  2107. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2108. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2109. I915_WRITE(HWSTAM, 0xeffe);
  2110. for_each_pipe(pipe)
  2111. I915_WRITE(PIPESTAT(pipe), 0);
  2112. I915_WRITE(IMR, 0xffffffff);
  2113. I915_WRITE(IER, 0x0);
  2114. POSTING_READ(IER);
  2115. }
  2116. static int i965_irq_postinstall(struct drm_device *dev)
  2117. {
  2118. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2119. u32 enable_mask;
  2120. u32 error_mask;
  2121. /* Unmask the interrupts that we always want on. */
  2122. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2123. I915_DISPLAY_PORT_INTERRUPT |
  2124. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2125. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2126. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2127. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2128. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2129. enable_mask = ~dev_priv->irq_mask;
  2130. enable_mask |= I915_USER_INTERRUPT;
  2131. if (IS_G4X(dev))
  2132. enable_mask |= I915_BSD_USER_INTERRUPT;
  2133. dev_priv->pipestat[0] = 0;
  2134. dev_priv->pipestat[1] = 0;
  2135. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2136. /*
  2137. * Enable some error detection, note the instruction error mask
  2138. * bit is reserved, so we leave it masked.
  2139. */
  2140. if (IS_G4X(dev)) {
  2141. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2142. GM45_ERROR_MEM_PRIV |
  2143. GM45_ERROR_CP_PRIV |
  2144. I915_ERROR_MEMORY_REFRESH);
  2145. } else {
  2146. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2147. I915_ERROR_MEMORY_REFRESH);
  2148. }
  2149. I915_WRITE(EMR, error_mask);
  2150. I915_WRITE(IMR, dev_priv->irq_mask);
  2151. I915_WRITE(IER, enable_mask);
  2152. POSTING_READ(IER);
  2153. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2154. POSTING_READ(PORT_HOTPLUG_EN);
  2155. intel_opregion_enable_asle(dev);
  2156. return 0;
  2157. }
  2158. static void i965_hpd_irq_setup(struct drm_device *dev)
  2159. {
  2160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2161. u32 hotplug_en;
  2162. /* Note HDMI and DP share hotplug bits */
  2163. hotplug_en = 0;
  2164. if (dev_priv->hotplug_supported_mask & PORTB_HOTPLUG_INT_STATUS)
  2165. hotplug_en |= PORTB_HOTPLUG_INT_EN;
  2166. if (dev_priv->hotplug_supported_mask & PORTC_HOTPLUG_INT_STATUS)
  2167. hotplug_en |= PORTC_HOTPLUG_INT_EN;
  2168. if (dev_priv->hotplug_supported_mask & PORTD_HOTPLUG_INT_STATUS)
  2169. hotplug_en |= PORTD_HOTPLUG_INT_EN;
  2170. if (IS_G4X(dev)) {
  2171. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2172. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2173. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2174. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2175. } else {
  2176. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2177. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2178. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2179. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2180. }
  2181. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2182. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2183. /* Programming the CRT detection parameters tends
  2184. to generate a spurious hotplug event about three
  2185. seconds later. So just do it once.
  2186. */
  2187. if (IS_G4X(dev))
  2188. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2189. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2190. }
  2191. /* Ignore TV since it's buggy */
  2192. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2193. }
  2194. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2195. {
  2196. struct drm_device *dev = (struct drm_device *) arg;
  2197. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2198. u32 iir, new_iir;
  2199. u32 pipe_stats[I915_MAX_PIPES];
  2200. unsigned long irqflags;
  2201. int irq_received;
  2202. int ret = IRQ_NONE, pipe;
  2203. atomic_inc(&dev_priv->irq_received);
  2204. iir = I915_READ(IIR);
  2205. for (;;) {
  2206. bool blc_event = false;
  2207. irq_received = iir != 0;
  2208. /* Can't rely on pipestat interrupt bit in iir as it might
  2209. * have been cleared after the pipestat interrupt was received.
  2210. * It doesn't set the bit in iir again, but it still produces
  2211. * interrupts (for non-MSI).
  2212. */
  2213. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2214. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2215. i915_handle_error(dev, false);
  2216. for_each_pipe(pipe) {
  2217. int reg = PIPESTAT(pipe);
  2218. pipe_stats[pipe] = I915_READ(reg);
  2219. /*
  2220. * Clear the PIPE*STAT regs before the IIR
  2221. */
  2222. if (pipe_stats[pipe] & 0x8000ffff) {
  2223. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2224. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2225. pipe_name(pipe));
  2226. I915_WRITE(reg, pipe_stats[pipe]);
  2227. irq_received = 1;
  2228. }
  2229. }
  2230. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2231. if (!irq_received)
  2232. break;
  2233. ret = IRQ_HANDLED;
  2234. /* Consume port. Then clear IIR or we'll miss events */
  2235. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2236. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2237. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2238. hotplug_status);
  2239. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2240. queue_work(dev_priv->wq,
  2241. &dev_priv->hotplug_work);
  2242. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2243. I915_READ(PORT_HOTPLUG_STAT);
  2244. }
  2245. I915_WRITE(IIR, iir);
  2246. new_iir = I915_READ(IIR); /* Flush posted writes */
  2247. if (iir & I915_USER_INTERRUPT)
  2248. notify_ring(dev, &dev_priv->ring[RCS]);
  2249. if (iir & I915_BSD_USER_INTERRUPT)
  2250. notify_ring(dev, &dev_priv->ring[VCS]);
  2251. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2252. intel_prepare_page_flip(dev, 0);
  2253. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2254. intel_prepare_page_flip(dev, 1);
  2255. for_each_pipe(pipe) {
  2256. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2257. drm_handle_vblank(dev, pipe)) {
  2258. i915_pageflip_stall_check(dev, pipe);
  2259. intel_finish_page_flip(dev, pipe);
  2260. }
  2261. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2262. blc_event = true;
  2263. }
  2264. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2265. intel_opregion_asle_intr(dev);
  2266. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2267. gmbus_irq_handler(dev);
  2268. /* With MSI, interrupts are only generated when iir
  2269. * transitions from zero to nonzero. If another bit got
  2270. * set while we were handling the existing iir bits, then
  2271. * we would never get another interrupt.
  2272. *
  2273. * This is fine on non-MSI as well, as if we hit this path
  2274. * we avoid exiting the interrupt handler only to generate
  2275. * another one.
  2276. *
  2277. * Note that for MSI this could cause a stray interrupt report
  2278. * if an interrupt landed in the time between writing IIR and
  2279. * the posting read. This should be rare enough to never
  2280. * trigger the 99% of 100,000 interrupts test for disabling
  2281. * stray interrupts.
  2282. */
  2283. iir = new_iir;
  2284. }
  2285. i915_update_dri1_breadcrumb(dev);
  2286. return ret;
  2287. }
  2288. static void i965_irq_uninstall(struct drm_device * dev)
  2289. {
  2290. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2291. int pipe;
  2292. if (!dev_priv)
  2293. return;
  2294. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2295. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2296. I915_WRITE(HWSTAM, 0xffffffff);
  2297. for_each_pipe(pipe)
  2298. I915_WRITE(PIPESTAT(pipe), 0);
  2299. I915_WRITE(IMR, 0xffffffff);
  2300. I915_WRITE(IER, 0x0);
  2301. for_each_pipe(pipe)
  2302. I915_WRITE(PIPESTAT(pipe),
  2303. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2304. I915_WRITE(IIR, I915_READ(IIR));
  2305. }
  2306. void intel_irq_init(struct drm_device *dev)
  2307. {
  2308. struct drm_i915_private *dev_priv = dev->dev_private;
  2309. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2310. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2311. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2312. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2313. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2314. i915_hangcheck_elapsed,
  2315. (unsigned long) dev);
  2316. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2317. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2318. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2319. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2320. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2321. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2322. }
  2323. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2324. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2325. else
  2326. dev->driver->get_vblank_timestamp = NULL;
  2327. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2328. if (IS_VALLEYVIEW(dev)) {
  2329. dev->driver->irq_handler = valleyview_irq_handler;
  2330. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2331. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2332. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2333. dev->driver->enable_vblank = valleyview_enable_vblank;
  2334. dev->driver->disable_vblank = valleyview_disable_vblank;
  2335. dev_priv->display.hpd_irq_setup = valleyview_hpd_irq_setup;
  2336. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2337. /* Share pre & uninstall handlers with ILK/SNB */
  2338. dev->driver->irq_handler = ivybridge_irq_handler;
  2339. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2340. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2341. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2342. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2343. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2344. } else if (HAS_PCH_SPLIT(dev)) {
  2345. dev->driver->irq_handler = ironlake_irq_handler;
  2346. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2347. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2348. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2349. dev->driver->enable_vblank = ironlake_enable_vblank;
  2350. dev->driver->disable_vblank = ironlake_disable_vblank;
  2351. } else {
  2352. if (INTEL_INFO(dev)->gen == 2) {
  2353. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2354. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2355. dev->driver->irq_handler = i8xx_irq_handler;
  2356. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2357. } else if (INTEL_INFO(dev)->gen == 3) {
  2358. dev->driver->irq_preinstall = i915_irq_preinstall;
  2359. dev->driver->irq_postinstall = i915_irq_postinstall;
  2360. dev->driver->irq_uninstall = i915_irq_uninstall;
  2361. dev->driver->irq_handler = i915_irq_handler;
  2362. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2363. } else {
  2364. dev->driver->irq_preinstall = i965_irq_preinstall;
  2365. dev->driver->irq_postinstall = i965_irq_postinstall;
  2366. dev->driver->irq_uninstall = i965_irq_uninstall;
  2367. dev->driver->irq_handler = i965_irq_handler;
  2368. dev_priv->display.hpd_irq_setup = i965_hpd_irq_setup;
  2369. }
  2370. dev->driver->enable_vblank = i915_enable_vblank;
  2371. dev->driver->disable_vblank = i915_disable_vblank;
  2372. }
  2373. }
  2374. void intel_hpd_init(struct drm_device *dev)
  2375. {
  2376. struct drm_i915_private *dev_priv = dev->dev_private;
  2377. if (dev_priv->display.hpd_irq_setup)
  2378. dev_priv->display.hpd_irq_setup(dev);
  2379. }