armada-370-xp.dtsi 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * Device Tree Include file for Marvell Armada 370 and Armada XP SoC
  3. *
  4. * Copyright (C) 2012 Marvell
  5. *
  6. * Lior Amsalem <alior@marvell.com>
  7. * Gregory CLEMENT <gregory.clement@free-electrons.com>
  8. * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  9. * Ben Dooks <ben.dooks@codethink.co.uk>
  10. *
  11. * This file is licensed under the terms of the GNU General Public
  12. * License version 2. This program is licensed "as is" without any
  13. * warranty of any kind, whether express or implied.
  14. *
  15. * This file contains the definitions that are common to the Armada
  16. * 370 and Armada XP SoC.
  17. */
  18. /include/ "skeleton64.dtsi"
  19. #define MBUS_ID(target,attributes) (((target) << 24) | ((attributes) << 16))
  20. / {
  21. model = "Marvell Armada 370 and XP SoC";
  22. compatible = "marvell,armada-370-xp";
  23. aliases {
  24. eth0 = &eth0;
  25. eth1 = &eth1;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. cpu@0 {
  31. compatible = "marvell,sheeva-v7";
  32. device_type = "cpu";
  33. reg = <0>;
  34. };
  35. };
  36. soc {
  37. #address-cells = <2>;
  38. #size-cells = <1>;
  39. controller = <&mbusc>;
  40. interrupt-parent = <&mpic>;
  41. internal-regs {
  42. compatible = "simple-bus";
  43. #address-cells = <1>;
  44. #size-cells = <1>;
  45. ranges = <0 MBUS_ID(0xf0, 0x01) 0 0x100000>;
  46. mbusc: mbus-controller@20000 {
  47. compatible = "marvell,mbus-controller";
  48. reg = <0x20000 0x100>, <0x20180 0x20>;
  49. };
  50. mpic: interrupt-controller@20000 {
  51. compatible = "marvell,mpic";
  52. #interrupt-cells = <1>;
  53. #size-cells = <1>;
  54. interrupt-controller;
  55. };
  56. coherency-fabric@20200 {
  57. compatible = "marvell,coherency-fabric";
  58. reg = <0x20200 0xb0>, <0x21810 0x1c>;
  59. };
  60. serial@12000 {
  61. compatible = "snps,dw-apb-uart";
  62. reg = <0x12000 0x100>;
  63. reg-shift = <2>;
  64. interrupts = <41>;
  65. reg-io-width = <1>;
  66. status = "disabled";
  67. };
  68. serial@12100 {
  69. compatible = "snps,dw-apb-uart";
  70. reg = <0x12100 0x100>;
  71. reg-shift = <2>;
  72. interrupts = <42>;
  73. reg-io-width = <1>;
  74. status = "disabled";
  75. };
  76. timer@20300 {
  77. compatible = "marvell,armada-370-xp-timer";
  78. reg = <0x20300 0x30>, <0x21040 0x30>;
  79. interrupts = <37>, <38>, <39>, <40>, <5>, <6>;
  80. clocks = <&coreclk 2>;
  81. };
  82. sata@a0000 {
  83. compatible = "marvell,orion-sata";
  84. reg = <0xa0000 0x5000>;
  85. interrupts = <55>;
  86. clocks = <&gateclk 15>, <&gateclk 30>;
  87. clock-names = "0", "1";
  88. status = "disabled";
  89. };
  90. mdio {
  91. #address-cells = <1>;
  92. #size-cells = <0>;
  93. compatible = "marvell,orion-mdio";
  94. reg = <0x72004 0x4>;
  95. };
  96. eth0: ethernet@70000 {
  97. compatible = "marvell,armada-370-neta";
  98. reg = <0x70000 0x4000>;
  99. interrupts = <8>;
  100. clocks = <&gateclk 4>;
  101. status = "disabled";
  102. };
  103. eth1: ethernet@74000 {
  104. compatible = "marvell,armada-370-neta";
  105. reg = <0x74000 0x4000>;
  106. interrupts = <10>;
  107. clocks = <&gateclk 3>;
  108. status = "disabled";
  109. };
  110. i2c0: i2c@11000 {
  111. compatible = "marvell,mv64xxx-i2c";
  112. reg = <0x11000 0x20>;
  113. #address-cells = <1>;
  114. #size-cells = <0>;
  115. interrupts = <31>;
  116. timeout-ms = <1000>;
  117. clocks = <&coreclk 0>;
  118. status = "disabled";
  119. };
  120. i2c1: i2c@11100 {
  121. compatible = "marvell,mv64xxx-i2c";
  122. reg = <0x11100 0x20>;
  123. #address-cells = <1>;
  124. #size-cells = <0>;
  125. interrupts = <32>;
  126. timeout-ms = <1000>;
  127. clocks = <&coreclk 0>;
  128. status = "disabled";
  129. };
  130. rtc@10300 {
  131. compatible = "marvell,orion-rtc";
  132. reg = <0x10300 0x20>;
  133. interrupts = <50>;
  134. };
  135. mvsdio@d4000 {
  136. compatible = "marvell,orion-sdio";
  137. reg = <0xd4000 0x200>;
  138. interrupts = <54>;
  139. clocks = <&gateclk 17>;
  140. bus-width = <4>;
  141. cap-sdio-irq;
  142. cap-sd-highspeed;
  143. cap-mmc-highspeed;
  144. status = "disabled";
  145. };
  146. usb@50000 {
  147. compatible = "marvell,orion-ehci";
  148. reg = <0x50000 0x500>;
  149. interrupts = <45>;
  150. status = "disabled";
  151. };
  152. usb@51000 {
  153. compatible = "marvell,orion-ehci";
  154. reg = <0x51000 0x500>;
  155. interrupts = <46>;
  156. status = "disabled";
  157. };
  158. spi0: spi@10600 {
  159. compatible = "marvell,orion-spi";
  160. reg = <0x10600 0x28>;
  161. #address-cells = <1>;
  162. #size-cells = <0>;
  163. cell-index = <0>;
  164. interrupts = <30>;
  165. clocks = <&coreclk 0>;
  166. status = "disabled";
  167. };
  168. spi1: spi@10680 {
  169. compatible = "marvell,orion-spi";
  170. reg = <0x10680 0x28>;
  171. #address-cells = <1>;
  172. #size-cells = <0>;
  173. cell-index = <1>;
  174. interrupts = <92>;
  175. clocks = <&coreclk 0>;
  176. status = "disabled";
  177. };
  178. devbus-bootcs@10400 {
  179. compatible = "marvell,mvebu-devbus";
  180. reg = <0x10400 0x8>;
  181. #address-cells = <1>;
  182. #size-cells = <1>;
  183. clocks = <&coreclk 0>;
  184. status = "disabled";
  185. };
  186. devbus-cs0@10408 {
  187. compatible = "marvell,mvebu-devbus";
  188. reg = <0x10408 0x8>;
  189. #address-cells = <1>;
  190. #size-cells = <1>;
  191. clocks = <&coreclk 0>;
  192. status = "disabled";
  193. };
  194. devbus-cs1@10410 {
  195. compatible = "marvell,mvebu-devbus";
  196. reg = <0x10410 0x8>;
  197. #address-cells = <1>;
  198. #size-cells = <1>;
  199. clocks = <&coreclk 0>;
  200. status = "disabled";
  201. };
  202. devbus-cs2@10418 {
  203. compatible = "marvell,mvebu-devbus";
  204. reg = <0x10418 0x8>;
  205. #address-cells = <1>;
  206. #size-cells = <1>;
  207. clocks = <&coreclk 0>;
  208. status = "disabled";
  209. };
  210. devbus-cs3@10420 {
  211. compatible = "marvell,mvebu-devbus";
  212. reg = <0x10420 0x8>;
  213. #address-cells = <1>;
  214. #size-cells = <1>;
  215. clocks = <&coreclk 0>;
  216. status = "disabled";
  217. };
  218. };
  219. };
  220. };