nv10_fence.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs <bskeggs@redhat.com>
  23. */
  24. #include "drmP.h"
  25. #include "nouveau_drv.h"
  26. #include "nouveau_dma.h"
  27. #include "nouveau_ramht.h"
  28. #include "nouveau_fence.h"
  29. struct nv10_fence_chan {
  30. struct nouveau_fence_chan base;
  31. };
  32. struct nv10_fence_priv {
  33. struct nouveau_fence_priv base;
  34. struct nouveau_bo *bo;
  35. spinlock_t lock;
  36. u32 sequence;
  37. };
  38. static int
  39. nv10_fence_emit(struct nouveau_fence *fence)
  40. {
  41. struct nouveau_channel *chan = fence->channel;
  42. int ret = RING_SPACE(chan, 2);
  43. if (ret == 0) {
  44. BEGIN_NV04(chan, 0, NV10_SUBCHAN_REF_CNT, 1);
  45. OUT_RING (chan, fence->sequence);
  46. FIRE_RING (chan);
  47. }
  48. return ret;
  49. }
  50. static int
  51. nv10_fence_sync(struct nouveau_fence *fence, struct nouveau_channel *chan)
  52. {
  53. return -ENODEV;
  54. }
  55. static int
  56. nv17_fence_sync(struct nouveau_fence *fence, struct nouveau_channel *chan)
  57. {
  58. struct nv10_fence_priv *priv = nv_engine(chan->dev, NVOBJ_ENGINE_FENCE);
  59. struct nouveau_channel *prev = fence->channel;
  60. u32 value;
  61. int ret;
  62. if (!mutex_trylock(&prev->mutex))
  63. return -EBUSY;
  64. spin_lock(&priv->lock);
  65. value = priv->sequence;
  66. priv->sequence += 2;
  67. spin_unlock(&priv->lock);
  68. ret = RING_SPACE(prev, 5);
  69. if (!ret) {
  70. BEGIN_NV04(prev, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 4);
  71. OUT_RING (prev, NvSema);
  72. OUT_RING (prev, 0);
  73. OUT_RING (prev, value + 0);
  74. OUT_RING (prev, value + 1);
  75. FIRE_RING (prev);
  76. }
  77. if (!ret && !(ret = RING_SPACE(chan, 5))) {
  78. BEGIN_NV04(chan, 0, NV11_SUBCHAN_DMA_SEMAPHORE, 4);
  79. OUT_RING (chan, NvSema);
  80. OUT_RING (chan, 0);
  81. OUT_RING (chan, value + 1);
  82. OUT_RING (chan, value + 2);
  83. FIRE_RING (chan);
  84. }
  85. mutex_unlock(&prev->mutex);
  86. return 0;
  87. }
  88. static u32
  89. nv10_fence_read(struct nouveau_channel *chan)
  90. {
  91. return nvchan_rd32(chan, 0x0048);
  92. }
  93. static void
  94. nv10_fence_context_del(struct nouveau_channel *chan, int engine)
  95. {
  96. struct nv10_fence_chan *fctx = chan->engctx[engine];
  97. nouveau_fence_context_del(&fctx->base);
  98. chan->engctx[engine] = NULL;
  99. kfree(fctx);
  100. }
  101. static int
  102. nv10_fence_context_new(struct nouveau_channel *chan, int engine)
  103. {
  104. struct nv10_fence_priv *priv = nv_engine(chan->dev, engine);
  105. struct nv10_fence_chan *fctx;
  106. struct nouveau_gpuobj *obj;
  107. int ret = 0;
  108. fctx = chan->engctx[engine] = kzalloc(sizeof(*fctx), GFP_KERNEL);
  109. if (!fctx)
  110. return -ENOMEM;
  111. nouveau_fence_context_new(&fctx->base);
  112. if (priv->bo) {
  113. struct ttm_mem_reg *mem = &priv->bo->bo.mem;
  114. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_FROM_MEMORY,
  115. mem->start * PAGE_SIZE, mem->size,
  116. NV_MEM_ACCESS_RW,
  117. NV_MEM_TARGET_VRAM, &obj);
  118. if (!ret) {
  119. ret = nouveau_ramht_insert(chan, NvSema, obj);
  120. nouveau_gpuobj_ref(NULL, &obj);
  121. }
  122. }
  123. if (ret)
  124. nv10_fence_context_del(chan, engine);
  125. return ret;
  126. }
  127. static int
  128. nv10_fence_fini(struct drm_device *dev, int engine, bool suspend)
  129. {
  130. return 0;
  131. }
  132. static int
  133. nv10_fence_init(struct drm_device *dev, int engine)
  134. {
  135. return 0;
  136. }
  137. static void
  138. nv10_fence_destroy(struct drm_device *dev, int engine)
  139. {
  140. struct drm_nouveau_private *dev_priv = dev->dev_private;
  141. struct nv10_fence_priv *priv = nv_engine(dev, engine);
  142. nouveau_bo_ref(NULL, &priv->bo);
  143. dev_priv->eng[engine] = NULL;
  144. kfree(priv);
  145. }
  146. int
  147. nv10_fence_create(struct drm_device *dev)
  148. {
  149. struct drm_nouveau_private *dev_priv = dev->dev_private;
  150. struct nv10_fence_priv *priv;
  151. int ret = 0;
  152. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  153. if (!priv)
  154. return -ENOMEM;
  155. priv->base.engine.destroy = nv10_fence_destroy;
  156. priv->base.engine.init = nv10_fence_init;
  157. priv->base.engine.fini = nv10_fence_fini;
  158. priv->base.engine.context_new = nv10_fence_context_new;
  159. priv->base.engine.context_del = nv10_fence_context_del;
  160. priv->base.emit = nv10_fence_emit;
  161. priv->base.read = nv10_fence_read;
  162. priv->base.sync = nv10_fence_sync;
  163. dev_priv->eng[NVOBJ_ENGINE_FENCE] = &priv->base.engine;
  164. spin_lock_init(&priv->lock);
  165. if (dev_priv->chipset >= 0x17) {
  166. ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
  167. 0, 0x0000, NULL, &priv->bo);
  168. if (!ret) {
  169. ret = nouveau_bo_pin(priv->bo, TTM_PL_FLAG_VRAM);
  170. if (!ret)
  171. ret = nouveau_bo_map(priv->bo);
  172. if (ret)
  173. nouveau_bo_ref(NULL, &priv->bo);
  174. }
  175. if (ret == 0) {
  176. nouveau_bo_wr32(priv->bo, 0x000, 0x00000000);
  177. priv->base.sync = nv17_fence_sync;
  178. }
  179. }
  180. if (ret)
  181. nv10_fence_destroy(dev, NVOBJ_ENGINE_FENCE);
  182. return ret;
  183. }