nouveau_state.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_gpio.h"
  38. #include "nouveau_pm.h"
  39. #include "nv50_display.h"
  40. #include "nouveau_fence.h"
  41. #include "nouveau_software.h"
  42. static void nouveau_stub_takedown(struct drm_device *dev) {}
  43. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  44. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  45. {
  46. struct drm_nouveau_private *dev_priv = dev->dev_private;
  47. struct nouveau_engine *engine = &dev_priv->engine;
  48. switch (dev_priv->chipset & 0xf0) {
  49. case 0x00:
  50. engine->instmem.init = nv04_instmem_init;
  51. engine->instmem.takedown = nv04_instmem_takedown;
  52. engine->instmem.suspend = nv04_instmem_suspend;
  53. engine->instmem.resume = nv04_instmem_resume;
  54. engine->instmem.get = nv04_instmem_get;
  55. engine->instmem.put = nv04_instmem_put;
  56. engine->instmem.map = nv04_instmem_map;
  57. engine->instmem.unmap = nv04_instmem_unmap;
  58. engine->instmem.flush = nv04_instmem_flush;
  59. engine->mc.init = nv04_mc_init;
  60. engine->mc.takedown = nv04_mc_takedown;
  61. engine->timer.init = nv04_timer_init;
  62. engine->timer.read = nv04_timer_read;
  63. engine->timer.takedown = nv04_timer_takedown;
  64. engine->fb.init = nv04_fb_init;
  65. engine->fb.takedown = nv04_fb_takedown;
  66. engine->fifo.channels = 16;
  67. engine->fifo.init = nv04_fifo_init;
  68. engine->fifo.takedown = nv04_fifo_fini;
  69. engine->fifo.disable = nv04_fifo_disable;
  70. engine->fifo.enable = nv04_fifo_enable;
  71. engine->fifo.reassign = nv04_fifo_reassign;
  72. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  73. engine->fifo.channel_id = nv04_fifo_channel_id;
  74. engine->fifo.create_context = nv04_fifo_create_context;
  75. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  76. engine->fifo.load_context = nv04_fifo_load_context;
  77. engine->fifo.unload_context = nv04_fifo_unload_context;
  78. engine->display.early_init = nv04_display_early_init;
  79. engine->display.late_takedown = nv04_display_late_takedown;
  80. engine->display.create = nv04_display_create;
  81. engine->display.destroy = nv04_display_destroy;
  82. engine->display.init = nv04_display_init;
  83. engine->display.fini = nv04_display_fini;
  84. engine->pm.clocks_get = nv04_pm_clocks_get;
  85. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  86. engine->pm.clocks_set = nv04_pm_clocks_set;
  87. engine->vram.init = nv04_fb_vram_init;
  88. engine->vram.takedown = nouveau_stub_takedown;
  89. engine->vram.flags_valid = nouveau_mem_flags_valid;
  90. break;
  91. case 0x10:
  92. engine->instmem.init = nv04_instmem_init;
  93. engine->instmem.takedown = nv04_instmem_takedown;
  94. engine->instmem.suspend = nv04_instmem_suspend;
  95. engine->instmem.resume = nv04_instmem_resume;
  96. engine->instmem.get = nv04_instmem_get;
  97. engine->instmem.put = nv04_instmem_put;
  98. engine->instmem.map = nv04_instmem_map;
  99. engine->instmem.unmap = nv04_instmem_unmap;
  100. engine->instmem.flush = nv04_instmem_flush;
  101. engine->mc.init = nv04_mc_init;
  102. engine->mc.takedown = nv04_mc_takedown;
  103. engine->timer.init = nv04_timer_init;
  104. engine->timer.read = nv04_timer_read;
  105. engine->timer.takedown = nv04_timer_takedown;
  106. engine->fb.init = nv10_fb_init;
  107. engine->fb.takedown = nv10_fb_takedown;
  108. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  109. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  110. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  111. engine->fifo.channels = 32;
  112. engine->fifo.init = nv10_fifo_init;
  113. engine->fifo.takedown = nv04_fifo_fini;
  114. engine->fifo.disable = nv04_fifo_disable;
  115. engine->fifo.enable = nv04_fifo_enable;
  116. engine->fifo.reassign = nv04_fifo_reassign;
  117. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  118. engine->fifo.channel_id = nv10_fifo_channel_id;
  119. engine->fifo.create_context = nv10_fifo_create_context;
  120. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  121. engine->fifo.load_context = nv10_fifo_load_context;
  122. engine->fifo.unload_context = nv10_fifo_unload_context;
  123. engine->display.early_init = nv04_display_early_init;
  124. engine->display.late_takedown = nv04_display_late_takedown;
  125. engine->display.create = nv04_display_create;
  126. engine->display.destroy = nv04_display_destroy;
  127. engine->display.init = nv04_display_init;
  128. engine->display.fini = nv04_display_fini;
  129. engine->gpio.drive = nv10_gpio_drive;
  130. engine->gpio.sense = nv10_gpio_sense;
  131. engine->pm.clocks_get = nv04_pm_clocks_get;
  132. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  133. engine->pm.clocks_set = nv04_pm_clocks_set;
  134. if (dev_priv->chipset == 0x1a ||
  135. dev_priv->chipset == 0x1f)
  136. engine->vram.init = nv1a_fb_vram_init;
  137. else
  138. engine->vram.init = nv10_fb_vram_init;
  139. engine->vram.takedown = nouveau_stub_takedown;
  140. engine->vram.flags_valid = nouveau_mem_flags_valid;
  141. break;
  142. case 0x20:
  143. engine->instmem.init = nv04_instmem_init;
  144. engine->instmem.takedown = nv04_instmem_takedown;
  145. engine->instmem.suspend = nv04_instmem_suspend;
  146. engine->instmem.resume = nv04_instmem_resume;
  147. engine->instmem.get = nv04_instmem_get;
  148. engine->instmem.put = nv04_instmem_put;
  149. engine->instmem.map = nv04_instmem_map;
  150. engine->instmem.unmap = nv04_instmem_unmap;
  151. engine->instmem.flush = nv04_instmem_flush;
  152. engine->mc.init = nv04_mc_init;
  153. engine->mc.takedown = nv04_mc_takedown;
  154. engine->timer.init = nv04_timer_init;
  155. engine->timer.read = nv04_timer_read;
  156. engine->timer.takedown = nv04_timer_takedown;
  157. engine->fb.init = nv20_fb_init;
  158. engine->fb.takedown = nv20_fb_takedown;
  159. engine->fb.init_tile_region = nv20_fb_init_tile_region;
  160. engine->fb.set_tile_region = nv20_fb_set_tile_region;
  161. engine->fb.free_tile_region = nv20_fb_free_tile_region;
  162. engine->fifo.channels = 32;
  163. engine->fifo.init = nv10_fifo_init;
  164. engine->fifo.takedown = nv04_fifo_fini;
  165. engine->fifo.disable = nv04_fifo_disable;
  166. engine->fifo.enable = nv04_fifo_enable;
  167. engine->fifo.reassign = nv04_fifo_reassign;
  168. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  169. engine->fifo.channel_id = nv10_fifo_channel_id;
  170. engine->fifo.create_context = nv10_fifo_create_context;
  171. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  172. engine->fifo.load_context = nv10_fifo_load_context;
  173. engine->fifo.unload_context = nv10_fifo_unload_context;
  174. engine->display.early_init = nv04_display_early_init;
  175. engine->display.late_takedown = nv04_display_late_takedown;
  176. engine->display.create = nv04_display_create;
  177. engine->display.destroy = nv04_display_destroy;
  178. engine->display.init = nv04_display_init;
  179. engine->display.fini = nv04_display_fini;
  180. engine->gpio.drive = nv10_gpio_drive;
  181. engine->gpio.sense = nv10_gpio_sense;
  182. engine->pm.clocks_get = nv04_pm_clocks_get;
  183. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  184. engine->pm.clocks_set = nv04_pm_clocks_set;
  185. engine->vram.init = nv20_fb_vram_init;
  186. engine->vram.takedown = nouveau_stub_takedown;
  187. engine->vram.flags_valid = nouveau_mem_flags_valid;
  188. break;
  189. case 0x30:
  190. engine->instmem.init = nv04_instmem_init;
  191. engine->instmem.takedown = nv04_instmem_takedown;
  192. engine->instmem.suspend = nv04_instmem_suspend;
  193. engine->instmem.resume = nv04_instmem_resume;
  194. engine->instmem.get = nv04_instmem_get;
  195. engine->instmem.put = nv04_instmem_put;
  196. engine->instmem.map = nv04_instmem_map;
  197. engine->instmem.unmap = nv04_instmem_unmap;
  198. engine->instmem.flush = nv04_instmem_flush;
  199. engine->mc.init = nv04_mc_init;
  200. engine->mc.takedown = nv04_mc_takedown;
  201. engine->timer.init = nv04_timer_init;
  202. engine->timer.read = nv04_timer_read;
  203. engine->timer.takedown = nv04_timer_takedown;
  204. engine->fb.init = nv30_fb_init;
  205. engine->fb.takedown = nv30_fb_takedown;
  206. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  207. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  208. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  209. engine->fifo.channels = 32;
  210. engine->fifo.init = nv10_fifo_init;
  211. engine->fifo.takedown = nv04_fifo_fini;
  212. engine->fifo.disable = nv04_fifo_disable;
  213. engine->fifo.enable = nv04_fifo_enable;
  214. engine->fifo.reassign = nv04_fifo_reassign;
  215. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  216. engine->fifo.channel_id = nv10_fifo_channel_id;
  217. engine->fifo.create_context = nv10_fifo_create_context;
  218. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  219. engine->fifo.load_context = nv10_fifo_load_context;
  220. engine->fifo.unload_context = nv10_fifo_unload_context;
  221. engine->display.early_init = nv04_display_early_init;
  222. engine->display.late_takedown = nv04_display_late_takedown;
  223. engine->display.create = nv04_display_create;
  224. engine->display.destroy = nv04_display_destroy;
  225. engine->display.init = nv04_display_init;
  226. engine->display.fini = nv04_display_fini;
  227. engine->gpio.drive = nv10_gpio_drive;
  228. engine->gpio.sense = nv10_gpio_sense;
  229. engine->pm.clocks_get = nv04_pm_clocks_get;
  230. engine->pm.clocks_pre = nv04_pm_clocks_pre;
  231. engine->pm.clocks_set = nv04_pm_clocks_set;
  232. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  233. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  234. engine->vram.init = nv20_fb_vram_init;
  235. engine->vram.takedown = nouveau_stub_takedown;
  236. engine->vram.flags_valid = nouveau_mem_flags_valid;
  237. break;
  238. case 0x40:
  239. case 0x60:
  240. engine->instmem.init = nv04_instmem_init;
  241. engine->instmem.takedown = nv04_instmem_takedown;
  242. engine->instmem.suspend = nv04_instmem_suspend;
  243. engine->instmem.resume = nv04_instmem_resume;
  244. engine->instmem.get = nv04_instmem_get;
  245. engine->instmem.put = nv04_instmem_put;
  246. engine->instmem.map = nv04_instmem_map;
  247. engine->instmem.unmap = nv04_instmem_unmap;
  248. engine->instmem.flush = nv04_instmem_flush;
  249. engine->mc.init = nv40_mc_init;
  250. engine->mc.takedown = nv40_mc_takedown;
  251. engine->timer.init = nv04_timer_init;
  252. engine->timer.read = nv04_timer_read;
  253. engine->timer.takedown = nv04_timer_takedown;
  254. engine->fb.init = nv40_fb_init;
  255. engine->fb.takedown = nv40_fb_takedown;
  256. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  257. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  258. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  259. engine->fifo.channels = 32;
  260. engine->fifo.init = nv40_fifo_init;
  261. engine->fifo.takedown = nv04_fifo_fini;
  262. engine->fifo.disable = nv04_fifo_disable;
  263. engine->fifo.enable = nv04_fifo_enable;
  264. engine->fifo.reassign = nv04_fifo_reassign;
  265. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  266. engine->fifo.channel_id = nv10_fifo_channel_id;
  267. engine->fifo.create_context = nv40_fifo_create_context;
  268. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  269. engine->fifo.load_context = nv40_fifo_load_context;
  270. engine->fifo.unload_context = nv40_fifo_unload_context;
  271. engine->display.early_init = nv04_display_early_init;
  272. engine->display.late_takedown = nv04_display_late_takedown;
  273. engine->display.create = nv04_display_create;
  274. engine->display.destroy = nv04_display_destroy;
  275. engine->display.init = nv04_display_init;
  276. engine->display.fini = nv04_display_fini;
  277. engine->gpio.init = nv10_gpio_init;
  278. engine->gpio.fini = nv10_gpio_fini;
  279. engine->gpio.drive = nv10_gpio_drive;
  280. engine->gpio.sense = nv10_gpio_sense;
  281. engine->gpio.irq_enable = nv10_gpio_irq_enable;
  282. engine->pm.clocks_get = nv40_pm_clocks_get;
  283. engine->pm.clocks_pre = nv40_pm_clocks_pre;
  284. engine->pm.clocks_set = nv40_pm_clocks_set;
  285. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  286. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  287. engine->pm.temp_get = nv40_temp_get;
  288. engine->pm.pwm_get = nv40_pm_pwm_get;
  289. engine->pm.pwm_set = nv40_pm_pwm_set;
  290. engine->vram.init = nv40_fb_vram_init;
  291. engine->vram.takedown = nouveau_stub_takedown;
  292. engine->vram.flags_valid = nouveau_mem_flags_valid;
  293. break;
  294. case 0x50:
  295. case 0x80: /* gotta love NVIDIA's consistency.. */
  296. case 0x90:
  297. case 0xa0:
  298. engine->instmem.init = nv50_instmem_init;
  299. engine->instmem.takedown = nv50_instmem_takedown;
  300. engine->instmem.suspend = nv50_instmem_suspend;
  301. engine->instmem.resume = nv50_instmem_resume;
  302. engine->instmem.get = nv50_instmem_get;
  303. engine->instmem.put = nv50_instmem_put;
  304. engine->instmem.map = nv50_instmem_map;
  305. engine->instmem.unmap = nv50_instmem_unmap;
  306. if (dev_priv->chipset == 0x50)
  307. engine->instmem.flush = nv50_instmem_flush;
  308. else
  309. engine->instmem.flush = nv84_instmem_flush;
  310. engine->mc.init = nv50_mc_init;
  311. engine->mc.takedown = nv50_mc_takedown;
  312. engine->timer.init = nv04_timer_init;
  313. engine->timer.read = nv04_timer_read;
  314. engine->timer.takedown = nv04_timer_takedown;
  315. engine->fb.init = nv50_fb_init;
  316. engine->fb.takedown = nv50_fb_takedown;
  317. engine->fifo.channels = 128;
  318. engine->fifo.init = nv50_fifo_init;
  319. engine->fifo.takedown = nv50_fifo_takedown;
  320. engine->fifo.disable = nv04_fifo_disable;
  321. engine->fifo.enable = nv04_fifo_enable;
  322. engine->fifo.reassign = nv04_fifo_reassign;
  323. engine->fifo.channel_id = nv50_fifo_channel_id;
  324. engine->fifo.create_context = nv50_fifo_create_context;
  325. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  326. engine->fifo.load_context = nv50_fifo_load_context;
  327. engine->fifo.unload_context = nv50_fifo_unload_context;
  328. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  329. engine->display.early_init = nv50_display_early_init;
  330. engine->display.late_takedown = nv50_display_late_takedown;
  331. engine->display.create = nv50_display_create;
  332. engine->display.destroy = nv50_display_destroy;
  333. engine->display.init = nv50_display_init;
  334. engine->display.fini = nv50_display_fini;
  335. engine->gpio.init = nv50_gpio_init;
  336. engine->gpio.fini = nv50_gpio_fini;
  337. engine->gpio.drive = nv50_gpio_drive;
  338. engine->gpio.sense = nv50_gpio_sense;
  339. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  340. switch (dev_priv->chipset) {
  341. case 0x84:
  342. case 0x86:
  343. case 0x92:
  344. case 0x94:
  345. case 0x96:
  346. case 0x98:
  347. case 0xa0:
  348. case 0xaa:
  349. case 0xac:
  350. case 0x50:
  351. engine->pm.clocks_get = nv50_pm_clocks_get;
  352. engine->pm.clocks_pre = nv50_pm_clocks_pre;
  353. engine->pm.clocks_set = nv50_pm_clocks_set;
  354. break;
  355. default:
  356. engine->pm.clocks_get = nva3_pm_clocks_get;
  357. engine->pm.clocks_pre = nva3_pm_clocks_pre;
  358. engine->pm.clocks_set = nva3_pm_clocks_set;
  359. break;
  360. }
  361. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  362. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  363. if (dev_priv->chipset >= 0x84)
  364. engine->pm.temp_get = nv84_temp_get;
  365. else
  366. engine->pm.temp_get = nv40_temp_get;
  367. engine->pm.pwm_get = nv50_pm_pwm_get;
  368. engine->pm.pwm_set = nv50_pm_pwm_set;
  369. engine->vram.init = nv50_vram_init;
  370. engine->vram.takedown = nv50_vram_fini;
  371. engine->vram.get = nv50_vram_new;
  372. engine->vram.put = nv50_vram_del;
  373. engine->vram.flags_valid = nv50_vram_flags_valid;
  374. break;
  375. case 0xc0:
  376. engine->instmem.init = nvc0_instmem_init;
  377. engine->instmem.takedown = nvc0_instmem_takedown;
  378. engine->instmem.suspend = nvc0_instmem_suspend;
  379. engine->instmem.resume = nvc0_instmem_resume;
  380. engine->instmem.get = nv50_instmem_get;
  381. engine->instmem.put = nv50_instmem_put;
  382. engine->instmem.map = nv50_instmem_map;
  383. engine->instmem.unmap = nv50_instmem_unmap;
  384. engine->instmem.flush = nv84_instmem_flush;
  385. engine->mc.init = nv50_mc_init;
  386. engine->mc.takedown = nv50_mc_takedown;
  387. engine->timer.init = nv04_timer_init;
  388. engine->timer.read = nv04_timer_read;
  389. engine->timer.takedown = nv04_timer_takedown;
  390. engine->fb.init = nvc0_fb_init;
  391. engine->fb.takedown = nvc0_fb_takedown;
  392. engine->fifo.channels = 128;
  393. engine->fifo.init = nvc0_fifo_init;
  394. engine->fifo.takedown = nvc0_fifo_takedown;
  395. engine->fifo.disable = nvc0_fifo_disable;
  396. engine->fifo.enable = nvc0_fifo_enable;
  397. engine->fifo.reassign = nvc0_fifo_reassign;
  398. engine->fifo.channel_id = nvc0_fifo_channel_id;
  399. engine->fifo.create_context = nvc0_fifo_create_context;
  400. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  401. engine->fifo.load_context = nvc0_fifo_load_context;
  402. engine->fifo.unload_context = nvc0_fifo_unload_context;
  403. engine->display.early_init = nv50_display_early_init;
  404. engine->display.late_takedown = nv50_display_late_takedown;
  405. engine->display.create = nv50_display_create;
  406. engine->display.destroy = nv50_display_destroy;
  407. engine->display.init = nv50_display_init;
  408. engine->display.fini = nv50_display_fini;
  409. engine->gpio.init = nv50_gpio_init;
  410. engine->gpio.fini = nv50_gpio_fini;
  411. engine->gpio.drive = nv50_gpio_drive;
  412. engine->gpio.sense = nv50_gpio_sense;
  413. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  414. engine->vram.init = nvc0_vram_init;
  415. engine->vram.takedown = nv50_vram_fini;
  416. engine->vram.get = nvc0_vram_new;
  417. engine->vram.put = nv50_vram_del;
  418. engine->vram.flags_valid = nvc0_vram_flags_valid;
  419. engine->pm.temp_get = nv84_temp_get;
  420. engine->pm.clocks_get = nvc0_pm_clocks_get;
  421. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  422. engine->pm.clocks_set = nvc0_pm_clocks_set;
  423. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  424. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  425. engine->pm.pwm_get = nv50_pm_pwm_get;
  426. engine->pm.pwm_set = nv50_pm_pwm_set;
  427. break;
  428. case 0xd0:
  429. engine->instmem.init = nvc0_instmem_init;
  430. engine->instmem.takedown = nvc0_instmem_takedown;
  431. engine->instmem.suspend = nvc0_instmem_suspend;
  432. engine->instmem.resume = nvc0_instmem_resume;
  433. engine->instmem.get = nv50_instmem_get;
  434. engine->instmem.put = nv50_instmem_put;
  435. engine->instmem.map = nv50_instmem_map;
  436. engine->instmem.unmap = nv50_instmem_unmap;
  437. engine->instmem.flush = nv84_instmem_flush;
  438. engine->mc.init = nv50_mc_init;
  439. engine->mc.takedown = nv50_mc_takedown;
  440. engine->timer.init = nv04_timer_init;
  441. engine->timer.read = nv04_timer_read;
  442. engine->timer.takedown = nv04_timer_takedown;
  443. engine->fb.init = nvc0_fb_init;
  444. engine->fb.takedown = nvc0_fb_takedown;
  445. engine->fifo.channels = 128;
  446. engine->fifo.init = nvc0_fifo_init;
  447. engine->fifo.takedown = nvc0_fifo_takedown;
  448. engine->fifo.disable = nvc0_fifo_disable;
  449. engine->fifo.enable = nvc0_fifo_enable;
  450. engine->fifo.reassign = nvc0_fifo_reassign;
  451. engine->fifo.channel_id = nvc0_fifo_channel_id;
  452. engine->fifo.create_context = nvc0_fifo_create_context;
  453. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  454. engine->fifo.load_context = nvc0_fifo_load_context;
  455. engine->fifo.unload_context = nvc0_fifo_unload_context;
  456. engine->display.early_init = nouveau_stub_init;
  457. engine->display.late_takedown = nouveau_stub_takedown;
  458. engine->display.create = nvd0_display_create;
  459. engine->display.destroy = nvd0_display_destroy;
  460. engine->display.init = nvd0_display_init;
  461. engine->display.fini = nvd0_display_fini;
  462. engine->gpio.init = nv50_gpio_init;
  463. engine->gpio.fini = nv50_gpio_fini;
  464. engine->gpio.drive = nvd0_gpio_drive;
  465. engine->gpio.sense = nvd0_gpio_sense;
  466. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  467. engine->vram.init = nvc0_vram_init;
  468. engine->vram.takedown = nv50_vram_fini;
  469. engine->vram.get = nvc0_vram_new;
  470. engine->vram.put = nv50_vram_del;
  471. engine->vram.flags_valid = nvc0_vram_flags_valid;
  472. engine->pm.temp_get = nv84_temp_get;
  473. engine->pm.clocks_get = nvc0_pm_clocks_get;
  474. engine->pm.clocks_pre = nvc0_pm_clocks_pre;
  475. engine->pm.clocks_set = nvc0_pm_clocks_set;
  476. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  477. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  478. break;
  479. case 0xe0:
  480. engine->instmem.init = nvc0_instmem_init;
  481. engine->instmem.takedown = nvc0_instmem_takedown;
  482. engine->instmem.suspend = nvc0_instmem_suspend;
  483. engine->instmem.resume = nvc0_instmem_resume;
  484. engine->instmem.get = nv50_instmem_get;
  485. engine->instmem.put = nv50_instmem_put;
  486. engine->instmem.map = nv50_instmem_map;
  487. engine->instmem.unmap = nv50_instmem_unmap;
  488. engine->instmem.flush = nv84_instmem_flush;
  489. engine->mc.init = nv50_mc_init;
  490. engine->mc.takedown = nv50_mc_takedown;
  491. engine->timer.init = nv04_timer_init;
  492. engine->timer.read = nv04_timer_read;
  493. engine->timer.takedown = nv04_timer_takedown;
  494. engine->fb.init = nvc0_fb_init;
  495. engine->fb.takedown = nvc0_fb_takedown;
  496. engine->fifo.channels = 4096;
  497. engine->fifo.init = nve0_fifo_init;
  498. engine->fifo.takedown = nve0_fifo_takedown;
  499. engine->fifo.disable = nvc0_fifo_disable;
  500. engine->fifo.enable = nvc0_fifo_enable;
  501. engine->fifo.reassign = nvc0_fifo_reassign;
  502. engine->fifo.channel_id = nve0_fifo_channel_id;
  503. engine->fifo.create_context = nve0_fifo_create_context;
  504. engine->fifo.destroy_context = nve0_fifo_destroy_context;
  505. engine->fifo.load_context = nvc0_fifo_load_context;
  506. engine->fifo.unload_context = nve0_fifo_unload_context;
  507. engine->display.early_init = nouveau_stub_init;
  508. engine->display.late_takedown = nouveau_stub_takedown;
  509. engine->display.create = nvd0_display_create;
  510. engine->display.destroy = nvd0_display_destroy;
  511. engine->display.init = nvd0_display_init;
  512. engine->display.fini = nvd0_display_fini;
  513. engine->gpio.init = nv50_gpio_init;
  514. engine->gpio.fini = nv50_gpio_fini;
  515. engine->gpio.drive = nvd0_gpio_drive;
  516. engine->gpio.sense = nvd0_gpio_sense;
  517. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  518. engine->vram.init = nvc0_vram_init;
  519. engine->vram.takedown = nv50_vram_fini;
  520. engine->vram.get = nvc0_vram_new;
  521. engine->vram.put = nv50_vram_del;
  522. engine->vram.flags_valid = nvc0_vram_flags_valid;
  523. break;
  524. default:
  525. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  526. return 1;
  527. }
  528. /* headless mode */
  529. if (nouveau_modeset == 2) {
  530. engine->display.early_init = nouveau_stub_init;
  531. engine->display.late_takedown = nouveau_stub_takedown;
  532. engine->display.create = nouveau_stub_init;
  533. engine->display.init = nouveau_stub_init;
  534. engine->display.destroy = nouveau_stub_takedown;
  535. }
  536. return 0;
  537. }
  538. static unsigned int
  539. nouveau_vga_set_decode(void *priv, bool state)
  540. {
  541. struct drm_device *dev = priv;
  542. struct drm_nouveau_private *dev_priv = dev->dev_private;
  543. if (dev_priv->chipset >= 0x40)
  544. nv_wr32(dev, 0x88054, state);
  545. else
  546. nv_wr32(dev, 0x1854, state);
  547. if (state)
  548. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  549. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  550. else
  551. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  552. }
  553. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  554. enum vga_switcheroo_state state)
  555. {
  556. struct drm_device *dev = pci_get_drvdata(pdev);
  557. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  558. if (state == VGA_SWITCHEROO_ON) {
  559. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  560. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  561. nouveau_pci_resume(pdev);
  562. drm_kms_helper_poll_enable(dev);
  563. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  564. } else {
  565. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  566. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  567. drm_kms_helper_poll_disable(dev);
  568. nouveau_switcheroo_optimus_dsm();
  569. nouveau_pci_suspend(pdev, pmm);
  570. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  571. }
  572. }
  573. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  574. {
  575. struct drm_device *dev = pci_get_drvdata(pdev);
  576. nouveau_fbcon_output_poll_changed(dev);
  577. }
  578. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  579. {
  580. struct drm_device *dev = pci_get_drvdata(pdev);
  581. bool can_switch;
  582. spin_lock(&dev->count_lock);
  583. can_switch = (dev->open_count == 0);
  584. spin_unlock(&dev->count_lock);
  585. return can_switch;
  586. }
  587. static void
  588. nouveau_card_channel_fini(struct drm_device *dev)
  589. {
  590. struct drm_nouveau_private *dev_priv = dev->dev_private;
  591. if (dev_priv->channel)
  592. nouveau_channel_put_unlocked(&dev_priv->channel);
  593. }
  594. static int
  595. nouveau_card_channel_init(struct drm_device *dev)
  596. {
  597. struct drm_nouveau_private *dev_priv = dev->dev_private;
  598. struct nouveau_channel *chan;
  599. int ret, oclass;
  600. ret = nouveau_channel_alloc(dev, &chan, NULL, NvDmaFB, NvDmaTT);
  601. dev_priv->channel = chan;
  602. if (ret)
  603. return ret;
  604. mutex_unlock(&dev_priv->channel->mutex);
  605. if (dev_priv->card_type <= NV_50) {
  606. if (dev_priv->card_type < NV_50)
  607. oclass = 0x0039;
  608. else
  609. oclass = 0x5039;
  610. ret = nouveau_gpuobj_gr_new(chan, NvM2MF, oclass);
  611. if (ret)
  612. goto error;
  613. ret = nouveau_notifier_alloc(chan, NvNotify0, 32, 0xfe0, 0x1000,
  614. &chan->m2mf_ntfy);
  615. if (ret)
  616. goto error;
  617. ret = RING_SPACE(chan, 6);
  618. if (ret)
  619. goto error;
  620. BEGIN_NV04(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_NAME, 1);
  621. OUT_RING (chan, NvM2MF);
  622. BEGIN_NV04(chan, NvSubM2MF, NV_MEMORY_TO_MEMORY_FORMAT_DMA_NOTIFY, 3);
  623. OUT_RING (chan, NvNotify0);
  624. OUT_RING (chan, chan->vram_handle);
  625. OUT_RING (chan, chan->gart_handle);
  626. } else
  627. if (dev_priv->card_type <= NV_D0) {
  628. ret = nouveau_gpuobj_gr_new(chan, 0x9039, 0x9039);
  629. if (ret)
  630. goto error;
  631. ret = RING_SPACE(chan, 2);
  632. if (ret)
  633. goto error;
  634. BEGIN_NVC0(chan, NvSubM2MF, 0x0000, 1);
  635. OUT_RING (chan, 0x00009039);
  636. } else
  637. if (dev_priv->card_type <= NV_E0) {
  638. /* not used, but created to get a graph context */
  639. ret = nouveau_gpuobj_gr_new(chan, 0xa040, 0xa040);
  640. if (ret)
  641. goto error;
  642. /* bind strange copy engine to subchannel 4 (fixed...) */
  643. ret = RING_SPACE(chan, 2);
  644. if (ret)
  645. goto error;
  646. BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
  647. OUT_RING (chan, 0x0000a0b5);
  648. }
  649. FIRE_RING (chan);
  650. error:
  651. if (ret)
  652. nouveau_card_channel_fini(dev);
  653. return ret;
  654. }
  655. static const struct vga_switcheroo_client_ops nouveau_switcheroo_ops = {
  656. .set_gpu_state = nouveau_switcheroo_set_state,
  657. .reprobe = nouveau_switcheroo_reprobe,
  658. .can_switch = nouveau_switcheroo_can_switch,
  659. };
  660. int
  661. nouveau_card_init(struct drm_device *dev)
  662. {
  663. struct drm_nouveau_private *dev_priv = dev->dev_private;
  664. struct nouveau_engine *engine;
  665. int ret, e = 0;
  666. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  667. vga_switcheroo_register_client(dev->pdev, &nouveau_switcheroo_ops);
  668. /* Initialise internal driver API hooks */
  669. ret = nouveau_init_engine_ptrs(dev);
  670. if (ret)
  671. goto out;
  672. engine = &dev_priv->engine;
  673. spin_lock_init(&dev_priv->channels.lock);
  674. spin_lock_init(&dev_priv->tile.lock);
  675. spin_lock_init(&dev_priv->context_switch_lock);
  676. spin_lock_init(&dev_priv->vm_lock);
  677. /* Make the CRTCs and I2C buses accessible */
  678. ret = engine->display.early_init(dev);
  679. if (ret)
  680. goto out;
  681. /* Parse BIOS tables / Run init tables if card not POSTed */
  682. ret = nouveau_bios_init(dev);
  683. if (ret)
  684. goto out_display_early;
  685. /* workaround an odd issue on nvc1 by disabling the device's
  686. * nosnoop capability. hopefully won't cause issues until a
  687. * better fix is found - assuming there is one...
  688. */
  689. if (dev_priv->chipset == 0xc1) {
  690. nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
  691. }
  692. /* PMC */
  693. ret = engine->mc.init(dev);
  694. if (ret)
  695. goto out_bios;
  696. /* PTIMER */
  697. ret = engine->timer.init(dev);
  698. if (ret)
  699. goto out_mc;
  700. /* PFB */
  701. ret = engine->fb.init(dev);
  702. if (ret)
  703. goto out_timer;
  704. ret = engine->vram.init(dev);
  705. if (ret)
  706. goto out_fb;
  707. /* PGPIO */
  708. ret = nouveau_gpio_create(dev);
  709. if (ret)
  710. goto out_vram;
  711. ret = nouveau_gpuobj_init(dev);
  712. if (ret)
  713. goto out_gpio;
  714. ret = engine->instmem.init(dev);
  715. if (ret)
  716. goto out_gpuobj;
  717. ret = nouveau_mem_vram_init(dev);
  718. if (ret)
  719. goto out_instmem;
  720. ret = nouveau_mem_gart_init(dev);
  721. if (ret)
  722. goto out_ttmvram;
  723. if (!dev_priv->noaccel) {
  724. switch (dev_priv->card_type) {
  725. case NV_04:
  726. nv04_fence_create(dev);
  727. break;
  728. case NV_10:
  729. case NV_20:
  730. case NV_30:
  731. case NV_40:
  732. case NV_50:
  733. if (dev_priv->chipset < 0x84)
  734. nv10_fence_create(dev);
  735. else
  736. nv84_fence_create(dev);
  737. break;
  738. case NV_C0:
  739. case NV_D0:
  740. case NV_E0:
  741. nvc0_fence_create(dev);
  742. break;
  743. default:
  744. break;
  745. }
  746. switch (dev_priv->card_type) {
  747. case NV_04:
  748. case NV_10:
  749. case NV_20:
  750. case NV_30:
  751. case NV_40:
  752. nv04_software_create(dev);
  753. break;
  754. case NV_50:
  755. nv50_software_create(dev);
  756. break;
  757. case NV_C0:
  758. case NV_D0:
  759. case NV_E0:
  760. nvc0_software_create(dev);
  761. break;
  762. default:
  763. break;
  764. }
  765. switch (dev_priv->card_type) {
  766. case NV_04:
  767. nv04_graph_create(dev);
  768. break;
  769. case NV_10:
  770. nv10_graph_create(dev);
  771. break;
  772. case NV_20:
  773. case NV_30:
  774. nv20_graph_create(dev);
  775. break;
  776. case NV_40:
  777. nv40_graph_create(dev);
  778. break;
  779. case NV_50:
  780. nv50_graph_create(dev);
  781. break;
  782. case NV_C0:
  783. case NV_D0:
  784. nvc0_graph_create(dev);
  785. break;
  786. case NV_E0:
  787. nve0_graph_create(dev);
  788. break;
  789. default:
  790. break;
  791. }
  792. switch (dev_priv->chipset) {
  793. case 0x84:
  794. case 0x86:
  795. case 0x92:
  796. case 0x94:
  797. case 0x96:
  798. case 0xa0:
  799. nv84_crypt_create(dev);
  800. break;
  801. case 0x98:
  802. case 0xaa:
  803. case 0xac:
  804. nv98_crypt_create(dev);
  805. break;
  806. }
  807. switch (dev_priv->card_type) {
  808. case NV_50:
  809. switch (dev_priv->chipset) {
  810. case 0xa3:
  811. case 0xa5:
  812. case 0xa8:
  813. case 0xaf:
  814. nva3_copy_create(dev);
  815. break;
  816. }
  817. break;
  818. case NV_C0:
  819. nvc0_copy_create(dev, 0);
  820. nvc0_copy_create(dev, 1);
  821. break;
  822. default:
  823. break;
  824. }
  825. if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
  826. nv84_bsp_create(dev);
  827. nv84_vp_create(dev);
  828. nv98_ppp_create(dev);
  829. } else
  830. if (dev_priv->chipset >= 0x84) {
  831. nv50_mpeg_create(dev);
  832. nv84_bsp_create(dev);
  833. nv84_vp_create(dev);
  834. } else
  835. if (dev_priv->chipset >= 0x50) {
  836. nv50_mpeg_create(dev);
  837. } else
  838. if (dev_priv->card_type == NV_40 ||
  839. dev_priv->chipset == 0x31 ||
  840. dev_priv->chipset == 0x34 ||
  841. dev_priv->chipset == 0x36) {
  842. nv31_mpeg_create(dev);
  843. }
  844. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  845. if (dev_priv->eng[e]) {
  846. ret = dev_priv->eng[e]->init(dev, e);
  847. if (ret)
  848. goto out_engine;
  849. }
  850. }
  851. /* PFIFO */
  852. ret = engine->fifo.init(dev);
  853. if (ret)
  854. goto out_engine;
  855. }
  856. ret = nouveau_irq_init(dev);
  857. if (ret)
  858. goto out_fifo;
  859. ret = nouveau_display_create(dev);
  860. if (ret)
  861. goto out_irq;
  862. nouveau_backlight_init(dev);
  863. nouveau_pm_init(dev);
  864. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  865. ret = nouveau_card_channel_init(dev);
  866. if (ret)
  867. goto out_pm;
  868. }
  869. if (dev->mode_config.num_crtc) {
  870. ret = nouveau_display_init(dev);
  871. if (ret)
  872. goto out_chan;
  873. nouveau_fbcon_init(dev);
  874. }
  875. return 0;
  876. out_chan:
  877. nouveau_card_channel_fini(dev);
  878. out_pm:
  879. nouveau_pm_fini(dev);
  880. nouveau_backlight_exit(dev);
  881. nouveau_display_destroy(dev);
  882. out_irq:
  883. nouveau_irq_fini(dev);
  884. out_fifo:
  885. if (!dev_priv->noaccel)
  886. engine->fifo.takedown(dev);
  887. out_engine:
  888. if (!dev_priv->noaccel) {
  889. for (e = e - 1; e >= 0; e--) {
  890. if (!dev_priv->eng[e])
  891. continue;
  892. dev_priv->eng[e]->fini(dev, e, false);
  893. dev_priv->eng[e]->destroy(dev,e );
  894. }
  895. }
  896. nouveau_mem_gart_fini(dev);
  897. out_ttmvram:
  898. nouveau_mem_vram_fini(dev);
  899. out_instmem:
  900. engine->instmem.takedown(dev);
  901. out_gpuobj:
  902. nouveau_gpuobj_takedown(dev);
  903. out_gpio:
  904. nouveau_gpio_destroy(dev);
  905. out_vram:
  906. engine->vram.takedown(dev);
  907. out_fb:
  908. engine->fb.takedown(dev);
  909. out_timer:
  910. engine->timer.takedown(dev);
  911. out_mc:
  912. engine->mc.takedown(dev);
  913. out_bios:
  914. nouveau_bios_takedown(dev);
  915. out_display_early:
  916. engine->display.late_takedown(dev);
  917. out:
  918. vga_client_register(dev->pdev, NULL, NULL, NULL);
  919. return ret;
  920. }
  921. static void nouveau_card_takedown(struct drm_device *dev)
  922. {
  923. struct drm_nouveau_private *dev_priv = dev->dev_private;
  924. struct nouveau_engine *engine = &dev_priv->engine;
  925. int e;
  926. if (dev->mode_config.num_crtc) {
  927. nouveau_fbcon_fini(dev);
  928. nouveau_display_fini(dev);
  929. }
  930. nouveau_card_channel_fini(dev);
  931. nouveau_pm_fini(dev);
  932. nouveau_backlight_exit(dev);
  933. nouveau_display_destroy(dev);
  934. if (!dev_priv->noaccel) {
  935. engine->fifo.takedown(dev);
  936. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  937. if (dev_priv->eng[e]) {
  938. dev_priv->eng[e]->fini(dev, e, false);
  939. dev_priv->eng[e]->destroy(dev,e );
  940. }
  941. }
  942. }
  943. if (dev_priv->vga_ram) {
  944. nouveau_bo_unpin(dev_priv->vga_ram);
  945. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  946. }
  947. mutex_lock(&dev->struct_mutex);
  948. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  949. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  950. mutex_unlock(&dev->struct_mutex);
  951. nouveau_mem_gart_fini(dev);
  952. nouveau_mem_vram_fini(dev);
  953. engine->instmem.takedown(dev);
  954. nouveau_gpuobj_takedown(dev);
  955. nouveau_gpio_destroy(dev);
  956. engine->vram.takedown(dev);
  957. engine->fb.takedown(dev);
  958. engine->timer.takedown(dev);
  959. engine->mc.takedown(dev);
  960. nouveau_bios_takedown(dev);
  961. engine->display.late_takedown(dev);
  962. nouveau_irq_fini(dev);
  963. vga_client_register(dev->pdev, NULL, NULL, NULL);
  964. }
  965. int
  966. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  967. {
  968. struct drm_nouveau_private *dev_priv = dev->dev_private;
  969. struct nouveau_fpriv *fpriv;
  970. int ret;
  971. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  972. if (unlikely(!fpriv))
  973. return -ENOMEM;
  974. spin_lock_init(&fpriv->lock);
  975. INIT_LIST_HEAD(&fpriv->channels);
  976. if (dev_priv->card_type == NV_50) {
  977. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  978. &fpriv->vm);
  979. if (ret) {
  980. kfree(fpriv);
  981. return ret;
  982. }
  983. } else
  984. if (dev_priv->card_type >= NV_C0) {
  985. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  986. &fpriv->vm);
  987. if (ret) {
  988. kfree(fpriv);
  989. return ret;
  990. }
  991. }
  992. file_priv->driver_priv = fpriv;
  993. return 0;
  994. }
  995. /* here a client dies, release the stuff that was allocated for its
  996. * file_priv */
  997. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  998. {
  999. nouveau_channel_cleanup(dev, file_priv);
  1000. }
  1001. void
  1002. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1003. {
  1004. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  1005. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  1006. kfree(fpriv);
  1007. }
  1008. /* first module load, setup the mmio/fb mapping */
  1009. /* KMS: we need mmio at load time, not when the first drm client opens. */
  1010. int nouveau_firstopen(struct drm_device *dev)
  1011. {
  1012. return 0;
  1013. }
  1014. /* if we have an OF card, copy vbios to RAMIN */
  1015. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  1016. {
  1017. #if defined(__powerpc__)
  1018. int size, i;
  1019. const uint32_t *bios;
  1020. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  1021. if (!dn) {
  1022. NV_INFO(dev, "Unable to get the OF node\n");
  1023. return;
  1024. }
  1025. bios = of_get_property(dn, "NVDA,BMP", &size);
  1026. if (bios) {
  1027. for (i = 0; i < size; i += 4)
  1028. nv_wi32(dev, i, bios[i/4]);
  1029. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  1030. } else {
  1031. NV_INFO(dev, "Unable to get the OF bios\n");
  1032. }
  1033. #endif
  1034. }
  1035. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  1036. {
  1037. struct pci_dev *pdev = dev->pdev;
  1038. struct apertures_struct *aper = alloc_apertures(3);
  1039. if (!aper)
  1040. return NULL;
  1041. aper->ranges[0].base = pci_resource_start(pdev, 1);
  1042. aper->ranges[0].size = pci_resource_len(pdev, 1);
  1043. aper->count = 1;
  1044. if (pci_resource_len(pdev, 2)) {
  1045. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  1046. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  1047. aper->count++;
  1048. }
  1049. if (pci_resource_len(pdev, 3)) {
  1050. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  1051. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  1052. aper->count++;
  1053. }
  1054. return aper;
  1055. }
  1056. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  1057. {
  1058. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1059. bool primary = false;
  1060. dev_priv->apertures = nouveau_get_apertures(dev);
  1061. if (!dev_priv->apertures)
  1062. return -ENOMEM;
  1063. #ifdef CONFIG_X86
  1064. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1065. #endif
  1066. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  1067. return 0;
  1068. }
  1069. int nouveau_load(struct drm_device *dev, unsigned long flags)
  1070. {
  1071. struct drm_nouveau_private *dev_priv;
  1072. unsigned long long offset, length;
  1073. uint32_t reg0 = ~0, strap;
  1074. int ret;
  1075. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1076. if (!dev_priv) {
  1077. ret = -ENOMEM;
  1078. goto err_out;
  1079. }
  1080. dev->dev_private = dev_priv;
  1081. dev_priv->dev = dev;
  1082. pci_set_master(dev->pdev);
  1083. dev_priv->flags = flags & NOUVEAU_FLAGS;
  1084. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  1085. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  1086. /* first up, map the start of mmio and determine the chipset */
  1087. dev_priv->mmio = ioremap(pci_resource_start(dev->pdev, 0), PAGE_SIZE);
  1088. if (dev_priv->mmio) {
  1089. #ifdef __BIG_ENDIAN
  1090. /* put the card into big-endian mode if it's not */
  1091. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  1092. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  1093. DRM_MEMORYBARRIER();
  1094. #endif
  1095. /* determine chipset and derive architecture from it */
  1096. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  1097. if ((reg0 & 0x0f000000) > 0) {
  1098. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  1099. switch (dev_priv->chipset & 0xf0) {
  1100. case 0x10:
  1101. case 0x20:
  1102. case 0x30:
  1103. dev_priv->card_type = dev_priv->chipset & 0xf0;
  1104. break;
  1105. case 0x40:
  1106. case 0x60:
  1107. dev_priv->card_type = NV_40;
  1108. break;
  1109. case 0x50:
  1110. case 0x80:
  1111. case 0x90:
  1112. case 0xa0:
  1113. dev_priv->card_type = NV_50;
  1114. break;
  1115. case 0xc0:
  1116. dev_priv->card_type = NV_C0;
  1117. break;
  1118. case 0xd0:
  1119. dev_priv->card_type = NV_D0;
  1120. break;
  1121. case 0xe0:
  1122. dev_priv->card_type = NV_E0;
  1123. break;
  1124. default:
  1125. break;
  1126. }
  1127. } else
  1128. if ((reg0 & 0xff00fff0) == 0x20004000) {
  1129. if (reg0 & 0x00f00000)
  1130. dev_priv->chipset = 0x05;
  1131. else
  1132. dev_priv->chipset = 0x04;
  1133. dev_priv->card_type = NV_04;
  1134. }
  1135. iounmap(dev_priv->mmio);
  1136. }
  1137. if (!dev_priv->card_type) {
  1138. NV_ERROR(dev, "unsupported chipset 0x%08x\n", reg0);
  1139. ret = -EINVAL;
  1140. goto err_priv;
  1141. }
  1142. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  1143. dev_priv->card_type, reg0);
  1144. /* map the mmio regs, limiting the amount to preserve vmap space */
  1145. offset = pci_resource_start(dev->pdev, 0);
  1146. length = pci_resource_len(dev->pdev, 0);
  1147. if (dev_priv->card_type < NV_E0)
  1148. length = min(length, (unsigned long long)0x00800000);
  1149. dev_priv->mmio = ioremap(offset, length);
  1150. if (!dev_priv->mmio) {
  1151. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  1152. "Please report your setup to " DRIVER_EMAIL "\n");
  1153. ret = -EINVAL;
  1154. goto err_priv;
  1155. }
  1156. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n", offset);
  1157. /* determine frequency of timing crystal */
  1158. strap = nv_rd32(dev, 0x101000);
  1159. if ( dev_priv->chipset < 0x17 ||
  1160. (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
  1161. strap &= 0x00000040;
  1162. else
  1163. strap &= 0x00400040;
  1164. switch (strap) {
  1165. case 0x00000000: dev_priv->crystal = 13500; break;
  1166. case 0x00000040: dev_priv->crystal = 14318; break;
  1167. case 0x00400000: dev_priv->crystal = 27000; break;
  1168. case 0x00400040: dev_priv->crystal = 25000; break;
  1169. }
  1170. NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
  1171. /* Determine whether we'll attempt acceleration or not, some
  1172. * cards are disabled by default here due to them being known
  1173. * non-functional, or never been tested due to lack of hw.
  1174. */
  1175. dev_priv->noaccel = !!nouveau_noaccel;
  1176. if (nouveau_noaccel == -1) {
  1177. switch (dev_priv->chipset) {
  1178. case 0xd9: /* known broken */
  1179. case 0xe4: /* needs binary driver firmware */
  1180. case 0xe7: /* needs binary driver firmware */
  1181. NV_INFO(dev, "acceleration disabled by default, pass "
  1182. "noaccel=0 to force enable\n");
  1183. dev_priv->noaccel = true;
  1184. break;
  1185. default:
  1186. dev_priv->noaccel = false;
  1187. break;
  1188. }
  1189. }
  1190. ret = nouveau_remove_conflicting_drivers(dev);
  1191. if (ret)
  1192. goto err_mmio;
  1193. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  1194. if (dev_priv->card_type >= NV_40) {
  1195. int ramin_bar = 2;
  1196. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  1197. ramin_bar = 3;
  1198. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  1199. dev_priv->ramin =
  1200. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  1201. dev_priv->ramin_size);
  1202. if (!dev_priv->ramin) {
  1203. NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
  1204. ret = -ENOMEM;
  1205. goto err_mmio;
  1206. }
  1207. } else {
  1208. dev_priv->ramin_size = 1 * 1024 * 1024;
  1209. dev_priv->ramin = ioremap(offset + NV_RAMIN,
  1210. dev_priv->ramin_size);
  1211. if (!dev_priv->ramin) {
  1212. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  1213. ret = -ENOMEM;
  1214. goto err_mmio;
  1215. }
  1216. }
  1217. nouveau_OF_copy_vbios_to_ramin(dev);
  1218. /* Special flags */
  1219. if (dev->pci_device == 0x01a0)
  1220. dev_priv->flags |= NV_NFORCE;
  1221. else if (dev->pci_device == 0x01f0)
  1222. dev_priv->flags |= NV_NFORCE2;
  1223. /* For kernel modesetting, init card now and bring up fbcon */
  1224. ret = nouveau_card_init(dev);
  1225. if (ret)
  1226. goto err_ramin;
  1227. return 0;
  1228. err_ramin:
  1229. iounmap(dev_priv->ramin);
  1230. err_mmio:
  1231. iounmap(dev_priv->mmio);
  1232. err_priv:
  1233. kfree(dev_priv);
  1234. dev->dev_private = NULL;
  1235. err_out:
  1236. return ret;
  1237. }
  1238. void nouveau_lastclose(struct drm_device *dev)
  1239. {
  1240. vga_switcheroo_process_delayed_switch();
  1241. }
  1242. int nouveau_unload(struct drm_device *dev)
  1243. {
  1244. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1245. nouveau_card_takedown(dev);
  1246. iounmap(dev_priv->mmio);
  1247. iounmap(dev_priv->ramin);
  1248. kfree(dev_priv);
  1249. dev->dev_private = NULL;
  1250. return 0;
  1251. }
  1252. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  1253. struct drm_file *file_priv)
  1254. {
  1255. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1256. struct drm_nouveau_getparam *getparam = data;
  1257. switch (getparam->param) {
  1258. case NOUVEAU_GETPARAM_CHIPSET_ID:
  1259. getparam->value = dev_priv->chipset;
  1260. break;
  1261. case NOUVEAU_GETPARAM_PCI_VENDOR:
  1262. getparam->value = dev->pci_vendor;
  1263. break;
  1264. case NOUVEAU_GETPARAM_PCI_DEVICE:
  1265. getparam->value = dev->pci_device;
  1266. break;
  1267. case NOUVEAU_GETPARAM_BUS_TYPE:
  1268. if (drm_pci_device_is_agp(dev))
  1269. getparam->value = NV_AGP;
  1270. else if (pci_is_pcie(dev->pdev))
  1271. getparam->value = NV_PCIE;
  1272. else
  1273. getparam->value = NV_PCI;
  1274. break;
  1275. case NOUVEAU_GETPARAM_FB_SIZE:
  1276. getparam->value = dev_priv->fb_available_size;
  1277. break;
  1278. case NOUVEAU_GETPARAM_AGP_SIZE:
  1279. getparam->value = dev_priv->gart_info.aper_size;
  1280. break;
  1281. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1282. getparam->value = 0; /* deprecated */
  1283. break;
  1284. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1285. getparam->value = dev_priv->engine.timer.read(dev);
  1286. break;
  1287. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1288. getparam->value = 1;
  1289. break;
  1290. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1291. getparam->value = 1;
  1292. break;
  1293. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1294. /* NV40 and NV50 versions are quite different, but register
  1295. * address is the same. User is supposed to know the card
  1296. * family anyway... */
  1297. if (dev_priv->chipset >= 0x40) {
  1298. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1299. break;
  1300. }
  1301. /* FALLTHRU */
  1302. default:
  1303. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1304. return -EINVAL;
  1305. }
  1306. return 0;
  1307. }
  1308. int
  1309. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1310. struct drm_file *file_priv)
  1311. {
  1312. struct drm_nouveau_setparam *setparam = data;
  1313. switch (setparam->param) {
  1314. default:
  1315. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1316. return -EINVAL;
  1317. }
  1318. return 0;
  1319. }
  1320. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1321. bool
  1322. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1323. uint32_t reg, uint32_t mask, uint32_t val)
  1324. {
  1325. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1326. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1327. uint64_t start = ptimer->read(dev);
  1328. do {
  1329. if ((nv_rd32(dev, reg) & mask) == val)
  1330. return true;
  1331. } while (ptimer->read(dev) - start < timeout);
  1332. return false;
  1333. }
  1334. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1335. bool
  1336. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1337. uint32_t reg, uint32_t mask, uint32_t val)
  1338. {
  1339. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1340. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1341. uint64_t start = ptimer->read(dev);
  1342. do {
  1343. if ((nv_rd32(dev, reg) & mask) != val)
  1344. return true;
  1345. } while (ptimer->read(dev) - start < timeout);
  1346. return false;
  1347. }
  1348. /* Wait until cond(data) == true, up until timeout has hit */
  1349. bool
  1350. nouveau_wait_cb(struct drm_device *dev, u64 timeout,
  1351. bool (*cond)(void *), void *data)
  1352. {
  1353. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1354. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1355. u64 start = ptimer->read(dev);
  1356. do {
  1357. if (cond(data) == true)
  1358. return true;
  1359. } while (ptimer->read(dev) - start < timeout);
  1360. return false;
  1361. }
  1362. /* Waits for PGRAPH to go completely idle */
  1363. bool nouveau_wait_for_idle(struct drm_device *dev)
  1364. {
  1365. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1366. uint32_t mask = ~0;
  1367. if (dev_priv->card_type == NV_40)
  1368. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1369. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1370. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1371. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1372. return false;
  1373. }
  1374. return true;
  1375. }