nouveau_channel.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /*
  2. * Copyright 2005-2006 Stephane Marchesin
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. */
  24. #include "drmP.h"
  25. #include "drm.h"
  26. #include "nouveau_drv.h"
  27. #include "nouveau_drm.h"
  28. #include "nouveau_dma.h"
  29. #include "nouveau_ramht.h"
  30. #include "nouveau_fence.h"
  31. #include "nouveau_software.h"
  32. static int
  33. nouveau_channel_pushbuf_init(struct nouveau_channel *chan)
  34. {
  35. u32 mem = nouveau_vram_pushbuf ? TTM_PL_FLAG_VRAM : TTM_PL_FLAG_TT;
  36. struct drm_device *dev = chan->dev;
  37. struct drm_nouveau_private *dev_priv = dev->dev_private;
  38. int ret;
  39. /* allocate buffer object */
  40. ret = nouveau_bo_new(dev, 65536, 0, mem, 0, 0, NULL, &chan->pushbuf_bo);
  41. if (ret)
  42. goto out;
  43. ret = nouveau_bo_pin(chan->pushbuf_bo, mem);
  44. if (ret)
  45. goto out;
  46. ret = nouveau_bo_map(chan->pushbuf_bo);
  47. if (ret)
  48. goto out;
  49. /* create DMA object covering the entire memtype where the push
  50. * buffer resides, userspace can submit its own push buffers from
  51. * anywhere within the same memtype.
  52. */
  53. chan->pushbuf_base = chan->pushbuf_bo->bo.offset;
  54. if (dev_priv->card_type >= NV_50) {
  55. ret = nouveau_bo_vma_add(chan->pushbuf_bo, chan->vm,
  56. &chan->pushbuf_vma);
  57. if (ret)
  58. goto out;
  59. if (dev_priv->card_type < NV_C0) {
  60. ret = nouveau_gpuobj_dma_new(chan,
  61. NV_CLASS_DMA_IN_MEMORY, 0,
  62. (1ULL << 40),
  63. NV_MEM_ACCESS_RO,
  64. NV_MEM_TARGET_VM,
  65. &chan->pushbuf);
  66. }
  67. chan->pushbuf_base = chan->pushbuf_vma.offset;
  68. } else
  69. if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_TT) {
  70. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
  71. dev_priv->gart_info.aper_size,
  72. NV_MEM_ACCESS_RO,
  73. NV_MEM_TARGET_GART,
  74. &chan->pushbuf);
  75. } else
  76. if (dev_priv->card_type != NV_04) {
  77. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY, 0,
  78. dev_priv->fb_available_size,
  79. NV_MEM_ACCESS_RO,
  80. NV_MEM_TARGET_VRAM,
  81. &chan->pushbuf);
  82. } else {
  83. /* NV04 cmdbuf hack, from original ddx.. not sure of it's
  84. * exact reason for existing :) PCI access to cmdbuf in
  85. * VRAM.
  86. */
  87. ret = nouveau_gpuobj_dma_new(chan, NV_CLASS_DMA_IN_MEMORY,
  88. pci_resource_start(dev->pdev, 1),
  89. dev_priv->fb_available_size,
  90. NV_MEM_ACCESS_RO,
  91. NV_MEM_TARGET_PCI,
  92. &chan->pushbuf);
  93. }
  94. out:
  95. if (ret) {
  96. NV_ERROR(dev, "error initialising pushbuf: %d\n", ret);
  97. nouveau_bo_vma_del(chan->pushbuf_bo, &chan->pushbuf_vma);
  98. nouveau_gpuobj_ref(NULL, &chan->pushbuf);
  99. if (chan->pushbuf_bo) {
  100. nouveau_bo_unmap(chan->pushbuf_bo);
  101. nouveau_bo_ref(NULL, &chan->pushbuf_bo);
  102. }
  103. }
  104. return 0;
  105. }
  106. /* allocates and initializes a fifo for user space consumption */
  107. int
  108. nouveau_channel_alloc(struct drm_device *dev, struct nouveau_channel **chan_ret,
  109. struct drm_file *file_priv,
  110. uint32_t vram_handle, uint32_t gart_handle)
  111. {
  112. struct nouveau_exec_engine *fence = nv_engine(dev, NVOBJ_ENGINE_FENCE);
  113. struct drm_nouveau_private *dev_priv = dev->dev_private;
  114. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  115. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  116. struct nouveau_channel *chan;
  117. unsigned long flags;
  118. int ret, i;
  119. /* allocate and lock channel structure */
  120. chan = kzalloc(sizeof(*chan), GFP_KERNEL);
  121. if (!chan)
  122. return -ENOMEM;
  123. chan->dev = dev;
  124. chan->file_priv = file_priv;
  125. chan->vram_handle = vram_handle;
  126. chan->gart_handle = gart_handle;
  127. kref_init(&chan->ref);
  128. atomic_set(&chan->users, 1);
  129. mutex_init(&chan->mutex);
  130. mutex_lock(&chan->mutex);
  131. /* allocate hw channel id */
  132. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  133. for (chan->id = 0; chan->id < pfifo->channels; chan->id++) {
  134. if (!dev_priv->channels.ptr[chan->id]) {
  135. nouveau_channel_ref(chan, &dev_priv->channels.ptr[chan->id]);
  136. break;
  137. }
  138. }
  139. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  140. if (chan->id == pfifo->channels) {
  141. mutex_unlock(&chan->mutex);
  142. kfree(chan);
  143. return -ENODEV;
  144. }
  145. NV_DEBUG(dev, "initialising channel %d\n", chan->id);
  146. /* setup channel's memory and vm */
  147. ret = nouveau_gpuobj_channel_init(chan, vram_handle, gart_handle);
  148. if (ret) {
  149. NV_ERROR(dev, "gpuobj %d\n", ret);
  150. nouveau_channel_put(&chan);
  151. return ret;
  152. }
  153. /* Allocate space for per-channel fixed notifier memory */
  154. ret = nouveau_notifier_init_channel(chan);
  155. if (ret) {
  156. NV_ERROR(dev, "ntfy %d\n", ret);
  157. nouveau_channel_put(&chan);
  158. return ret;
  159. }
  160. /* Allocate DMA push buffer */
  161. ret = nouveau_channel_pushbuf_init(chan);
  162. if (ret) {
  163. NV_ERROR(dev, "pushbuf %d\n", ret);
  164. nouveau_channel_put(&chan);
  165. return ret;
  166. }
  167. nouveau_dma_init(chan);
  168. chan->user_put = 0x40;
  169. chan->user_get = 0x44;
  170. if (dev_priv->card_type >= NV_50)
  171. chan->user_get_hi = 0x60;
  172. /* disable the fifo caches */
  173. pfifo->reassign(dev, false);
  174. /* Construct initial RAMFC for new channel */
  175. ret = pfifo->create_context(chan);
  176. if (ret) {
  177. nouveau_channel_put(&chan);
  178. return ret;
  179. }
  180. pfifo->reassign(dev, true);
  181. /* Insert NOPs for NOUVEAU_DMA_SKIPS */
  182. ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
  183. if (ret) {
  184. nouveau_channel_put(&chan);
  185. return ret;
  186. }
  187. for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
  188. OUT_RING (chan, 0x00000000);
  189. ret = nouveau_gpuobj_gr_new(chan, NvSw, nouveau_software_class(dev));
  190. if (ret) {
  191. nouveau_channel_put(&chan);
  192. return ret;
  193. }
  194. if (dev_priv->card_type < NV_C0) {
  195. ret = RING_SPACE(chan, 2);
  196. if (ret) {
  197. nouveau_channel_put(&chan);
  198. return ret;
  199. }
  200. BEGIN_NV04(chan, NvSubSw, NV01_SUBCHAN_OBJECT, 1);
  201. OUT_RING (chan, NvSw);
  202. FIRE_RING (chan);
  203. }
  204. FIRE_RING(chan);
  205. ret = fence->context_new(chan, NVOBJ_ENGINE_FENCE);
  206. if (ret) {
  207. nouveau_channel_put(&chan);
  208. return ret;
  209. }
  210. nouveau_debugfs_channel_init(chan);
  211. NV_DEBUG(dev, "channel %d initialised\n", chan->id);
  212. if (fpriv) {
  213. spin_lock(&fpriv->lock);
  214. list_add(&chan->list, &fpriv->channels);
  215. spin_unlock(&fpriv->lock);
  216. }
  217. *chan_ret = chan;
  218. return 0;
  219. }
  220. struct nouveau_channel *
  221. nouveau_channel_get_unlocked(struct nouveau_channel *ref)
  222. {
  223. struct nouveau_channel *chan = NULL;
  224. if (likely(ref && atomic_inc_not_zero(&ref->users)))
  225. nouveau_channel_ref(ref, &chan);
  226. return chan;
  227. }
  228. struct nouveau_channel *
  229. nouveau_channel_get(struct drm_file *file_priv, int id)
  230. {
  231. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  232. struct nouveau_channel *chan;
  233. spin_lock(&fpriv->lock);
  234. list_for_each_entry(chan, &fpriv->channels, list) {
  235. if (chan->id == id) {
  236. chan = nouveau_channel_get_unlocked(chan);
  237. spin_unlock(&fpriv->lock);
  238. mutex_lock(&chan->mutex);
  239. return chan;
  240. }
  241. }
  242. spin_unlock(&fpriv->lock);
  243. return ERR_PTR(-EINVAL);
  244. }
  245. void
  246. nouveau_channel_put_unlocked(struct nouveau_channel **pchan)
  247. {
  248. struct nouveau_channel *chan = *pchan;
  249. struct drm_device *dev = chan->dev;
  250. struct drm_nouveau_private *dev_priv = dev->dev_private;
  251. struct nouveau_fifo_engine *pfifo = &dev_priv->engine.fifo;
  252. unsigned long flags;
  253. int i;
  254. /* decrement the refcount, and we're done if there's still refs */
  255. if (likely(!atomic_dec_and_test(&chan->users))) {
  256. nouveau_channel_ref(NULL, pchan);
  257. return;
  258. }
  259. /* no one wants the channel anymore */
  260. NV_DEBUG(dev, "freeing channel %d\n", chan->id);
  261. nouveau_debugfs_channel_fini(chan);
  262. /* give it chance to idle */
  263. nouveau_channel_idle(chan);
  264. /* boot it off the hardware */
  265. pfifo->reassign(dev, false);
  266. /* destroy the engine specific contexts */
  267. pfifo->destroy_context(chan);
  268. for (i = 0; i < NVOBJ_ENGINE_NR; i++) {
  269. if (chan->engctx[i])
  270. dev_priv->eng[i]->context_del(chan, i);
  271. /*XXX: clean this up later, order is important */
  272. if (i == NVOBJ_ENGINE_FENCE)
  273. pfifo->destroy_context(chan);
  274. }
  275. pfifo->reassign(dev, true);
  276. /* aside from its resources, the channel should now be dead,
  277. * remove it from the channel list
  278. */
  279. spin_lock_irqsave(&dev_priv->channels.lock, flags);
  280. nouveau_channel_ref(NULL, &dev_priv->channels.ptr[chan->id]);
  281. spin_unlock_irqrestore(&dev_priv->channels.lock, flags);
  282. /* destroy any resources the channel owned */
  283. nouveau_gpuobj_ref(NULL, &chan->pushbuf);
  284. if (chan->pushbuf_bo) {
  285. nouveau_bo_vma_del(chan->pushbuf_bo, &chan->pushbuf_vma);
  286. nouveau_bo_unmap(chan->pushbuf_bo);
  287. nouveau_bo_unpin(chan->pushbuf_bo);
  288. nouveau_bo_ref(NULL, &chan->pushbuf_bo);
  289. }
  290. nouveau_ramht_ref(NULL, &chan->ramht, chan);
  291. nouveau_notifier_takedown_channel(chan);
  292. nouveau_gpuobj_channel_takedown(chan);
  293. nouveau_channel_ref(NULL, pchan);
  294. }
  295. void
  296. nouveau_channel_put(struct nouveau_channel **pchan)
  297. {
  298. mutex_unlock(&(*pchan)->mutex);
  299. nouveau_channel_put_unlocked(pchan);
  300. }
  301. static void
  302. nouveau_channel_del(struct kref *ref)
  303. {
  304. struct nouveau_channel *chan =
  305. container_of(ref, struct nouveau_channel, ref);
  306. kfree(chan);
  307. }
  308. void
  309. nouveau_channel_ref(struct nouveau_channel *chan,
  310. struct nouveau_channel **pchan)
  311. {
  312. if (chan)
  313. kref_get(&chan->ref);
  314. if (*pchan)
  315. kref_put(&(*pchan)->ref, nouveau_channel_del);
  316. *pchan = chan;
  317. }
  318. void
  319. nouveau_channel_idle(struct nouveau_channel *chan)
  320. {
  321. struct drm_device *dev = chan->dev;
  322. struct nouveau_fence *fence = NULL;
  323. int ret;
  324. ret = nouveau_fence_new(chan, &fence);
  325. if (!ret) {
  326. ret = nouveau_fence_wait(fence, false, false);
  327. nouveau_fence_unref(&fence);
  328. }
  329. if (ret)
  330. NV_ERROR(dev, "Failed to idle channel %d.\n", chan->id);
  331. }
  332. /* cleans up all the fifos from file_priv */
  333. void
  334. nouveau_channel_cleanup(struct drm_device *dev, struct drm_file *file_priv)
  335. {
  336. struct drm_nouveau_private *dev_priv = dev->dev_private;
  337. struct nouveau_engine *engine = &dev_priv->engine;
  338. struct nouveau_channel *chan;
  339. int i;
  340. NV_DEBUG(dev, "clearing FIFO enables from file_priv\n");
  341. for (i = 0; i < engine->fifo.channels; i++) {
  342. chan = nouveau_channel_get(file_priv, i);
  343. if (IS_ERR(chan))
  344. continue;
  345. list_del(&chan->list);
  346. atomic_dec(&chan->users);
  347. nouveau_channel_put(&chan);
  348. }
  349. }
  350. /***********************************
  351. * ioctls wrapping the functions
  352. ***********************************/
  353. static int
  354. nouveau_ioctl_fifo_alloc(struct drm_device *dev, void *data,
  355. struct drm_file *file_priv)
  356. {
  357. struct drm_nouveau_private *dev_priv = dev->dev_private;
  358. struct drm_nouveau_channel_alloc *init = data;
  359. struct nouveau_channel *chan;
  360. int ret;
  361. if (!dev_priv->eng[NVOBJ_ENGINE_GR])
  362. return -ENODEV;
  363. if (init->fb_ctxdma_handle == ~0 || init->tt_ctxdma_handle == ~0)
  364. return -EINVAL;
  365. ret = nouveau_channel_alloc(dev, &chan, file_priv,
  366. init->fb_ctxdma_handle,
  367. init->tt_ctxdma_handle);
  368. if (ret)
  369. return ret;
  370. init->channel = chan->id;
  371. if (nouveau_vram_pushbuf == 0) {
  372. if (chan->dma.ib_max)
  373. init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM |
  374. NOUVEAU_GEM_DOMAIN_GART;
  375. else if (chan->pushbuf_bo->bo.mem.mem_type == TTM_PL_VRAM)
  376. init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
  377. else
  378. init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_GART;
  379. } else {
  380. init->pushbuf_domains = NOUVEAU_GEM_DOMAIN_VRAM;
  381. }
  382. if (dev_priv->card_type < NV_C0) {
  383. init->subchan[0].handle = 0x00000000;
  384. init->subchan[0].grclass = 0x0000;
  385. init->subchan[1].handle = NvSw;
  386. init->subchan[1].grclass = NV_SW;
  387. init->nr_subchan = 2;
  388. }
  389. /* Named memory object area */
  390. ret = drm_gem_handle_create(file_priv, chan->notifier_bo->gem,
  391. &init->notifier_handle);
  392. if (ret == 0)
  393. atomic_inc(&chan->users); /* userspace reference */
  394. nouveau_channel_put(&chan);
  395. return ret;
  396. }
  397. static int
  398. nouveau_ioctl_fifo_free(struct drm_device *dev, void *data,
  399. struct drm_file *file_priv)
  400. {
  401. struct drm_nouveau_channel_free *req = data;
  402. struct nouveau_channel *chan;
  403. chan = nouveau_channel_get(file_priv, req->channel);
  404. if (IS_ERR(chan))
  405. return PTR_ERR(chan);
  406. list_del(&chan->list);
  407. atomic_dec(&chan->users);
  408. nouveau_channel_put(&chan);
  409. return 0;
  410. }
  411. /***********************************
  412. * finally, the ioctl table
  413. ***********************************/
  414. struct drm_ioctl_desc nouveau_ioctls[] = {
  415. DRM_IOCTL_DEF_DRV(NOUVEAU_GETPARAM, nouveau_ioctl_getparam, DRM_UNLOCKED|DRM_AUTH),
  416. DRM_IOCTL_DEF_DRV(NOUVEAU_SETPARAM, nouveau_ioctl_setparam, DRM_UNLOCKED|DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  417. DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_ALLOC, nouveau_ioctl_fifo_alloc, DRM_UNLOCKED|DRM_AUTH),
  418. DRM_IOCTL_DEF_DRV(NOUVEAU_CHANNEL_FREE, nouveau_ioctl_fifo_free, DRM_UNLOCKED|DRM_AUTH),
  419. DRM_IOCTL_DEF_DRV(NOUVEAU_GROBJ_ALLOC, nouveau_ioctl_grobj_alloc, DRM_UNLOCKED|DRM_AUTH),
  420. DRM_IOCTL_DEF_DRV(NOUVEAU_NOTIFIEROBJ_ALLOC, nouveau_ioctl_notifier_alloc, DRM_UNLOCKED|DRM_AUTH),
  421. DRM_IOCTL_DEF_DRV(NOUVEAU_GPUOBJ_FREE, nouveau_ioctl_gpuobj_free, DRM_UNLOCKED|DRM_AUTH),
  422. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_NEW, nouveau_gem_ioctl_new, DRM_UNLOCKED|DRM_AUTH),
  423. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_PUSHBUF, nouveau_gem_ioctl_pushbuf, DRM_UNLOCKED|DRM_AUTH),
  424. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_PREP, nouveau_gem_ioctl_cpu_prep, DRM_UNLOCKED|DRM_AUTH),
  425. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_CPU_FINI, nouveau_gem_ioctl_cpu_fini, DRM_UNLOCKED|DRM_AUTH),
  426. DRM_IOCTL_DEF_DRV(NOUVEAU_GEM_INFO, nouveau_gem_ioctl_info, DRM_UNLOCKED|DRM_AUTH),
  427. };
  428. int nouveau_max_ioctl = DRM_ARRAY_SIZE(nouveau_ioctls);