omap_hwmod_44xx_data.c 160 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <plat/omap_hwmod.h>
  24. #include <plat/i2c.h>
  25. #include <plat/dma.h>
  26. #include <linux/platform_data/spi-omap2-mcspi.h>
  27. #include <linux/platform_data/asoc-ti-mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include <plat/iommu.h>
  32. #include "omap_hwmod_common_data.h"
  33. #include "cm1_44xx.h"
  34. #include "cm2_44xx.h"
  35. #include "prm44xx.h"
  36. #include "prm-regbits-44xx.h"
  37. #include "wd_timer.h"
  38. /* Base offset for all OMAP4 interrupts external to MPUSS */
  39. #define OMAP44XX_IRQ_GIC_START 32
  40. /* Base offset for all OMAP4 dma requests */
  41. #define OMAP44XX_DMA_REQ_START 1
  42. /*
  43. * IP blocks
  44. */
  45. /*
  46. * 'c2c_target_fw' class
  47. * instance(s): c2c_target_fw
  48. */
  49. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  50. .name = "c2c_target_fw",
  51. };
  52. /* c2c_target_fw */
  53. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  54. .name = "c2c_target_fw",
  55. .class = &omap44xx_c2c_target_fw_hwmod_class,
  56. .clkdm_name = "d2d_clkdm",
  57. .prcm = {
  58. .omap4 = {
  59. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  60. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  61. },
  62. },
  63. };
  64. /*
  65. * 'dmm' class
  66. * instance(s): dmm
  67. */
  68. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  69. .name = "dmm",
  70. };
  71. /* dmm */
  72. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  73. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  74. { .irq = -1 }
  75. };
  76. static struct omap_hwmod omap44xx_dmm_hwmod = {
  77. .name = "dmm",
  78. .class = &omap44xx_dmm_hwmod_class,
  79. .clkdm_name = "l3_emif_clkdm",
  80. .mpu_irqs = omap44xx_dmm_irqs,
  81. .prcm = {
  82. .omap4 = {
  83. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  84. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  85. },
  86. },
  87. };
  88. /*
  89. * 'emif_fw' class
  90. * instance(s): emif_fw
  91. */
  92. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  93. .name = "emif_fw",
  94. };
  95. /* emif_fw */
  96. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  97. .name = "emif_fw",
  98. .class = &omap44xx_emif_fw_hwmod_class,
  99. .clkdm_name = "l3_emif_clkdm",
  100. .prcm = {
  101. .omap4 = {
  102. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  103. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  104. },
  105. },
  106. };
  107. /*
  108. * 'l3' class
  109. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  110. */
  111. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  112. .name = "l3",
  113. };
  114. /* l3_instr */
  115. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  116. .name = "l3_instr",
  117. .class = &omap44xx_l3_hwmod_class,
  118. .clkdm_name = "l3_instr_clkdm",
  119. .prcm = {
  120. .omap4 = {
  121. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  122. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  123. .modulemode = MODULEMODE_HWCTRL,
  124. },
  125. },
  126. };
  127. /* l3_main_1 */
  128. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  129. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  130. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  131. { .irq = -1 }
  132. };
  133. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  134. .name = "l3_main_1",
  135. .class = &omap44xx_l3_hwmod_class,
  136. .clkdm_name = "l3_1_clkdm",
  137. .mpu_irqs = omap44xx_l3_main_1_irqs,
  138. .prcm = {
  139. .omap4 = {
  140. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  141. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  142. },
  143. },
  144. };
  145. /* l3_main_2 */
  146. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  147. .name = "l3_main_2",
  148. .class = &omap44xx_l3_hwmod_class,
  149. .clkdm_name = "l3_2_clkdm",
  150. .prcm = {
  151. .omap4 = {
  152. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  153. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  154. },
  155. },
  156. };
  157. /* l3_main_3 */
  158. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  159. .name = "l3_main_3",
  160. .class = &omap44xx_l3_hwmod_class,
  161. .clkdm_name = "l3_instr_clkdm",
  162. .prcm = {
  163. .omap4 = {
  164. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  165. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  166. .modulemode = MODULEMODE_HWCTRL,
  167. },
  168. },
  169. };
  170. /*
  171. * 'l4' class
  172. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  173. */
  174. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  175. .name = "l4",
  176. };
  177. /* l4_abe */
  178. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  179. .name = "l4_abe",
  180. .class = &omap44xx_l4_hwmod_class,
  181. .clkdm_name = "abe_clkdm",
  182. .prcm = {
  183. .omap4 = {
  184. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  185. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  186. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  187. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  188. },
  189. },
  190. };
  191. /* l4_cfg */
  192. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  193. .name = "l4_cfg",
  194. .class = &omap44xx_l4_hwmod_class,
  195. .clkdm_name = "l4_cfg_clkdm",
  196. .prcm = {
  197. .omap4 = {
  198. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  199. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  200. },
  201. },
  202. };
  203. /* l4_per */
  204. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  205. .name = "l4_per",
  206. .class = &omap44xx_l4_hwmod_class,
  207. .clkdm_name = "l4_per_clkdm",
  208. .prcm = {
  209. .omap4 = {
  210. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  211. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  212. },
  213. },
  214. };
  215. /* l4_wkup */
  216. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  217. .name = "l4_wkup",
  218. .class = &omap44xx_l4_hwmod_class,
  219. .clkdm_name = "l4_wkup_clkdm",
  220. .prcm = {
  221. .omap4 = {
  222. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  223. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  224. },
  225. },
  226. };
  227. /*
  228. * 'mpu_bus' class
  229. * instance(s): mpu_private
  230. */
  231. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  232. .name = "mpu_bus",
  233. };
  234. /* mpu_private */
  235. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  236. .name = "mpu_private",
  237. .class = &omap44xx_mpu_bus_hwmod_class,
  238. .clkdm_name = "mpuss_clkdm",
  239. .prcm = {
  240. .omap4 = {
  241. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  242. },
  243. },
  244. };
  245. /*
  246. * 'ocp_wp_noc' class
  247. * instance(s): ocp_wp_noc
  248. */
  249. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  250. .name = "ocp_wp_noc",
  251. };
  252. /* ocp_wp_noc */
  253. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  254. .name = "ocp_wp_noc",
  255. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  256. .clkdm_name = "l3_instr_clkdm",
  257. .prcm = {
  258. .omap4 = {
  259. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  260. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  261. .modulemode = MODULEMODE_HWCTRL,
  262. },
  263. },
  264. };
  265. /*
  266. * Modules omap_hwmod structures
  267. *
  268. * The following IPs are excluded for the moment because:
  269. * - They do not need an explicit SW control using omap_hwmod API.
  270. * - They still need to be validated with the driver
  271. * properly adapted to omap_hwmod / omap_device
  272. *
  273. * usim
  274. */
  275. /*
  276. * 'aess' class
  277. * audio engine sub system
  278. */
  279. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  280. .rev_offs = 0x0000,
  281. .sysc_offs = 0x0010,
  282. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  283. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  284. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  285. MSTANDBY_SMART_WKUP),
  286. .sysc_fields = &omap_hwmod_sysc_type2,
  287. };
  288. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  289. .name = "aess",
  290. .sysc = &omap44xx_aess_sysc,
  291. };
  292. /* aess */
  293. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  294. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  295. { .irq = -1 }
  296. };
  297. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  298. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  299. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  305. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  306. { .dma_req = -1 }
  307. };
  308. static struct omap_hwmod omap44xx_aess_hwmod = {
  309. .name = "aess",
  310. .class = &omap44xx_aess_hwmod_class,
  311. .clkdm_name = "abe_clkdm",
  312. .mpu_irqs = omap44xx_aess_irqs,
  313. .sdma_reqs = omap44xx_aess_sdma_reqs,
  314. .main_clk = "aess_fck",
  315. .prcm = {
  316. .omap4 = {
  317. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  318. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  319. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  320. .modulemode = MODULEMODE_SWCTRL,
  321. },
  322. },
  323. };
  324. /*
  325. * 'c2c' class
  326. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  327. * soc
  328. */
  329. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  330. .name = "c2c",
  331. };
  332. /* c2c */
  333. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  334. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  335. { .irq = -1 }
  336. };
  337. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  338. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  339. { .dma_req = -1 }
  340. };
  341. static struct omap_hwmod omap44xx_c2c_hwmod = {
  342. .name = "c2c",
  343. .class = &omap44xx_c2c_hwmod_class,
  344. .clkdm_name = "d2d_clkdm",
  345. .mpu_irqs = omap44xx_c2c_irqs,
  346. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  347. .prcm = {
  348. .omap4 = {
  349. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  350. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  351. },
  352. },
  353. };
  354. /*
  355. * 'counter' class
  356. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  357. */
  358. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  359. .rev_offs = 0x0000,
  360. .sysc_offs = 0x0004,
  361. .sysc_flags = SYSC_HAS_SIDLEMODE,
  362. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  363. .sysc_fields = &omap_hwmod_sysc_type1,
  364. };
  365. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  366. .name = "counter",
  367. .sysc = &omap44xx_counter_sysc,
  368. };
  369. /* counter_32k */
  370. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  371. .name = "counter_32k",
  372. .class = &omap44xx_counter_hwmod_class,
  373. .clkdm_name = "l4_wkup_clkdm",
  374. .flags = HWMOD_SWSUP_SIDLE,
  375. .main_clk = "sys_32k_ck",
  376. .prcm = {
  377. .omap4 = {
  378. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  379. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  380. },
  381. },
  382. };
  383. /*
  384. * 'ctrl_module' class
  385. * attila core control module + core pad control module + wkup pad control
  386. * module + attila wkup control module
  387. */
  388. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  389. .rev_offs = 0x0000,
  390. .sysc_offs = 0x0010,
  391. .sysc_flags = SYSC_HAS_SIDLEMODE,
  392. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  393. SIDLE_SMART_WKUP),
  394. .sysc_fields = &omap_hwmod_sysc_type2,
  395. };
  396. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  397. .name = "ctrl_module",
  398. .sysc = &omap44xx_ctrl_module_sysc,
  399. };
  400. /* ctrl_module_core */
  401. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  402. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  403. { .irq = -1 }
  404. };
  405. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  406. .name = "ctrl_module_core",
  407. .class = &omap44xx_ctrl_module_hwmod_class,
  408. .clkdm_name = "l4_cfg_clkdm",
  409. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  410. .prcm = {
  411. .omap4 = {
  412. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  413. },
  414. },
  415. };
  416. /* ctrl_module_pad_core */
  417. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  418. .name = "ctrl_module_pad_core",
  419. .class = &omap44xx_ctrl_module_hwmod_class,
  420. .clkdm_name = "l4_cfg_clkdm",
  421. .prcm = {
  422. .omap4 = {
  423. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  424. },
  425. },
  426. };
  427. /* ctrl_module_wkup */
  428. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  429. .name = "ctrl_module_wkup",
  430. .class = &omap44xx_ctrl_module_hwmod_class,
  431. .clkdm_name = "l4_wkup_clkdm",
  432. .prcm = {
  433. .omap4 = {
  434. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  435. },
  436. },
  437. };
  438. /* ctrl_module_pad_wkup */
  439. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  440. .name = "ctrl_module_pad_wkup",
  441. .class = &omap44xx_ctrl_module_hwmod_class,
  442. .clkdm_name = "l4_wkup_clkdm",
  443. .prcm = {
  444. .omap4 = {
  445. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  446. },
  447. },
  448. };
  449. /*
  450. * 'debugss' class
  451. * debug and emulation sub system
  452. */
  453. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  454. .name = "debugss",
  455. };
  456. /* debugss */
  457. static struct omap_hwmod omap44xx_debugss_hwmod = {
  458. .name = "debugss",
  459. .class = &omap44xx_debugss_hwmod_class,
  460. .clkdm_name = "emu_sys_clkdm",
  461. .main_clk = "trace_clk_div_ck",
  462. .prcm = {
  463. .omap4 = {
  464. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  465. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  466. },
  467. },
  468. };
  469. /*
  470. * 'dma' class
  471. * dma controller for data exchange between memory to memory (i.e. internal or
  472. * external memory) and gp peripherals to memory or memory to gp peripherals
  473. */
  474. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  475. .rev_offs = 0x0000,
  476. .sysc_offs = 0x002c,
  477. .syss_offs = 0x0028,
  478. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  479. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  480. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  481. SYSS_HAS_RESET_STATUS),
  482. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  483. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  484. .sysc_fields = &omap_hwmod_sysc_type1,
  485. };
  486. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  487. .name = "dma",
  488. .sysc = &omap44xx_dma_sysc,
  489. };
  490. /* dma dev_attr */
  491. static struct omap_dma_dev_attr dma_dev_attr = {
  492. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  493. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  494. .lch_count = 32,
  495. };
  496. /* dma_system */
  497. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  498. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  499. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  501. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  502. { .irq = -1 }
  503. };
  504. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  505. .name = "dma_system",
  506. .class = &omap44xx_dma_hwmod_class,
  507. .clkdm_name = "l3_dma_clkdm",
  508. .mpu_irqs = omap44xx_dma_system_irqs,
  509. .main_clk = "l3_div_ck",
  510. .prcm = {
  511. .omap4 = {
  512. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  513. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  514. },
  515. },
  516. .dev_attr = &dma_dev_attr,
  517. };
  518. /*
  519. * 'dmic' class
  520. * digital microphone controller
  521. */
  522. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  523. .rev_offs = 0x0000,
  524. .sysc_offs = 0x0010,
  525. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  526. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  527. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  528. SIDLE_SMART_WKUP),
  529. .sysc_fields = &omap_hwmod_sysc_type2,
  530. };
  531. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  532. .name = "dmic",
  533. .sysc = &omap44xx_dmic_sysc,
  534. };
  535. /* dmic */
  536. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  537. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  538. { .irq = -1 }
  539. };
  540. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  541. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  542. { .dma_req = -1 }
  543. };
  544. static struct omap_hwmod omap44xx_dmic_hwmod = {
  545. .name = "dmic",
  546. .class = &omap44xx_dmic_hwmod_class,
  547. .clkdm_name = "abe_clkdm",
  548. .mpu_irqs = omap44xx_dmic_irqs,
  549. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  550. .main_clk = "dmic_fck",
  551. .prcm = {
  552. .omap4 = {
  553. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  554. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  555. .modulemode = MODULEMODE_SWCTRL,
  556. },
  557. },
  558. };
  559. /*
  560. * 'dsp' class
  561. * dsp sub-system
  562. */
  563. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  564. .name = "dsp",
  565. };
  566. /* dsp */
  567. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  568. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  569. { .irq = -1 }
  570. };
  571. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  572. { .name = "dsp", .rst_shift = 0 },
  573. };
  574. static struct omap_hwmod omap44xx_dsp_hwmod = {
  575. .name = "dsp",
  576. .class = &omap44xx_dsp_hwmod_class,
  577. .clkdm_name = "tesla_clkdm",
  578. .mpu_irqs = omap44xx_dsp_irqs,
  579. .rst_lines = omap44xx_dsp_resets,
  580. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  581. .main_clk = "dsp_fck",
  582. .prcm = {
  583. .omap4 = {
  584. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  585. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  586. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  587. .modulemode = MODULEMODE_HWCTRL,
  588. },
  589. },
  590. };
  591. /*
  592. * 'dss' class
  593. * display sub-system
  594. */
  595. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  596. .rev_offs = 0x0000,
  597. .syss_offs = 0x0014,
  598. .sysc_flags = SYSS_HAS_RESET_STATUS,
  599. };
  600. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  601. .name = "dss",
  602. .sysc = &omap44xx_dss_sysc,
  603. .reset = omap_dss_reset,
  604. };
  605. /* dss */
  606. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  607. { .role = "sys_clk", .clk = "dss_sys_clk" },
  608. { .role = "tv_clk", .clk = "dss_tv_clk" },
  609. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  610. };
  611. static struct omap_hwmod omap44xx_dss_hwmod = {
  612. .name = "dss_core",
  613. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  614. .class = &omap44xx_dss_hwmod_class,
  615. .clkdm_name = "l3_dss_clkdm",
  616. .main_clk = "dss_dss_clk",
  617. .prcm = {
  618. .omap4 = {
  619. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  620. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  621. },
  622. },
  623. .opt_clks = dss_opt_clks,
  624. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  625. };
  626. /*
  627. * 'dispc' class
  628. * display controller
  629. */
  630. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  631. .rev_offs = 0x0000,
  632. .sysc_offs = 0x0010,
  633. .syss_offs = 0x0014,
  634. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  635. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  636. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  637. SYSS_HAS_RESET_STATUS),
  638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  639. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  640. .sysc_fields = &omap_hwmod_sysc_type1,
  641. };
  642. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  643. .name = "dispc",
  644. .sysc = &omap44xx_dispc_sysc,
  645. };
  646. /* dss_dispc */
  647. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  648. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  649. { .irq = -1 }
  650. };
  651. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  652. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  653. { .dma_req = -1 }
  654. };
  655. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  656. .manager_count = 3,
  657. .has_framedonetv_irq = 1
  658. };
  659. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  660. .name = "dss_dispc",
  661. .class = &omap44xx_dispc_hwmod_class,
  662. .clkdm_name = "l3_dss_clkdm",
  663. .mpu_irqs = omap44xx_dss_dispc_irqs,
  664. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  665. .main_clk = "dss_dss_clk",
  666. .prcm = {
  667. .omap4 = {
  668. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  669. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  670. },
  671. },
  672. .dev_attr = &omap44xx_dss_dispc_dev_attr
  673. };
  674. /*
  675. * 'dsi' class
  676. * display serial interface controller
  677. */
  678. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  679. .rev_offs = 0x0000,
  680. .sysc_offs = 0x0010,
  681. .syss_offs = 0x0014,
  682. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  683. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  684. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  685. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  686. .sysc_fields = &omap_hwmod_sysc_type1,
  687. };
  688. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  689. .name = "dsi",
  690. .sysc = &omap44xx_dsi_sysc,
  691. };
  692. /* dss_dsi1 */
  693. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  694. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  695. { .irq = -1 }
  696. };
  697. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  698. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  699. { .dma_req = -1 }
  700. };
  701. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  702. { .role = "sys_clk", .clk = "dss_sys_clk" },
  703. };
  704. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  705. .name = "dss_dsi1",
  706. .class = &omap44xx_dsi_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  709. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  710. .main_clk = "dss_dss_clk",
  711. .prcm = {
  712. .omap4 = {
  713. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  714. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  715. },
  716. },
  717. .opt_clks = dss_dsi1_opt_clks,
  718. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  719. };
  720. /* dss_dsi2 */
  721. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  722. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  723. { .irq = -1 }
  724. };
  725. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  726. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  727. { .dma_req = -1 }
  728. };
  729. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  730. { .role = "sys_clk", .clk = "dss_sys_clk" },
  731. };
  732. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  733. .name = "dss_dsi2",
  734. .class = &omap44xx_dsi_hwmod_class,
  735. .clkdm_name = "l3_dss_clkdm",
  736. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  737. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  738. .main_clk = "dss_dss_clk",
  739. .prcm = {
  740. .omap4 = {
  741. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  742. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  743. },
  744. },
  745. .opt_clks = dss_dsi2_opt_clks,
  746. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  747. };
  748. /*
  749. * 'hdmi' class
  750. * hdmi controller
  751. */
  752. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  753. .rev_offs = 0x0000,
  754. .sysc_offs = 0x0010,
  755. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  756. SYSC_HAS_SOFTRESET),
  757. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  758. SIDLE_SMART_WKUP),
  759. .sysc_fields = &omap_hwmod_sysc_type2,
  760. };
  761. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  762. .name = "hdmi",
  763. .sysc = &omap44xx_hdmi_sysc,
  764. };
  765. /* dss_hdmi */
  766. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  767. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  768. { .irq = -1 }
  769. };
  770. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  771. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  772. { .dma_req = -1 }
  773. };
  774. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  775. { .role = "sys_clk", .clk = "dss_sys_clk" },
  776. };
  777. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  778. .name = "dss_hdmi",
  779. .class = &omap44xx_hdmi_hwmod_class,
  780. .clkdm_name = "l3_dss_clkdm",
  781. /*
  782. * HDMI audio requires to use no-idle mode. Hence,
  783. * set idle mode by software.
  784. */
  785. .flags = HWMOD_SWSUP_SIDLE,
  786. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  787. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  788. .main_clk = "dss_48mhz_clk",
  789. .prcm = {
  790. .omap4 = {
  791. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  792. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  793. },
  794. },
  795. .opt_clks = dss_hdmi_opt_clks,
  796. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  797. };
  798. /*
  799. * 'rfbi' class
  800. * remote frame buffer interface
  801. */
  802. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  803. .rev_offs = 0x0000,
  804. .sysc_offs = 0x0010,
  805. .syss_offs = 0x0014,
  806. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  807. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  808. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  809. .sysc_fields = &omap_hwmod_sysc_type1,
  810. };
  811. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  812. .name = "rfbi",
  813. .sysc = &omap44xx_rfbi_sysc,
  814. };
  815. /* dss_rfbi */
  816. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  817. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  818. { .dma_req = -1 }
  819. };
  820. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  821. { .role = "ick", .clk = "dss_fck" },
  822. };
  823. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  824. .name = "dss_rfbi",
  825. .class = &omap44xx_rfbi_hwmod_class,
  826. .clkdm_name = "l3_dss_clkdm",
  827. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  828. .main_clk = "dss_dss_clk",
  829. .prcm = {
  830. .omap4 = {
  831. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  832. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  833. },
  834. },
  835. .opt_clks = dss_rfbi_opt_clks,
  836. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  837. };
  838. /*
  839. * 'venc' class
  840. * video encoder
  841. */
  842. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  843. .name = "venc",
  844. };
  845. /* dss_venc */
  846. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  847. .name = "dss_venc",
  848. .class = &omap44xx_venc_hwmod_class,
  849. .clkdm_name = "l3_dss_clkdm",
  850. .main_clk = "dss_tv_clk",
  851. .prcm = {
  852. .omap4 = {
  853. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  854. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  855. },
  856. },
  857. };
  858. /*
  859. * 'elm' class
  860. * bch error location module
  861. */
  862. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  863. .rev_offs = 0x0000,
  864. .sysc_offs = 0x0010,
  865. .syss_offs = 0x0014,
  866. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  867. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  868. SYSS_HAS_RESET_STATUS),
  869. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  870. .sysc_fields = &omap_hwmod_sysc_type1,
  871. };
  872. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  873. .name = "elm",
  874. .sysc = &omap44xx_elm_sysc,
  875. };
  876. /* elm */
  877. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  878. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  879. { .irq = -1 }
  880. };
  881. static struct omap_hwmod omap44xx_elm_hwmod = {
  882. .name = "elm",
  883. .class = &omap44xx_elm_hwmod_class,
  884. .clkdm_name = "l4_per_clkdm",
  885. .mpu_irqs = omap44xx_elm_irqs,
  886. .prcm = {
  887. .omap4 = {
  888. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  889. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  890. },
  891. },
  892. };
  893. /*
  894. * 'emif' class
  895. * external memory interface no1
  896. */
  897. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  898. .rev_offs = 0x0000,
  899. };
  900. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  901. .name = "emif",
  902. .sysc = &omap44xx_emif_sysc,
  903. };
  904. /* emif1 */
  905. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  906. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  907. { .irq = -1 }
  908. };
  909. static struct omap_hwmod omap44xx_emif1_hwmod = {
  910. .name = "emif1",
  911. .class = &omap44xx_emif_hwmod_class,
  912. .clkdm_name = "l3_emif_clkdm",
  913. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  914. .mpu_irqs = omap44xx_emif1_irqs,
  915. .main_clk = "ddrphy_ck",
  916. .prcm = {
  917. .omap4 = {
  918. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  919. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  920. .modulemode = MODULEMODE_HWCTRL,
  921. },
  922. },
  923. };
  924. /* emif2 */
  925. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  926. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  927. { .irq = -1 }
  928. };
  929. static struct omap_hwmod omap44xx_emif2_hwmod = {
  930. .name = "emif2",
  931. .class = &omap44xx_emif_hwmod_class,
  932. .clkdm_name = "l3_emif_clkdm",
  933. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  934. .mpu_irqs = omap44xx_emif2_irqs,
  935. .main_clk = "ddrphy_ck",
  936. .prcm = {
  937. .omap4 = {
  938. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  939. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  940. .modulemode = MODULEMODE_HWCTRL,
  941. },
  942. },
  943. };
  944. /*
  945. * 'fdif' class
  946. * face detection hw accelerator module
  947. */
  948. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  949. .rev_offs = 0x0000,
  950. .sysc_offs = 0x0010,
  951. /*
  952. * FDIF needs 100 OCP clk cycles delay after a softreset before
  953. * accessing sysconfig again.
  954. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  955. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  956. *
  957. * TODO: Indicate errata when available.
  958. */
  959. .srst_udelay = 2,
  960. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  961. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  962. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  963. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  964. .sysc_fields = &omap_hwmod_sysc_type2,
  965. };
  966. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  967. .name = "fdif",
  968. .sysc = &omap44xx_fdif_sysc,
  969. };
  970. /* fdif */
  971. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  972. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  973. { .irq = -1 }
  974. };
  975. static struct omap_hwmod omap44xx_fdif_hwmod = {
  976. .name = "fdif",
  977. .class = &omap44xx_fdif_hwmod_class,
  978. .clkdm_name = "iss_clkdm",
  979. .mpu_irqs = omap44xx_fdif_irqs,
  980. .main_clk = "fdif_fck",
  981. .prcm = {
  982. .omap4 = {
  983. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  984. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  985. .modulemode = MODULEMODE_SWCTRL,
  986. },
  987. },
  988. };
  989. /*
  990. * 'gpio' class
  991. * general purpose io module
  992. */
  993. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  994. .rev_offs = 0x0000,
  995. .sysc_offs = 0x0010,
  996. .syss_offs = 0x0114,
  997. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  998. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  999. SYSS_HAS_RESET_STATUS),
  1000. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1001. SIDLE_SMART_WKUP),
  1002. .sysc_fields = &omap_hwmod_sysc_type1,
  1003. };
  1004. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1005. .name = "gpio",
  1006. .sysc = &omap44xx_gpio_sysc,
  1007. .rev = 2,
  1008. };
  1009. /* gpio dev_attr */
  1010. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1011. .bank_width = 32,
  1012. .dbck_flag = true,
  1013. };
  1014. /* gpio1 */
  1015. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1016. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1017. { .irq = -1 }
  1018. };
  1019. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1020. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1021. };
  1022. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1023. .name = "gpio1",
  1024. .class = &omap44xx_gpio_hwmod_class,
  1025. .clkdm_name = "l4_wkup_clkdm",
  1026. .mpu_irqs = omap44xx_gpio1_irqs,
  1027. .main_clk = "gpio1_ick",
  1028. .prcm = {
  1029. .omap4 = {
  1030. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1031. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1032. .modulemode = MODULEMODE_HWCTRL,
  1033. },
  1034. },
  1035. .opt_clks = gpio1_opt_clks,
  1036. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1037. .dev_attr = &gpio_dev_attr,
  1038. };
  1039. /* gpio2 */
  1040. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1041. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1042. { .irq = -1 }
  1043. };
  1044. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1045. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1046. };
  1047. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1048. .name = "gpio2",
  1049. .class = &omap44xx_gpio_hwmod_class,
  1050. .clkdm_name = "l4_per_clkdm",
  1051. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1052. .mpu_irqs = omap44xx_gpio2_irqs,
  1053. .main_clk = "gpio2_ick",
  1054. .prcm = {
  1055. .omap4 = {
  1056. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1057. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1058. .modulemode = MODULEMODE_HWCTRL,
  1059. },
  1060. },
  1061. .opt_clks = gpio2_opt_clks,
  1062. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1063. .dev_attr = &gpio_dev_attr,
  1064. };
  1065. /* gpio3 */
  1066. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1067. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1068. { .irq = -1 }
  1069. };
  1070. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1071. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1072. };
  1073. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1074. .name = "gpio3",
  1075. .class = &omap44xx_gpio_hwmod_class,
  1076. .clkdm_name = "l4_per_clkdm",
  1077. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1078. .mpu_irqs = omap44xx_gpio3_irqs,
  1079. .main_clk = "gpio3_ick",
  1080. .prcm = {
  1081. .omap4 = {
  1082. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1083. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1084. .modulemode = MODULEMODE_HWCTRL,
  1085. },
  1086. },
  1087. .opt_clks = gpio3_opt_clks,
  1088. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1089. .dev_attr = &gpio_dev_attr,
  1090. };
  1091. /* gpio4 */
  1092. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1093. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1094. { .irq = -1 }
  1095. };
  1096. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1097. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1098. };
  1099. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1100. .name = "gpio4",
  1101. .class = &omap44xx_gpio_hwmod_class,
  1102. .clkdm_name = "l4_per_clkdm",
  1103. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1104. .mpu_irqs = omap44xx_gpio4_irqs,
  1105. .main_clk = "gpio4_ick",
  1106. .prcm = {
  1107. .omap4 = {
  1108. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1109. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1110. .modulemode = MODULEMODE_HWCTRL,
  1111. },
  1112. },
  1113. .opt_clks = gpio4_opt_clks,
  1114. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1115. .dev_attr = &gpio_dev_attr,
  1116. };
  1117. /* gpio5 */
  1118. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1119. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1120. { .irq = -1 }
  1121. };
  1122. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1123. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1124. };
  1125. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1126. .name = "gpio5",
  1127. .class = &omap44xx_gpio_hwmod_class,
  1128. .clkdm_name = "l4_per_clkdm",
  1129. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1130. .mpu_irqs = omap44xx_gpio5_irqs,
  1131. .main_clk = "gpio5_ick",
  1132. .prcm = {
  1133. .omap4 = {
  1134. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1135. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1136. .modulemode = MODULEMODE_HWCTRL,
  1137. },
  1138. },
  1139. .opt_clks = gpio5_opt_clks,
  1140. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1141. .dev_attr = &gpio_dev_attr,
  1142. };
  1143. /* gpio6 */
  1144. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1145. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1146. { .irq = -1 }
  1147. };
  1148. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1149. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1150. };
  1151. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1152. .name = "gpio6",
  1153. .class = &omap44xx_gpio_hwmod_class,
  1154. .clkdm_name = "l4_per_clkdm",
  1155. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1156. .mpu_irqs = omap44xx_gpio6_irqs,
  1157. .main_clk = "gpio6_ick",
  1158. .prcm = {
  1159. .omap4 = {
  1160. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1161. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1162. .modulemode = MODULEMODE_HWCTRL,
  1163. },
  1164. },
  1165. .opt_clks = gpio6_opt_clks,
  1166. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1167. .dev_attr = &gpio_dev_attr,
  1168. };
  1169. /*
  1170. * 'gpmc' class
  1171. * general purpose memory controller
  1172. */
  1173. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1174. .rev_offs = 0x0000,
  1175. .sysc_offs = 0x0010,
  1176. .syss_offs = 0x0014,
  1177. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1178. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1179. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1180. .sysc_fields = &omap_hwmod_sysc_type1,
  1181. };
  1182. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1183. .name = "gpmc",
  1184. .sysc = &omap44xx_gpmc_sysc,
  1185. };
  1186. /* gpmc */
  1187. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1188. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1189. { .irq = -1 }
  1190. };
  1191. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1192. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1193. { .dma_req = -1 }
  1194. };
  1195. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1196. .name = "gpmc",
  1197. .class = &omap44xx_gpmc_hwmod_class,
  1198. .clkdm_name = "l3_2_clkdm",
  1199. /*
  1200. * XXX HWMOD_INIT_NO_RESET should not be needed for this IP
  1201. * block. It is not being added due to any known bugs with
  1202. * resetting the GPMC IP block, but rather because any timings
  1203. * set by the bootloader are not being correctly programmed by
  1204. * the kernel from the board file or DT data.
  1205. * HWMOD_INIT_NO_RESET should be removed ASAP.
  1206. */
  1207. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1208. .mpu_irqs = omap44xx_gpmc_irqs,
  1209. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1210. .prcm = {
  1211. .omap4 = {
  1212. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1213. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1214. .modulemode = MODULEMODE_HWCTRL,
  1215. },
  1216. },
  1217. };
  1218. /*
  1219. * 'gpu' class
  1220. * 2d/3d graphics accelerator
  1221. */
  1222. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1223. .rev_offs = 0x1fc00,
  1224. .sysc_offs = 0x1fc10,
  1225. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1226. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1227. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1228. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1229. .sysc_fields = &omap_hwmod_sysc_type2,
  1230. };
  1231. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1232. .name = "gpu",
  1233. .sysc = &omap44xx_gpu_sysc,
  1234. };
  1235. /* gpu */
  1236. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1237. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1238. { .irq = -1 }
  1239. };
  1240. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1241. .name = "gpu",
  1242. .class = &omap44xx_gpu_hwmod_class,
  1243. .clkdm_name = "l3_gfx_clkdm",
  1244. .mpu_irqs = omap44xx_gpu_irqs,
  1245. .main_clk = "gpu_fck",
  1246. .prcm = {
  1247. .omap4 = {
  1248. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1249. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1250. .modulemode = MODULEMODE_SWCTRL,
  1251. },
  1252. },
  1253. };
  1254. /*
  1255. * 'hdq1w' class
  1256. * hdq / 1-wire serial interface controller
  1257. */
  1258. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1259. .rev_offs = 0x0000,
  1260. .sysc_offs = 0x0014,
  1261. .syss_offs = 0x0018,
  1262. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1263. SYSS_HAS_RESET_STATUS),
  1264. .sysc_fields = &omap_hwmod_sysc_type1,
  1265. };
  1266. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1267. .name = "hdq1w",
  1268. .sysc = &omap44xx_hdq1w_sysc,
  1269. };
  1270. /* hdq1w */
  1271. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1272. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1273. { .irq = -1 }
  1274. };
  1275. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1276. .name = "hdq1w",
  1277. .class = &omap44xx_hdq1w_hwmod_class,
  1278. .clkdm_name = "l4_per_clkdm",
  1279. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1280. .mpu_irqs = omap44xx_hdq1w_irqs,
  1281. .main_clk = "hdq1w_fck",
  1282. .prcm = {
  1283. .omap4 = {
  1284. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1285. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1286. .modulemode = MODULEMODE_SWCTRL,
  1287. },
  1288. },
  1289. };
  1290. /*
  1291. * 'hsi' class
  1292. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1293. * serial if)
  1294. */
  1295. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1296. .rev_offs = 0x0000,
  1297. .sysc_offs = 0x0010,
  1298. .syss_offs = 0x0014,
  1299. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1300. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1301. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1302. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1303. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1304. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1305. .sysc_fields = &omap_hwmod_sysc_type1,
  1306. };
  1307. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1308. .name = "hsi",
  1309. .sysc = &omap44xx_hsi_sysc,
  1310. };
  1311. /* hsi */
  1312. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1313. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1314. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1315. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1316. { .irq = -1 }
  1317. };
  1318. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1319. .name = "hsi",
  1320. .class = &omap44xx_hsi_hwmod_class,
  1321. .clkdm_name = "l3_init_clkdm",
  1322. .mpu_irqs = omap44xx_hsi_irqs,
  1323. .main_clk = "hsi_fck",
  1324. .prcm = {
  1325. .omap4 = {
  1326. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1327. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1328. .modulemode = MODULEMODE_HWCTRL,
  1329. },
  1330. },
  1331. };
  1332. /*
  1333. * 'i2c' class
  1334. * multimaster high-speed i2c controller
  1335. */
  1336. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1337. .sysc_offs = 0x0010,
  1338. .syss_offs = 0x0090,
  1339. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1340. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1341. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1342. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1343. SIDLE_SMART_WKUP),
  1344. .clockact = CLOCKACT_TEST_ICLK,
  1345. .sysc_fields = &omap_hwmod_sysc_type1,
  1346. };
  1347. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1348. .name = "i2c",
  1349. .sysc = &omap44xx_i2c_sysc,
  1350. .rev = OMAP_I2C_IP_VERSION_2,
  1351. .reset = &omap_i2c_reset,
  1352. };
  1353. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1354. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1355. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1356. };
  1357. /* i2c1 */
  1358. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1359. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1360. { .irq = -1 }
  1361. };
  1362. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1363. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1364. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1365. { .dma_req = -1 }
  1366. };
  1367. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1368. .name = "i2c1",
  1369. .class = &omap44xx_i2c_hwmod_class,
  1370. .clkdm_name = "l4_per_clkdm",
  1371. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1372. .mpu_irqs = omap44xx_i2c1_irqs,
  1373. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1374. .main_clk = "i2c1_fck",
  1375. .prcm = {
  1376. .omap4 = {
  1377. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1378. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1379. .modulemode = MODULEMODE_SWCTRL,
  1380. },
  1381. },
  1382. .dev_attr = &i2c_dev_attr,
  1383. };
  1384. /* i2c2 */
  1385. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1386. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1387. { .irq = -1 }
  1388. };
  1389. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1390. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1391. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1392. { .dma_req = -1 }
  1393. };
  1394. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1395. .name = "i2c2",
  1396. .class = &omap44xx_i2c_hwmod_class,
  1397. .clkdm_name = "l4_per_clkdm",
  1398. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1399. .mpu_irqs = omap44xx_i2c2_irqs,
  1400. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1401. .main_clk = "i2c2_fck",
  1402. .prcm = {
  1403. .omap4 = {
  1404. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1405. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1406. .modulemode = MODULEMODE_SWCTRL,
  1407. },
  1408. },
  1409. .dev_attr = &i2c_dev_attr,
  1410. };
  1411. /* i2c3 */
  1412. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1413. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1414. { .irq = -1 }
  1415. };
  1416. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1417. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1418. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1419. { .dma_req = -1 }
  1420. };
  1421. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1422. .name = "i2c3",
  1423. .class = &omap44xx_i2c_hwmod_class,
  1424. .clkdm_name = "l4_per_clkdm",
  1425. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1426. .mpu_irqs = omap44xx_i2c3_irqs,
  1427. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1428. .main_clk = "i2c3_fck",
  1429. .prcm = {
  1430. .omap4 = {
  1431. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1432. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1433. .modulemode = MODULEMODE_SWCTRL,
  1434. },
  1435. },
  1436. .dev_attr = &i2c_dev_attr,
  1437. };
  1438. /* i2c4 */
  1439. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1440. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1441. { .irq = -1 }
  1442. };
  1443. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1444. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1445. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1446. { .dma_req = -1 }
  1447. };
  1448. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1449. .name = "i2c4",
  1450. .class = &omap44xx_i2c_hwmod_class,
  1451. .clkdm_name = "l4_per_clkdm",
  1452. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1453. .mpu_irqs = omap44xx_i2c4_irqs,
  1454. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1455. .main_clk = "i2c4_fck",
  1456. .prcm = {
  1457. .omap4 = {
  1458. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1459. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1460. .modulemode = MODULEMODE_SWCTRL,
  1461. },
  1462. },
  1463. .dev_attr = &i2c_dev_attr,
  1464. };
  1465. /*
  1466. * 'ipu' class
  1467. * imaging processor unit
  1468. */
  1469. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1470. .name = "ipu",
  1471. };
  1472. /* ipu */
  1473. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1474. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1475. { .irq = -1 }
  1476. };
  1477. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1478. { .name = "cpu0", .rst_shift = 0 },
  1479. { .name = "cpu1", .rst_shift = 1 },
  1480. };
  1481. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1482. .name = "ipu",
  1483. .class = &omap44xx_ipu_hwmod_class,
  1484. .clkdm_name = "ducati_clkdm",
  1485. .mpu_irqs = omap44xx_ipu_irqs,
  1486. .rst_lines = omap44xx_ipu_resets,
  1487. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1488. .main_clk = "ipu_fck",
  1489. .prcm = {
  1490. .omap4 = {
  1491. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1492. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1493. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1494. .modulemode = MODULEMODE_HWCTRL,
  1495. },
  1496. },
  1497. };
  1498. /*
  1499. * 'iss' class
  1500. * external images sensor pixel data processor
  1501. */
  1502. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1503. .rev_offs = 0x0000,
  1504. .sysc_offs = 0x0010,
  1505. /*
  1506. * ISS needs 100 OCP clk cycles delay after a softreset before
  1507. * accessing sysconfig again.
  1508. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1509. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1510. *
  1511. * TODO: Indicate errata when available.
  1512. */
  1513. .srst_udelay = 2,
  1514. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1515. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1516. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1517. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1518. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1519. .sysc_fields = &omap_hwmod_sysc_type2,
  1520. };
  1521. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1522. .name = "iss",
  1523. .sysc = &omap44xx_iss_sysc,
  1524. };
  1525. /* iss */
  1526. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1527. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1528. { .irq = -1 }
  1529. };
  1530. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1531. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1532. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1533. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1534. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1535. { .dma_req = -1 }
  1536. };
  1537. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1538. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1539. };
  1540. static struct omap_hwmod omap44xx_iss_hwmod = {
  1541. .name = "iss",
  1542. .class = &omap44xx_iss_hwmod_class,
  1543. .clkdm_name = "iss_clkdm",
  1544. .mpu_irqs = omap44xx_iss_irqs,
  1545. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1546. .main_clk = "iss_fck",
  1547. .prcm = {
  1548. .omap4 = {
  1549. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1550. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1551. .modulemode = MODULEMODE_SWCTRL,
  1552. },
  1553. },
  1554. .opt_clks = iss_opt_clks,
  1555. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1556. };
  1557. /*
  1558. * 'iva' class
  1559. * multi-standard video encoder/decoder hardware accelerator
  1560. */
  1561. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1562. .name = "iva",
  1563. };
  1564. /* iva */
  1565. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1566. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1567. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1568. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1569. { .irq = -1 }
  1570. };
  1571. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1572. { .name = "seq0", .rst_shift = 0 },
  1573. { .name = "seq1", .rst_shift = 1 },
  1574. { .name = "logic", .rst_shift = 2 },
  1575. };
  1576. static struct omap_hwmod omap44xx_iva_hwmod = {
  1577. .name = "iva",
  1578. .class = &omap44xx_iva_hwmod_class,
  1579. .clkdm_name = "ivahd_clkdm",
  1580. .mpu_irqs = omap44xx_iva_irqs,
  1581. .rst_lines = omap44xx_iva_resets,
  1582. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1583. .main_clk = "iva_fck",
  1584. .prcm = {
  1585. .omap4 = {
  1586. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1587. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1588. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1589. .modulemode = MODULEMODE_HWCTRL,
  1590. },
  1591. },
  1592. };
  1593. /*
  1594. * 'kbd' class
  1595. * keyboard controller
  1596. */
  1597. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1598. .rev_offs = 0x0000,
  1599. .sysc_offs = 0x0010,
  1600. .syss_offs = 0x0014,
  1601. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1602. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1603. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1604. SYSS_HAS_RESET_STATUS),
  1605. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1606. .sysc_fields = &omap_hwmod_sysc_type1,
  1607. };
  1608. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1609. .name = "kbd",
  1610. .sysc = &omap44xx_kbd_sysc,
  1611. };
  1612. /* kbd */
  1613. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1614. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1615. { .irq = -1 }
  1616. };
  1617. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1618. .name = "kbd",
  1619. .class = &omap44xx_kbd_hwmod_class,
  1620. .clkdm_name = "l4_wkup_clkdm",
  1621. .mpu_irqs = omap44xx_kbd_irqs,
  1622. .main_clk = "kbd_fck",
  1623. .prcm = {
  1624. .omap4 = {
  1625. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1626. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1627. .modulemode = MODULEMODE_SWCTRL,
  1628. },
  1629. },
  1630. };
  1631. /*
  1632. * 'mailbox' class
  1633. * mailbox module allowing communication between the on-chip processors using a
  1634. * queued mailbox-interrupt mechanism.
  1635. */
  1636. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1637. .rev_offs = 0x0000,
  1638. .sysc_offs = 0x0010,
  1639. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1640. SYSC_HAS_SOFTRESET),
  1641. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1642. .sysc_fields = &omap_hwmod_sysc_type2,
  1643. };
  1644. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1645. .name = "mailbox",
  1646. .sysc = &omap44xx_mailbox_sysc,
  1647. };
  1648. /* mailbox */
  1649. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1650. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1651. { .irq = -1 }
  1652. };
  1653. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1654. .name = "mailbox",
  1655. .class = &omap44xx_mailbox_hwmod_class,
  1656. .clkdm_name = "l4_cfg_clkdm",
  1657. .mpu_irqs = omap44xx_mailbox_irqs,
  1658. .prcm = {
  1659. .omap4 = {
  1660. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1661. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1662. },
  1663. },
  1664. };
  1665. /*
  1666. * 'mcasp' class
  1667. * multi-channel audio serial port controller
  1668. */
  1669. /* The IP is not compliant to type1 / type2 scheme */
  1670. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1671. .sidle_shift = 0,
  1672. };
  1673. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1674. .sysc_offs = 0x0004,
  1675. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1676. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1677. SIDLE_SMART_WKUP),
  1678. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1679. };
  1680. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1681. .name = "mcasp",
  1682. .sysc = &omap44xx_mcasp_sysc,
  1683. };
  1684. /* mcasp */
  1685. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1686. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1687. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1688. { .irq = -1 }
  1689. };
  1690. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1691. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1692. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1693. { .dma_req = -1 }
  1694. };
  1695. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1696. .name = "mcasp",
  1697. .class = &omap44xx_mcasp_hwmod_class,
  1698. .clkdm_name = "abe_clkdm",
  1699. .mpu_irqs = omap44xx_mcasp_irqs,
  1700. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1701. .main_clk = "mcasp_fck",
  1702. .prcm = {
  1703. .omap4 = {
  1704. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1705. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1706. .modulemode = MODULEMODE_SWCTRL,
  1707. },
  1708. },
  1709. };
  1710. /*
  1711. * 'mcbsp' class
  1712. * multi channel buffered serial port controller
  1713. */
  1714. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1715. .sysc_offs = 0x008c,
  1716. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1718. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1719. .sysc_fields = &omap_hwmod_sysc_type1,
  1720. };
  1721. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1722. .name = "mcbsp",
  1723. .sysc = &omap44xx_mcbsp_sysc,
  1724. .rev = MCBSP_CONFIG_TYPE4,
  1725. };
  1726. /* mcbsp1 */
  1727. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1728. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1729. { .irq = -1 }
  1730. };
  1731. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1732. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1733. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1734. { .dma_req = -1 }
  1735. };
  1736. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1737. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1738. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1739. };
  1740. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1741. .name = "mcbsp1",
  1742. .class = &omap44xx_mcbsp_hwmod_class,
  1743. .clkdm_name = "abe_clkdm",
  1744. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1745. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1746. .main_clk = "mcbsp1_fck",
  1747. .prcm = {
  1748. .omap4 = {
  1749. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1750. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1751. .modulemode = MODULEMODE_SWCTRL,
  1752. },
  1753. },
  1754. .opt_clks = mcbsp1_opt_clks,
  1755. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1756. };
  1757. /* mcbsp2 */
  1758. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1759. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1760. { .irq = -1 }
  1761. };
  1762. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1763. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1764. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1765. { .dma_req = -1 }
  1766. };
  1767. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1768. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1769. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1770. };
  1771. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1772. .name = "mcbsp2",
  1773. .class = &omap44xx_mcbsp_hwmod_class,
  1774. .clkdm_name = "abe_clkdm",
  1775. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1776. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1777. .main_clk = "mcbsp2_fck",
  1778. .prcm = {
  1779. .omap4 = {
  1780. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1781. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1782. .modulemode = MODULEMODE_SWCTRL,
  1783. },
  1784. },
  1785. .opt_clks = mcbsp2_opt_clks,
  1786. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1787. };
  1788. /* mcbsp3 */
  1789. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1790. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1791. { .irq = -1 }
  1792. };
  1793. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1794. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1795. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1796. { .dma_req = -1 }
  1797. };
  1798. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1799. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1800. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1801. };
  1802. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1803. .name = "mcbsp3",
  1804. .class = &omap44xx_mcbsp_hwmod_class,
  1805. .clkdm_name = "abe_clkdm",
  1806. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1807. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1808. .main_clk = "mcbsp3_fck",
  1809. .prcm = {
  1810. .omap4 = {
  1811. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1812. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1813. .modulemode = MODULEMODE_SWCTRL,
  1814. },
  1815. },
  1816. .opt_clks = mcbsp3_opt_clks,
  1817. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1818. };
  1819. /* mcbsp4 */
  1820. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1821. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1822. { .irq = -1 }
  1823. };
  1824. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1825. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1826. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1827. { .dma_req = -1 }
  1828. };
  1829. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1830. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1831. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1832. };
  1833. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1834. .name = "mcbsp4",
  1835. .class = &omap44xx_mcbsp_hwmod_class,
  1836. .clkdm_name = "l4_per_clkdm",
  1837. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1838. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1839. .main_clk = "mcbsp4_fck",
  1840. .prcm = {
  1841. .omap4 = {
  1842. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1843. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1844. .modulemode = MODULEMODE_SWCTRL,
  1845. },
  1846. },
  1847. .opt_clks = mcbsp4_opt_clks,
  1848. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1849. };
  1850. /*
  1851. * 'mcpdm' class
  1852. * multi channel pdm controller (proprietary interface with phoenix power
  1853. * ic)
  1854. */
  1855. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1856. .rev_offs = 0x0000,
  1857. .sysc_offs = 0x0010,
  1858. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1859. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1860. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1861. SIDLE_SMART_WKUP),
  1862. .sysc_fields = &omap_hwmod_sysc_type2,
  1863. };
  1864. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1865. .name = "mcpdm",
  1866. .sysc = &omap44xx_mcpdm_sysc,
  1867. };
  1868. /* mcpdm */
  1869. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1870. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1871. { .irq = -1 }
  1872. };
  1873. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1874. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1875. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1876. { .dma_req = -1 }
  1877. };
  1878. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1879. .name = "mcpdm",
  1880. .class = &omap44xx_mcpdm_hwmod_class,
  1881. .clkdm_name = "abe_clkdm",
  1882. /*
  1883. * It's suspected that the McPDM requires an off-chip main
  1884. * functional clock, controlled via I2C. This IP block is
  1885. * currently reset very early during boot, before I2C is
  1886. * available, so it doesn't seem that we have any choice in
  1887. * the kernel other than to avoid resetting it.
  1888. */
  1889. .flags = HWMOD_EXT_OPT_MAIN_CLK,
  1890. .mpu_irqs = omap44xx_mcpdm_irqs,
  1891. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1892. .main_clk = "mcpdm_fck",
  1893. .prcm = {
  1894. .omap4 = {
  1895. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1896. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1897. .modulemode = MODULEMODE_SWCTRL,
  1898. },
  1899. },
  1900. };
  1901. /*
  1902. * 'mcspi' class
  1903. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1904. * bus
  1905. */
  1906. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1907. .rev_offs = 0x0000,
  1908. .sysc_offs = 0x0010,
  1909. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1910. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1911. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1912. SIDLE_SMART_WKUP),
  1913. .sysc_fields = &omap_hwmod_sysc_type2,
  1914. };
  1915. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1916. .name = "mcspi",
  1917. .sysc = &omap44xx_mcspi_sysc,
  1918. .rev = OMAP4_MCSPI_REV,
  1919. };
  1920. /* mcspi1 */
  1921. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1922. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1923. { .irq = -1 }
  1924. };
  1925. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1926. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1927. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1928. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1929. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1930. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1931. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1932. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1933. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1934. { .dma_req = -1 }
  1935. };
  1936. /* mcspi1 dev_attr */
  1937. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1938. .num_chipselect = 4,
  1939. };
  1940. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1941. .name = "mcspi1",
  1942. .class = &omap44xx_mcspi_hwmod_class,
  1943. .clkdm_name = "l4_per_clkdm",
  1944. .mpu_irqs = omap44xx_mcspi1_irqs,
  1945. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1946. .main_clk = "mcspi1_fck",
  1947. .prcm = {
  1948. .omap4 = {
  1949. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1950. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1951. .modulemode = MODULEMODE_SWCTRL,
  1952. },
  1953. },
  1954. .dev_attr = &mcspi1_dev_attr,
  1955. };
  1956. /* mcspi2 */
  1957. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1958. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1959. { .irq = -1 }
  1960. };
  1961. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1962. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1963. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1964. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1965. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1966. { .dma_req = -1 }
  1967. };
  1968. /* mcspi2 dev_attr */
  1969. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1970. .num_chipselect = 2,
  1971. };
  1972. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1973. .name = "mcspi2",
  1974. .class = &omap44xx_mcspi_hwmod_class,
  1975. .clkdm_name = "l4_per_clkdm",
  1976. .mpu_irqs = omap44xx_mcspi2_irqs,
  1977. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1978. .main_clk = "mcspi2_fck",
  1979. .prcm = {
  1980. .omap4 = {
  1981. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1982. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1983. .modulemode = MODULEMODE_SWCTRL,
  1984. },
  1985. },
  1986. .dev_attr = &mcspi2_dev_attr,
  1987. };
  1988. /* mcspi3 */
  1989. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1990. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1991. { .irq = -1 }
  1992. };
  1993. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1994. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1995. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1996. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1997. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1998. { .dma_req = -1 }
  1999. };
  2000. /* mcspi3 dev_attr */
  2001. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  2002. .num_chipselect = 2,
  2003. };
  2004. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  2005. .name = "mcspi3",
  2006. .class = &omap44xx_mcspi_hwmod_class,
  2007. .clkdm_name = "l4_per_clkdm",
  2008. .mpu_irqs = omap44xx_mcspi3_irqs,
  2009. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  2010. .main_clk = "mcspi3_fck",
  2011. .prcm = {
  2012. .omap4 = {
  2013. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  2014. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2015. .modulemode = MODULEMODE_SWCTRL,
  2016. },
  2017. },
  2018. .dev_attr = &mcspi3_dev_attr,
  2019. };
  2020. /* mcspi4 */
  2021. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2022. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2023. { .irq = -1 }
  2024. };
  2025. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2026. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2027. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2028. { .dma_req = -1 }
  2029. };
  2030. /* mcspi4 dev_attr */
  2031. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2032. .num_chipselect = 1,
  2033. };
  2034. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2035. .name = "mcspi4",
  2036. .class = &omap44xx_mcspi_hwmod_class,
  2037. .clkdm_name = "l4_per_clkdm",
  2038. .mpu_irqs = omap44xx_mcspi4_irqs,
  2039. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2040. .main_clk = "mcspi4_fck",
  2041. .prcm = {
  2042. .omap4 = {
  2043. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2044. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2045. .modulemode = MODULEMODE_SWCTRL,
  2046. },
  2047. },
  2048. .dev_attr = &mcspi4_dev_attr,
  2049. };
  2050. /*
  2051. * 'mmc' class
  2052. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2053. */
  2054. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2055. .rev_offs = 0x0000,
  2056. .sysc_offs = 0x0010,
  2057. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2058. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2059. SYSC_HAS_SOFTRESET),
  2060. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2061. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2062. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2063. .sysc_fields = &omap_hwmod_sysc_type2,
  2064. };
  2065. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2066. .name = "mmc",
  2067. .sysc = &omap44xx_mmc_sysc,
  2068. };
  2069. /* mmc1 */
  2070. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2071. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2072. { .irq = -1 }
  2073. };
  2074. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2075. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2076. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2077. { .dma_req = -1 }
  2078. };
  2079. /* mmc1 dev_attr */
  2080. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2081. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2082. };
  2083. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2084. .name = "mmc1",
  2085. .class = &omap44xx_mmc_hwmod_class,
  2086. .clkdm_name = "l3_init_clkdm",
  2087. .mpu_irqs = omap44xx_mmc1_irqs,
  2088. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2089. .main_clk = "mmc1_fck",
  2090. .prcm = {
  2091. .omap4 = {
  2092. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2093. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2094. .modulemode = MODULEMODE_SWCTRL,
  2095. },
  2096. },
  2097. .dev_attr = &mmc1_dev_attr,
  2098. };
  2099. /* mmc2 */
  2100. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2101. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2102. { .irq = -1 }
  2103. };
  2104. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2105. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2106. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2107. { .dma_req = -1 }
  2108. };
  2109. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2110. .name = "mmc2",
  2111. .class = &omap44xx_mmc_hwmod_class,
  2112. .clkdm_name = "l3_init_clkdm",
  2113. .mpu_irqs = omap44xx_mmc2_irqs,
  2114. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2115. .main_clk = "mmc2_fck",
  2116. .prcm = {
  2117. .omap4 = {
  2118. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2119. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2120. .modulemode = MODULEMODE_SWCTRL,
  2121. },
  2122. },
  2123. };
  2124. /* mmc3 */
  2125. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2126. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2127. { .irq = -1 }
  2128. };
  2129. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2130. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2131. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2132. { .dma_req = -1 }
  2133. };
  2134. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2135. .name = "mmc3",
  2136. .class = &omap44xx_mmc_hwmod_class,
  2137. .clkdm_name = "l4_per_clkdm",
  2138. .mpu_irqs = omap44xx_mmc3_irqs,
  2139. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2140. .main_clk = "mmc3_fck",
  2141. .prcm = {
  2142. .omap4 = {
  2143. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2144. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2145. .modulemode = MODULEMODE_SWCTRL,
  2146. },
  2147. },
  2148. };
  2149. /* mmc4 */
  2150. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2151. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2152. { .irq = -1 }
  2153. };
  2154. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2155. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2156. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2157. { .dma_req = -1 }
  2158. };
  2159. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2160. .name = "mmc4",
  2161. .class = &omap44xx_mmc_hwmod_class,
  2162. .clkdm_name = "l4_per_clkdm",
  2163. .mpu_irqs = omap44xx_mmc4_irqs,
  2164. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2165. .main_clk = "mmc4_fck",
  2166. .prcm = {
  2167. .omap4 = {
  2168. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2169. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2170. .modulemode = MODULEMODE_SWCTRL,
  2171. },
  2172. },
  2173. };
  2174. /* mmc5 */
  2175. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2176. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2177. { .irq = -1 }
  2178. };
  2179. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2180. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2181. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2182. { .dma_req = -1 }
  2183. };
  2184. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2185. .name = "mmc5",
  2186. .class = &omap44xx_mmc_hwmod_class,
  2187. .clkdm_name = "l4_per_clkdm",
  2188. .mpu_irqs = omap44xx_mmc5_irqs,
  2189. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2190. .main_clk = "mmc5_fck",
  2191. .prcm = {
  2192. .omap4 = {
  2193. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2194. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2195. .modulemode = MODULEMODE_SWCTRL,
  2196. },
  2197. },
  2198. };
  2199. /*
  2200. * 'mmu' class
  2201. * The memory management unit performs virtual to physical address translation
  2202. * for its requestors.
  2203. */
  2204. static struct omap_hwmod_class_sysconfig mmu_sysc = {
  2205. .rev_offs = 0x000,
  2206. .sysc_offs = 0x010,
  2207. .syss_offs = 0x014,
  2208. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2209. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2210. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2211. .sysc_fields = &omap_hwmod_sysc_type1,
  2212. };
  2213. static struct omap_hwmod_class omap44xx_mmu_hwmod_class = {
  2214. .name = "mmu",
  2215. .sysc = &mmu_sysc,
  2216. };
  2217. /* mmu ipu */
  2218. static struct omap_mmu_dev_attr mmu_ipu_dev_attr = {
  2219. .da_start = 0x0,
  2220. .da_end = 0xfffff000,
  2221. .nr_tlb_entries = 32,
  2222. };
  2223. static struct omap_hwmod omap44xx_mmu_ipu_hwmod;
  2224. static struct omap_hwmod_irq_info omap44xx_mmu_ipu_irqs[] = {
  2225. { .irq = 100 + OMAP44XX_IRQ_GIC_START, },
  2226. { .irq = -1 }
  2227. };
  2228. static struct omap_hwmod_rst_info omap44xx_mmu_ipu_resets[] = {
  2229. { .name = "mmu_cache", .rst_shift = 2 },
  2230. };
  2231. static struct omap_hwmod_addr_space omap44xx_mmu_ipu_addrs[] = {
  2232. {
  2233. .pa_start = 0x55082000,
  2234. .pa_end = 0x550820ff,
  2235. .flags = ADDR_TYPE_RT,
  2236. },
  2237. { }
  2238. };
  2239. /* l3_main_2 -> mmu_ipu */
  2240. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__mmu_ipu = {
  2241. .master = &omap44xx_l3_main_2_hwmod,
  2242. .slave = &omap44xx_mmu_ipu_hwmod,
  2243. .clk = "l3_div_ck",
  2244. .addr = omap44xx_mmu_ipu_addrs,
  2245. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2246. };
  2247. static struct omap_hwmod omap44xx_mmu_ipu_hwmod = {
  2248. .name = "mmu_ipu",
  2249. .class = &omap44xx_mmu_hwmod_class,
  2250. .clkdm_name = "ducati_clkdm",
  2251. .mpu_irqs = omap44xx_mmu_ipu_irqs,
  2252. .rst_lines = omap44xx_mmu_ipu_resets,
  2253. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_ipu_resets),
  2254. .main_clk = "ducati_clk_mux_ck",
  2255. .prcm = {
  2256. .omap4 = {
  2257. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2258. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2259. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2260. .modulemode = MODULEMODE_HWCTRL,
  2261. },
  2262. },
  2263. .dev_attr = &mmu_ipu_dev_attr,
  2264. };
  2265. /* mmu dsp */
  2266. static struct omap_mmu_dev_attr mmu_dsp_dev_attr = {
  2267. .da_start = 0x0,
  2268. .da_end = 0xfffff000,
  2269. .nr_tlb_entries = 32,
  2270. };
  2271. static struct omap_hwmod omap44xx_mmu_dsp_hwmod;
  2272. static struct omap_hwmod_irq_info omap44xx_mmu_dsp_irqs[] = {
  2273. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  2274. { .irq = -1 }
  2275. };
  2276. static struct omap_hwmod_rst_info omap44xx_mmu_dsp_resets[] = {
  2277. { .name = "mmu_cache", .rst_shift = 1 },
  2278. };
  2279. static struct omap_hwmod_addr_space omap44xx_mmu_dsp_addrs[] = {
  2280. {
  2281. .pa_start = 0x4a066000,
  2282. .pa_end = 0x4a0660ff,
  2283. .flags = ADDR_TYPE_RT,
  2284. },
  2285. { }
  2286. };
  2287. /* l4_cfg -> dsp */
  2288. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mmu_dsp = {
  2289. .master = &omap44xx_l4_cfg_hwmod,
  2290. .slave = &omap44xx_mmu_dsp_hwmod,
  2291. .clk = "l4_div_ck",
  2292. .addr = omap44xx_mmu_dsp_addrs,
  2293. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2294. };
  2295. static struct omap_hwmod omap44xx_mmu_dsp_hwmod = {
  2296. .name = "mmu_dsp",
  2297. .class = &omap44xx_mmu_hwmod_class,
  2298. .clkdm_name = "tesla_clkdm",
  2299. .mpu_irqs = omap44xx_mmu_dsp_irqs,
  2300. .rst_lines = omap44xx_mmu_dsp_resets,
  2301. .rst_lines_cnt = ARRAY_SIZE(omap44xx_mmu_dsp_resets),
  2302. .main_clk = "dpll_iva_m4x2_ck",
  2303. .prcm = {
  2304. .omap4 = {
  2305. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  2306. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  2307. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  2308. .modulemode = MODULEMODE_HWCTRL,
  2309. },
  2310. },
  2311. .dev_attr = &mmu_dsp_dev_attr,
  2312. };
  2313. /*
  2314. * 'mpu' class
  2315. * mpu sub-system
  2316. */
  2317. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2318. .name = "mpu",
  2319. };
  2320. /* mpu */
  2321. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2322. { .name = "pmu0", .irq = 54 + OMAP44XX_IRQ_GIC_START },
  2323. { .name = "pmu1", .irq = 55 + OMAP44XX_IRQ_GIC_START },
  2324. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2325. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2326. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2327. { .irq = -1 }
  2328. };
  2329. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2330. .name = "mpu",
  2331. .class = &omap44xx_mpu_hwmod_class,
  2332. .clkdm_name = "mpuss_clkdm",
  2333. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2334. .mpu_irqs = omap44xx_mpu_irqs,
  2335. .main_clk = "dpll_mpu_m2_ck",
  2336. .prcm = {
  2337. .omap4 = {
  2338. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2339. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2340. },
  2341. },
  2342. };
  2343. /*
  2344. * 'ocmc_ram' class
  2345. * top-level core on-chip ram
  2346. */
  2347. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2348. .name = "ocmc_ram",
  2349. };
  2350. /* ocmc_ram */
  2351. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2352. .name = "ocmc_ram",
  2353. .class = &omap44xx_ocmc_ram_hwmod_class,
  2354. .clkdm_name = "l3_2_clkdm",
  2355. .prcm = {
  2356. .omap4 = {
  2357. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2358. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2359. },
  2360. },
  2361. };
  2362. /*
  2363. * 'ocp2scp' class
  2364. * bridge to transform ocp interface protocol to scp (serial control port)
  2365. * protocol
  2366. */
  2367. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2368. .rev_offs = 0x0000,
  2369. .sysc_offs = 0x0010,
  2370. .syss_offs = 0x0014,
  2371. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2372. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2373. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2374. .sysc_fields = &omap_hwmod_sysc_type1,
  2375. };
  2376. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2377. .name = "ocp2scp",
  2378. .sysc = &omap44xx_ocp2scp_sysc,
  2379. };
  2380. /* ocp2scp_usb_phy */
  2381. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2382. .name = "ocp2scp_usb_phy",
  2383. .class = &omap44xx_ocp2scp_hwmod_class,
  2384. .clkdm_name = "l3_init_clkdm",
  2385. .main_clk = "ocp2scp_usb_phy_phy_48m",
  2386. .prcm = {
  2387. .omap4 = {
  2388. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2389. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2390. .modulemode = MODULEMODE_HWCTRL,
  2391. },
  2392. },
  2393. };
  2394. /*
  2395. * 'prcm' class
  2396. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2397. * + clock manager 1 (in always on power domain) + local prm in mpu
  2398. */
  2399. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2400. .name = "prcm",
  2401. };
  2402. /* prcm_mpu */
  2403. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2404. .name = "prcm_mpu",
  2405. .class = &omap44xx_prcm_hwmod_class,
  2406. .clkdm_name = "l4_wkup_clkdm",
  2407. .flags = HWMOD_NO_IDLEST,
  2408. .prcm = {
  2409. .omap4 = {
  2410. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2411. },
  2412. },
  2413. };
  2414. /* cm_core_aon */
  2415. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2416. .name = "cm_core_aon",
  2417. .class = &omap44xx_prcm_hwmod_class,
  2418. .flags = HWMOD_NO_IDLEST,
  2419. .prcm = {
  2420. .omap4 = {
  2421. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2422. },
  2423. },
  2424. };
  2425. /* cm_core */
  2426. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2427. .name = "cm_core",
  2428. .class = &omap44xx_prcm_hwmod_class,
  2429. .flags = HWMOD_NO_IDLEST,
  2430. .prcm = {
  2431. .omap4 = {
  2432. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2433. },
  2434. },
  2435. };
  2436. /* prm */
  2437. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2438. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2439. { .irq = -1 }
  2440. };
  2441. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2442. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2443. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2444. };
  2445. static struct omap_hwmod omap44xx_prm_hwmod = {
  2446. .name = "prm",
  2447. .class = &omap44xx_prcm_hwmod_class,
  2448. .mpu_irqs = omap44xx_prm_irqs,
  2449. .rst_lines = omap44xx_prm_resets,
  2450. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2451. };
  2452. /*
  2453. * 'scrm' class
  2454. * system clock and reset manager
  2455. */
  2456. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2457. .name = "scrm",
  2458. };
  2459. /* scrm */
  2460. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2461. .name = "scrm",
  2462. .class = &omap44xx_scrm_hwmod_class,
  2463. .clkdm_name = "l4_wkup_clkdm",
  2464. .prcm = {
  2465. .omap4 = {
  2466. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2467. },
  2468. },
  2469. };
  2470. /*
  2471. * 'sl2if' class
  2472. * shared level 2 memory interface
  2473. */
  2474. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2475. .name = "sl2if",
  2476. };
  2477. /* sl2if */
  2478. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2479. .name = "sl2if",
  2480. .class = &omap44xx_sl2if_hwmod_class,
  2481. .clkdm_name = "ivahd_clkdm",
  2482. .prcm = {
  2483. .omap4 = {
  2484. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2485. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2486. .modulemode = MODULEMODE_HWCTRL,
  2487. },
  2488. },
  2489. };
  2490. /*
  2491. * 'slimbus' class
  2492. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2493. * the device and external components
  2494. */
  2495. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2496. .rev_offs = 0x0000,
  2497. .sysc_offs = 0x0010,
  2498. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2499. SYSC_HAS_SOFTRESET),
  2500. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2501. SIDLE_SMART_WKUP),
  2502. .sysc_fields = &omap_hwmod_sysc_type2,
  2503. };
  2504. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2505. .name = "slimbus",
  2506. .sysc = &omap44xx_slimbus_sysc,
  2507. };
  2508. /* slimbus1 */
  2509. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2510. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2511. { .irq = -1 }
  2512. };
  2513. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2514. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2515. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2516. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2517. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2518. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2519. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2520. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2521. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2522. { .dma_req = -1 }
  2523. };
  2524. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2525. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2526. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2527. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2528. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2529. };
  2530. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2531. .name = "slimbus1",
  2532. .class = &omap44xx_slimbus_hwmod_class,
  2533. .clkdm_name = "abe_clkdm",
  2534. .mpu_irqs = omap44xx_slimbus1_irqs,
  2535. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2536. .prcm = {
  2537. .omap4 = {
  2538. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2539. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2540. .modulemode = MODULEMODE_SWCTRL,
  2541. },
  2542. },
  2543. .opt_clks = slimbus1_opt_clks,
  2544. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2545. };
  2546. /* slimbus2 */
  2547. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2548. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2549. { .irq = -1 }
  2550. };
  2551. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2552. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2553. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2554. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2555. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2556. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2557. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2558. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2559. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2560. { .dma_req = -1 }
  2561. };
  2562. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2563. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2564. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2565. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2566. };
  2567. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2568. .name = "slimbus2",
  2569. .class = &omap44xx_slimbus_hwmod_class,
  2570. .clkdm_name = "l4_per_clkdm",
  2571. .mpu_irqs = omap44xx_slimbus2_irqs,
  2572. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2573. .prcm = {
  2574. .omap4 = {
  2575. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2576. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2577. .modulemode = MODULEMODE_SWCTRL,
  2578. },
  2579. },
  2580. .opt_clks = slimbus2_opt_clks,
  2581. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2582. };
  2583. /*
  2584. * 'smartreflex' class
  2585. * smartreflex module (monitor silicon performance and outputs a measure of
  2586. * performance error)
  2587. */
  2588. /* The IP is not compliant to type1 / type2 scheme */
  2589. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2590. .sidle_shift = 24,
  2591. .enwkup_shift = 26,
  2592. };
  2593. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2594. .sysc_offs = 0x0038,
  2595. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2596. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2597. SIDLE_SMART_WKUP),
  2598. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2599. };
  2600. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2601. .name = "smartreflex",
  2602. .sysc = &omap44xx_smartreflex_sysc,
  2603. .rev = 2,
  2604. };
  2605. /* smartreflex_core */
  2606. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2607. .sensor_voltdm_name = "core",
  2608. };
  2609. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2610. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2611. { .irq = -1 }
  2612. };
  2613. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2614. .name = "smartreflex_core",
  2615. .class = &omap44xx_smartreflex_hwmod_class,
  2616. .clkdm_name = "l4_ao_clkdm",
  2617. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2618. .main_clk = "smartreflex_core_fck",
  2619. .prcm = {
  2620. .omap4 = {
  2621. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2622. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2623. .modulemode = MODULEMODE_SWCTRL,
  2624. },
  2625. },
  2626. .dev_attr = &smartreflex_core_dev_attr,
  2627. };
  2628. /* smartreflex_iva */
  2629. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2630. .sensor_voltdm_name = "iva",
  2631. };
  2632. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2633. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2634. { .irq = -1 }
  2635. };
  2636. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2637. .name = "smartreflex_iva",
  2638. .class = &omap44xx_smartreflex_hwmod_class,
  2639. .clkdm_name = "l4_ao_clkdm",
  2640. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2641. .main_clk = "smartreflex_iva_fck",
  2642. .prcm = {
  2643. .omap4 = {
  2644. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2645. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2646. .modulemode = MODULEMODE_SWCTRL,
  2647. },
  2648. },
  2649. .dev_attr = &smartreflex_iva_dev_attr,
  2650. };
  2651. /* smartreflex_mpu */
  2652. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2653. .sensor_voltdm_name = "mpu",
  2654. };
  2655. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2656. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2657. { .irq = -1 }
  2658. };
  2659. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2660. .name = "smartreflex_mpu",
  2661. .class = &omap44xx_smartreflex_hwmod_class,
  2662. .clkdm_name = "l4_ao_clkdm",
  2663. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2664. .main_clk = "smartreflex_mpu_fck",
  2665. .prcm = {
  2666. .omap4 = {
  2667. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2668. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2669. .modulemode = MODULEMODE_SWCTRL,
  2670. },
  2671. },
  2672. .dev_attr = &smartreflex_mpu_dev_attr,
  2673. };
  2674. /*
  2675. * 'spinlock' class
  2676. * spinlock provides hardware assistance for synchronizing the processes
  2677. * running on multiple processors
  2678. */
  2679. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2680. .rev_offs = 0x0000,
  2681. .sysc_offs = 0x0010,
  2682. .syss_offs = 0x0014,
  2683. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2684. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2685. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2686. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2687. SIDLE_SMART_WKUP),
  2688. .sysc_fields = &omap_hwmod_sysc_type1,
  2689. };
  2690. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2691. .name = "spinlock",
  2692. .sysc = &omap44xx_spinlock_sysc,
  2693. };
  2694. /* spinlock */
  2695. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2696. .name = "spinlock",
  2697. .class = &omap44xx_spinlock_hwmod_class,
  2698. .clkdm_name = "l4_cfg_clkdm",
  2699. .prcm = {
  2700. .omap4 = {
  2701. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2702. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2703. },
  2704. },
  2705. };
  2706. /*
  2707. * 'timer' class
  2708. * general purpose timer module with accurate 1ms tick
  2709. * This class contains several variants: ['timer_1ms', 'timer']
  2710. */
  2711. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2712. .rev_offs = 0x0000,
  2713. .sysc_offs = 0x0010,
  2714. .syss_offs = 0x0014,
  2715. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2716. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2717. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2718. SYSS_HAS_RESET_STATUS),
  2719. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2720. .sysc_fields = &omap_hwmod_sysc_type1,
  2721. };
  2722. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2723. .name = "timer",
  2724. .sysc = &omap44xx_timer_1ms_sysc,
  2725. };
  2726. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2727. .rev_offs = 0x0000,
  2728. .sysc_offs = 0x0010,
  2729. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2730. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2731. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2732. SIDLE_SMART_WKUP),
  2733. .sysc_fields = &omap_hwmod_sysc_type2,
  2734. };
  2735. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2736. .name = "timer",
  2737. .sysc = &omap44xx_timer_sysc,
  2738. };
  2739. /* always-on timers dev attribute */
  2740. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2741. .timer_capability = OMAP_TIMER_ALWON,
  2742. };
  2743. /* pwm timers dev attribute */
  2744. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2745. .timer_capability = OMAP_TIMER_HAS_PWM,
  2746. };
  2747. /* timers with DSP interrupt dev attribute */
  2748. static struct omap_timer_capability_dev_attr capability_dsp_dev_attr = {
  2749. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ,
  2750. };
  2751. /* pwm timers with DSP interrupt dev attribute */
  2752. static struct omap_timer_capability_dev_attr capability_dsp_pwm_dev_attr = {
  2753. .timer_capability = OMAP_TIMER_HAS_DSP_IRQ | OMAP_TIMER_HAS_PWM,
  2754. };
  2755. /* timer1 */
  2756. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2757. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2758. { .irq = -1 }
  2759. };
  2760. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2761. .name = "timer1",
  2762. .class = &omap44xx_timer_1ms_hwmod_class,
  2763. .clkdm_name = "l4_wkup_clkdm",
  2764. .mpu_irqs = omap44xx_timer1_irqs,
  2765. .main_clk = "timer1_fck",
  2766. .prcm = {
  2767. .omap4 = {
  2768. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2769. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2770. .modulemode = MODULEMODE_SWCTRL,
  2771. },
  2772. },
  2773. .dev_attr = &capability_alwon_dev_attr,
  2774. };
  2775. /* timer2 */
  2776. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2777. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2778. { .irq = -1 }
  2779. };
  2780. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2781. .name = "timer2",
  2782. .class = &omap44xx_timer_1ms_hwmod_class,
  2783. .clkdm_name = "l4_per_clkdm",
  2784. .mpu_irqs = omap44xx_timer2_irqs,
  2785. .main_clk = "timer2_fck",
  2786. .prcm = {
  2787. .omap4 = {
  2788. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2789. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2790. .modulemode = MODULEMODE_SWCTRL,
  2791. },
  2792. },
  2793. };
  2794. /* timer3 */
  2795. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2796. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2797. { .irq = -1 }
  2798. };
  2799. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2800. .name = "timer3",
  2801. .class = &omap44xx_timer_hwmod_class,
  2802. .clkdm_name = "l4_per_clkdm",
  2803. .mpu_irqs = omap44xx_timer3_irqs,
  2804. .main_clk = "timer3_fck",
  2805. .prcm = {
  2806. .omap4 = {
  2807. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2808. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2809. .modulemode = MODULEMODE_SWCTRL,
  2810. },
  2811. },
  2812. };
  2813. /* timer4 */
  2814. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2815. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2816. { .irq = -1 }
  2817. };
  2818. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2819. .name = "timer4",
  2820. .class = &omap44xx_timer_hwmod_class,
  2821. .clkdm_name = "l4_per_clkdm",
  2822. .mpu_irqs = omap44xx_timer4_irqs,
  2823. .main_clk = "timer4_fck",
  2824. .prcm = {
  2825. .omap4 = {
  2826. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2827. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2828. .modulemode = MODULEMODE_SWCTRL,
  2829. },
  2830. },
  2831. };
  2832. /* timer5 */
  2833. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2834. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2835. { .irq = -1 }
  2836. };
  2837. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2838. .name = "timer5",
  2839. .class = &omap44xx_timer_hwmod_class,
  2840. .clkdm_name = "abe_clkdm",
  2841. .mpu_irqs = omap44xx_timer5_irqs,
  2842. .main_clk = "timer5_fck",
  2843. .prcm = {
  2844. .omap4 = {
  2845. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2846. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2847. .modulemode = MODULEMODE_SWCTRL,
  2848. },
  2849. },
  2850. .dev_attr = &capability_dsp_dev_attr,
  2851. };
  2852. /* timer6 */
  2853. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2854. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2855. { .irq = -1 }
  2856. };
  2857. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2858. .name = "timer6",
  2859. .class = &omap44xx_timer_hwmod_class,
  2860. .clkdm_name = "abe_clkdm",
  2861. .mpu_irqs = omap44xx_timer6_irqs,
  2862. .main_clk = "timer6_fck",
  2863. .prcm = {
  2864. .omap4 = {
  2865. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2866. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2867. .modulemode = MODULEMODE_SWCTRL,
  2868. },
  2869. },
  2870. .dev_attr = &capability_dsp_dev_attr,
  2871. };
  2872. /* timer7 */
  2873. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2874. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2875. { .irq = -1 }
  2876. };
  2877. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2878. .name = "timer7",
  2879. .class = &omap44xx_timer_hwmod_class,
  2880. .clkdm_name = "abe_clkdm",
  2881. .mpu_irqs = omap44xx_timer7_irqs,
  2882. .main_clk = "timer7_fck",
  2883. .prcm = {
  2884. .omap4 = {
  2885. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2886. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2887. .modulemode = MODULEMODE_SWCTRL,
  2888. },
  2889. },
  2890. .dev_attr = &capability_dsp_dev_attr,
  2891. };
  2892. /* timer8 */
  2893. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2894. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2895. { .irq = -1 }
  2896. };
  2897. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2898. .name = "timer8",
  2899. .class = &omap44xx_timer_hwmod_class,
  2900. .clkdm_name = "abe_clkdm",
  2901. .mpu_irqs = omap44xx_timer8_irqs,
  2902. .main_clk = "timer8_fck",
  2903. .prcm = {
  2904. .omap4 = {
  2905. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2906. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2907. .modulemode = MODULEMODE_SWCTRL,
  2908. },
  2909. },
  2910. .dev_attr = &capability_dsp_pwm_dev_attr,
  2911. };
  2912. /* timer9 */
  2913. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2914. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2915. { .irq = -1 }
  2916. };
  2917. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2918. .name = "timer9",
  2919. .class = &omap44xx_timer_hwmod_class,
  2920. .clkdm_name = "l4_per_clkdm",
  2921. .mpu_irqs = omap44xx_timer9_irqs,
  2922. .main_clk = "timer9_fck",
  2923. .prcm = {
  2924. .omap4 = {
  2925. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2926. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2927. .modulemode = MODULEMODE_SWCTRL,
  2928. },
  2929. },
  2930. .dev_attr = &capability_pwm_dev_attr,
  2931. };
  2932. /* timer10 */
  2933. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2934. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2935. { .irq = -1 }
  2936. };
  2937. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2938. .name = "timer10",
  2939. .class = &omap44xx_timer_1ms_hwmod_class,
  2940. .clkdm_name = "l4_per_clkdm",
  2941. .mpu_irqs = omap44xx_timer10_irqs,
  2942. .main_clk = "timer10_fck",
  2943. .prcm = {
  2944. .omap4 = {
  2945. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2946. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2947. .modulemode = MODULEMODE_SWCTRL,
  2948. },
  2949. },
  2950. .dev_attr = &capability_pwm_dev_attr,
  2951. };
  2952. /* timer11 */
  2953. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2954. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2955. { .irq = -1 }
  2956. };
  2957. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2958. .name = "timer11",
  2959. .class = &omap44xx_timer_hwmod_class,
  2960. .clkdm_name = "l4_per_clkdm",
  2961. .mpu_irqs = omap44xx_timer11_irqs,
  2962. .main_clk = "timer11_fck",
  2963. .prcm = {
  2964. .omap4 = {
  2965. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2966. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2967. .modulemode = MODULEMODE_SWCTRL,
  2968. },
  2969. },
  2970. .dev_attr = &capability_pwm_dev_attr,
  2971. };
  2972. /*
  2973. * 'uart' class
  2974. * universal asynchronous receiver/transmitter (uart)
  2975. */
  2976. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2977. .rev_offs = 0x0050,
  2978. .sysc_offs = 0x0054,
  2979. .syss_offs = 0x0058,
  2980. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2981. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2982. SYSS_HAS_RESET_STATUS),
  2983. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2984. SIDLE_SMART_WKUP),
  2985. .sysc_fields = &omap_hwmod_sysc_type1,
  2986. };
  2987. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2988. .name = "uart",
  2989. .sysc = &omap44xx_uart_sysc,
  2990. };
  2991. /* uart1 */
  2992. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2993. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2994. { .irq = -1 }
  2995. };
  2996. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2997. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2998. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2999. { .dma_req = -1 }
  3000. };
  3001. static struct omap_hwmod omap44xx_uart1_hwmod = {
  3002. .name = "uart1",
  3003. .class = &omap44xx_uart_hwmod_class,
  3004. .clkdm_name = "l4_per_clkdm",
  3005. .mpu_irqs = omap44xx_uart1_irqs,
  3006. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  3007. .main_clk = "uart1_fck",
  3008. .prcm = {
  3009. .omap4 = {
  3010. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  3011. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  3012. .modulemode = MODULEMODE_SWCTRL,
  3013. },
  3014. },
  3015. };
  3016. /* uart2 */
  3017. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  3018. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  3019. { .irq = -1 }
  3020. };
  3021. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  3022. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  3023. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  3024. { .dma_req = -1 }
  3025. };
  3026. static struct omap_hwmod omap44xx_uart2_hwmod = {
  3027. .name = "uart2",
  3028. .class = &omap44xx_uart_hwmod_class,
  3029. .clkdm_name = "l4_per_clkdm",
  3030. .mpu_irqs = omap44xx_uart2_irqs,
  3031. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  3032. .main_clk = "uart2_fck",
  3033. .prcm = {
  3034. .omap4 = {
  3035. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  3036. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  3037. .modulemode = MODULEMODE_SWCTRL,
  3038. },
  3039. },
  3040. };
  3041. /* uart3 */
  3042. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  3043. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  3044. { .irq = -1 }
  3045. };
  3046. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  3047. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  3048. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  3049. { .dma_req = -1 }
  3050. };
  3051. static struct omap_hwmod omap44xx_uart3_hwmod = {
  3052. .name = "uart3",
  3053. .class = &omap44xx_uart_hwmod_class,
  3054. .clkdm_name = "l4_per_clkdm",
  3055. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3056. .mpu_irqs = omap44xx_uart3_irqs,
  3057. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  3058. .main_clk = "uart3_fck",
  3059. .prcm = {
  3060. .omap4 = {
  3061. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  3062. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  3063. .modulemode = MODULEMODE_SWCTRL,
  3064. },
  3065. },
  3066. };
  3067. /* uart4 */
  3068. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  3069. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  3070. { .irq = -1 }
  3071. };
  3072. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  3073. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  3074. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  3075. { .dma_req = -1 }
  3076. };
  3077. static struct omap_hwmod omap44xx_uart4_hwmod = {
  3078. .name = "uart4",
  3079. .class = &omap44xx_uart_hwmod_class,
  3080. .clkdm_name = "l4_per_clkdm",
  3081. .mpu_irqs = omap44xx_uart4_irqs,
  3082. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  3083. .main_clk = "uart4_fck",
  3084. .prcm = {
  3085. .omap4 = {
  3086. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  3087. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  3088. .modulemode = MODULEMODE_SWCTRL,
  3089. },
  3090. },
  3091. };
  3092. /*
  3093. * 'usb_host_fs' class
  3094. * full-speed usb host controller
  3095. */
  3096. /* The IP is not compliant to type1 / type2 scheme */
  3097. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  3098. .midle_shift = 4,
  3099. .sidle_shift = 2,
  3100. .srst_shift = 1,
  3101. };
  3102. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  3103. .rev_offs = 0x0000,
  3104. .sysc_offs = 0x0210,
  3105. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3106. SYSC_HAS_SOFTRESET),
  3107. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3108. SIDLE_SMART_WKUP),
  3109. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  3110. };
  3111. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  3112. .name = "usb_host_fs",
  3113. .sysc = &omap44xx_usb_host_fs_sysc,
  3114. };
  3115. /* usb_host_fs */
  3116. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  3117. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  3118. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  3119. { .irq = -1 }
  3120. };
  3121. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  3122. .name = "usb_host_fs",
  3123. .class = &omap44xx_usb_host_fs_hwmod_class,
  3124. .clkdm_name = "l3_init_clkdm",
  3125. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  3126. .main_clk = "usb_host_fs_fck",
  3127. .prcm = {
  3128. .omap4 = {
  3129. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  3130. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  3131. .modulemode = MODULEMODE_SWCTRL,
  3132. },
  3133. },
  3134. };
  3135. /*
  3136. * 'usb_host_hs' class
  3137. * high-speed multi-port usb host controller
  3138. */
  3139. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  3140. .rev_offs = 0x0000,
  3141. .sysc_offs = 0x0010,
  3142. .syss_offs = 0x0014,
  3143. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3144. SYSC_HAS_SOFTRESET),
  3145. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3146. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3147. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3148. .sysc_fields = &omap_hwmod_sysc_type2,
  3149. };
  3150. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3151. .name = "usb_host_hs",
  3152. .sysc = &omap44xx_usb_host_hs_sysc,
  3153. };
  3154. /* usb_host_hs */
  3155. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3156. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3157. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3158. { .irq = -1 }
  3159. };
  3160. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3161. .name = "usb_host_hs",
  3162. .class = &omap44xx_usb_host_hs_hwmod_class,
  3163. .clkdm_name = "l3_init_clkdm",
  3164. .main_clk = "usb_host_hs_fck",
  3165. .prcm = {
  3166. .omap4 = {
  3167. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3168. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3169. .modulemode = MODULEMODE_SWCTRL,
  3170. },
  3171. },
  3172. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3173. /*
  3174. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3175. * id: i660
  3176. *
  3177. * Description:
  3178. * In the following configuration :
  3179. * - USBHOST module is set to smart-idle mode
  3180. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3181. * happens when the system is going to a low power mode : all ports
  3182. * have been suspended, the master part of the USBHOST module has
  3183. * entered the standby state, and SW has cut the functional clocks)
  3184. * - an USBHOST interrupt occurs before the module is able to answer
  3185. * idle_ack, typically a remote wakeup IRQ.
  3186. * Then the USB HOST module will enter a deadlock situation where it
  3187. * is no more accessible nor functional.
  3188. *
  3189. * Workaround:
  3190. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3191. */
  3192. /*
  3193. * Errata: USB host EHCI may stall when entering smart-standby mode
  3194. * Id: i571
  3195. *
  3196. * Description:
  3197. * When the USBHOST module is set to smart-standby mode, and when it is
  3198. * ready to enter the standby state (i.e. all ports are suspended and
  3199. * all attached devices are in suspend mode), then it can wrongly assert
  3200. * the Mstandby signal too early while there are still some residual OCP
  3201. * transactions ongoing. If this condition occurs, the internal state
  3202. * machine may go to an undefined state and the USB link may be stuck
  3203. * upon the next resume.
  3204. *
  3205. * Workaround:
  3206. * Don't use smart standby; use only force standby,
  3207. * hence HWMOD_SWSUP_MSTANDBY
  3208. */
  3209. /*
  3210. * During system boot; If the hwmod framework resets the module
  3211. * the module will have smart idle settings; which can lead to deadlock
  3212. * (above Errata Id:i660); so, dont reset the module during boot;
  3213. * Use HWMOD_INIT_NO_RESET.
  3214. */
  3215. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3216. HWMOD_INIT_NO_RESET,
  3217. };
  3218. /*
  3219. * 'usb_otg_hs' class
  3220. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3221. */
  3222. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3223. .rev_offs = 0x0400,
  3224. .sysc_offs = 0x0404,
  3225. .syss_offs = 0x0408,
  3226. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3227. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3228. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3229. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3230. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3231. MSTANDBY_SMART),
  3232. .sysc_fields = &omap_hwmod_sysc_type1,
  3233. };
  3234. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3235. .name = "usb_otg_hs",
  3236. .sysc = &omap44xx_usb_otg_hs_sysc,
  3237. };
  3238. /* usb_otg_hs */
  3239. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3240. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3241. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3242. { .irq = -1 }
  3243. };
  3244. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3245. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3246. };
  3247. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3248. .name = "usb_otg_hs",
  3249. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3250. .clkdm_name = "l3_init_clkdm",
  3251. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3252. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3253. .main_clk = "usb_otg_hs_ick",
  3254. .prcm = {
  3255. .omap4 = {
  3256. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3257. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3258. .modulemode = MODULEMODE_HWCTRL,
  3259. },
  3260. },
  3261. .opt_clks = usb_otg_hs_opt_clks,
  3262. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3263. };
  3264. /*
  3265. * 'usb_tll_hs' class
  3266. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3267. */
  3268. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3269. .rev_offs = 0x0000,
  3270. .sysc_offs = 0x0010,
  3271. .syss_offs = 0x0014,
  3272. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3273. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3274. SYSC_HAS_AUTOIDLE),
  3275. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3276. .sysc_fields = &omap_hwmod_sysc_type1,
  3277. };
  3278. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3279. .name = "usb_tll_hs",
  3280. .sysc = &omap44xx_usb_tll_hs_sysc,
  3281. };
  3282. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3283. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3284. { .irq = -1 }
  3285. };
  3286. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3287. .name = "usb_tll_hs",
  3288. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3289. .clkdm_name = "l3_init_clkdm",
  3290. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3291. .main_clk = "usb_tll_hs_ick",
  3292. .prcm = {
  3293. .omap4 = {
  3294. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3295. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3296. .modulemode = MODULEMODE_HWCTRL,
  3297. },
  3298. },
  3299. };
  3300. /*
  3301. * 'wd_timer' class
  3302. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3303. * overflow condition
  3304. */
  3305. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3306. .rev_offs = 0x0000,
  3307. .sysc_offs = 0x0010,
  3308. .syss_offs = 0x0014,
  3309. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3310. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3311. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3312. SIDLE_SMART_WKUP),
  3313. .sysc_fields = &omap_hwmod_sysc_type1,
  3314. };
  3315. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3316. .name = "wd_timer",
  3317. .sysc = &omap44xx_wd_timer_sysc,
  3318. .pre_shutdown = &omap2_wd_timer_disable,
  3319. .reset = &omap2_wd_timer_reset,
  3320. };
  3321. /* wd_timer2 */
  3322. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3323. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3324. { .irq = -1 }
  3325. };
  3326. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3327. .name = "wd_timer2",
  3328. .class = &omap44xx_wd_timer_hwmod_class,
  3329. .clkdm_name = "l4_wkup_clkdm",
  3330. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3331. .main_clk = "wd_timer2_fck",
  3332. .prcm = {
  3333. .omap4 = {
  3334. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3335. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3336. .modulemode = MODULEMODE_SWCTRL,
  3337. },
  3338. },
  3339. };
  3340. /* wd_timer3 */
  3341. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3342. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3343. { .irq = -1 }
  3344. };
  3345. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3346. .name = "wd_timer3",
  3347. .class = &omap44xx_wd_timer_hwmod_class,
  3348. .clkdm_name = "abe_clkdm",
  3349. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3350. .main_clk = "wd_timer3_fck",
  3351. .prcm = {
  3352. .omap4 = {
  3353. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3354. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3355. .modulemode = MODULEMODE_SWCTRL,
  3356. },
  3357. },
  3358. };
  3359. /*
  3360. * interfaces
  3361. */
  3362. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3363. {
  3364. .pa_start = 0x4a204000,
  3365. .pa_end = 0x4a2040ff,
  3366. .flags = ADDR_TYPE_RT
  3367. },
  3368. { }
  3369. };
  3370. /* c2c -> c2c_target_fw */
  3371. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3372. .master = &omap44xx_c2c_hwmod,
  3373. .slave = &omap44xx_c2c_target_fw_hwmod,
  3374. .clk = "div_core_ck",
  3375. .addr = omap44xx_c2c_target_fw_addrs,
  3376. .user = OCP_USER_MPU,
  3377. };
  3378. /* l4_cfg -> c2c_target_fw */
  3379. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3380. .master = &omap44xx_l4_cfg_hwmod,
  3381. .slave = &omap44xx_c2c_target_fw_hwmod,
  3382. .clk = "l4_div_ck",
  3383. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3384. };
  3385. /* l3_main_1 -> dmm */
  3386. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3387. .master = &omap44xx_l3_main_1_hwmod,
  3388. .slave = &omap44xx_dmm_hwmod,
  3389. .clk = "l3_div_ck",
  3390. .user = OCP_USER_SDMA,
  3391. };
  3392. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3393. {
  3394. .pa_start = 0x4e000000,
  3395. .pa_end = 0x4e0007ff,
  3396. .flags = ADDR_TYPE_RT
  3397. },
  3398. { }
  3399. };
  3400. /* mpu -> dmm */
  3401. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3402. .master = &omap44xx_mpu_hwmod,
  3403. .slave = &omap44xx_dmm_hwmod,
  3404. .clk = "l3_div_ck",
  3405. .addr = omap44xx_dmm_addrs,
  3406. .user = OCP_USER_MPU,
  3407. };
  3408. /* c2c -> emif_fw */
  3409. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3410. .master = &omap44xx_c2c_hwmod,
  3411. .slave = &omap44xx_emif_fw_hwmod,
  3412. .clk = "div_core_ck",
  3413. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3414. };
  3415. /* dmm -> emif_fw */
  3416. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3417. .master = &omap44xx_dmm_hwmod,
  3418. .slave = &omap44xx_emif_fw_hwmod,
  3419. .clk = "l3_div_ck",
  3420. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3421. };
  3422. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3423. {
  3424. .pa_start = 0x4a20c000,
  3425. .pa_end = 0x4a20c0ff,
  3426. .flags = ADDR_TYPE_RT
  3427. },
  3428. { }
  3429. };
  3430. /* l4_cfg -> emif_fw */
  3431. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3432. .master = &omap44xx_l4_cfg_hwmod,
  3433. .slave = &omap44xx_emif_fw_hwmod,
  3434. .clk = "l4_div_ck",
  3435. .addr = omap44xx_emif_fw_addrs,
  3436. .user = OCP_USER_MPU,
  3437. };
  3438. /* iva -> l3_instr */
  3439. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3440. .master = &omap44xx_iva_hwmod,
  3441. .slave = &omap44xx_l3_instr_hwmod,
  3442. .clk = "l3_div_ck",
  3443. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3444. };
  3445. /* l3_main_3 -> l3_instr */
  3446. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3447. .master = &omap44xx_l3_main_3_hwmod,
  3448. .slave = &omap44xx_l3_instr_hwmod,
  3449. .clk = "l3_div_ck",
  3450. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3451. };
  3452. /* ocp_wp_noc -> l3_instr */
  3453. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3454. .master = &omap44xx_ocp_wp_noc_hwmod,
  3455. .slave = &omap44xx_l3_instr_hwmod,
  3456. .clk = "l3_div_ck",
  3457. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3458. };
  3459. /* dsp -> l3_main_1 */
  3460. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3461. .master = &omap44xx_dsp_hwmod,
  3462. .slave = &omap44xx_l3_main_1_hwmod,
  3463. .clk = "l3_div_ck",
  3464. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3465. };
  3466. /* dss -> l3_main_1 */
  3467. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3468. .master = &omap44xx_dss_hwmod,
  3469. .slave = &omap44xx_l3_main_1_hwmod,
  3470. .clk = "l3_div_ck",
  3471. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3472. };
  3473. /* l3_main_2 -> l3_main_1 */
  3474. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3475. .master = &omap44xx_l3_main_2_hwmod,
  3476. .slave = &omap44xx_l3_main_1_hwmod,
  3477. .clk = "l3_div_ck",
  3478. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3479. };
  3480. /* l4_cfg -> l3_main_1 */
  3481. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3482. .master = &omap44xx_l4_cfg_hwmod,
  3483. .slave = &omap44xx_l3_main_1_hwmod,
  3484. .clk = "l4_div_ck",
  3485. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3486. };
  3487. /* mmc1 -> l3_main_1 */
  3488. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3489. .master = &omap44xx_mmc1_hwmod,
  3490. .slave = &omap44xx_l3_main_1_hwmod,
  3491. .clk = "l3_div_ck",
  3492. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3493. };
  3494. /* mmc2 -> l3_main_1 */
  3495. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3496. .master = &omap44xx_mmc2_hwmod,
  3497. .slave = &omap44xx_l3_main_1_hwmod,
  3498. .clk = "l3_div_ck",
  3499. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3500. };
  3501. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3502. {
  3503. .pa_start = 0x44000000,
  3504. .pa_end = 0x44000fff,
  3505. .flags = ADDR_TYPE_RT
  3506. },
  3507. { }
  3508. };
  3509. /* mpu -> l3_main_1 */
  3510. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3511. .master = &omap44xx_mpu_hwmod,
  3512. .slave = &omap44xx_l3_main_1_hwmod,
  3513. .clk = "l3_div_ck",
  3514. .addr = omap44xx_l3_main_1_addrs,
  3515. .user = OCP_USER_MPU,
  3516. };
  3517. /* c2c_target_fw -> l3_main_2 */
  3518. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3519. .master = &omap44xx_c2c_target_fw_hwmod,
  3520. .slave = &omap44xx_l3_main_2_hwmod,
  3521. .clk = "l3_div_ck",
  3522. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3523. };
  3524. /* debugss -> l3_main_2 */
  3525. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3526. .master = &omap44xx_debugss_hwmod,
  3527. .slave = &omap44xx_l3_main_2_hwmod,
  3528. .clk = "dbgclk_mux_ck",
  3529. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3530. };
  3531. /* dma_system -> l3_main_2 */
  3532. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3533. .master = &omap44xx_dma_system_hwmod,
  3534. .slave = &omap44xx_l3_main_2_hwmod,
  3535. .clk = "l3_div_ck",
  3536. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3537. };
  3538. /* fdif -> l3_main_2 */
  3539. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3540. .master = &omap44xx_fdif_hwmod,
  3541. .slave = &omap44xx_l3_main_2_hwmod,
  3542. .clk = "l3_div_ck",
  3543. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3544. };
  3545. /* gpu -> l3_main_2 */
  3546. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3547. .master = &omap44xx_gpu_hwmod,
  3548. .slave = &omap44xx_l3_main_2_hwmod,
  3549. .clk = "l3_div_ck",
  3550. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3551. };
  3552. /* hsi -> l3_main_2 */
  3553. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3554. .master = &omap44xx_hsi_hwmod,
  3555. .slave = &omap44xx_l3_main_2_hwmod,
  3556. .clk = "l3_div_ck",
  3557. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3558. };
  3559. /* ipu -> l3_main_2 */
  3560. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3561. .master = &omap44xx_ipu_hwmod,
  3562. .slave = &omap44xx_l3_main_2_hwmod,
  3563. .clk = "l3_div_ck",
  3564. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3565. };
  3566. /* iss -> l3_main_2 */
  3567. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3568. .master = &omap44xx_iss_hwmod,
  3569. .slave = &omap44xx_l3_main_2_hwmod,
  3570. .clk = "l3_div_ck",
  3571. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3572. };
  3573. /* iva -> l3_main_2 */
  3574. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3575. .master = &omap44xx_iva_hwmod,
  3576. .slave = &omap44xx_l3_main_2_hwmod,
  3577. .clk = "l3_div_ck",
  3578. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3579. };
  3580. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3581. {
  3582. .pa_start = 0x44800000,
  3583. .pa_end = 0x44801fff,
  3584. .flags = ADDR_TYPE_RT
  3585. },
  3586. { }
  3587. };
  3588. /* l3_main_1 -> l3_main_2 */
  3589. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3590. .master = &omap44xx_l3_main_1_hwmod,
  3591. .slave = &omap44xx_l3_main_2_hwmod,
  3592. .clk = "l3_div_ck",
  3593. .addr = omap44xx_l3_main_2_addrs,
  3594. .user = OCP_USER_MPU,
  3595. };
  3596. /* l4_cfg -> l3_main_2 */
  3597. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3598. .master = &omap44xx_l4_cfg_hwmod,
  3599. .slave = &omap44xx_l3_main_2_hwmod,
  3600. .clk = "l4_div_ck",
  3601. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3602. };
  3603. /* usb_host_fs -> l3_main_2 */
  3604. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3605. .master = &omap44xx_usb_host_fs_hwmod,
  3606. .slave = &omap44xx_l3_main_2_hwmod,
  3607. .clk = "l3_div_ck",
  3608. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3609. };
  3610. /* usb_host_hs -> l3_main_2 */
  3611. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3612. .master = &omap44xx_usb_host_hs_hwmod,
  3613. .slave = &omap44xx_l3_main_2_hwmod,
  3614. .clk = "l3_div_ck",
  3615. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3616. };
  3617. /* usb_otg_hs -> l3_main_2 */
  3618. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3619. .master = &omap44xx_usb_otg_hs_hwmod,
  3620. .slave = &omap44xx_l3_main_2_hwmod,
  3621. .clk = "l3_div_ck",
  3622. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3623. };
  3624. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3625. {
  3626. .pa_start = 0x45000000,
  3627. .pa_end = 0x45000fff,
  3628. .flags = ADDR_TYPE_RT
  3629. },
  3630. { }
  3631. };
  3632. /* l3_main_1 -> l3_main_3 */
  3633. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3634. .master = &omap44xx_l3_main_1_hwmod,
  3635. .slave = &omap44xx_l3_main_3_hwmod,
  3636. .clk = "l3_div_ck",
  3637. .addr = omap44xx_l3_main_3_addrs,
  3638. .user = OCP_USER_MPU,
  3639. };
  3640. /* l3_main_2 -> l3_main_3 */
  3641. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3642. .master = &omap44xx_l3_main_2_hwmod,
  3643. .slave = &omap44xx_l3_main_3_hwmod,
  3644. .clk = "l3_div_ck",
  3645. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3646. };
  3647. /* l4_cfg -> l3_main_3 */
  3648. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3649. .master = &omap44xx_l4_cfg_hwmod,
  3650. .slave = &omap44xx_l3_main_3_hwmod,
  3651. .clk = "l4_div_ck",
  3652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3653. };
  3654. /* aess -> l4_abe */
  3655. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3656. .master = &omap44xx_aess_hwmod,
  3657. .slave = &omap44xx_l4_abe_hwmod,
  3658. .clk = "ocp_abe_iclk",
  3659. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3660. };
  3661. /* dsp -> l4_abe */
  3662. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3663. .master = &omap44xx_dsp_hwmod,
  3664. .slave = &omap44xx_l4_abe_hwmod,
  3665. .clk = "ocp_abe_iclk",
  3666. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3667. };
  3668. /* l3_main_1 -> l4_abe */
  3669. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3670. .master = &omap44xx_l3_main_1_hwmod,
  3671. .slave = &omap44xx_l4_abe_hwmod,
  3672. .clk = "l3_div_ck",
  3673. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3674. };
  3675. /* mpu -> l4_abe */
  3676. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3677. .master = &omap44xx_mpu_hwmod,
  3678. .slave = &omap44xx_l4_abe_hwmod,
  3679. .clk = "ocp_abe_iclk",
  3680. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3681. };
  3682. /* l3_main_1 -> l4_cfg */
  3683. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3684. .master = &omap44xx_l3_main_1_hwmod,
  3685. .slave = &omap44xx_l4_cfg_hwmod,
  3686. .clk = "l3_div_ck",
  3687. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3688. };
  3689. /* l3_main_2 -> l4_per */
  3690. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3691. .master = &omap44xx_l3_main_2_hwmod,
  3692. .slave = &omap44xx_l4_per_hwmod,
  3693. .clk = "l3_div_ck",
  3694. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3695. };
  3696. /* l4_cfg -> l4_wkup */
  3697. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3698. .master = &omap44xx_l4_cfg_hwmod,
  3699. .slave = &omap44xx_l4_wkup_hwmod,
  3700. .clk = "l4_div_ck",
  3701. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3702. };
  3703. /* mpu -> mpu_private */
  3704. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3705. .master = &omap44xx_mpu_hwmod,
  3706. .slave = &omap44xx_mpu_private_hwmod,
  3707. .clk = "l3_div_ck",
  3708. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3709. };
  3710. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3711. {
  3712. .pa_start = 0x4a102000,
  3713. .pa_end = 0x4a10207f,
  3714. .flags = ADDR_TYPE_RT
  3715. },
  3716. { }
  3717. };
  3718. /* l4_cfg -> ocp_wp_noc */
  3719. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3720. .master = &omap44xx_l4_cfg_hwmod,
  3721. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3722. .clk = "l4_div_ck",
  3723. .addr = omap44xx_ocp_wp_noc_addrs,
  3724. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3725. };
  3726. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3727. {
  3728. .pa_start = 0x401f1000,
  3729. .pa_end = 0x401f13ff,
  3730. .flags = ADDR_TYPE_RT
  3731. },
  3732. { }
  3733. };
  3734. /* l4_abe -> aess */
  3735. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3736. .master = &omap44xx_l4_abe_hwmod,
  3737. .slave = &omap44xx_aess_hwmod,
  3738. .clk = "ocp_abe_iclk",
  3739. .addr = omap44xx_aess_addrs,
  3740. .user = OCP_USER_MPU,
  3741. };
  3742. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3743. {
  3744. .pa_start = 0x490f1000,
  3745. .pa_end = 0x490f13ff,
  3746. .flags = ADDR_TYPE_RT
  3747. },
  3748. { }
  3749. };
  3750. /* l4_abe -> aess (dma) */
  3751. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3752. .master = &omap44xx_l4_abe_hwmod,
  3753. .slave = &omap44xx_aess_hwmod,
  3754. .clk = "ocp_abe_iclk",
  3755. .addr = omap44xx_aess_dma_addrs,
  3756. .user = OCP_USER_SDMA,
  3757. };
  3758. /* l3_main_2 -> c2c */
  3759. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3760. .master = &omap44xx_l3_main_2_hwmod,
  3761. .slave = &omap44xx_c2c_hwmod,
  3762. .clk = "l3_div_ck",
  3763. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3764. };
  3765. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3766. {
  3767. .pa_start = 0x4a304000,
  3768. .pa_end = 0x4a30401f,
  3769. .flags = ADDR_TYPE_RT
  3770. },
  3771. { }
  3772. };
  3773. /* l4_wkup -> counter_32k */
  3774. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3775. .master = &omap44xx_l4_wkup_hwmod,
  3776. .slave = &omap44xx_counter_32k_hwmod,
  3777. .clk = "l4_wkup_clk_mux_ck",
  3778. .addr = omap44xx_counter_32k_addrs,
  3779. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3780. };
  3781. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3782. {
  3783. .pa_start = 0x4a002000,
  3784. .pa_end = 0x4a0027ff,
  3785. .flags = ADDR_TYPE_RT
  3786. },
  3787. { }
  3788. };
  3789. /* l4_cfg -> ctrl_module_core */
  3790. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3791. .master = &omap44xx_l4_cfg_hwmod,
  3792. .slave = &omap44xx_ctrl_module_core_hwmod,
  3793. .clk = "l4_div_ck",
  3794. .addr = omap44xx_ctrl_module_core_addrs,
  3795. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3796. };
  3797. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3798. {
  3799. .pa_start = 0x4a100000,
  3800. .pa_end = 0x4a1007ff,
  3801. .flags = ADDR_TYPE_RT
  3802. },
  3803. { }
  3804. };
  3805. /* l4_cfg -> ctrl_module_pad_core */
  3806. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3807. .master = &omap44xx_l4_cfg_hwmod,
  3808. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3809. .clk = "l4_div_ck",
  3810. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3811. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3812. };
  3813. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3814. {
  3815. .pa_start = 0x4a30c000,
  3816. .pa_end = 0x4a30c7ff,
  3817. .flags = ADDR_TYPE_RT
  3818. },
  3819. { }
  3820. };
  3821. /* l4_wkup -> ctrl_module_wkup */
  3822. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3823. .master = &omap44xx_l4_wkup_hwmod,
  3824. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3825. .clk = "l4_wkup_clk_mux_ck",
  3826. .addr = omap44xx_ctrl_module_wkup_addrs,
  3827. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3828. };
  3829. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3830. {
  3831. .pa_start = 0x4a31e000,
  3832. .pa_end = 0x4a31e7ff,
  3833. .flags = ADDR_TYPE_RT
  3834. },
  3835. { }
  3836. };
  3837. /* l4_wkup -> ctrl_module_pad_wkup */
  3838. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3839. .master = &omap44xx_l4_wkup_hwmod,
  3840. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3841. .clk = "l4_wkup_clk_mux_ck",
  3842. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3843. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3844. };
  3845. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3846. {
  3847. .pa_start = 0x54160000,
  3848. .pa_end = 0x54167fff,
  3849. .flags = ADDR_TYPE_RT
  3850. },
  3851. { }
  3852. };
  3853. /* l3_instr -> debugss */
  3854. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3855. .master = &omap44xx_l3_instr_hwmod,
  3856. .slave = &omap44xx_debugss_hwmod,
  3857. .clk = "l3_div_ck",
  3858. .addr = omap44xx_debugss_addrs,
  3859. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3860. };
  3861. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3862. {
  3863. .pa_start = 0x4a056000,
  3864. .pa_end = 0x4a056fff,
  3865. .flags = ADDR_TYPE_RT
  3866. },
  3867. { }
  3868. };
  3869. /* l4_cfg -> dma_system */
  3870. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3871. .master = &omap44xx_l4_cfg_hwmod,
  3872. .slave = &omap44xx_dma_system_hwmod,
  3873. .clk = "l4_div_ck",
  3874. .addr = omap44xx_dma_system_addrs,
  3875. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3876. };
  3877. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3878. {
  3879. .name = "mpu",
  3880. .pa_start = 0x4012e000,
  3881. .pa_end = 0x4012e07f,
  3882. .flags = ADDR_TYPE_RT
  3883. },
  3884. { }
  3885. };
  3886. /* l4_abe -> dmic */
  3887. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3888. .master = &omap44xx_l4_abe_hwmod,
  3889. .slave = &omap44xx_dmic_hwmod,
  3890. .clk = "ocp_abe_iclk",
  3891. .addr = omap44xx_dmic_addrs,
  3892. .user = OCP_USER_MPU,
  3893. };
  3894. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3895. {
  3896. .name = "dma",
  3897. .pa_start = 0x4902e000,
  3898. .pa_end = 0x4902e07f,
  3899. .flags = ADDR_TYPE_RT
  3900. },
  3901. { }
  3902. };
  3903. /* l4_abe -> dmic (dma) */
  3904. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3905. .master = &omap44xx_l4_abe_hwmod,
  3906. .slave = &omap44xx_dmic_hwmod,
  3907. .clk = "ocp_abe_iclk",
  3908. .addr = omap44xx_dmic_dma_addrs,
  3909. .user = OCP_USER_SDMA,
  3910. };
  3911. /* dsp -> iva */
  3912. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3913. .master = &omap44xx_dsp_hwmod,
  3914. .slave = &omap44xx_iva_hwmod,
  3915. .clk = "dpll_iva_m5x2_ck",
  3916. .user = OCP_USER_DSP,
  3917. };
  3918. /* dsp -> sl2if */
  3919. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3920. .master = &omap44xx_dsp_hwmod,
  3921. .slave = &omap44xx_sl2if_hwmod,
  3922. .clk = "dpll_iva_m5x2_ck",
  3923. .user = OCP_USER_DSP,
  3924. };
  3925. /* l4_cfg -> dsp */
  3926. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3927. .master = &omap44xx_l4_cfg_hwmod,
  3928. .slave = &omap44xx_dsp_hwmod,
  3929. .clk = "l4_div_ck",
  3930. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3931. };
  3932. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3933. {
  3934. .pa_start = 0x58000000,
  3935. .pa_end = 0x5800007f,
  3936. .flags = ADDR_TYPE_RT
  3937. },
  3938. { }
  3939. };
  3940. /* l3_main_2 -> dss */
  3941. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3942. .master = &omap44xx_l3_main_2_hwmod,
  3943. .slave = &omap44xx_dss_hwmod,
  3944. .clk = "dss_fck",
  3945. .addr = omap44xx_dss_dma_addrs,
  3946. .user = OCP_USER_SDMA,
  3947. };
  3948. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3949. {
  3950. .pa_start = 0x48040000,
  3951. .pa_end = 0x4804007f,
  3952. .flags = ADDR_TYPE_RT
  3953. },
  3954. { }
  3955. };
  3956. /* l4_per -> dss */
  3957. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3958. .master = &omap44xx_l4_per_hwmod,
  3959. .slave = &omap44xx_dss_hwmod,
  3960. .clk = "l4_div_ck",
  3961. .addr = omap44xx_dss_addrs,
  3962. .user = OCP_USER_MPU,
  3963. };
  3964. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3965. {
  3966. .pa_start = 0x58001000,
  3967. .pa_end = 0x58001fff,
  3968. .flags = ADDR_TYPE_RT
  3969. },
  3970. { }
  3971. };
  3972. /* l3_main_2 -> dss_dispc */
  3973. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3974. .master = &omap44xx_l3_main_2_hwmod,
  3975. .slave = &omap44xx_dss_dispc_hwmod,
  3976. .clk = "dss_fck",
  3977. .addr = omap44xx_dss_dispc_dma_addrs,
  3978. .user = OCP_USER_SDMA,
  3979. };
  3980. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3981. {
  3982. .pa_start = 0x48041000,
  3983. .pa_end = 0x48041fff,
  3984. .flags = ADDR_TYPE_RT
  3985. },
  3986. { }
  3987. };
  3988. /* l4_per -> dss_dispc */
  3989. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3990. .master = &omap44xx_l4_per_hwmod,
  3991. .slave = &omap44xx_dss_dispc_hwmod,
  3992. .clk = "l4_div_ck",
  3993. .addr = omap44xx_dss_dispc_addrs,
  3994. .user = OCP_USER_MPU,
  3995. };
  3996. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3997. {
  3998. .pa_start = 0x58004000,
  3999. .pa_end = 0x580041ff,
  4000. .flags = ADDR_TYPE_RT
  4001. },
  4002. { }
  4003. };
  4004. /* l3_main_2 -> dss_dsi1 */
  4005. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  4006. .master = &omap44xx_l3_main_2_hwmod,
  4007. .slave = &omap44xx_dss_dsi1_hwmod,
  4008. .clk = "dss_fck",
  4009. .addr = omap44xx_dss_dsi1_dma_addrs,
  4010. .user = OCP_USER_SDMA,
  4011. };
  4012. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  4013. {
  4014. .pa_start = 0x48044000,
  4015. .pa_end = 0x480441ff,
  4016. .flags = ADDR_TYPE_RT
  4017. },
  4018. { }
  4019. };
  4020. /* l4_per -> dss_dsi1 */
  4021. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  4022. .master = &omap44xx_l4_per_hwmod,
  4023. .slave = &omap44xx_dss_dsi1_hwmod,
  4024. .clk = "l4_div_ck",
  4025. .addr = omap44xx_dss_dsi1_addrs,
  4026. .user = OCP_USER_MPU,
  4027. };
  4028. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  4029. {
  4030. .pa_start = 0x58005000,
  4031. .pa_end = 0x580051ff,
  4032. .flags = ADDR_TYPE_RT
  4033. },
  4034. { }
  4035. };
  4036. /* l3_main_2 -> dss_dsi2 */
  4037. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  4038. .master = &omap44xx_l3_main_2_hwmod,
  4039. .slave = &omap44xx_dss_dsi2_hwmod,
  4040. .clk = "dss_fck",
  4041. .addr = omap44xx_dss_dsi2_dma_addrs,
  4042. .user = OCP_USER_SDMA,
  4043. };
  4044. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  4045. {
  4046. .pa_start = 0x48045000,
  4047. .pa_end = 0x480451ff,
  4048. .flags = ADDR_TYPE_RT
  4049. },
  4050. { }
  4051. };
  4052. /* l4_per -> dss_dsi2 */
  4053. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  4054. .master = &omap44xx_l4_per_hwmod,
  4055. .slave = &omap44xx_dss_dsi2_hwmod,
  4056. .clk = "l4_div_ck",
  4057. .addr = omap44xx_dss_dsi2_addrs,
  4058. .user = OCP_USER_MPU,
  4059. };
  4060. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  4061. {
  4062. .pa_start = 0x58006000,
  4063. .pa_end = 0x58006fff,
  4064. .flags = ADDR_TYPE_RT
  4065. },
  4066. { }
  4067. };
  4068. /* l3_main_2 -> dss_hdmi */
  4069. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  4070. .master = &omap44xx_l3_main_2_hwmod,
  4071. .slave = &omap44xx_dss_hdmi_hwmod,
  4072. .clk = "dss_fck",
  4073. .addr = omap44xx_dss_hdmi_dma_addrs,
  4074. .user = OCP_USER_SDMA,
  4075. };
  4076. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  4077. {
  4078. .pa_start = 0x48046000,
  4079. .pa_end = 0x48046fff,
  4080. .flags = ADDR_TYPE_RT
  4081. },
  4082. { }
  4083. };
  4084. /* l4_per -> dss_hdmi */
  4085. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  4086. .master = &omap44xx_l4_per_hwmod,
  4087. .slave = &omap44xx_dss_hdmi_hwmod,
  4088. .clk = "l4_div_ck",
  4089. .addr = omap44xx_dss_hdmi_addrs,
  4090. .user = OCP_USER_MPU,
  4091. };
  4092. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  4093. {
  4094. .pa_start = 0x58002000,
  4095. .pa_end = 0x580020ff,
  4096. .flags = ADDR_TYPE_RT
  4097. },
  4098. { }
  4099. };
  4100. /* l3_main_2 -> dss_rfbi */
  4101. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  4102. .master = &omap44xx_l3_main_2_hwmod,
  4103. .slave = &omap44xx_dss_rfbi_hwmod,
  4104. .clk = "dss_fck",
  4105. .addr = omap44xx_dss_rfbi_dma_addrs,
  4106. .user = OCP_USER_SDMA,
  4107. };
  4108. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  4109. {
  4110. .pa_start = 0x48042000,
  4111. .pa_end = 0x480420ff,
  4112. .flags = ADDR_TYPE_RT
  4113. },
  4114. { }
  4115. };
  4116. /* l4_per -> dss_rfbi */
  4117. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  4118. .master = &omap44xx_l4_per_hwmod,
  4119. .slave = &omap44xx_dss_rfbi_hwmod,
  4120. .clk = "l4_div_ck",
  4121. .addr = omap44xx_dss_rfbi_addrs,
  4122. .user = OCP_USER_MPU,
  4123. };
  4124. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  4125. {
  4126. .pa_start = 0x58003000,
  4127. .pa_end = 0x580030ff,
  4128. .flags = ADDR_TYPE_RT
  4129. },
  4130. { }
  4131. };
  4132. /* l3_main_2 -> dss_venc */
  4133. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  4134. .master = &omap44xx_l3_main_2_hwmod,
  4135. .slave = &omap44xx_dss_venc_hwmod,
  4136. .clk = "dss_fck",
  4137. .addr = omap44xx_dss_venc_dma_addrs,
  4138. .user = OCP_USER_SDMA,
  4139. };
  4140. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4141. {
  4142. .pa_start = 0x48043000,
  4143. .pa_end = 0x480430ff,
  4144. .flags = ADDR_TYPE_RT
  4145. },
  4146. { }
  4147. };
  4148. /* l4_per -> dss_venc */
  4149. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4150. .master = &omap44xx_l4_per_hwmod,
  4151. .slave = &omap44xx_dss_venc_hwmod,
  4152. .clk = "l4_div_ck",
  4153. .addr = omap44xx_dss_venc_addrs,
  4154. .user = OCP_USER_MPU,
  4155. };
  4156. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4157. {
  4158. .pa_start = 0x48078000,
  4159. .pa_end = 0x48078fff,
  4160. .flags = ADDR_TYPE_RT
  4161. },
  4162. { }
  4163. };
  4164. /* l4_per -> elm */
  4165. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4166. .master = &omap44xx_l4_per_hwmod,
  4167. .slave = &omap44xx_elm_hwmod,
  4168. .clk = "l4_div_ck",
  4169. .addr = omap44xx_elm_addrs,
  4170. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4171. };
  4172. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4173. {
  4174. .pa_start = 0x4c000000,
  4175. .pa_end = 0x4c0000ff,
  4176. .flags = ADDR_TYPE_RT
  4177. },
  4178. { }
  4179. };
  4180. /* emif_fw -> emif1 */
  4181. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4182. .master = &omap44xx_emif_fw_hwmod,
  4183. .slave = &omap44xx_emif1_hwmod,
  4184. .clk = "l3_div_ck",
  4185. .addr = omap44xx_emif1_addrs,
  4186. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4187. };
  4188. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4189. {
  4190. .pa_start = 0x4d000000,
  4191. .pa_end = 0x4d0000ff,
  4192. .flags = ADDR_TYPE_RT
  4193. },
  4194. { }
  4195. };
  4196. /* emif_fw -> emif2 */
  4197. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4198. .master = &omap44xx_emif_fw_hwmod,
  4199. .slave = &omap44xx_emif2_hwmod,
  4200. .clk = "l3_div_ck",
  4201. .addr = omap44xx_emif2_addrs,
  4202. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4203. };
  4204. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4205. {
  4206. .pa_start = 0x4a10a000,
  4207. .pa_end = 0x4a10a1ff,
  4208. .flags = ADDR_TYPE_RT
  4209. },
  4210. { }
  4211. };
  4212. /* l4_cfg -> fdif */
  4213. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4214. .master = &omap44xx_l4_cfg_hwmod,
  4215. .slave = &omap44xx_fdif_hwmod,
  4216. .clk = "l4_div_ck",
  4217. .addr = omap44xx_fdif_addrs,
  4218. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4219. };
  4220. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4221. {
  4222. .pa_start = 0x4a310000,
  4223. .pa_end = 0x4a3101ff,
  4224. .flags = ADDR_TYPE_RT
  4225. },
  4226. { }
  4227. };
  4228. /* l4_wkup -> gpio1 */
  4229. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4230. .master = &omap44xx_l4_wkup_hwmod,
  4231. .slave = &omap44xx_gpio1_hwmod,
  4232. .clk = "l4_wkup_clk_mux_ck",
  4233. .addr = omap44xx_gpio1_addrs,
  4234. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4235. };
  4236. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4237. {
  4238. .pa_start = 0x48055000,
  4239. .pa_end = 0x480551ff,
  4240. .flags = ADDR_TYPE_RT
  4241. },
  4242. { }
  4243. };
  4244. /* l4_per -> gpio2 */
  4245. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4246. .master = &omap44xx_l4_per_hwmod,
  4247. .slave = &omap44xx_gpio2_hwmod,
  4248. .clk = "l4_div_ck",
  4249. .addr = omap44xx_gpio2_addrs,
  4250. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4251. };
  4252. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4253. {
  4254. .pa_start = 0x48057000,
  4255. .pa_end = 0x480571ff,
  4256. .flags = ADDR_TYPE_RT
  4257. },
  4258. { }
  4259. };
  4260. /* l4_per -> gpio3 */
  4261. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4262. .master = &omap44xx_l4_per_hwmod,
  4263. .slave = &omap44xx_gpio3_hwmod,
  4264. .clk = "l4_div_ck",
  4265. .addr = omap44xx_gpio3_addrs,
  4266. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4267. };
  4268. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4269. {
  4270. .pa_start = 0x48059000,
  4271. .pa_end = 0x480591ff,
  4272. .flags = ADDR_TYPE_RT
  4273. },
  4274. { }
  4275. };
  4276. /* l4_per -> gpio4 */
  4277. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4278. .master = &omap44xx_l4_per_hwmod,
  4279. .slave = &omap44xx_gpio4_hwmod,
  4280. .clk = "l4_div_ck",
  4281. .addr = omap44xx_gpio4_addrs,
  4282. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4283. };
  4284. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4285. {
  4286. .pa_start = 0x4805b000,
  4287. .pa_end = 0x4805b1ff,
  4288. .flags = ADDR_TYPE_RT
  4289. },
  4290. { }
  4291. };
  4292. /* l4_per -> gpio5 */
  4293. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4294. .master = &omap44xx_l4_per_hwmod,
  4295. .slave = &omap44xx_gpio5_hwmod,
  4296. .clk = "l4_div_ck",
  4297. .addr = omap44xx_gpio5_addrs,
  4298. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4299. };
  4300. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4301. {
  4302. .pa_start = 0x4805d000,
  4303. .pa_end = 0x4805d1ff,
  4304. .flags = ADDR_TYPE_RT
  4305. },
  4306. { }
  4307. };
  4308. /* l4_per -> gpio6 */
  4309. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4310. .master = &omap44xx_l4_per_hwmod,
  4311. .slave = &omap44xx_gpio6_hwmod,
  4312. .clk = "l4_div_ck",
  4313. .addr = omap44xx_gpio6_addrs,
  4314. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4315. };
  4316. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4317. {
  4318. .pa_start = 0x50000000,
  4319. .pa_end = 0x500003ff,
  4320. .flags = ADDR_TYPE_RT
  4321. },
  4322. { }
  4323. };
  4324. /* l3_main_2 -> gpmc */
  4325. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4326. .master = &omap44xx_l3_main_2_hwmod,
  4327. .slave = &omap44xx_gpmc_hwmod,
  4328. .clk = "l3_div_ck",
  4329. .addr = omap44xx_gpmc_addrs,
  4330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4331. };
  4332. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4333. {
  4334. .pa_start = 0x56000000,
  4335. .pa_end = 0x5600ffff,
  4336. .flags = ADDR_TYPE_RT
  4337. },
  4338. { }
  4339. };
  4340. /* l3_main_2 -> gpu */
  4341. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4342. .master = &omap44xx_l3_main_2_hwmod,
  4343. .slave = &omap44xx_gpu_hwmod,
  4344. .clk = "l3_div_ck",
  4345. .addr = omap44xx_gpu_addrs,
  4346. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4347. };
  4348. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4349. {
  4350. .pa_start = 0x480b2000,
  4351. .pa_end = 0x480b201f,
  4352. .flags = ADDR_TYPE_RT
  4353. },
  4354. { }
  4355. };
  4356. /* l4_per -> hdq1w */
  4357. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4358. .master = &omap44xx_l4_per_hwmod,
  4359. .slave = &omap44xx_hdq1w_hwmod,
  4360. .clk = "l4_div_ck",
  4361. .addr = omap44xx_hdq1w_addrs,
  4362. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4363. };
  4364. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4365. {
  4366. .pa_start = 0x4a058000,
  4367. .pa_end = 0x4a05bfff,
  4368. .flags = ADDR_TYPE_RT
  4369. },
  4370. { }
  4371. };
  4372. /* l4_cfg -> hsi */
  4373. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4374. .master = &omap44xx_l4_cfg_hwmod,
  4375. .slave = &omap44xx_hsi_hwmod,
  4376. .clk = "l4_div_ck",
  4377. .addr = omap44xx_hsi_addrs,
  4378. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4379. };
  4380. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4381. {
  4382. .pa_start = 0x48070000,
  4383. .pa_end = 0x480700ff,
  4384. .flags = ADDR_TYPE_RT
  4385. },
  4386. { }
  4387. };
  4388. /* l4_per -> i2c1 */
  4389. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4390. .master = &omap44xx_l4_per_hwmod,
  4391. .slave = &omap44xx_i2c1_hwmod,
  4392. .clk = "l4_div_ck",
  4393. .addr = omap44xx_i2c1_addrs,
  4394. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4395. };
  4396. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4397. {
  4398. .pa_start = 0x48072000,
  4399. .pa_end = 0x480720ff,
  4400. .flags = ADDR_TYPE_RT
  4401. },
  4402. { }
  4403. };
  4404. /* l4_per -> i2c2 */
  4405. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4406. .master = &omap44xx_l4_per_hwmod,
  4407. .slave = &omap44xx_i2c2_hwmod,
  4408. .clk = "l4_div_ck",
  4409. .addr = omap44xx_i2c2_addrs,
  4410. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4411. };
  4412. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4413. {
  4414. .pa_start = 0x48060000,
  4415. .pa_end = 0x480600ff,
  4416. .flags = ADDR_TYPE_RT
  4417. },
  4418. { }
  4419. };
  4420. /* l4_per -> i2c3 */
  4421. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4422. .master = &omap44xx_l4_per_hwmod,
  4423. .slave = &omap44xx_i2c3_hwmod,
  4424. .clk = "l4_div_ck",
  4425. .addr = omap44xx_i2c3_addrs,
  4426. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4427. };
  4428. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4429. {
  4430. .pa_start = 0x48350000,
  4431. .pa_end = 0x483500ff,
  4432. .flags = ADDR_TYPE_RT
  4433. },
  4434. { }
  4435. };
  4436. /* l4_per -> i2c4 */
  4437. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4438. .master = &omap44xx_l4_per_hwmod,
  4439. .slave = &omap44xx_i2c4_hwmod,
  4440. .clk = "l4_div_ck",
  4441. .addr = omap44xx_i2c4_addrs,
  4442. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4443. };
  4444. /* l3_main_2 -> ipu */
  4445. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4446. .master = &omap44xx_l3_main_2_hwmod,
  4447. .slave = &omap44xx_ipu_hwmod,
  4448. .clk = "l3_div_ck",
  4449. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4450. };
  4451. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4452. {
  4453. .pa_start = 0x52000000,
  4454. .pa_end = 0x520000ff,
  4455. .flags = ADDR_TYPE_RT
  4456. },
  4457. { }
  4458. };
  4459. /* l3_main_2 -> iss */
  4460. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4461. .master = &omap44xx_l3_main_2_hwmod,
  4462. .slave = &omap44xx_iss_hwmod,
  4463. .clk = "l3_div_ck",
  4464. .addr = omap44xx_iss_addrs,
  4465. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4466. };
  4467. /* iva -> sl2if */
  4468. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4469. .master = &omap44xx_iva_hwmod,
  4470. .slave = &omap44xx_sl2if_hwmod,
  4471. .clk = "dpll_iva_m5x2_ck",
  4472. .user = OCP_USER_IVA,
  4473. };
  4474. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4475. {
  4476. .pa_start = 0x5a000000,
  4477. .pa_end = 0x5a07ffff,
  4478. .flags = ADDR_TYPE_RT
  4479. },
  4480. { }
  4481. };
  4482. /* l3_main_2 -> iva */
  4483. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4484. .master = &omap44xx_l3_main_2_hwmod,
  4485. .slave = &omap44xx_iva_hwmod,
  4486. .clk = "l3_div_ck",
  4487. .addr = omap44xx_iva_addrs,
  4488. .user = OCP_USER_MPU,
  4489. };
  4490. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4491. {
  4492. .pa_start = 0x4a31c000,
  4493. .pa_end = 0x4a31c07f,
  4494. .flags = ADDR_TYPE_RT
  4495. },
  4496. { }
  4497. };
  4498. /* l4_wkup -> kbd */
  4499. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4500. .master = &omap44xx_l4_wkup_hwmod,
  4501. .slave = &omap44xx_kbd_hwmod,
  4502. .clk = "l4_wkup_clk_mux_ck",
  4503. .addr = omap44xx_kbd_addrs,
  4504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4505. };
  4506. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4507. {
  4508. .pa_start = 0x4a0f4000,
  4509. .pa_end = 0x4a0f41ff,
  4510. .flags = ADDR_TYPE_RT
  4511. },
  4512. { }
  4513. };
  4514. /* l4_cfg -> mailbox */
  4515. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4516. .master = &omap44xx_l4_cfg_hwmod,
  4517. .slave = &omap44xx_mailbox_hwmod,
  4518. .clk = "l4_div_ck",
  4519. .addr = omap44xx_mailbox_addrs,
  4520. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4521. };
  4522. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4523. {
  4524. .pa_start = 0x40128000,
  4525. .pa_end = 0x401283ff,
  4526. .flags = ADDR_TYPE_RT
  4527. },
  4528. { }
  4529. };
  4530. /* l4_abe -> mcasp */
  4531. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4532. .master = &omap44xx_l4_abe_hwmod,
  4533. .slave = &omap44xx_mcasp_hwmod,
  4534. .clk = "ocp_abe_iclk",
  4535. .addr = omap44xx_mcasp_addrs,
  4536. .user = OCP_USER_MPU,
  4537. };
  4538. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4539. {
  4540. .pa_start = 0x49028000,
  4541. .pa_end = 0x490283ff,
  4542. .flags = ADDR_TYPE_RT
  4543. },
  4544. { }
  4545. };
  4546. /* l4_abe -> mcasp (dma) */
  4547. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4548. .master = &omap44xx_l4_abe_hwmod,
  4549. .slave = &omap44xx_mcasp_hwmod,
  4550. .clk = "ocp_abe_iclk",
  4551. .addr = omap44xx_mcasp_dma_addrs,
  4552. .user = OCP_USER_SDMA,
  4553. };
  4554. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4555. {
  4556. .name = "mpu",
  4557. .pa_start = 0x40122000,
  4558. .pa_end = 0x401220ff,
  4559. .flags = ADDR_TYPE_RT
  4560. },
  4561. { }
  4562. };
  4563. /* l4_abe -> mcbsp1 */
  4564. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4565. .master = &omap44xx_l4_abe_hwmod,
  4566. .slave = &omap44xx_mcbsp1_hwmod,
  4567. .clk = "ocp_abe_iclk",
  4568. .addr = omap44xx_mcbsp1_addrs,
  4569. .user = OCP_USER_MPU,
  4570. };
  4571. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4572. {
  4573. .name = "dma",
  4574. .pa_start = 0x49022000,
  4575. .pa_end = 0x490220ff,
  4576. .flags = ADDR_TYPE_RT
  4577. },
  4578. { }
  4579. };
  4580. /* l4_abe -> mcbsp1 (dma) */
  4581. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4582. .master = &omap44xx_l4_abe_hwmod,
  4583. .slave = &omap44xx_mcbsp1_hwmod,
  4584. .clk = "ocp_abe_iclk",
  4585. .addr = omap44xx_mcbsp1_dma_addrs,
  4586. .user = OCP_USER_SDMA,
  4587. };
  4588. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4589. {
  4590. .name = "mpu",
  4591. .pa_start = 0x40124000,
  4592. .pa_end = 0x401240ff,
  4593. .flags = ADDR_TYPE_RT
  4594. },
  4595. { }
  4596. };
  4597. /* l4_abe -> mcbsp2 */
  4598. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4599. .master = &omap44xx_l4_abe_hwmod,
  4600. .slave = &omap44xx_mcbsp2_hwmod,
  4601. .clk = "ocp_abe_iclk",
  4602. .addr = omap44xx_mcbsp2_addrs,
  4603. .user = OCP_USER_MPU,
  4604. };
  4605. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4606. {
  4607. .name = "dma",
  4608. .pa_start = 0x49024000,
  4609. .pa_end = 0x490240ff,
  4610. .flags = ADDR_TYPE_RT
  4611. },
  4612. { }
  4613. };
  4614. /* l4_abe -> mcbsp2 (dma) */
  4615. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4616. .master = &omap44xx_l4_abe_hwmod,
  4617. .slave = &omap44xx_mcbsp2_hwmod,
  4618. .clk = "ocp_abe_iclk",
  4619. .addr = omap44xx_mcbsp2_dma_addrs,
  4620. .user = OCP_USER_SDMA,
  4621. };
  4622. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4623. {
  4624. .name = "mpu",
  4625. .pa_start = 0x40126000,
  4626. .pa_end = 0x401260ff,
  4627. .flags = ADDR_TYPE_RT
  4628. },
  4629. { }
  4630. };
  4631. /* l4_abe -> mcbsp3 */
  4632. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4633. .master = &omap44xx_l4_abe_hwmod,
  4634. .slave = &omap44xx_mcbsp3_hwmod,
  4635. .clk = "ocp_abe_iclk",
  4636. .addr = omap44xx_mcbsp3_addrs,
  4637. .user = OCP_USER_MPU,
  4638. };
  4639. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4640. {
  4641. .name = "dma",
  4642. .pa_start = 0x49026000,
  4643. .pa_end = 0x490260ff,
  4644. .flags = ADDR_TYPE_RT
  4645. },
  4646. { }
  4647. };
  4648. /* l4_abe -> mcbsp3 (dma) */
  4649. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4650. .master = &omap44xx_l4_abe_hwmod,
  4651. .slave = &omap44xx_mcbsp3_hwmod,
  4652. .clk = "ocp_abe_iclk",
  4653. .addr = omap44xx_mcbsp3_dma_addrs,
  4654. .user = OCP_USER_SDMA,
  4655. };
  4656. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4657. {
  4658. .pa_start = 0x48096000,
  4659. .pa_end = 0x480960ff,
  4660. .flags = ADDR_TYPE_RT
  4661. },
  4662. { }
  4663. };
  4664. /* l4_per -> mcbsp4 */
  4665. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4666. .master = &omap44xx_l4_per_hwmod,
  4667. .slave = &omap44xx_mcbsp4_hwmod,
  4668. .clk = "l4_div_ck",
  4669. .addr = omap44xx_mcbsp4_addrs,
  4670. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4671. };
  4672. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4673. {
  4674. .name = "mpu",
  4675. .pa_start = 0x40132000,
  4676. .pa_end = 0x4013207f,
  4677. .flags = ADDR_TYPE_RT
  4678. },
  4679. { }
  4680. };
  4681. /* l4_abe -> mcpdm */
  4682. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4683. .master = &omap44xx_l4_abe_hwmod,
  4684. .slave = &omap44xx_mcpdm_hwmod,
  4685. .clk = "ocp_abe_iclk",
  4686. .addr = omap44xx_mcpdm_addrs,
  4687. .user = OCP_USER_MPU,
  4688. };
  4689. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4690. {
  4691. .name = "dma",
  4692. .pa_start = 0x49032000,
  4693. .pa_end = 0x4903207f,
  4694. .flags = ADDR_TYPE_RT
  4695. },
  4696. { }
  4697. };
  4698. /* l4_abe -> mcpdm (dma) */
  4699. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4700. .master = &omap44xx_l4_abe_hwmod,
  4701. .slave = &omap44xx_mcpdm_hwmod,
  4702. .clk = "ocp_abe_iclk",
  4703. .addr = omap44xx_mcpdm_dma_addrs,
  4704. .user = OCP_USER_SDMA,
  4705. };
  4706. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4707. {
  4708. .pa_start = 0x48098000,
  4709. .pa_end = 0x480981ff,
  4710. .flags = ADDR_TYPE_RT
  4711. },
  4712. { }
  4713. };
  4714. /* l4_per -> mcspi1 */
  4715. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4716. .master = &omap44xx_l4_per_hwmod,
  4717. .slave = &omap44xx_mcspi1_hwmod,
  4718. .clk = "l4_div_ck",
  4719. .addr = omap44xx_mcspi1_addrs,
  4720. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4721. };
  4722. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4723. {
  4724. .pa_start = 0x4809a000,
  4725. .pa_end = 0x4809a1ff,
  4726. .flags = ADDR_TYPE_RT
  4727. },
  4728. { }
  4729. };
  4730. /* l4_per -> mcspi2 */
  4731. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4732. .master = &omap44xx_l4_per_hwmod,
  4733. .slave = &omap44xx_mcspi2_hwmod,
  4734. .clk = "l4_div_ck",
  4735. .addr = omap44xx_mcspi2_addrs,
  4736. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4737. };
  4738. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4739. {
  4740. .pa_start = 0x480b8000,
  4741. .pa_end = 0x480b81ff,
  4742. .flags = ADDR_TYPE_RT
  4743. },
  4744. { }
  4745. };
  4746. /* l4_per -> mcspi3 */
  4747. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4748. .master = &omap44xx_l4_per_hwmod,
  4749. .slave = &omap44xx_mcspi3_hwmod,
  4750. .clk = "l4_div_ck",
  4751. .addr = omap44xx_mcspi3_addrs,
  4752. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4753. };
  4754. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4755. {
  4756. .pa_start = 0x480ba000,
  4757. .pa_end = 0x480ba1ff,
  4758. .flags = ADDR_TYPE_RT
  4759. },
  4760. { }
  4761. };
  4762. /* l4_per -> mcspi4 */
  4763. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4764. .master = &omap44xx_l4_per_hwmod,
  4765. .slave = &omap44xx_mcspi4_hwmod,
  4766. .clk = "l4_div_ck",
  4767. .addr = omap44xx_mcspi4_addrs,
  4768. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4769. };
  4770. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4771. {
  4772. .pa_start = 0x4809c000,
  4773. .pa_end = 0x4809c3ff,
  4774. .flags = ADDR_TYPE_RT
  4775. },
  4776. { }
  4777. };
  4778. /* l4_per -> mmc1 */
  4779. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4780. .master = &omap44xx_l4_per_hwmod,
  4781. .slave = &omap44xx_mmc1_hwmod,
  4782. .clk = "l4_div_ck",
  4783. .addr = omap44xx_mmc1_addrs,
  4784. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4785. };
  4786. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4787. {
  4788. .pa_start = 0x480b4000,
  4789. .pa_end = 0x480b43ff,
  4790. .flags = ADDR_TYPE_RT
  4791. },
  4792. { }
  4793. };
  4794. /* l4_per -> mmc2 */
  4795. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4796. .master = &omap44xx_l4_per_hwmod,
  4797. .slave = &omap44xx_mmc2_hwmod,
  4798. .clk = "l4_div_ck",
  4799. .addr = omap44xx_mmc2_addrs,
  4800. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4801. };
  4802. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4803. {
  4804. .pa_start = 0x480ad000,
  4805. .pa_end = 0x480ad3ff,
  4806. .flags = ADDR_TYPE_RT
  4807. },
  4808. { }
  4809. };
  4810. /* l4_per -> mmc3 */
  4811. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4812. .master = &omap44xx_l4_per_hwmod,
  4813. .slave = &omap44xx_mmc3_hwmod,
  4814. .clk = "l4_div_ck",
  4815. .addr = omap44xx_mmc3_addrs,
  4816. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4817. };
  4818. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4819. {
  4820. .pa_start = 0x480d1000,
  4821. .pa_end = 0x480d13ff,
  4822. .flags = ADDR_TYPE_RT
  4823. },
  4824. { }
  4825. };
  4826. /* l4_per -> mmc4 */
  4827. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4828. .master = &omap44xx_l4_per_hwmod,
  4829. .slave = &omap44xx_mmc4_hwmod,
  4830. .clk = "l4_div_ck",
  4831. .addr = omap44xx_mmc4_addrs,
  4832. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4833. };
  4834. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4835. {
  4836. .pa_start = 0x480d5000,
  4837. .pa_end = 0x480d53ff,
  4838. .flags = ADDR_TYPE_RT
  4839. },
  4840. { }
  4841. };
  4842. /* l4_per -> mmc5 */
  4843. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4844. .master = &omap44xx_l4_per_hwmod,
  4845. .slave = &omap44xx_mmc5_hwmod,
  4846. .clk = "l4_div_ck",
  4847. .addr = omap44xx_mmc5_addrs,
  4848. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4849. };
  4850. /* l3_main_2 -> ocmc_ram */
  4851. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4852. .master = &omap44xx_l3_main_2_hwmod,
  4853. .slave = &omap44xx_ocmc_ram_hwmod,
  4854. .clk = "l3_div_ck",
  4855. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4856. };
  4857. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4858. {
  4859. .pa_start = 0x4a0ad000,
  4860. .pa_end = 0x4a0ad01f,
  4861. .flags = ADDR_TYPE_RT
  4862. },
  4863. { }
  4864. };
  4865. /* l4_cfg -> ocp2scp_usb_phy */
  4866. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4867. .master = &omap44xx_l4_cfg_hwmod,
  4868. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4869. .clk = "l4_div_ck",
  4870. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4872. };
  4873. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4874. {
  4875. .pa_start = 0x48243000,
  4876. .pa_end = 0x48243fff,
  4877. .flags = ADDR_TYPE_RT
  4878. },
  4879. { }
  4880. };
  4881. /* mpu_private -> prcm_mpu */
  4882. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4883. .master = &omap44xx_mpu_private_hwmod,
  4884. .slave = &omap44xx_prcm_mpu_hwmod,
  4885. .clk = "l3_div_ck",
  4886. .addr = omap44xx_prcm_mpu_addrs,
  4887. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4888. };
  4889. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4890. {
  4891. .pa_start = 0x4a004000,
  4892. .pa_end = 0x4a004fff,
  4893. .flags = ADDR_TYPE_RT
  4894. },
  4895. { }
  4896. };
  4897. /* l4_wkup -> cm_core_aon */
  4898. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4899. .master = &omap44xx_l4_wkup_hwmod,
  4900. .slave = &omap44xx_cm_core_aon_hwmod,
  4901. .clk = "l4_wkup_clk_mux_ck",
  4902. .addr = omap44xx_cm_core_aon_addrs,
  4903. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4904. };
  4905. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4906. {
  4907. .pa_start = 0x4a008000,
  4908. .pa_end = 0x4a009fff,
  4909. .flags = ADDR_TYPE_RT
  4910. },
  4911. { }
  4912. };
  4913. /* l4_cfg -> cm_core */
  4914. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4915. .master = &omap44xx_l4_cfg_hwmod,
  4916. .slave = &omap44xx_cm_core_hwmod,
  4917. .clk = "l4_div_ck",
  4918. .addr = omap44xx_cm_core_addrs,
  4919. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4920. };
  4921. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4922. {
  4923. .pa_start = 0x4a306000,
  4924. .pa_end = 0x4a307fff,
  4925. .flags = ADDR_TYPE_RT
  4926. },
  4927. { }
  4928. };
  4929. /* l4_wkup -> prm */
  4930. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4931. .master = &omap44xx_l4_wkup_hwmod,
  4932. .slave = &omap44xx_prm_hwmod,
  4933. .clk = "l4_wkup_clk_mux_ck",
  4934. .addr = omap44xx_prm_addrs,
  4935. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4936. };
  4937. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4938. {
  4939. .pa_start = 0x4a30a000,
  4940. .pa_end = 0x4a30a7ff,
  4941. .flags = ADDR_TYPE_RT
  4942. },
  4943. { }
  4944. };
  4945. /* l4_wkup -> scrm */
  4946. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4947. .master = &omap44xx_l4_wkup_hwmod,
  4948. .slave = &omap44xx_scrm_hwmod,
  4949. .clk = "l4_wkup_clk_mux_ck",
  4950. .addr = omap44xx_scrm_addrs,
  4951. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4952. };
  4953. /* l3_main_2 -> sl2if */
  4954. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4955. .master = &omap44xx_l3_main_2_hwmod,
  4956. .slave = &omap44xx_sl2if_hwmod,
  4957. .clk = "l3_div_ck",
  4958. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4959. };
  4960. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4961. {
  4962. .pa_start = 0x4012c000,
  4963. .pa_end = 0x4012c3ff,
  4964. .flags = ADDR_TYPE_RT
  4965. },
  4966. { }
  4967. };
  4968. /* l4_abe -> slimbus1 */
  4969. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4970. .master = &omap44xx_l4_abe_hwmod,
  4971. .slave = &omap44xx_slimbus1_hwmod,
  4972. .clk = "ocp_abe_iclk",
  4973. .addr = omap44xx_slimbus1_addrs,
  4974. .user = OCP_USER_MPU,
  4975. };
  4976. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4977. {
  4978. .pa_start = 0x4902c000,
  4979. .pa_end = 0x4902c3ff,
  4980. .flags = ADDR_TYPE_RT
  4981. },
  4982. { }
  4983. };
  4984. /* l4_abe -> slimbus1 (dma) */
  4985. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4986. .master = &omap44xx_l4_abe_hwmod,
  4987. .slave = &omap44xx_slimbus1_hwmod,
  4988. .clk = "ocp_abe_iclk",
  4989. .addr = omap44xx_slimbus1_dma_addrs,
  4990. .user = OCP_USER_SDMA,
  4991. };
  4992. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4993. {
  4994. .pa_start = 0x48076000,
  4995. .pa_end = 0x480763ff,
  4996. .flags = ADDR_TYPE_RT
  4997. },
  4998. { }
  4999. };
  5000. /* l4_per -> slimbus2 */
  5001. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  5002. .master = &omap44xx_l4_per_hwmod,
  5003. .slave = &omap44xx_slimbus2_hwmod,
  5004. .clk = "l4_div_ck",
  5005. .addr = omap44xx_slimbus2_addrs,
  5006. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5007. };
  5008. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  5009. {
  5010. .pa_start = 0x4a0dd000,
  5011. .pa_end = 0x4a0dd03f,
  5012. .flags = ADDR_TYPE_RT
  5013. },
  5014. { }
  5015. };
  5016. /* l4_cfg -> smartreflex_core */
  5017. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  5018. .master = &omap44xx_l4_cfg_hwmod,
  5019. .slave = &omap44xx_smartreflex_core_hwmod,
  5020. .clk = "l4_div_ck",
  5021. .addr = omap44xx_smartreflex_core_addrs,
  5022. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5023. };
  5024. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  5025. {
  5026. .pa_start = 0x4a0db000,
  5027. .pa_end = 0x4a0db03f,
  5028. .flags = ADDR_TYPE_RT
  5029. },
  5030. { }
  5031. };
  5032. /* l4_cfg -> smartreflex_iva */
  5033. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  5034. .master = &omap44xx_l4_cfg_hwmod,
  5035. .slave = &omap44xx_smartreflex_iva_hwmod,
  5036. .clk = "l4_div_ck",
  5037. .addr = omap44xx_smartreflex_iva_addrs,
  5038. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5039. };
  5040. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  5041. {
  5042. .pa_start = 0x4a0d9000,
  5043. .pa_end = 0x4a0d903f,
  5044. .flags = ADDR_TYPE_RT
  5045. },
  5046. { }
  5047. };
  5048. /* l4_cfg -> smartreflex_mpu */
  5049. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  5050. .master = &omap44xx_l4_cfg_hwmod,
  5051. .slave = &omap44xx_smartreflex_mpu_hwmod,
  5052. .clk = "l4_div_ck",
  5053. .addr = omap44xx_smartreflex_mpu_addrs,
  5054. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5055. };
  5056. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  5057. {
  5058. .pa_start = 0x4a0f6000,
  5059. .pa_end = 0x4a0f6fff,
  5060. .flags = ADDR_TYPE_RT
  5061. },
  5062. { }
  5063. };
  5064. /* l4_cfg -> spinlock */
  5065. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  5066. .master = &omap44xx_l4_cfg_hwmod,
  5067. .slave = &omap44xx_spinlock_hwmod,
  5068. .clk = "l4_div_ck",
  5069. .addr = omap44xx_spinlock_addrs,
  5070. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5071. };
  5072. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  5073. {
  5074. .pa_start = 0x4a318000,
  5075. .pa_end = 0x4a31807f,
  5076. .flags = ADDR_TYPE_RT
  5077. },
  5078. { }
  5079. };
  5080. /* l4_wkup -> timer1 */
  5081. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  5082. .master = &omap44xx_l4_wkup_hwmod,
  5083. .slave = &omap44xx_timer1_hwmod,
  5084. .clk = "l4_wkup_clk_mux_ck",
  5085. .addr = omap44xx_timer1_addrs,
  5086. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5087. };
  5088. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  5089. {
  5090. .pa_start = 0x48032000,
  5091. .pa_end = 0x4803207f,
  5092. .flags = ADDR_TYPE_RT
  5093. },
  5094. { }
  5095. };
  5096. /* l4_per -> timer2 */
  5097. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  5098. .master = &omap44xx_l4_per_hwmod,
  5099. .slave = &omap44xx_timer2_hwmod,
  5100. .clk = "l4_div_ck",
  5101. .addr = omap44xx_timer2_addrs,
  5102. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5103. };
  5104. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  5105. {
  5106. .pa_start = 0x48034000,
  5107. .pa_end = 0x4803407f,
  5108. .flags = ADDR_TYPE_RT
  5109. },
  5110. { }
  5111. };
  5112. /* l4_per -> timer3 */
  5113. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  5114. .master = &omap44xx_l4_per_hwmod,
  5115. .slave = &omap44xx_timer3_hwmod,
  5116. .clk = "l4_div_ck",
  5117. .addr = omap44xx_timer3_addrs,
  5118. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5119. };
  5120. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  5121. {
  5122. .pa_start = 0x48036000,
  5123. .pa_end = 0x4803607f,
  5124. .flags = ADDR_TYPE_RT
  5125. },
  5126. { }
  5127. };
  5128. /* l4_per -> timer4 */
  5129. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  5130. .master = &omap44xx_l4_per_hwmod,
  5131. .slave = &omap44xx_timer4_hwmod,
  5132. .clk = "l4_div_ck",
  5133. .addr = omap44xx_timer4_addrs,
  5134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5135. };
  5136. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  5137. {
  5138. .pa_start = 0x40138000,
  5139. .pa_end = 0x4013807f,
  5140. .flags = ADDR_TYPE_RT
  5141. },
  5142. { }
  5143. };
  5144. /* l4_abe -> timer5 */
  5145. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5146. .master = &omap44xx_l4_abe_hwmod,
  5147. .slave = &omap44xx_timer5_hwmod,
  5148. .clk = "ocp_abe_iclk",
  5149. .addr = omap44xx_timer5_addrs,
  5150. .user = OCP_USER_MPU,
  5151. };
  5152. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5153. {
  5154. .pa_start = 0x49038000,
  5155. .pa_end = 0x4903807f,
  5156. .flags = ADDR_TYPE_RT
  5157. },
  5158. { }
  5159. };
  5160. /* l4_abe -> timer5 (dma) */
  5161. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5162. .master = &omap44xx_l4_abe_hwmod,
  5163. .slave = &omap44xx_timer5_hwmod,
  5164. .clk = "ocp_abe_iclk",
  5165. .addr = omap44xx_timer5_dma_addrs,
  5166. .user = OCP_USER_SDMA,
  5167. };
  5168. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5169. {
  5170. .pa_start = 0x4013a000,
  5171. .pa_end = 0x4013a07f,
  5172. .flags = ADDR_TYPE_RT
  5173. },
  5174. { }
  5175. };
  5176. /* l4_abe -> timer6 */
  5177. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5178. .master = &omap44xx_l4_abe_hwmod,
  5179. .slave = &omap44xx_timer6_hwmod,
  5180. .clk = "ocp_abe_iclk",
  5181. .addr = omap44xx_timer6_addrs,
  5182. .user = OCP_USER_MPU,
  5183. };
  5184. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5185. {
  5186. .pa_start = 0x4903a000,
  5187. .pa_end = 0x4903a07f,
  5188. .flags = ADDR_TYPE_RT
  5189. },
  5190. { }
  5191. };
  5192. /* l4_abe -> timer6 (dma) */
  5193. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5194. .master = &omap44xx_l4_abe_hwmod,
  5195. .slave = &omap44xx_timer6_hwmod,
  5196. .clk = "ocp_abe_iclk",
  5197. .addr = omap44xx_timer6_dma_addrs,
  5198. .user = OCP_USER_SDMA,
  5199. };
  5200. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5201. {
  5202. .pa_start = 0x4013c000,
  5203. .pa_end = 0x4013c07f,
  5204. .flags = ADDR_TYPE_RT
  5205. },
  5206. { }
  5207. };
  5208. /* l4_abe -> timer7 */
  5209. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5210. .master = &omap44xx_l4_abe_hwmod,
  5211. .slave = &omap44xx_timer7_hwmod,
  5212. .clk = "ocp_abe_iclk",
  5213. .addr = omap44xx_timer7_addrs,
  5214. .user = OCP_USER_MPU,
  5215. };
  5216. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5217. {
  5218. .pa_start = 0x4903c000,
  5219. .pa_end = 0x4903c07f,
  5220. .flags = ADDR_TYPE_RT
  5221. },
  5222. { }
  5223. };
  5224. /* l4_abe -> timer7 (dma) */
  5225. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5226. .master = &omap44xx_l4_abe_hwmod,
  5227. .slave = &omap44xx_timer7_hwmod,
  5228. .clk = "ocp_abe_iclk",
  5229. .addr = omap44xx_timer7_dma_addrs,
  5230. .user = OCP_USER_SDMA,
  5231. };
  5232. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5233. {
  5234. .pa_start = 0x4013e000,
  5235. .pa_end = 0x4013e07f,
  5236. .flags = ADDR_TYPE_RT
  5237. },
  5238. { }
  5239. };
  5240. /* l4_abe -> timer8 */
  5241. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5242. .master = &omap44xx_l4_abe_hwmod,
  5243. .slave = &omap44xx_timer8_hwmod,
  5244. .clk = "ocp_abe_iclk",
  5245. .addr = omap44xx_timer8_addrs,
  5246. .user = OCP_USER_MPU,
  5247. };
  5248. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5249. {
  5250. .pa_start = 0x4903e000,
  5251. .pa_end = 0x4903e07f,
  5252. .flags = ADDR_TYPE_RT
  5253. },
  5254. { }
  5255. };
  5256. /* l4_abe -> timer8 (dma) */
  5257. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5258. .master = &omap44xx_l4_abe_hwmod,
  5259. .slave = &omap44xx_timer8_hwmod,
  5260. .clk = "ocp_abe_iclk",
  5261. .addr = omap44xx_timer8_dma_addrs,
  5262. .user = OCP_USER_SDMA,
  5263. };
  5264. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5265. {
  5266. .pa_start = 0x4803e000,
  5267. .pa_end = 0x4803e07f,
  5268. .flags = ADDR_TYPE_RT
  5269. },
  5270. { }
  5271. };
  5272. /* l4_per -> timer9 */
  5273. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5274. .master = &omap44xx_l4_per_hwmod,
  5275. .slave = &omap44xx_timer9_hwmod,
  5276. .clk = "l4_div_ck",
  5277. .addr = omap44xx_timer9_addrs,
  5278. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5279. };
  5280. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5281. {
  5282. .pa_start = 0x48086000,
  5283. .pa_end = 0x4808607f,
  5284. .flags = ADDR_TYPE_RT
  5285. },
  5286. { }
  5287. };
  5288. /* l4_per -> timer10 */
  5289. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5290. .master = &omap44xx_l4_per_hwmod,
  5291. .slave = &omap44xx_timer10_hwmod,
  5292. .clk = "l4_div_ck",
  5293. .addr = omap44xx_timer10_addrs,
  5294. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5295. };
  5296. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5297. {
  5298. .pa_start = 0x48088000,
  5299. .pa_end = 0x4808807f,
  5300. .flags = ADDR_TYPE_RT
  5301. },
  5302. { }
  5303. };
  5304. /* l4_per -> timer11 */
  5305. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5306. .master = &omap44xx_l4_per_hwmod,
  5307. .slave = &omap44xx_timer11_hwmod,
  5308. .clk = "l4_div_ck",
  5309. .addr = omap44xx_timer11_addrs,
  5310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5311. };
  5312. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5313. {
  5314. .pa_start = 0x4806a000,
  5315. .pa_end = 0x4806a0ff,
  5316. .flags = ADDR_TYPE_RT
  5317. },
  5318. { }
  5319. };
  5320. /* l4_per -> uart1 */
  5321. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5322. .master = &omap44xx_l4_per_hwmod,
  5323. .slave = &omap44xx_uart1_hwmod,
  5324. .clk = "l4_div_ck",
  5325. .addr = omap44xx_uart1_addrs,
  5326. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5327. };
  5328. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5329. {
  5330. .pa_start = 0x4806c000,
  5331. .pa_end = 0x4806c0ff,
  5332. .flags = ADDR_TYPE_RT
  5333. },
  5334. { }
  5335. };
  5336. /* l4_per -> uart2 */
  5337. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5338. .master = &omap44xx_l4_per_hwmod,
  5339. .slave = &omap44xx_uart2_hwmod,
  5340. .clk = "l4_div_ck",
  5341. .addr = omap44xx_uart2_addrs,
  5342. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5343. };
  5344. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5345. {
  5346. .pa_start = 0x48020000,
  5347. .pa_end = 0x480200ff,
  5348. .flags = ADDR_TYPE_RT
  5349. },
  5350. { }
  5351. };
  5352. /* l4_per -> uart3 */
  5353. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5354. .master = &omap44xx_l4_per_hwmod,
  5355. .slave = &omap44xx_uart3_hwmod,
  5356. .clk = "l4_div_ck",
  5357. .addr = omap44xx_uart3_addrs,
  5358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5359. };
  5360. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5361. {
  5362. .pa_start = 0x4806e000,
  5363. .pa_end = 0x4806e0ff,
  5364. .flags = ADDR_TYPE_RT
  5365. },
  5366. { }
  5367. };
  5368. /* l4_per -> uart4 */
  5369. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5370. .master = &omap44xx_l4_per_hwmod,
  5371. .slave = &omap44xx_uart4_hwmod,
  5372. .clk = "l4_div_ck",
  5373. .addr = omap44xx_uart4_addrs,
  5374. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5375. };
  5376. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5377. {
  5378. .pa_start = 0x4a0a9000,
  5379. .pa_end = 0x4a0a93ff,
  5380. .flags = ADDR_TYPE_RT
  5381. },
  5382. { }
  5383. };
  5384. /* l4_cfg -> usb_host_fs */
  5385. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5386. .master = &omap44xx_l4_cfg_hwmod,
  5387. .slave = &omap44xx_usb_host_fs_hwmod,
  5388. .clk = "l4_div_ck",
  5389. .addr = omap44xx_usb_host_fs_addrs,
  5390. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5391. };
  5392. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5393. {
  5394. .name = "uhh",
  5395. .pa_start = 0x4a064000,
  5396. .pa_end = 0x4a0647ff,
  5397. .flags = ADDR_TYPE_RT
  5398. },
  5399. {
  5400. .name = "ohci",
  5401. .pa_start = 0x4a064800,
  5402. .pa_end = 0x4a064bff,
  5403. },
  5404. {
  5405. .name = "ehci",
  5406. .pa_start = 0x4a064c00,
  5407. .pa_end = 0x4a064fff,
  5408. },
  5409. {}
  5410. };
  5411. /* l4_cfg -> usb_host_hs */
  5412. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5413. .master = &omap44xx_l4_cfg_hwmod,
  5414. .slave = &omap44xx_usb_host_hs_hwmod,
  5415. .clk = "l4_div_ck",
  5416. .addr = omap44xx_usb_host_hs_addrs,
  5417. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5418. };
  5419. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5420. {
  5421. .pa_start = 0x4a0ab000,
  5422. .pa_end = 0x4a0ab7ff,
  5423. .flags = ADDR_TYPE_RT
  5424. },
  5425. {
  5426. /* XXX: Remove this once control module driver is in place */
  5427. .pa_start = 0x4a00233c,
  5428. .pa_end = 0x4a00233f,
  5429. .flags = ADDR_TYPE_RT
  5430. },
  5431. { }
  5432. };
  5433. /* l4_cfg -> usb_otg_hs */
  5434. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5435. .master = &omap44xx_l4_cfg_hwmod,
  5436. .slave = &omap44xx_usb_otg_hs_hwmod,
  5437. .clk = "l4_div_ck",
  5438. .addr = omap44xx_usb_otg_hs_addrs,
  5439. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5440. };
  5441. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5442. {
  5443. .name = "tll",
  5444. .pa_start = 0x4a062000,
  5445. .pa_end = 0x4a063fff,
  5446. .flags = ADDR_TYPE_RT
  5447. },
  5448. {}
  5449. };
  5450. /* l4_cfg -> usb_tll_hs */
  5451. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5452. .master = &omap44xx_l4_cfg_hwmod,
  5453. .slave = &omap44xx_usb_tll_hs_hwmod,
  5454. .clk = "l4_div_ck",
  5455. .addr = omap44xx_usb_tll_hs_addrs,
  5456. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5457. };
  5458. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5459. {
  5460. .pa_start = 0x4a314000,
  5461. .pa_end = 0x4a31407f,
  5462. .flags = ADDR_TYPE_RT
  5463. },
  5464. { }
  5465. };
  5466. /* l4_wkup -> wd_timer2 */
  5467. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5468. .master = &omap44xx_l4_wkup_hwmod,
  5469. .slave = &omap44xx_wd_timer2_hwmod,
  5470. .clk = "l4_wkup_clk_mux_ck",
  5471. .addr = omap44xx_wd_timer2_addrs,
  5472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5473. };
  5474. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5475. {
  5476. .pa_start = 0x40130000,
  5477. .pa_end = 0x4013007f,
  5478. .flags = ADDR_TYPE_RT
  5479. },
  5480. { }
  5481. };
  5482. /* l4_abe -> wd_timer3 */
  5483. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5484. .master = &omap44xx_l4_abe_hwmod,
  5485. .slave = &omap44xx_wd_timer3_hwmod,
  5486. .clk = "ocp_abe_iclk",
  5487. .addr = omap44xx_wd_timer3_addrs,
  5488. .user = OCP_USER_MPU,
  5489. };
  5490. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5491. {
  5492. .pa_start = 0x49030000,
  5493. .pa_end = 0x4903007f,
  5494. .flags = ADDR_TYPE_RT
  5495. },
  5496. { }
  5497. };
  5498. /* l4_abe -> wd_timer3 (dma) */
  5499. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5500. .master = &omap44xx_l4_abe_hwmod,
  5501. .slave = &omap44xx_wd_timer3_hwmod,
  5502. .clk = "ocp_abe_iclk",
  5503. .addr = omap44xx_wd_timer3_dma_addrs,
  5504. .user = OCP_USER_SDMA,
  5505. };
  5506. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5507. &omap44xx_c2c__c2c_target_fw,
  5508. &omap44xx_l4_cfg__c2c_target_fw,
  5509. &omap44xx_l3_main_1__dmm,
  5510. &omap44xx_mpu__dmm,
  5511. &omap44xx_c2c__emif_fw,
  5512. &omap44xx_dmm__emif_fw,
  5513. &omap44xx_l4_cfg__emif_fw,
  5514. &omap44xx_iva__l3_instr,
  5515. &omap44xx_l3_main_3__l3_instr,
  5516. &omap44xx_ocp_wp_noc__l3_instr,
  5517. &omap44xx_dsp__l3_main_1,
  5518. &omap44xx_dss__l3_main_1,
  5519. &omap44xx_l3_main_2__l3_main_1,
  5520. &omap44xx_l4_cfg__l3_main_1,
  5521. &omap44xx_mmc1__l3_main_1,
  5522. &omap44xx_mmc2__l3_main_1,
  5523. &omap44xx_mpu__l3_main_1,
  5524. &omap44xx_c2c_target_fw__l3_main_2,
  5525. &omap44xx_debugss__l3_main_2,
  5526. &omap44xx_dma_system__l3_main_2,
  5527. &omap44xx_fdif__l3_main_2,
  5528. &omap44xx_gpu__l3_main_2,
  5529. &omap44xx_hsi__l3_main_2,
  5530. &omap44xx_ipu__l3_main_2,
  5531. &omap44xx_iss__l3_main_2,
  5532. &omap44xx_iva__l3_main_2,
  5533. &omap44xx_l3_main_1__l3_main_2,
  5534. &omap44xx_l4_cfg__l3_main_2,
  5535. /* &omap44xx_usb_host_fs__l3_main_2, */
  5536. &omap44xx_usb_host_hs__l3_main_2,
  5537. &omap44xx_usb_otg_hs__l3_main_2,
  5538. &omap44xx_l3_main_1__l3_main_3,
  5539. &omap44xx_l3_main_2__l3_main_3,
  5540. &omap44xx_l4_cfg__l3_main_3,
  5541. /* &omap44xx_aess__l4_abe, */
  5542. &omap44xx_dsp__l4_abe,
  5543. &omap44xx_l3_main_1__l4_abe,
  5544. &omap44xx_mpu__l4_abe,
  5545. &omap44xx_l3_main_1__l4_cfg,
  5546. &omap44xx_l3_main_2__l4_per,
  5547. &omap44xx_l4_cfg__l4_wkup,
  5548. &omap44xx_mpu__mpu_private,
  5549. &omap44xx_l4_cfg__ocp_wp_noc,
  5550. /* &omap44xx_l4_abe__aess, */
  5551. /* &omap44xx_l4_abe__aess_dma, */
  5552. &omap44xx_l3_main_2__c2c,
  5553. &omap44xx_l4_wkup__counter_32k,
  5554. &omap44xx_l4_cfg__ctrl_module_core,
  5555. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5556. &omap44xx_l4_wkup__ctrl_module_wkup,
  5557. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5558. &omap44xx_l3_instr__debugss,
  5559. &omap44xx_l4_cfg__dma_system,
  5560. &omap44xx_l4_abe__dmic,
  5561. &omap44xx_l4_abe__dmic_dma,
  5562. &omap44xx_dsp__iva,
  5563. /* &omap44xx_dsp__sl2if, */
  5564. &omap44xx_l4_cfg__dsp,
  5565. &omap44xx_l3_main_2__dss,
  5566. &omap44xx_l4_per__dss,
  5567. &omap44xx_l3_main_2__dss_dispc,
  5568. &omap44xx_l4_per__dss_dispc,
  5569. &omap44xx_l3_main_2__dss_dsi1,
  5570. &omap44xx_l4_per__dss_dsi1,
  5571. &omap44xx_l3_main_2__dss_dsi2,
  5572. &omap44xx_l4_per__dss_dsi2,
  5573. &omap44xx_l3_main_2__dss_hdmi,
  5574. &omap44xx_l4_per__dss_hdmi,
  5575. &omap44xx_l3_main_2__dss_rfbi,
  5576. &omap44xx_l4_per__dss_rfbi,
  5577. &omap44xx_l3_main_2__dss_venc,
  5578. &omap44xx_l4_per__dss_venc,
  5579. &omap44xx_l4_per__elm,
  5580. &omap44xx_emif_fw__emif1,
  5581. &omap44xx_emif_fw__emif2,
  5582. &omap44xx_l4_cfg__fdif,
  5583. &omap44xx_l4_wkup__gpio1,
  5584. &omap44xx_l4_per__gpio2,
  5585. &omap44xx_l4_per__gpio3,
  5586. &omap44xx_l4_per__gpio4,
  5587. &omap44xx_l4_per__gpio5,
  5588. &omap44xx_l4_per__gpio6,
  5589. &omap44xx_l3_main_2__gpmc,
  5590. &omap44xx_l3_main_2__gpu,
  5591. &omap44xx_l4_per__hdq1w,
  5592. &omap44xx_l4_cfg__hsi,
  5593. &omap44xx_l4_per__i2c1,
  5594. &omap44xx_l4_per__i2c2,
  5595. &omap44xx_l4_per__i2c3,
  5596. &omap44xx_l4_per__i2c4,
  5597. &omap44xx_l3_main_2__ipu,
  5598. &omap44xx_l3_main_2__iss,
  5599. /* &omap44xx_iva__sl2if, */
  5600. &omap44xx_l3_main_2__iva,
  5601. &omap44xx_l4_wkup__kbd,
  5602. &omap44xx_l4_cfg__mailbox,
  5603. &omap44xx_l4_abe__mcasp,
  5604. &omap44xx_l4_abe__mcasp_dma,
  5605. &omap44xx_l4_abe__mcbsp1,
  5606. &omap44xx_l4_abe__mcbsp1_dma,
  5607. &omap44xx_l4_abe__mcbsp2,
  5608. &omap44xx_l4_abe__mcbsp2_dma,
  5609. &omap44xx_l4_abe__mcbsp3,
  5610. &omap44xx_l4_abe__mcbsp3_dma,
  5611. &omap44xx_l4_per__mcbsp4,
  5612. &omap44xx_l4_abe__mcpdm,
  5613. &omap44xx_l4_abe__mcpdm_dma,
  5614. &omap44xx_l4_per__mcspi1,
  5615. &omap44xx_l4_per__mcspi2,
  5616. &omap44xx_l4_per__mcspi3,
  5617. &omap44xx_l4_per__mcspi4,
  5618. &omap44xx_l4_per__mmc1,
  5619. &omap44xx_l4_per__mmc2,
  5620. &omap44xx_l4_per__mmc3,
  5621. &omap44xx_l4_per__mmc4,
  5622. &omap44xx_l4_per__mmc5,
  5623. &omap44xx_l3_main_2__mmu_ipu,
  5624. &omap44xx_l4_cfg__mmu_dsp,
  5625. &omap44xx_l3_main_2__ocmc_ram,
  5626. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5627. &omap44xx_mpu_private__prcm_mpu,
  5628. &omap44xx_l4_wkup__cm_core_aon,
  5629. &omap44xx_l4_cfg__cm_core,
  5630. &omap44xx_l4_wkup__prm,
  5631. &omap44xx_l4_wkup__scrm,
  5632. /* &omap44xx_l3_main_2__sl2if, */
  5633. &omap44xx_l4_abe__slimbus1,
  5634. &omap44xx_l4_abe__slimbus1_dma,
  5635. &omap44xx_l4_per__slimbus2,
  5636. &omap44xx_l4_cfg__smartreflex_core,
  5637. &omap44xx_l4_cfg__smartreflex_iva,
  5638. &omap44xx_l4_cfg__smartreflex_mpu,
  5639. &omap44xx_l4_cfg__spinlock,
  5640. &omap44xx_l4_wkup__timer1,
  5641. &omap44xx_l4_per__timer2,
  5642. &omap44xx_l4_per__timer3,
  5643. &omap44xx_l4_per__timer4,
  5644. &omap44xx_l4_abe__timer5,
  5645. &omap44xx_l4_abe__timer5_dma,
  5646. &omap44xx_l4_abe__timer6,
  5647. &omap44xx_l4_abe__timer6_dma,
  5648. &omap44xx_l4_abe__timer7,
  5649. &omap44xx_l4_abe__timer7_dma,
  5650. &omap44xx_l4_abe__timer8,
  5651. &omap44xx_l4_abe__timer8_dma,
  5652. &omap44xx_l4_per__timer9,
  5653. &omap44xx_l4_per__timer10,
  5654. &omap44xx_l4_per__timer11,
  5655. &omap44xx_l4_per__uart1,
  5656. &omap44xx_l4_per__uart2,
  5657. &omap44xx_l4_per__uart3,
  5658. &omap44xx_l4_per__uart4,
  5659. /* &omap44xx_l4_cfg__usb_host_fs, */
  5660. &omap44xx_l4_cfg__usb_host_hs,
  5661. &omap44xx_l4_cfg__usb_otg_hs,
  5662. &omap44xx_l4_cfg__usb_tll_hs,
  5663. &omap44xx_l4_wkup__wd_timer2,
  5664. &omap44xx_l4_abe__wd_timer3,
  5665. &omap44xx_l4_abe__wd_timer3_dma,
  5666. NULL,
  5667. };
  5668. int __init omap44xx_hwmod_init(void)
  5669. {
  5670. omap_hwmod_init();
  5671. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5672. }