nouveau_state.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.get = nv04_instmem_get;
  52. engine->instmem.put = nv04_instmem_put;
  53. engine->instmem.map = nv04_instmem_map;
  54. engine->instmem.unmap = nv04_instmem_unmap;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->fifo.channels = 16;
  64. engine->fifo.init = nv04_fifo_init;
  65. engine->fifo.takedown = nv04_fifo_fini;
  66. engine->fifo.disable = nv04_fifo_disable;
  67. engine->fifo.enable = nv04_fifo_enable;
  68. engine->fifo.reassign = nv04_fifo_reassign;
  69. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  70. engine->fifo.channel_id = nv04_fifo_channel_id;
  71. engine->fifo.create_context = nv04_fifo_create_context;
  72. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  73. engine->fifo.load_context = nv04_fifo_load_context;
  74. engine->fifo.unload_context = nv04_fifo_unload_context;
  75. engine->display.early_init = nv04_display_early_init;
  76. engine->display.late_takedown = nv04_display_late_takedown;
  77. engine->display.create = nv04_display_create;
  78. engine->display.init = nv04_display_init;
  79. engine->display.destroy = nv04_display_destroy;
  80. engine->gpio.init = nouveau_stub_init;
  81. engine->gpio.takedown = nouveau_stub_takedown;
  82. engine->gpio.get = NULL;
  83. engine->gpio.set = NULL;
  84. engine->gpio.irq_enable = NULL;
  85. engine->pm.clock_get = nv04_pm_clock_get;
  86. engine->pm.clock_pre = nv04_pm_clock_pre;
  87. engine->pm.clock_set = nv04_pm_clock_set;
  88. engine->vram.init = nouveau_mem_detect;
  89. engine->vram.flags_valid = nouveau_mem_flags_valid;
  90. break;
  91. case 0x10:
  92. engine->instmem.init = nv04_instmem_init;
  93. engine->instmem.takedown = nv04_instmem_takedown;
  94. engine->instmem.suspend = nv04_instmem_suspend;
  95. engine->instmem.resume = nv04_instmem_resume;
  96. engine->instmem.get = nv04_instmem_get;
  97. engine->instmem.put = nv04_instmem_put;
  98. engine->instmem.map = nv04_instmem_map;
  99. engine->instmem.unmap = nv04_instmem_unmap;
  100. engine->instmem.flush = nv04_instmem_flush;
  101. engine->mc.init = nv04_mc_init;
  102. engine->mc.takedown = nv04_mc_takedown;
  103. engine->timer.init = nv04_timer_init;
  104. engine->timer.read = nv04_timer_read;
  105. engine->timer.takedown = nv04_timer_takedown;
  106. engine->fb.init = nv10_fb_init;
  107. engine->fb.takedown = nv10_fb_takedown;
  108. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  109. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  110. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  111. engine->fifo.channels = 32;
  112. engine->fifo.init = nv10_fifo_init;
  113. engine->fifo.takedown = nv04_fifo_fini;
  114. engine->fifo.disable = nv04_fifo_disable;
  115. engine->fifo.enable = nv04_fifo_enable;
  116. engine->fifo.reassign = nv04_fifo_reassign;
  117. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  118. engine->fifo.channel_id = nv10_fifo_channel_id;
  119. engine->fifo.create_context = nv10_fifo_create_context;
  120. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  121. engine->fifo.load_context = nv10_fifo_load_context;
  122. engine->fifo.unload_context = nv10_fifo_unload_context;
  123. engine->display.early_init = nv04_display_early_init;
  124. engine->display.late_takedown = nv04_display_late_takedown;
  125. engine->display.create = nv04_display_create;
  126. engine->display.init = nv04_display_init;
  127. engine->display.destroy = nv04_display_destroy;
  128. engine->gpio.init = nouveau_stub_init;
  129. engine->gpio.takedown = nouveau_stub_takedown;
  130. engine->gpio.get = nv10_gpio_get;
  131. engine->gpio.set = nv10_gpio_set;
  132. engine->gpio.irq_enable = NULL;
  133. engine->pm.clock_get = nv04_pm_clock_get;
  134. engine->pm.clock_pre = nv04_pm_clock_pre;
  135. engine->pm.clock_set = nv04_pm_clock_set;
  136. engine->vram.init = nouveau_mem_detect;
  137. engine->vram.flags_valid = nouveau_mem_flags_valid;
  138. break;
  139. case 0x20:
  140. engine->instmem.init = nv04_instmem_init;
  141. engine->instmem.takedown = nv04_instmem_takedown;
  142. engine->instmem.suspend = nv04_instmem_suspend;
  143. engine->instmem.resume = nv04_instmem_resume;
  144. engine->instmem.get = nv04_instmem_get;
  145. engine->instmem.put = nv04_instmem_put;
  146. engine->instmem.map = nv04_instmem_map;
  147. engine->instmem.unmap = nv04_instmem_unmap;
  148. engine->instmem.flush = nv04_instmem_flush;
  149. engine->mc.init = nv04_mc_init;
  150. engine->mc.takedown = nv04_mc_takedown;
  151. engine->timer.init = nv04_timer_init;
  152. engine->timer.read = nv04_timer_read;
  153. engine->timer.takedown = nv04_timer_takedown;
  154. engine->fb.init = nv10_fb_init;
  155. engine->fb.takedown = nv10_fb_takedown;
  156. engine->fb.init_tile_region = nv10_fb_init_tile_region;
  157. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  158. engine->fb.free_tile_region = nv10_fb_free_tile_region;
  159. engine->fifo.channels = 32;
  160. engine->fifo.init = nv10_fifo_init;
  161. engine->fifo.takedown = nv04_fifo_fini;
  162. engine->fifo.disable = nv04_fifo_disable;
  163. engine->fifo.enable = nv04_fifo_enable;
  164. engine->fifo.reassign = nv04_fifo_reassign;
  165. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  166. engine->fifo.channel_id = nv10_fifo_channel_id;
  167. engine->fifo.create_context = nv10_fifo_create_context;
  168. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  169. engine->fifo.load_context = nv10_fifo_load_context;
  170. engine->fifo.unload_context = nv10_fifo_unload_context;
  171. engine->display.early_init = nv04_display_early_init;
  172. engine->display.late_takedown = nv04_display_late_takedown;
  173. engine->display.create = nv04_display_create;
  174. engine->display.init = nv04_display_init;
  175. engine->display.destroy = nv04_display_destroy;
  176. engine->gpio.init = nouveau_stub_init;
  177. engine->gpio.takedown = nouveau_stub_takedown;
  178. engine->gpio.get = nv10_gpio_get;
  179. engine->gpio.set = nv10_gpio_set;
  180. engine->gpio.irq_enable = NULL;
  181. engine->pm.clock_get = nv04_pm_clock_get;
  182. engine->pm.clock_pre = nv04_pm_clock_pre;
  183. engine->pm.clock_set = nv04_pm_clock_set;
  184. engine->vram.init = nouveau_mem_detect;
  185. engine->vram.flags_valid = nouveau_mem_flags_valid;
  186. break;
  187. case 0x30:
  188. engine->instmem.init = nv04_instmem_init;
  189. engine->instmem.takedown = nv04_instmem_takedown;
  190. engine->instmem.suspend = nv04_instmem_suspend;
  191. engine->instmem.resume = nv04_instmem_resume;
  192. engine->instmem.get = nv04_instmem_get;
  193. engine->instmem.put = nv04_instmem_put;
  194. engine->instmem.map = nv04_instmem_map;
  195. engine->instmem.unmap = nv04_instmem_unmap;
  196. engine->instmem.flush = nv04_instmem_flush;
  197. engine->mc.init = nv04_mc_init;
  198. engine->mc.takedown = nv04_mc_takedown;
  199. engine->timer.init = nv04_timer_init;
  200. engine->timer.read = nv04_timer_read;
  201. engine->timer.takedown = nv04_timer_takedown;
  202. engine->fb.init = nv30_fb_init;
  203. engine->fb.takedown = nv30_fb_takedown;
  204. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  205. engine->fb.set_tile_region = nv10_fb_set_tile_region;
  206. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  207. engine->fifo.channels = 32;
  208. engine->fifo.init = nv10_fifo_init;
  209. engine->fifo.takedown = nv04_fifo_fini;
  210. engine->fifo.disable = nv04_fifo_disable;
  211. engine->fifo.enable = nv04_fifo_enable;
  212. engine->fifo.reassign = nv04_fifo_reassign;
  213. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  214. engine->fifo.channel_id = nv10_fifo_channel_id;
  215. engine->fifo.create_context = nv10_fifo_create_context;
  216. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  217. engine->fifo.load_context = nv10_fifo_load_context;
  218. engine->fifo.unload_context = nv10_fifo_unload_context;
  219. engine->display.early_init = nv04_display_early_init;
  220. engine->display.late_takedown = nv04_display_late_takedown;
  221. engine->display.create = nv04_display_create;
  222. engine->display.init = nv04_display_init;
  223. engine->display.destroy = nv04_display_destroy;
  224. engine->gpio.init = nouveau_stub_init;
  225. engine->gpio.takedown = nouveau_stub_takedown;
  226. engine->gpio.get = nv10_gpio_get;
  227. engine->gpio.set = nv10_gpio_set;
  228. engine->gpio.irq_enable = NULL;
  229. engine->pm.clock_get = nv04_pm_clock_get;
  230. engine->pm.clock_pre = nv04_pm_clock_pre;
  231. engine->pm.clock_set = nv04_pm_clock_set;
  232. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  233. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  234. engine->vram.init = nouveau_mem_detect;
  235. engine->vram.flags_valid = nouveau_mem_flags_valid;
  236. break;
  237. case 0x40:
  238. case 0x60:
  239. engine->instmem.init = nv04_instmem_init;
  240. engine->instmem.takedown = nv04_instmem_takedown;
  241. engine->instmem.suspend = nv04_instmem_suspend;
  242. engine->instmem.resume = nv04_instmem_resume;
  243. engine->instmem.get = nv04_instmem_get;
  244. engine->instmem.put = nv04_instmem_put;
  245. engine->instmem.map = nv04_instmem_map;
  246. engine->instmem.unmap = nv04_instmem_unmap;
  247. engine->instmem.flush = nv04_instmem_flush;
  248. engine->mc.init = nv40_mc_init;
  249. engine->mc.takedown = nv40_mc_takedown;
  250. engine->timer.init = nv04_timer_init;
  251. engine->timer.read = nv04_timer_read;
  252. engine->timer.takedown = nv04_timer_takedown;
  253. engine->fb.init = nv40_fb_init;
  254. engine->fb.takedown = nv40_fb_takedown;
  255. engine->fb.init_tile_region = nv30_fb_init_tile_region;
  256. engine->fb.set_tile_region = nv40_fb_set_tile_region;
  257. engine->fb.free_tile_region = nv30_fb_free_tile_region;
  258. engine->fifo.channels = 32;
  259. engine->fifo.init = nv40_fifo_init;
  260. engine->fifo.takedown = nv04_fifo_fini;
  261. engine->fifo.disable = nv04_fifo_disable;
  262. engine->fifo.enable = nv04_fifo_enable;
  263. engine->fifo.reassign = nv04_fifo_reassign;
  264. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  265. engine->fifo.channel_id = nv10_fifo_channel_id;
  266. engine->fifo.create_context = nv40_fifo_create_context;
  267. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  268. engine->fifo.load_context = nv40_fifo_load_context;
  269. engine->fifo.unload_context = nv40_fifo_unload_context;
  270. engine->display.early_init = nv04_display_early_init;
  271. engine->display.late_takedown = nv04_display_late_takedown;
  272. engine->display.create = nv04_display_create;
  273. engine->display.init = nv04_display_init;
  274. engine->display.destroy = nv04_display_destroy;
  275. engine->gpio.init = nouveau_stub_init;
  276. engine->gpio.takedown = nouveau_stub_takedown;
  277. engine->gpio.get = nv10_gpio_get;
  278. engine->gpio.set = nv10_gpio_set;
  279. engine->gpio.irq_enable = NULL;
  280. engine->pm.clock_get = nv04_pm_clock_get;
  281. engine->pm.clock_pre = nv04_pm_clock_pre;
  282. engine->pm.clock_set = nv04_pm_clock_set;
  283. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  284. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  285. engine->pm.temp_get = nv40_temp_get;
  286. engine->vram.init = nouveau_mem_detect;
  287. engine->vram.flags_valid = nouveau_mem_flags_valid;
  288. break;
  289. case 0x50:
  290. case 0x80: /* gotta love NVIDIA's consistency.. */
  291. case 0x90:
  292. case 0xA0:
  293. engine->instmem.init = nv50_instmem_init;
  294. engine->instmem.takedown = nv50_instmem_takedown;
  295. engine->instmem.suspend = nv50_instmem_suspend;
  296. engine->instmem.resume = nv50_instmem_resume;
  297. engine->instmem.get = nv50_instmem_get;
  298. engine->instmem.put = nv50_instmem_put;
  299. engine->instmem.map = nv50_instmem_map;
  300. engine->instmem.unmap = nv50_instmem_unmap;
  301. if (dev_priv->chipset == 0x50)
  302. engine->instmem.flush = nv50_instmem_flush;
  303. else
  304. engine->instmem.flush = nv84_instmem_flush;
  305. engine->mc.init = nv50_mc_init;
  306. engine->mc.takedown = nv50_mc_takedown;
  307. engine->timer.init = nv04_timer_init;
  308. engine->timer.read = nv04_timer_read;
  309. engine->timer.takedown = nv04_timer_takedown;
  310. engine->fb.init = nv50_fb_init;
  311. engine->fb.takedown = nv50_fb_takedown;
  312. engine->fifo.channels = 128;
  313. engine->fifo.init = nv50_fifo_init;
  314. engine->fifo.takedown = nv50_fifo_takedown;
  315. engine->fifo.disable = nv04_fifo_disable;
  316. engine->fifo.enable = nv04_fifo_enable;
  317. engine->fifo.reassign = nv04_fifo_reassign;
  318. engine->fifo.channel_id = nv50_fifo_channel_id;
  319. engine->fifo.create_context = nv50_fifo_create_context;
  320. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  321. engine->fifo.load_context = nv50_fifo_load_context;
  322. engine->fifo.unload_context = nv50_fifo_unload_context;
  323. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  324. engine->display.early_init = nv50_display_early_init;
  325. engine->display.late_takedown = nv50_display_late_takedown;
  326. engine->display.create = nv50_display_create;
  327. engine->display.init = nv50_display_init;
  328. engine->display.destroy = nv50_display_destroy;
  329. engine->gpio.init = nv50_gpio_init;
  330. engine->gpio.takedown = nv50_gpio_fini;
  331. engine->gpio.get = nv50_gpio_get;
  332. engine->gpio.set = nv50_gpio_set;
  333. engine->gpio.irq_register = nv50_gpio_irq_register;
  334. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  335. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  336. switch (dev_priv->chipset) {
  337. case 0x84:
  338. case 0x86:
  339. case 0x92:
  340. case 0x94:
  341. case 0x96:
  342. case 0x98:
  343. case 0xa0:
  344. case 0xaa:
  345. case 0xac:
  346. case 0x50:
  347. engine->pm.clock_get = nv50_pm_clock_get;
  348. engine->pm.clock_pre = nv50_pm_clock_pre;
  349. engine->pm.clock_set = nv50_pm_clock_set;
  350. break;
  351. default:
  352. engine->pm.clock_get = nva3_pm_clock_get;
  353. engine->pm.clock_pre = nva3_pm_clock_pre;
  354. engine->pm.clock_set = nva3_pm_clock_set;
  355. break;
  356. }
  357. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  358. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  359. if (dev_priv->chipset >= 0x84)
  360. engine->pm.temp_get = nv84_temp_get;
  361. else
  362. engine->pm.temp_get = nv40_temp_get;
  363. engine->vram.init = nv50_vram_init;
  364. engine->vram.get = nv50_vram_new;
  365. engine->vram.put = nv50_vram_del;
  366. engine->vram.flags_valid = nv50_vram_flags_valid;
  367. break;
  368. case 0xC0:
  369. case 0xD0:
  370. engine->instmem.init = nvc0_instmem_init;
  371. engine->instmem.takedown = nvc0_instmem_takedown;
  372. engine->instmem.suspend = nvc0_instmem_suspend;
  373. engine->instmem.resume = nvc0_instmem_resume;
  374. engine->instmem.get = nv50_instmem_get;
  375. engine->instmem.put = nv50_instmem_put;
  376. engine->instmem.map = nv50_instmem_map;
  377. engine->instmem.unmap = nv50_instmem_unmap;
  378. engine->instmem.flush = nv84_instmem_flush;
  379. engine->mc.init = nv50_mc_init;
  380. engine->mc.takedown = nv50_mc_takedown;
  381. engine->timer.init = nv04_timer_init;
  382. engine->timer.read = nv04_timer_read;
  383. engine->timer.takedown = nv04_timer_takedown;
  384. engine->fb.init = nvc0_fb_init;
  385. engine->fb.takedown = nvc0_fb_takedown;
  386. engine->fifo.channels = 128;
  387. engine->fifo.init = nvc0_fifo_init;
  388. engine->fifo.takedown = nvc0_fifo_takedown;
  389. engine->fifo.disable = nvc0_fifo_disable;
  390. engine->fifo.enable = nvc0_fifo_enable;
  391. engine->fifo.reassign = nvc0_fifo_reassign;
  392. engine->fifo.channel_id = nvc0_fifo_channel_id;
  393. engine->fifo.create_context = nvc0_fifo_create_context;
  394. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  395. engine->fifo.load_context = nvc0_fifo_load_context;
  396. engine->fifo.unload_context = nvc0_fifo_unload_context;
  397. engine->display.early_init = nv50_display_early_init;
  398. engine->display.late_takedown = nv50_display_late_takedown;
  399. engine->display.create = nv50_display_create;
  400. engine->display.init = nv50_display_init;
  401. engine->display.destroy = nv50_display_destroy;
  402. engine->gpio.init = nv50_gpio_init;
  403. engine->gpio.takedown = nouveau_stub_takedown;
  404. engine->gpio.get = nv50_gpio_get;
  405. engine->gpio.set = nv50_gpio_set;
  406. engine->gpio.irq_register = nv50_gpio_irq_register;
  407. engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
  408. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  409. engine->vram.init = nvc0_vram_init;
  410. engine->vram.get = nvc0_vram_new;
  411. engine->vram.put = nv50_vram_del;
  412. engine->vram.flags_valid = nvc0_vram_flags_valid;
  413. engine->pm.temp_get = nv84_temp_get;
  414. break;
  415. default:
  416. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  417. return 1;
  418. }
  419. return 0;
  420. }
  421. static unsigned int
  422. nouveau_vga_set_decode(void *priv, bool state)
  423. {
  424. struct drm_device *dev = priv;
  425. struct drm_nouveau_private *dev_priv = dev->dev_private;
  426. if (dev_priv->chipset >= 0x40)
  427. nv_wr32(dev, 0x88054, state);
  428. else
  429. nv_wr32(dev, 0x1854, state);
  430. if (state)
  431. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  432. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  433. else
  434. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  435. }
  436. static int
  437. nouveau_card_init_channel(struct drm_device *dev)
  438. {
  439. struct drm_nouveau_private *dev_priv = dev->dev_private;
  440. int ret;
  441. ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
  442. NvDmaFB, NvDmaTT);
  443. if (ret)
  444. return ret;
  445. mutex_unlock(&dev_priv->channel->mutex);
  446. return 0;
  447. }
  448. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  449. enum vga_switcheroo_state state)
  450. {
  451. struct drm_device *dev = pci_get_drvdata(pdev);
  452. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  453. if (state == VGA_SWITCHEROO_ON) {
  454. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  455. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  456. nouveau_pci_resume(pdev);
  457. drm_kms_helper_poll_enable(dev);
  458. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  459. } else {
  460. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  461. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  462. drm_kms_helper_poll_disable(dev);
  463. nouveau_pci_suspend(pdev, pmm);
  464. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  465. }
  466. }
  467. static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
  468. {
  469. struct drm_device *dev = pci_get_drvdata(pdev);
  470. nouveau_fbcon_output_poll_changed(dev);
  471. }
  472. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  473. {
  474. struct drm_device *dev = pci_get_drvdata(pdev);
  475. bool can_switch;
  476. spin_lock(&dev->count_lock);
  477. can_switch = (dev->open_count == 0);
  478. spin_unlock(&dev->count_lock);
  479. return can_switch;
  480. }
  481. int
  482. nouveau_card_init(struct drm_device *dev)
  483. {
  484. struct drm_nouveau_private *dev_priv = dev->dev_private;
  485. struct nouveau_engine *engine;
  486. int ret, e = 0;
  487. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  488. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  489. nouveau_switcheroo_reprobe,
  490. nouveau_switcheroo_can_switch);
  491. /* Initialise internal driver API hooks */
  492. ret = nouveau_init_engine_ptrs(dev);
  493. if (ret)
  494. goto out;
  495. engine = &dev_priv->engine;
  496. spin_lock_init(&dev_priv->channels.lock);
  497. spin_lock_init(&dev_priv->tile.lock);
  498. spin_lock_init(&dev_priv->context_switch_lock);
  499. spin_lock_init(&dev_priv->vm_lock);
  500. /* Make the CRTCs and I2C buses accessible */
  501. ret = engine->display.early_init(dev);
  502. if (ret)
  503. goto out;
  504. /* Parse BIOS tables / Run init tables if card not POSTed */
  505. ret = nouveau_bios_init(dev);
  506. if (ret)
  507. goto out_display_early;
  508. nouveau_pm_init(dev);
  509. ret = nouveau_mem_vram_init(dev);
  510. if (ret)
  511. goto out_bios;
  512. ret = nouveau_gpuobj_init(dev);
  513. if (ret)
  514. goto out_vram;
  515. ret = engine->instmem.init(dev);
  516. if (ret)
  517. goto out_gpuobj;
  518. ret = nouveau_mem_gart_init(dev);
  519. if (ret)
  520. goto out_instmem;
  521. /* PMC */
  522. ret = engine->mc.init(dev);
  523. if (ret)
  524. goto out_gart;
  525. /* PGPIO */
  526. ret = engine->gpio.init(dev);
  527. if (ret)
  528. goto out_mc;
  529. /* PTIMER */
  530. ret = engine->timer.init(dev);
  531. if (ret)
  532. goto out_gpio;
  533. /* PFB */
  534. ret = engine->fb.init(dev);
  535. if (ret)
  536. goto out_timer;
  537. if (!dev_priv->noaccel) {
  538. switch (dev_priv->card_type) {
  539. case NV_04:
  540. nv04_graph_create(dev);
  541. break;
  542. case NV_10:
  543. nv10_graph_create(dev);
  544. break;
  545. case NV_20:
  546. case NV_30:
  547. nv20_graph_create(dev);
  548. break;
  549. case NV_40:
  550. nv40_graph_create(dev);
  551. break;
  552. case NV_50:
  553. nv50_graph_create(dev);
  554. break;
  555. case NV_C0:
  556. nvc0_graph_create(dev);
  557. break;
  558. default:
  559. break;
  560. }
  561. switch (dev_priv->chipset) {
  562. case 0x84:
  563. case 0x86:
  564. case 0x92:
  565. case 0x94:
  566. case 0x96:
  567. case 0xa0:
  568. nv84_crypt_create(dev);
  569. break;
  570. }
  571. switch (dev_priv->card_type) {
  572. case NV_50:
  573. switch (dev_priv->chipset) {
  574. case 0xa3:
  575. case 0xa5:
  576. case 0xa8:
  577. case 0xaf:
  578. nva3_copy_create(dev);
  579. break;
  580. }
  581. break;
  582. case NV_C0:
  583. nvc0_copy_create(dev, 0);
  584. nvc0_copy_create(dev, 1);
  585. break;
  586. default:
  587. break;
  588. }
  589. if (dev_priv->card_type == NV_40)
  590. nv40_mpeg_create(dev);
  591. else
  592. if (dev_priv->card_type == NV_50 &&
  593. (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
  594. nv50_mpeg_create(dev);
  595. for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
  596. if (dev_priv->eng[e]) {
  597. ret = dev_priv->eng[e]->init(dev, e);
  598. if (ret)
  599. goto out_engine;
  600. }
  601. }
  602. /* PFIFO */
  603. ret = engine->fifo.init(dev);
  604. if (ret)
  605. goto out_engine;
  606. }
  607. ret = engine->display.create(dev);
  608. if (ret)
  609. goto out_fifo;
  610. ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
  611. if (ret)
  612. goto out_vblank;
  613. ret = nouveau_irq_init(dev);
  614. if (ret)
  615. goto out_vblank;
  616. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  617. if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
  618. ret = nouveau_fence_init(dev);
  619. if (ret)
  620. goto out_irq;
  621. ret = nouveau_card_init_channel(dev);
  622. if (ret)
  623. goto out_fence;
  624. }
  625. nouveau_fbcon_init(dev);
  626. drm_kms_helper_poll_init(dev);
  627. return 0;
  628. out_fence:
  629. nouveau_fence_fini(dev);
  630. out_irq:
  631. nouveau_irq_fini(dev);
  632. out_vblank:
  633. drm_vblank_cleanup(dev);
  634. engine->display.destroy(dev);
  635. out_fifo:
  636. if (!dev_priv->noaccel)
  637. engine->fifo.takedown(dev);
  638. out_engine:
  639. if (!dev_priv->noaccel) {
  640. for (e = e - 1; e >= 0; e--) {
  641. if (!dev_priv->eng[e])
  642. continue;
  643. dev_priv->eng[e]->fini(dev, e);
  644. dev_priv->eng[e]->destroy(dev,e );
  645. }
  646. }
  647. engine->fb.takedown(dev);
  648. out_timer:
  649. engine->timer.takedown(dev);
  650. out_gpio:
  651. engine->gpio.takedown(dev);
  652. out_mc:
  653. engine->mc.takedown(dev);
  654. out_gart:
  655. nouveau_mem_gart_fini(dev);
  656. out_instmem:
  657. engine->instmem.takedown(dev);
  658. out_gpuobj:
  659. nouveau_gpuobj_takedown(dev);
  660. out_vram:
  661. nouveau_mem_vram_fini(dev);
  662. out_bios:
  663. nouveau_pm_fini(dev);
  664. nouveau_bios_takedown(dev);
  665. out_display_early:
  666. engine->display.late_takedown(dev);
  667. out:
  668. vga_client_register(dev->pdev, NULL, NULL, NULL);
  669. return ret;
  670. }
  671. static void nouveau_card_takedown(struct drm_device *dev)
  672. {
  673. struct drm_nouveau_private *dev_priv = dev->dev_private;
  674. struct nouveau_engine *engine = &dev_priv->engine;
  675. int e;
  676. if (dev_priv->channel) {
  677. nouveau_fence_fini(dev);
  678. nouveau_channel_put_unlocked(&dev_priv->channel);
  679. }
  680. if (!dev_priv->noaccel) {
  681. engine->fifo.takedown(dev);
  682. for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
  683. if (dev_priv->eng[e]) {
  684. dev_priv->eng[e]->fini(dev, e);
  685. dev_priv->eng[e]->destroy(dev,e );
  686. }
  687. }
  688. }
  689. engine->fb.takedown(dev);
  690. engine->timer.takedown(dev);
  691. engine->gpio.takedown(dev);
  692. engine->mc.takedown(dev);
  693. engine->display.late_takedown(dev);
  694. if (dev_priv->vga_ram) {
  695. nouveau_bo_unpin(dev_priv->vga_ram);
  696. nouveau_bo_ref(NULL, &dev_priv->vga_ram);
  697. }
  698. mutex_lock(&dev->struct_mutex);
  699. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  700. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  701. mutex_unlock(&dev->struct_mutex);
  702. nouveau_mem_gart_fini(dev);
  703. engine->instmem.takedown(dev);
  704. nouveau_gpuobj_takedown(dev);
  705. nouveau_mem_vram_fini(dev);
  706. nouveau_irq_fini(dev);
  707. drm_vblank_cleanup(dev);
  708. nouveau_pm_fini(dev);
  709. nouveau_bios_takedown(dev);
  710. vga_client_register(dev->pdev, NULL, NULL, NULL);
  711. }
  712. int
  713. nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
  714. {
  715. struct drm_nouveau_private *dev_priv = dev->dev_private;
  716. struct nouveau_fpriv *fpriv;
  717. int ret;
  718. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  719. if (unlikely(!fpriv))
  720. return -ENOMEM;
  721. spin_lock_init(&fpriv->lock);
  722. INIT_LIST_HEAD(&fpriv->channels);
  723. if (dev_priv->card_type == NV_50) {
  724. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
  725. &fpriv->vm);
  726. if (ret) {
  727. kfree(fpriv);
  728. return ret;
  729. }
  730. } else
  731. if (dev_priv->card_type >= NV_C0) {
  732. ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
  733. &fpriv->vm);
  734. if (ret) {
  735. kfree(fpriv);
  736. return ret;
  737. }
  738. }
  739. file_priv->driver_priv = fpriv;
  740. return 0;
  741. }
  742. /* here a client dies, release the stuff that was allocated for its
  743. * file_priv */
  744. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  745. {
  746. nouveau_channel_cleanup(dev, file_priv);
  747. }
  748. void
  749. nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
  750. {
  751. struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
  752. nouveau_vm_ref(NULL, &fpriv->vm, NULL);
  753. kfree(fpriv);
  754. }
  755. /* first module load, setup the mmio/fb mapping */
  756. /* KMS: we need mmio at load time, not when the first drm client opens. */
  757. int nouveau_firstopen(struct drm_device *dev)
  758. {
  759. return 0;
  760. }
  761. /* if we have an OF card, copy vbios to RAMIN */
  762. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  763. {
  764. #if defined(__powerpc__)
  765. int size, i;
  766. const uint32_t *bios;
  767. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  768. if (!dn) {
  769. NV_INFO(dev, "Unable to get the OF node\n");
  770. return;
  771. }
  772. bios = of_get_property(dn, "NVDA,BMP", &size);
  773. if (bios) {
  774. for (i = 0; i < size; i += 4)
  775. nv_wi32(dev, i, bios[i/4]);
  776. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  777. } else {
  778. NV_INFO(dev, "Unable to get the OF bios\n");
  779. }
  780. #endif
  781. }
  782. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  783. {
  784. struct pci_dev *pdev = dev->pdev;
  785. struct apertures_struct *aper = alloc_apertures(3);
  786. if (!aper)
  787. return NULL;
  788. aper->ranges[0].base = pci_resource_start(pdev, 1);
  789. aper->ranges[0].size = pci_resource_len(pdev, 1);
  790. aper->count = 1;
  791. if (pci_resource_len(pdev, 2)) {
  792. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  793. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  794. aper->count++;
  795. }
  796. if (pci_resource_len(pdev, 3)) {
  797. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  798. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  799. aper->count++;
  800. }
  801. return aper;
  802. }
  803. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  804. {
  805. struct drm_nouveau_private *dev_priv = dev->dev_private;
  806. bool primary = false;
  807. dev_priv->apertures = nouveau_get_apertures(dev);
  808. if (!dev_priv->apertures)
  809. return -ENOMEM;
  810. #ifdef CONFIG_X86
  811. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  812. #endif
  813. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  814. return 0;
  815. }
  816. int nouveau_load(struct drm_device *dev, unsigned long flags)
  817. {
  818. struct drm_nouveau_private *dev_priv;
  819. uint32_t reg0;
  820. resource_size_t mmio_start_offs;
  821. int ret;
  822. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  823. if (!dev_priv) {
  824. ret = -ENOMEM;
  825. goto err_out;
  826. }
  827. dev->dev_private = dev_priv;
  828. dev_priv->dev = dev;
  829. dev_priv->flags = flags & NOUVEAU_FLAGS;
  830. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  831. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  832. /* resource 0 is mmio regs */
  833. /* resource 1 is linear FB */
  834. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  835. /* resource 6 is bios */
  836. /* map the mmio regs */
  837. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  838. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  839. if (!dev_priv->mmio) {
  840. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  841. "Please report your setup to " DRIVER_EMAIL "\n");
  842. ret = -EINVAL;
  843. goto err_priv;
  844. }
  845. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  846. (unsigned long long)mmio_start_offs);
  847. #ifdef __BIG_ENDIAN
  848. /* Put the card in BE mode if it's not */
  849. if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
  850. nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
  851. DRM_MEMORYBARRIER();
  852. #endif
  853. /* Time to determine the card architecture */
  854. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  855. dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
  856. /* We're dealing with >=NV10 */
  857. if ((reg0 & 0x0f000000) > 0) {
  858. /* Bit 27-20 contain the architecture in hex */
  859. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  860. dev_priv->stepping = (reg0 & 0xff);
  861. /* NV04 or NV05 */
  862. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  863. if (reg0 & 0x00f00000)
  864. dev_priv->chipset = 0x05;
  865. else
  866. dev_priv->chipset = 0x04;
  867. } else
  868. dev_priv->chipset = 0xff;
  869. switch (dev_priv->chipset & 0xf0) {
  870. case 0x00:
  871. case 0x10:
  872. case 0x20:
  873. case 0x30:
  874. dev_priv->card_type = dev_priv->chipset & 0xf0;
  875. break;
  876. case 0x40:
  877. case 0x60:
  878. dev_priv->card_type = NV_40;
  879. break;
  880. case 0x50:
  881. case 0x80:
  882. case 0x90:
  883. case 0xa0:
  884. dev_priv->card_type = NV_50;
  885. break;
  886. case 0xc0:
  887. case 0xd0:
  888. dev_priv->card_type = NV_C0;
  889. break;
  890. default:
  891. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  892. ret = -EINVAL;
  893. goto err_mmio;
  894. }
  895. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  896. dev_priv->card_type, reg0);
  897. /* Determine whether we'll attempt acceleration or not, some
  898. * cards are disabled by default here due to them being known
  899. * non-functional, or never been tested due to lack of hw.
  900. */
  901. dev_priv->noaccel = !!nouveau_noaccel;
  902. if (nouveau_noaccel == -1) {
  903. switch (dev_priv->chipset) {
  904. case 0xc1: /* known broken */
  905. case 0xc8: /* never tested */
  906. case 0xce: /* never tested */
  907. NV_INFO(dev, "acceleration disabled by default, pass "
  908. "noaccel=0 to force enable\n");
  909. dev_priv->noaccel = true;
  910. break;
  911. default:
  912. dev_priv->noaccel = false;
  913. break;
  914. }
  915. }
  916. ret = nouveau_remove_conflicting_drivers(dev);
  917. if (ret)
  918. goto err_mmio;
  919. /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
  920. if (dev_priv->card_type >= NV_40) {
  921. int ramin_bar = 2;
  922. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  923. ramin_bar = 3;
  924. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  925. dev_priv->ramin =
  926. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  927. dev_priv->ramin_size);
  928. if (!dev_priv->ramin) {
  929. NV_ERROR(dev, "Failed to PRAMIN BAR");
  930. ret = -ENOMEM;
  931. goto err_mmio;
  932. }
  933. } else {
  934. dev_priv->ramin_size = 1 * 1024 * 1024;
  935. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  936. dev_priv->ramin_size);
  937. if (!dev_priv->ramin) {
  938. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  939. ret = -ENOMEM;
  940. goto err_mmio;
  941. }
  942. }
  943. nouveau_OF_copy_vbios_to_ramin(dev);
  944. /* Special flags */
  945. if (dev->pci_device == 0x01a0)
  946. dev_priv->flags |= NV_NFORCE;
  947. else if (dev->pci_device == 0x01f0)
  948. dev_priv->flags |= NV_NFORCE2;
  949. /* For kernel modesetting, init card now and bring up fbcon */
  950. ret = nouveau_card_init(dev);
  951. if (ret)
  952. goto err_ramin;
  953. return 0;
  954. err_ramin:
  955. iounmap(dev_priv->ramin);
  956. err_mmio:
  957. iounmap(dev_priv->mmio);
  958. err_priv:
  959. kfree(dev_priv);
  960. dev->dev_private = NULL;
  961. err_out:
  962. return ret;
  963. }
  964. void nouveau_lastclose(struct drm_device *dev)
  965. {
  966. vga_switcheroo_process_delayed_switch();
  967. }
  968. int nouveau_unload(struct drm_device *dev)
  969. {
  970. struct drm_nouveau_private *dev_priv = dev->dev_private;
  971. struct nouveau_engine *engine = &dev_priv->engine;
  972. drm_kms_helper_poll_fini(dev);
  973. nouveau_fbcon_fini(dev);
  974. engine->display.destroy(dev);
  975. nouveau_card_takedown(dev);
  976. iounmap(dev_priv->mmio);
  977. iounmap(dev_priv->ramin);
  978. kfree(dev_priv);
  979. dev->dev_private = NULL;
  980. return 0;
  981. }
  982. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  983. struct drm_file *file_priv)
  984. {
  985. struct drm_nouveau_private *dev_priv = dev->dev_private;
  986. struct drm_nouveau_getparam *getparam = data;
  987. switch (getparam->param) {
  988. case NOUVEAU_GETPARAM_CHIPSET_ID:
  989. getparam->value = dev_priv->chipset;
  990. break;
  991. case NOUVEAU_GETPARAM_PCI_VENDOR:
  992. getparam->value = dev->pci_vendor;
  993. break;
  994. case NOUVEAU_GETPARAM_PCI_DEVICE:
  995. getparam->value = dev->pci_device;
  996. break;
  997. case NOUVEAU_GETPARAM_BUS_TYPE:
  998. if (drm_pci_device_is_agp(dev))
  999. getparam->value = NV_AGP;
  1000. else if (drm_pci_device_is_pcie(dev))
  1001. getparam->value = NV_PCIE;
  1002. else
  1003. getparam->value = NV_PCI;
  1004. break;
  1005. case NOUVEAU_GETPARAM_FB_SIZE:
  1006. getparam->value = dev_priv->fb_available_size;
  1007. break;
  1008. case NOUVEAU_GETPARAM_AGP_SIZE:
  1009. getparam->value = dev_priv->gart_info.aper_size;
  1010. break;
  1011. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  1012. getparam->value = 0; /* deprecated */
  1013. break;
  1014. case NOUVEAU_GETPARAM_PTIMER_TIME:
  1015. getparam->value = dev_priv->engine.timer.read(dev);
  1016. break;
  1017. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  1018. getparam->value = 1;
  1019. break;
  1020. case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
  1021. getparam->value = 1;
  1022. break;
  1023. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  1024. /* NV40 and NV50 versions are quite different, but register
  1025. * address is the same. User is supposed to know the card
  1026. * family anyway... */
  1027. if (dev_priv->chipset >= 0x40) {
  1028. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  1029. break;
  1030. }
  1031. /* FALLTHRU */
  1032. default:
  1033. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  1034. return -EINVAL;
  1035. }
  1036. return 0;
  1037. }
  1038. int
  1039. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  1040. struct drm_file *file_priv)
  1041. {
  1042. struct drm_nouveau_setparam *setparam = data;
  1043. switch (setparam->param) {
  1044. default:
  1045. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  1046. return -EINVAL;
  1047. }
  1048. return 0;
  1049. }
  1050. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  1051. bool
  1052. nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
  1053. uint32_t reg, uint32_t mask, uint32_t val)
  1054. {
  1055. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1056. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1057. uint64_t start = ptimer->read(dev);
  1058. do {
  1059. if ((nv_rd32(dev, reg) & mask) == val)
  1060. return true;
  1061. } while (ptimer->read(dev) - start < timeout);
  1062. return false;
  1063. }
  1064. /* Wait until (value(reg) & mask) != val, up until timeout has hit */
  1065. bool
  1066. nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
  1067. uint32_t reg, uint32_t mask, uint32_t val)
  1068. {
  1069. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1070. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  1071. uint64_t start = ptimer->read(dev);
  1072. do {
  1073. if ((nv_rd32(dev, reg) & mask) != val)
  1074. return true;
  1075. } while (ptimer->read(dev) - start < timeout);
  1076. return false;
  1077. }
  1078. /* Waits for PGRAPH to go completely idle */
  1079. bool nouveau_wait_for_idle(struct drm_device *dev)
  1080. {
  1081. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1082. uint32_t mask = ~0;
  1083. if (dev_priv->card_type == NV_40)
  1084. mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
  1085. if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
  1086. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1087. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1088. return false;
  1089. }
  1090. return true;
  1091. }