mv643xx_eth.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430
  1. /*
  2. * Driver for Marvell Discovery (MV643XX) and Marvell Orion ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 Rabeeh Khoury <rabeeh@galileo.co.il>
  7. * Rabeeh Khoury <rabeeh@marvell.com>
  8. *
  9. * Copyright (C) 2003 PMC-Sierra, Inc.,
  10. * written by Manish Lachwani
  11. *
  12. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  13. *
  14. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  15. * Dale Farnsworth <dale@farnsworth.org>
  16. *
  17. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  18. * <sjhill@realitydiluted.com>
  19. *
  20. * Copyright (C) 2007-2008 Marvell Semiconductor
  21. * Lennert Buytenhek <buytenh@marvell.com>
  22. *
  23. * This program is free software; you can redistribute it and/or
  24. * modify it under the terms of the GNU General Public License
  25. * as published by the Free Software Foundation; either version 2
  26. * of the License, or (at your option) any later version.
  27. *
  28. * This program is distributed in the hope that it will be useful,
  29. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  30. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  31. * GNU General Public License for more details.
  32. *
  33. * You should have received a copy of the GNU General Public License
  34. * along with this program; if not, write to the Free Software
  35. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  36. */
  37. #include <linux/init.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/in.h>
  40. #include <linux/tcp.h>
  41. #include <linux/udp.h>
  42. #include <linux/etherdevice.h>
  43. #include <linux/delay.h>
  44. #include <linux/ethtool.h>
  45. #include <linux/platform_device.h>
  46. #include <linux/module.h>
  47. #include <linux/kernel.h>
  48. #include <linux/spinlock.h>
  49. #include <linux/workqueue.h>
  50. #include <linux/mii.h>
  51. #include <linux/mv643xx_eth.h>
  52. #include <asm/io.h>
  53. #include <asm/types.h>
  54. #include <asm/system.h>
  55. static char mv643xx_eth_driver_name[] = "mv643xx_eth";
  56. static char mv643xx_eth_driver_version[] = "1.0";
  57. #define MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  58. #define MV643XX_ETH_NAPI
  59. #define MV643XX_ETH_TX_FAST_REFILL
  60. #undef MV643XX_ETH_COAL
  61. #define MV643XX_ETH_TX_COAL 100
  62. #ifdef MV643XX_ETH_COAL
  63. #define MV643XX_ETH_RX_COAL 100
  64. #endif
  65. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  66. #define MAX_DESCS_PER_SKB (MAX_SKB_FRAGS + 1)
  67. #else
  68. #define MAX_DESCS_PER_SKB 1
  69. #endif
  70. #define ETH_VLAN_HLEN 4
  71. #define ETH_FCS_LEN 4
  72. #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */
  73. #define ETH_WRAPPER_LEN (ETH_HW_IP_ALIGN + ETH_HLEN + \
  74. ETH_VLAN_HLEN + ETH_FCS_LEN)
  75. #define ETH_RX_SKB_SIZE (dev->mtu + ETH_WRAPPER_LEN + \
  76. dma_get_cache_alignment())
  77. /*
  78. * Registers shared between all ports.
  79. */
  80. #define PHY_ADDR 0x0000
  81. #define SMI_REG 0x0004
  82. #define WINDOW_BASE(w) (0x0200 + ((w) << 3))
  83. #define WINDOW_SIZE(w) (0x0204 + ((w) << 3))
  84. #define WINDOW_REMAP_HIGH(w) (0x0280 + ((w) << 2))
  85. #define WINDOW_BAR_ENABLE 0x0290
  86. #define WINDOW_PROTECT(w) (0x0294 + ((w) << 4))
  87. /*
  88. * Per-port registers.
  89. */
  90. #define PORT_CONFIG(p) (0x0400 + ((p) << 10))
  91. #define UNICAST_PROMISCUOUS_MODE 0x00000001
  92. #define PORT_CONFIG_EXT(p) (0x0404 + ((p) << 10))
  93. #define MAC_ADDR_LOW(p) (0x0414 + ((p) << 10))
  94. #define MAC_ADDR_HIGH(p) (0x0418 + ((p) << 10))
  95. #define SDMA_CONFIG(p) (0x041c + ((p) << 10))
  96. #define PORT_SERIAL_CONTROL(p) (0x043c + ((p) << 10))
  97. #define PORT_STATUS(p) (0x0444 + ((p) << 10))
  98. #define TX_FIFO_EMPTY 0x00000400
  99. #define TXQ_COMMAND(p) (0x0448 + ((p) << 10))
  100. #define TX_BW_MTU(p) (0x0458 + ((p) << 10))
  101. #define INT_CAUSE(p) (0x0460 + ((p) << 10))
  102. #define INT_RX 0x00000804
  103. #define INT_EXT 0x00000002
  104. #define INT_CAUSE_EXT(p) (0x0464 + ((p) << 10))
  105. #define INT_EXT_LINK 0x00100000
  106. #define INT_EXT_PHY 0x00010000
  107. #define INT_EXT_TX_ERROR_0 0x00000100
  108. #define INT_EXT_TX_0 0x00000001
  109. #define INT_EXT_TX 0x00000101
  110. #define INT_MASK(p) (0x0468 + ((p) << 10))
  111. #define INT_MASK_EXT(p) (0x046c + ((p) << 10))
  112. #define TX_FIFO_URGENT_THRESHOLD(p) (0x0474 + ((p) << 10))
  113. #define RXQ_CURRENT_DESC_PTR(p) (0x060c + ((p) << 10))
  114. #define RXQ_COMMAND(p) (0x0680 + ((p) << 10))
  115. #define TXQ_CURRENT_DESC_PTR(p) (0x06c0 + ((p) << 10))
  116. #define MIB_COUNTERS(p) (0x1000 + ((p) << 7))
  117. #define SPECIAL_MCAST_TABLE(p) (0x1400 + ((p) << 10))
  118. #define OTHER_MCAST_TABLE(p) (0x1500 + ((p) << 10))
  119. #define UNICAST_TABLE(p) (0x1600 + ((p) << 10))
  120. /*
  121. * SDMA configuration register.
  122. */
  123. #define RX_BURST_SIZE_4_64BIT (2 << 1)
  124. #define BLM_RX_NO_SWAP (1 << 4)
  125. #define BLM_TX_NO_SWAP (1 << 5)
  126. #define TX_BURST_SIZE_4_64BIT (2 << 22)
  127. #if defined(__BIG_ENDIAN)
  128. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  129. RX_BURST_SIZE_4_64BIT | \
  130. TX_BURST_SIZE_4_64BIT
  131. #elif defined(__LITTLE_ENDIAN)
  132. #define PORT_SDMA_CONFIG_DEFAULT_VALUE \
  133. RX_BURST_SIZE_4_64BIT | \
  134. BLM_RX_NO_SWAP | \
  135. BLM_TX_NO_SWAP | \
  136. TX_BURST_SIZE_4_64BIT
  137. #else
  138. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  139. #endif
  140. /*
  141. * Port serial control register.
  142. */
  143. #define SET_MII_SPEED_TO_100 (1 << 24)
  144. #define SET_GMII_SPEED_TO_1000 (1 << 23)
  145. #define SET_FULL_DUPLEX_MODE (1 << 21)
  146. #define MAX_RX_PACKET_1522BYTE (1 << 17)
  147. #define MAX_RX_PACKET_9700BYTE (5 << 17)
  148. #define MAX_RX_PACKET_MASK (7 << 17)
  149. #define DISABLE_AUTO_NEG_SPEED_GMII (1 << 13)
  150. #define DO_NOT_FORCE_LINK_FAIL (1 << 10)
  151. #define SERIAL_PORT_CONTROL_RESERVED (1 << 9)
  152. #define DISABLE_AUTO_NEG_FOR_FLOW_CTRL (1 << 3)
  153. #define DISABLE_AUTO_NEG_FOR_DUPLEX (1 << 2)
  154. #define FORCE_LINK_PASS (1 << 1)
  155. #define SERIAL_PORT_ENABLE (1 << 0)
  156. #define DEFAULT_RX_QUEUE_SIZE 400
  157. #define DEFAULT_TX_QUEUE_SIZE 800
  158. /* SMI reg */
  159. #define SMI_BUSY 0x10000000 /* 0 - Write, 1 - Read */
  160. #define SMI_READ_VALID 0x08000000 /* 0 - Write, 1 - Read */
  161. #define SMI_OPCODE_WRITE 0 /* Completion of Read */
  162. #define SMI_OPCODE_READ 0x04000000 /* Operation is in progress */
  163. /* typedefs */
  164. typedef enum _func_ret_status {
  165. ETH_OK, /* Returned as expected. */
  166. ETH_ERROR, /* Fundamental error. */
  167. ETH_RETRY, /* Could not process request. Try later.*/
  168. ETH_END_OF_JOB, /* Ring has nothing to process. */
  169. ETH_QUEUE_FULL, /* Ring resource error. */
  170. ETH_QUEUE_LAST_RESOURCE /* Ring resources about to exhaust. */
  171. } FUNC_RET_STATUS;
  172. /*
  173. * RX/TX descriptors.
  174. */
  175. #if defined(__BIG_ENDIAN)
  176. struct rx_desc {
  177. u16 byte_cnt; /* Descriptor buffer byte count */
  178. u16 buf_size; /* Buffer size */
  179. u32 cmd_sts; /* Descriptor command status */
  180. u32 next_desc_ptr; /* Next descriptor pointer */
  181. u32 buf_ptr; /* Descriptor buffer pointer */
  182. };
  183. struct tx_desc {
  184. u16 byte_cnt; /* buffer byte count */
  185. u16 l4i_chk; /* CPU provided TCP checksum */
  186. u32 cmd_sts; /* Command/status field */
  187. u32 next_desc_ptr; /* Pointer to next descriptor */
  188. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  189. };
  190. #elif defined(__LITTLE_ENDIAN)
  191. struct rx_desc {
  192. u32 cmd_sts; /* Descriptor command status */
  193. u16 buf_size; /* Buffer size */
  194. u16 byte_cnt; /* Descriptor buffer byte count */
  195. u32 buf_ptr; /* Descriptor buffer pointer */
  196. u32 next_desc_ptr; /* Next descriptor pointer */
  197. };
  198. struct tx_desc {
  199. u32 cmd_sts; /* Command/status field */
  200. u16 l4i_chk; /* CPU provided TCP checksum */
  201. u16 byte_cnt; /* buffer byte count */
  202. u32 buf_ptr; /* pointer to buffer for this descriptor*/
  203. u32 next_desc_ptr; /* Pointer to next descriptor */
  204. };
  205. #else
  206. #error One of __BIG_ENDIAN or __LITTLE_ENDIAN must be defined
  207. #endif
  208. /* RX & TX descriptor command */
  209. #define BUFFER_OWNED_BY_DMA 0x80000000
  210. /* RX & TX descriptor status */
  211. #define ERROR_SUMMARY 0x00000001
  212. /* RX descriptor status */
  213. #define LAYER_4_CHECKSUM_OK 0x40000000
  214. #define RX_ENABLE_INTERRUPT 0x20000000
  215. #define RX_FIRST_DESC 0x08000000
  216. #define RX_LAST_DESC 0x04000000
  217. /* TX descriptor command */
  218. #define TX_ENABLE_INTERRUPT 0x00800000
  219. #define GEN_CRC 0x00400000
  220. #define TX_FIRST_DESC 0x00200000
  221. #define TX_LAST_DESC 0x00100000
  222. #define ZERO_PADDING 0x00080000
  223. #define GEN_IP_V4_CHECKSUM 0x00040000
  224. #define GEN_TCP_UDP_CHECKSUM 0x00020000
  225. #define UDP_FRAME 0x00010000
  226. #define TX_IHL_SHIFT 11
  227. /* Unified struct for Rx and Tx operations. The user is not required to */
  228. /* be familier with neither Tx nor Rx descriptors. */
  229. struct pkt_info {
  230. unsigned short byte_cnt; /* Descriptor buffer byte count */
  231. unsigned short l4i_chk; /* Tx CPU provided TCP Checksum */
  232. unsigned int cmd_sts; /* Descriptor command status */
  233. dma_addr_t buf_ptr; /* Descriptor buffer pointer */
  234. struct sk_buff *return_info; /* User resource return information */
  235. };
  236. /* global *******************************************************************/
  237. struct mv643xx_eth_shared_private {
  238. void __iomem *base;
  239. /* used to protect SMI_REG, which is shared across ports */
  240. spinlock_t phy_lock;
  241. u32 win_protect;
  242. unsigned int t_clk;
  243. };
  244. /* per-port *****************************************************************/
  245. struct mib_counters {
  246. u64 good_octets_received;
  247. u32 bad_octets_received;
  248. u32 internal_mac_transmit_err;
  249. u32 good_frames_received;
  250. u32 bad_frames_received;
  251. u32 broadcast_frames_received;
  252. u32 multicast_frames_received;
  253. u32 frames_64_octets;
  254. u32 frames_65_to_127_octets;
  255. u32 frames_128_to_255_octets;
  256. u32 frames_256_to_511_octets;
  257. u32 frames_512_to_1023_octets;
  258. u32 frames_1024_to_max_octets;
  259. u64 good_octets_sent;
  260. u32 good_frames_sent;
  261. u32 excessive_collision;
  262. u32 multicast_frames_sent;
  263. u32 broadcast_frames_sent;
  264. u32 unrec_mac_control_received;
  265. u32 fc_sent;
  266. u32 good_fc_received;
  267. u32 bad_fc_received;
  268. u32 undersize_received;
  269. u32 fragments_received;
  270. u32 oversize_received;
  271. u32 jabber_received;
  272. u32 mac_receive_error;
  273. u32 bad_crc_event;
  274. u32 collision;
  275. u32 late_collision;
  276. };
  277. struct mv643xx_eth_private {
  278. struct mv643xx_eth_shared_private *shared;
  279. int port_num; /* User Ethernet port number */
  280. struct mv643xx_eth_shared_private *shared_smi;
  281. u32 rx_sram_addr; /* Base address of rx sram area */
  282. u32 rx_sram_size; /* Size of rx sram area */
  283. u32 tx_sram_addr; /* Base address of tx sram area */
  284. u32 tx_sram_size; /* Size of tx sram area */
  285. /* Tx/Rx rings managment indexes fields. For driver use */
  286. /* Next available and first returning Rx resource */
  287. int rx_curr_desc, rx_used_desc;
  288. /* Next available and first returning Tx resource */
  289. int tx_curr_desc, tx_used_desc;
  290. #ifdef MV643XX_ETH_TX_FAST_REFILL
  291. u32 tx_clean_threshold;
  292. #endif
  293. struct rx_desc *rx_desc_area;
  294. dma_addr_t rx_desc_dma;
  295. int rx_desc_area_size;
  296. struct sk_buff **rx_skb;
  297. struct tx_desc *tx_desc_area;
  298. dma_addr_t tx_desc_dma;
  299. int tx_desc_area_size;
  300. struct sk_buff **tx_skb;
  301. struct work_struct tx_timeout_task;
  302. struct net_device *dev;
  303. struct napi_struct napi;
  304. struct net_device_stats stats;
  305. struct mib_counters mib_counters;
  306. spinlock_t lock;
  307. /* Size of Tx Ring per queue */
  308. int tx_ring_size;
  309. /* Number of tx descriptors in use */
  310. int tx_desc_count;
  311. /* Size of Rx Ring per queue */
  312. int rx_ring_size;
  313. /* Number of rx descriptors in use */
  314. int rx_desc_count;
  315. /*
  316. * Used in case RX Ring is empty, which can be caused when
  317. * system does not have resources (skb's)
  318. */
  319. struct timer_list timeout;
  320. u32 rx_int_coal;
  321. u32 tx_int_coal;
  322. struct mii_if_info mii;
  323. };
  324. /* port register accessors **************************************************/
  325. static inline u32 rdl(struct mv643xx_eth_private *mp, int offset)
  326. {
  327. return readl(mp->shared->base + offset);
  328. }
  329. static inline void wrl(struct mv643xx_eth_private *mp, int offset, u32 data)
  330. {
  331. writel(data, mp->shared->base + offset);
  332. }
  333. /* rxq/txq helper functions *************************************************/
  334. static void mv643xx_eth_port_enable_rx(struct mv643xx_eth_private *mp,
  335. unsigned int queues)
  336. {
  337. wrl(mp, RXQ_COMMAND(mp->port_num), queues);
  338. }
  339. static unsigned int mv643xx_eth_port_disable_rx(struct mv643xx_eth_private *mp)
  340. {
  341. unsigned int port_num = mp->port_num;
  342. u32 queues;
  343. /* Stop Rx port activity. Check port Rx activity. */
  344. queues = rdl(mp, RXQ_COMMAND(port_num)) & 0xFF;
  345. if (queues) {
  346. /* Issue stop command for active queues only */
  347. wrl(mp, RXQ_COMMAND(port_num), (queues << 8));
  348. /* Wait for all Rx activity to terminate. */
  349. /* Check port cause register that all Rx queues are stopped */
  350. while (rdl(mp, RXQ_COMMAND(port_num)) & 0xFF)
  351. udelay(10);
  352. }
  353. return queues;
  354. }
  355. static void mv643xx_eth_port_enable_tx(struct mv643xx_eth_private *mp,
  356. unsigned int queues)
  357. {
  358. wrl(mp, TXQ_COMMAND(mp->port_num), queues);
  359. }
  360. static unsigned int mv643xx_eth_port_disable_tx(struct mv643xx_eth_private *mp)
  361. {
  362. unsigned int port_num = mp->port_num;
  363. u32 queues;
  364. /* Stop Tx port activity. Check port Tx activity. */
  365. queues = rdl(mp, TXQ_COMMAND(port_num)) & 0xFF;
  366. if (queues) {
  367. /* Issue stop command for active queues only */
  368. wrl(mp, TXQ_COMMAND(port_num), (queues << 8));
  369. /* Wait for all Tx activity to terminate. */
  370. /* Check port cause register that all Tx queues are stopped */
  371. while (rdl(mp, TXQ_COMMAND(port_num)) & 0xFF)
  372. udelay(10);
  373. /* Wait for Tx FIFO to empty */
  374. while (rdl(mp, PORT_STATUS(port_num)) & TX_FIFO_EMPTY)
  375. udelay(10);
  376. }
  377. return queues;
  378. }
  379. /* rx ***********************************************************************/
  380. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev);
  381. static FUNC_RET_STATUS rx_return_buff(struct mv643xx_eth_private *mp,
  382. struct pkt_info *pkt_info)
  383. {
  384. int used_rx_desc; /* Where to return Rx resource */
  385. volatile struct rx_desc *rx_desc;
  386. unsigned long flags;
  387. spin_lock_irqsave(&mp->lock, flags);
  388. /* Get 'used' Rx descriptor */
  389. used_rx_desc = mp->rx_used_desc;
  390. rx_desc = &mp->rx_desc_area[used_rx_desc];
  391. rx_desc->buf_ptr = pkt_info->buf_ptr;
  392. rx_desc->buf_size = pkt_info->byte_cnt;
  393. mp->rx_skb[used_rx_desc] = pkt_info->return_info;
  394. /* Flush the write pipe */
  395. /* Return the descriptor to DMA ownership */
  396. wmb();
  397. rx_desc->cmd_sts = BUFFER_OWNED_BY_DMA | RX_ENABLE_INTERRUPT;
  398. wmb();
  399. /* Move the used descriptor pointer to the next descriptor */
  400. mp->rx_used_desc = (used_rx_desc + 1) % mp->rx_ring_size;
  401. spin_unlock_irqrestore(&mp->lock, flags);
  402. return ETH_OK;
  403. }
  404. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  405. {
  406. struct mv643xx_eth_private *mp = netdev_priv(dev);
  407. struct pkt_info pkt_info;
  408. struct sk_buff *skb;
  409. int unaligned;
  410. while (mp->rx_desc_count < mp->rx_ring_size) {
  411. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  412. if (!skb)
  413. break;
  414. mp->rx_desc_count++;
  415. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  416. if (unaligned)
  417. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  418. pkt_info.cmd_sts = RX_ENABLE_INTERRUPT;
  419. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  420. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  421. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  422. pkt_info.return_info = skb;
  423. if (rx_return_buff(mp, &pkt_info) != ETH_OK) {
  424. printk(KERN_ERR
  425. "%s: Error allocating RX Ring\n", dev->name);
  426. break;
  427. }
  428. skb_reserve(skb, ETH_HW_IP_ALIGN);
  429. }
  430. /*
  431. * If RX ring is empty of SKB, set a timer to try allocating
  432. * again at a later time.
  433. */
  434. if (mp->rx_desc_count == 0) {
  435. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  436. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  437. add_timer(&mp->timeout);
  438. }
  439. }
  440. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  441. {
  442. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  443. }
  444. static FUNC_RET_STATUS port_receive(struct mv643xx_eth_private *mp,
  445. struct pkt_info *pkt_info)
  446. {
  447. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  448. volatile struct rx_desc *rx_desc;
  449. unsigned int command_status;
  450. unsigned long flags;
  451. spin_lock_irqsave(&mp->lock, flags);
  452. /* Get the Rx Desc ring 'curr and 'used' indexes */
  453. rx_curr_desc = mp->rx_curr_desc;
  454. rx_used_desc = mp->rx_used_desc;
  455. rx_desc = &mp->rx_desc_area[rx_curr_desc];
  456. /* The following parameters are used to save readings from memory */
  457. command_status = rx_desc->cmd_sts;
  458. rmb();
  459. /* Nothing to receive... */
  460. if (command_status & BUFFER_OWNED_BY_DMA) {
  461. spin_unlock_irqrestore(&mp->lock, flags);
  462. return ETH_END_OF_JOB;
  463. }
  464. pkt_info->byte_cnt = rx_desc->byte_cnt - ETH_HW_IP_ALIGN;
  465. pkt_info->cmd_sts = command_status;
  466. pkt_info->buf_ptr = rx_desc->buf_ptr + ETH_HW_IP_ALIGN;
  467. pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  468. pkt_info->l4i_chk = rx_desc->buf_size;
  469. /*
  470. * Clean the return info field to indicate that the
  471. * packet has been moved to the upper layers
  472. */
  473. mp->rx_skb[rx_curr_desc] = NULL;
  474. /* Update current index in data structure */
  475. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  476. mp->rx_curr_desc = rx_next_curr_desc;
  477. spin_unlock_irqrestore(&mp->lock, flags);
  478. return ETH_OK;
  479. }
  480. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  481. {
  482. struct mv643xx_eth_private *mp = netdev_priv(dev);
  483. struct net_device_stats *stats = &dev->stats;
  484. unsigned int received_packets = 0;
  485. struct sk_buff *skb;
  486. struct pkt_info pkt_info;
  487. while (budget-- > 0 && port_receive(mp, &pkt_info) == ETH_OK) {
  488. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  489. DMA_FROM_DEVICE);
  490. mp->rx_desc_count--;
  491. received_packets++;
  492. /*
  493. * Update statistics.
  494. * Note byte count includes 4 byte CRC count
  495. */
  496. stats->rx_packets++;
  497. stats->rx_bytes += pkt_info.byte_cnt;
  498. skb = pkt_info.return_info;
  499. /*
  500. * In case received a packet without first / last bits on OR
  501. * the error summary bit is on, the packets needs to be dropeed.
  502. */
  503. if (((pkt_info.cmd_sts & (RX_FIRST_DESC | RX_LAST_DESC)) !=
  504. (RX_FIRST_DESC | RX_LAST_DESC))
  505. || (pkt_info.cmd_sts & ERROR_SUMMARY)) {
  506. stats->rx_dropped++;
  507. if ((pkt_info.cmd_sts & (RX_FIRST_DESC |
  508. RX_LAST_DESC)) !=
  509. (RX_FIRST_DESC | RX_LAST_DESC)) {
  510. if (net_ratelimit())
  511. printk(KERN_ERR
  512. "%s: Received packet spread "
  513. "on multiple descriptors\n",
  514. dev->name);
  515. }
  516. if (pkt_info.cmd_sts & ERROR_SUMMARY)
  517. stats->rx_errors++;
  518. dev_kfree_skb_irq(skb);
  519. } else {
  520. /*
  521. * The -4 is for the CRC in the trailer of the
  522. * received packet
  523. */
  524. skb_put(skb, pkt_info.byte_cnt - 4);
  525. if (pkt_info.cmd_sts & LAYER_4_CHECKSUM_OK) {
  526. skb->ip_summed = CHECKSUM_UNNECESSARY;
  527. skb->csum = htons(
  528. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  529. }
  530. skb->protocol = eth_type_trans(skb, dev);
  531. #ifdef MV643XX_ETH_NAPI
  532. netif_receive_skb(skb);
  533. #else
  534. netif_rx(skb);
  535. #endif
  536. }
  537. dev->last_rx = jiffies;
  538. }
  539. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  540. return received_packets;
  541. }
  542. #ifdef MV643XX_ETH_NAPI
  543. static int mv643xx_eth_poll(struct napi_struct *napi, int budget)
  544. {
  545. struct mv643xx_eth_private *mp = container_of(napi, struct mv643xx_eth_private, napi);
  546. struct net_device *dev = mp->dev;
  547. unsigned int port_num = mp->port_num;
  548. int work_done;
  549. #ifdef MV643XX_ETH_TX_FAST_REFILL
  550. if (++mp->tx_clean_threshold > 5) {
  551. mv643xx_eth_free_completed_tx_descs(dev);
  552. mp->tx_clean_threshold = 0;
  553. }
  554. #endif
  555. work_done = 0;
  556. if ((rdl(mp, RXQ_CURRENT_DESC_PTR(port_num)))
  557. != (u32) mp->rx_used_desc)
  558. work_done = mv643xx_eth_receive_queue(dev, budget);
  559. if (work_done < budget) {
  560. netif_rx_complete(dev, napi);
  561. wrl(mp, INT_CAUSE(port_num), 0);
  562. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  563. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  564. }
  565. return work_done;
  566. }
  567. #endif
  568. /* tx ***********************************************************************/
  569. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  570. {
  571. unsigned int frag;
  572. skb_frag_t *fragp;
  573. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  574. fragp = &skb_shinfo(skb)->frags[frag];
  575. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  576. return 1;
  577. }
  578. return 0;
  579. }
  580. static int alloc_tx_desc_index(struct mv643xx_eth_private *mp)
  581. {
  582. int tx_desc_curr;
  583. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  584. tx_desc_curr = mp->tx_curr_desc;
  585. mp->tx_curr_desc = (tx_desc_curr + 1) % mp->tx_ring_size;
  586. BUG_ON(mp->tx_curr_desc == mp->tx_used_desc);
  587. return tx_desc_curr;
  588. }
  589. static void tx_fill_frag_descs(struct mv643xx_eth_private *mp,
  590. struct sk_buff *skb)
  591. {
  592. int frag;
  593. int tx_index;
  594. struct tx_desc *desc;
  595. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  596. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  597. tx_index = alloc_tx_desc_index(mp);
  598. desc = &mp->tx_desc_area[tx_index];
  599. desc->cmd_sts = BUFFER_OWNED_BY_DMA;
  600. /* Last Frag enables interrupt and frees the skb */
  601. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  602. desc->cmd_sts |= ZERO_PADDING |
  603. TX_LAST_DESC |
  604. TX_ENABLE_INTERRUPT;
  605. mp->tx_skb[tx_index] = skb;
  606. } else
  607. mp->tx_skb[tx_index] = NULL;
  608. desc = &mp->tx_desc_area[tx_index];
  609. desc->l4i_chk = 0;
  610. desc->byte_cnt = this_frag->size;
  611. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  612. this_frag->page_offset,
  613. this_frag->size,
  614. DMA_TO_DEVICE);
  615. }
  616. }
  617. static inline __be16 sum16_as_be(__sum16 sum)
  618. {
  619. return (__force __be16)sum;
  620. }
  621. static void tx_submit_descs_for_skb(struct mv643xx_eth_private *mp,
  622. struct sk_buff *skb)
  623. {
  624. int tx_index;
  625. struct tx_desc *desc;
  626. u32 cmd_sts;
  627. int length;
  628. int nr_frags = skb_shinfo(skb)->nr_frags;
  629. cmd_sts = TX_FIRST_DESC | GEN_CRC | BUFFER_OWNED_BY_DMA;
  630. tx_index = alloc_tx_desc_index(mp);
  631. desc = &mp->tx_desc_area[tx_index];
  632. if (nr_frags) {
  633. tx_fill_frag_descs(mp, skb);
  634. length = skb_headlen(skb);
  635. mp->tx_skb[tx_index] = NULL;
  636. } else {
  637. cmd_sts |= ZERO_PADDING | TX_LAST_DESC | TX_ENABLE_INTERRUPT;
  638. length = skb->len;
  639. mp->tx_skb[tx_index] = skb;
  640. }
  641. desc->byte_cnt = length;
  642. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  643. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  644. BUG_ON(skb->protocol != htons(ETH_P_IP));
  645. cmd_sts |= GEN_TCP_UDP_CHECKSUM |
  646. GEN_IP_V4_CHECKSUM |
  647. ip_hdr(skb)->ihl << TX_IHL_SHIFT;
  648. switch (ip_hdr(skb)->protocol) {
  649. case IPPROTO_UDP:
  650. cmd_sts |= UDP_FRAME;
  651. desc->l4i_chk = ntohs(sum16_as_be(udp_hdr(skb)->check));
  652. break;
  653. case IPPROTO_TCP:
  654. desc->l4i_chk = ntohs(sum16_as_be(tcp_hdr(skb)->check));
  655. break;
  656. default:
  657. BUG();
  658. }
  659. } else {
  660. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  661. cmd_sts |= 5 << TX_IHL_SHIFT;
  662. desc->l4i_chk = 0;
  663. }
  664. /* ensure all other descriptors are written before first cmd_sts */
  665. wmb();
  666. desc->cmd_sts = cmd_sts;
  667. /* ensure all descriptors are written before poking hardware */
  668. wmb();
  669. mv643xx_eth_port_enable_tx(mp, 1);
  670. mp->tx_desc_count += nr_frags + 1;
  671. }
  672. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  673. {
  674. struct mv643xx_eth_private *mp = netdev_priv(dev);
  675. struct net_device_stats *stats = &dev->stats;
  676. unsigned long flags;
  677. BUG_ON(netif_queue_stopped(dev));
  678. if (has_tiny_unaligned_frags(skb) && __skb_linearize(skb)) {
  679. stats->tx_dropped++;
  680. printk(KERN_DEBUG "%s: failed to linearize tiny "
  681. "unaligned fragment\n", dev->name);
  682. return NETDEV_TX_BUSY;
  683. }
  684. spin_lock_irqsave(&mp->lock, flags);
  685. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  686. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  687. netif_stop_queue(dev);
  688. spin_unlock_irqrestore(&mp->lock, flags);
  689. return NETDEV_TX_BUSY;
  690. }
  691. tx_submit_descs_for_skb(mp, skb);
  692. stats->tx_bytes += skb->len;
  693. stats->tx_packets++;
  694. dev->trans_start = jiffies;
  695. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  696. netif_stop_queue(dev);
  697. spin_unlock_irqrestore(&mp->lock, flags);
  698. return NETDEV_TX_OK;
  699. }
  700. /* mii management interface *************************************************/
  701. static int phy_addr_get(struct mv643xx_eth_private *mp);
  702. static void read_smi_reg(struct mv643xx_eth_private *mp,
  703. unsigned int phy_reg, unsigned int *value)
  704. {
  705. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  706. int phy_addr = phy_addr_get(mp);
  707. unsigned long flags;
  708. int i;
  709. /* the SMI register is a shared resource */
  710. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  711. /* wait for the SMI register to become available */
  712. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  713. if (i == 1000) {
  714. printk("%s: PHY busy timeout\n", mp->dev->name);
  715. goto out;
  716. }
  717. udelay(10);
  718. }
  719. writel((phy_addr << 16) | (phy_reg << 21) | SMI_OPCODE_READ, smi_reg);
  720. /* now wait for the data to be valid */
  721. for (i = 0; !(readl(smi_reg) & SMI_READ_VALID); i++) {
  722. if (i == 1000) {
  723. printk("%s: PHY read timeout\n", mp->dev->name);
  724. goto out;
  725. }
  726. udelay(10);
  727. }
  728. *value = readl(smi_reg) & 0xffff;
  729. out:
  730. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  731. }
  732. static void write_smi_reg(struct mv643xx_eth_private *mp,
  733. unsigned int phy_reg, unsigned int value)
  734. {
  735. void __iomem *smi_reg = mp->shared_smi->base + SMI_REG;
  736. int phy_addr = phy_addr_get(mp);
  737. unsigned long flags;
  738. int i;
  739. /* the SMI register is a shared resource */
  740. spin_lock_irqsave(&mp->shared_smi->phy_lock, flags);
  741. /* wait for the SMI register to become available */
  742. for (i = 0; readl(smi_reg) & SMI_BUSY; i++) {
  743. if (i == 1000) {
  744. printk("%s: PHY busy timeout\n", mp->dev->name);
  745. goto out;
  746. }
  747. udelay(10);
  748. }
  749. writel((phy_addr << 16) | (phy_reg << 21) |
  750. SMI_OPCODE_WRITE | (value & 0xffff), smi_reg);
  751. out:
  752. spin_unlock_irqrestore(&mp->shared_smi->phy_lock, flags);
  753. }
  754. /* mib counters *************************************************************/
  755. static void clear_mib_counters(struct mv643xx_eth_private *mp)
  756. {
  757. unsigned int port_num = mp->port_num;
  758. int i;
  759. /* Perform dummy reads from MIB counters */
  760. for (i = 0; i < 0x80; i += 4)
  761. rdl(mp, MIB_COUNTERS(port_num) + i);
  762. }
  763. static inline u32 read_mib(struct mv643xx_eth_private *mp, int offset)
  764. {
  765. return rdl(mp, MIB_COUNTERS(mp->port_num) + offset);
  766. }
  767. static void update_mib_counters(struct mv643xx_eth_private *mp)
  768. {
  769. struct mib_counters *p = &mp->mib_counters;
  770. p->good_octets_received += read_mib(mp, 0x00);
  771. p->good_octets_received += (u64)read_mib(mp, 0x04) << 32;
  772. p->bad_octets_received += read_mib(mp, 0x08);
  773. p->internal_mac_transmit_err += read_mib(mp, 0x0c);
  774. p->good_frames_received += read_mib(mp, 0x10);
  775. p->bad_frames_received += read_mib(mp, 0x14);
  776. p->broadcast_frames_received += read_mib(mp, 0x18);
  777. p->multicast_frames_received += read_mib(mp, 0x1c);
  778. p->frames_64_octets += read_mib(mp, 0x20);
  779. p->frames_65_to_127_octets += read_mib(mp, 0x24);
  780. p->frames_128_to_255_octets += read_mib(mp, 0x28);
  781. p->frames_256_to_511_octets += read_mib(mp, 0x2c);
  782. p->frames_512_to_1023_octets += read_mib(mp, 0x30);
  783. p->frames_1024_to_max_octets += read_mib(mp, 0x34);
  784. p->good_octets_sent += read_mib(mp, 0x38);
  785. p->good_octets_sent += (u64)read_mib(mp, 0x3c) << 32;
  786. p->good_frames_sent += read_mib(mp, 0x40);
  787. p->excessive_collision += read_mib(mp, 0x44);
  788. p->multicast_frames_sent += read_mib(mp, 0x48);
  789. p->broadcast_frames_sent += read_mib(mp, 0x4c);
  790. p->unrec_mac_control_received += read_mib(mp, 0x50);
  791. p->fc_sent += read_mib(mp, 0x54);
  792. p->good_fc_received += read_mib(mp, 0x58);
  793. p->bad_fc_received += read_mib(mp, 0x5c);
  794. p->undersize_received += read_mib(mp, 0x60);
  795. p->fragments_received += read_mib(mp, 0x64);
  796. p->oversize_received += read_mib(mp, 0x68);
  797. p->jabber_received += read_mib(mp, 0x6c);
  798. p->mac_receive_error += read_mib(mp, 0x70);
  799. p->bad_crc_event += read_mib(mp, 0x74);
  800. p->collision += read_mib(mp, 0x78);
  801. p->late_collision += read_mib(mp, 0x7c);
  802. }
  803. /* ethtool ******************************************************************/
  804. struct mv643xx_eth_stats {
  805. char stat_string[ETH_GSTRING_LEN];
  806. int sizeof_stat;
  807. int stat_offset;
  808. };
  809. #define MV643XX_ETH_STAT(m) FIELD_SIZEOF(struct mv643xx_eth_private, m), \
  810. offsetof(struct mv643xx_eth_private, m)
  811. static const struct mv643xx_eth_stats mv643xx_eth_gstrings_stats[] = {
  812. { "rx_packets", MV643XX_ETH_STAT(stats.rx_packets) },
  813. { "tx_packets", MV643XX_ETH_STAT(stats.tx_packets) },
  814. { "rx_bytes", MV643XX_ETH_STAT(stats.rx_bytes) },
  815. { "tx_bytes", MV643XX_ETH_STAT(stats.tx_bytes) },
  816. { "rx_errors", MV643XX_ETH_STAT(stats.rx_errors) },
  817. { "tx_errors", MV643XX_ETH_STAT(stats.tx_errors) },
  818. { "rx_dropped", MV643XX_ETH_STAT(stats.rx_dropped) },
  819. { "tx_dropped", MV643XX_ETH_STAT(stats.tx_dropped) },
  820. { "good_octets_received", MV643XX_ETH_STAT(mib_counters.good_octets_received) },
  821. { "bad_octets_received", MV643XX_ETH_STAT(mib_counters.bad_octets_received) },
  822. { "internal_mac_transmit_err", MV643XX_ETH_STAT(mib_counters.internal_mac_transmit_err) },
  823. { "good_frames_received", MV643XX_ETH_STAT(mib_counters.good_frames_received) },
  824. { "bad_frames_received", MV643XX_ETH_STAT(mib_counters.bad_frames_received) },
  825. { "broadcast_frames_received", MV643XX_ETH_STAT(mib_counters.broadcast_frames_received) },
  826. { "multicast_frames_received", MV643XX_ETH_STAT(mib_counters.multicast_frames_received) },
  827. { "frames_64_octets", MV643XX_ETH_STAT(mib_counters.frames_64_octets) },
  828. { "frames_65_to_127_octets", MV643XX_ETH_STAT(mib_counters.frames_65_to_127_octets) },
  829. { "frames_128_to_255_octets", MV643XX_ETH_STAT(mib_counters.frames_128_to_255_octets) },
  830. { "frames_256_to_511_octets", MV643XX_ETH_STAT(mib_counters.frames_256_to_511_octets) },
  831. { "frames_512_to_1023_octets", MV643XX_ETH_STAT(mib_counters.frames_512_to_1023_octets) },
  832. { "frames_1024_to_max_octets", MV643XX_ETH_STAT(mib_counters.frames_1024_to_max_octets) },
  833. { "good_octets_sent", MV643XX_ETH_STAT(mib_counters.good_octets_sent) },
  834. { "good_frames_sent", MV643XX_ETH_STAT(mib_counters.good_frames_sent) },
  835. { "excessive_collision", MV643XX_ETH_STAT(mib_counters.excessive_collision) },
  836. { "multicast_frames_sent", MV643XX_ETH_STAT(mib_counters.multicast_frames_sent) },
  837. { "broadcast_frames_sent", MV643XX_ETH_STAT(mib_counters.broadcast_frames_sent) },
  838. { "unrec_mac_control_received", MV643XX_ETH_STAT(mib_counters.unrec_mac_control_received) },
  839. { "fc_sent", MV643XX_ETH_STAT(mib_counters.fc_sent) },
  840. { "good_fc_received", MV643XX_ETH_STAT(mib_counters.good_fc_received) },
  841. { "bad_fc_received", MV643XX_ETH_STAT(mib_counters.bad_fc_received) },
  842. { "undersize_received", MV643XX_ETH_STAT(mib_counters.undersize_received) },
  843. { "fragments_received", MV643XX_ETH_STAT(mib_counters.fragments_received) },
  844. { "oversize_received", MV643XX_ETH_STAT(mib_counters.oversize_received) },
  845. { "jabber_received", MV643XX_ETH_STAT(mib_counters.jabber_received) },
  846. { "mac_receive_error", MV643XX_ETH_STAT(mib_counters.mac_receive_error) },
  847. { "bad_crc_event", MV643XX_ETH_STAT(mib_counters.bad_crc_event) },
  848. { "collision", MV643XX_ETH_STAT(mib_counters.collision) },
  849. { "late_collision", MV643XX_ETH_STAT(mib_counters.late_collision) },
  850. };
  851. #define MV643XX_ETH_STATS_LEN ARRAY_SIZE(mv643xx_eth_gstrings_stats)
  852. static int mv643xx_eth_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  853. {
  854. struct mv643xx_eth_private *mp = netdev_priv(dev);
  855. int err;
  856. spin_lock_irq(&mp->lock);
  857. err = mii_ethtool_gset(&mp->mii, cmd);
  858. spin_unlock_irq(&mp->lock);
  859. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  860. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  861. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  862. return err;
  863. }
  864. static int mv643xx_eth_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  865. {
  866. struct mv643xx_eth_private *mp = netdev_priv(dev);
  867. int err;
  868. spin_lock_irq(&mp->lock);
  869. err = mii_ethtool_sset(&mp->mii, cmd);
  870. spin_unlock_irq(&mp->lock);
  871. return err;
  872. }
  873. static void mv643xx_eth_get_drvinfo(struct net_device *netdev,
  874. struct ethtool_drvinfo *drvinfo)
  875. {
  876. strncpy(drvinfo->driver, mv643xx_eth_driver_name, 32);
  877. strncpy(drvinfo->version, mv643xx_eth_driver_version, 32);
  878. strncpy(drvinfo->fw_version, "N/A", 32);
  879. strncpy(drvinfo->bus_info, "mv643xx", 32);
  880. drvinfo->n_stats = MV643XX_ETH_STATS_LEN;
  881. }
  882. static int mv643xx_eth_nway_restart(struct net_device *dev)
  883. {
  884. struct mv643xx_eth_private *mp = netdev_priv(dev);
  885. return mii_nway_restart(&mp->mii);
  886. }
  887. static u32 mv643xx_eth_get_link(struct net_device *dev)
  888. {
  889. struct mv643xx_eth_private *mp = netdev_priv(dev);
  890. return mii_link_ok(&mp->mii);
  891. }
  892. static void mv643xx_eth_get_strings(struct net_device *netdev, uint32_t stringset,
  893. uint8_t *data)
  894. {
  895. int i;
  896. switch(stringset) {
  897. case ETH_SS_STATS:
  898. for (i=0; i < MV643XX_ETH_STATS_LEN; i++) {
  899. memcpy(data + i * ETH_GSTRING_LEN,
  900. mv643xx_eth_gstrings_stats[i].stat_string,
  901. ETH_GSTRING_LEN);
  902. }
  903. break;
  904. }
  905. }
  906. static void mv643xx_eth_get_ethtool_stats(struct net_device *netdev,
  907. struct ethtool_stats *stats, uint64_t *data)
  908. {
  909. struct mv643xx_eth_private *mp = netdev->priv;
  910. int i;
  911. update_mib_counters(mp);
  912. for (i = 0; i < MV643XX_ETH_STATS_LEN; i++) {
  913. char *p = (char *)mp+mv643xx_eth_gstrings_stats[i].stat_offset;
  914. data[i] = (mv643xx_eth_gstrings_stats[i].sizeof_stat ==
  915. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  916. }
  917. }
  918. static int mv643xx_eth_get_sset_count(struct net_device *netdev, int sset)
  919. {
  920. switch (sset) {
  921. case ETH_SS_STATS:
  922. return MV643XX_ETH_STATS_LEN;
  923. default:
  924. return -EOPNOTSUPP;
  925. }
  926. }
  927. static const struct ethtool_ops mv643xx_eth_ethtool_ops = {
  928. .get_settings = mv643xx_eth_get_settings,
  929. .set_settings = mv643xx_eth_set_settings,
  930. .get_drvinfo = mv643xx_eth_get_drvinfo,
  931. .get_link = mv643xx_eth_get_link,
  932. .set_sg = ethtool_op_set_sg,
  933. .get_sset_count = mv643xx_eth_get_sset_count,
  934. .get_ethtool_stats = mv643xx_eth_get_ethtool_stats,
  935. .get_strings = mv643xx_eth_get_strings,
  936. .nway_reset = mv643xx_eth_nway_restart,
  937. };
  938. /* address handling *********************************************************/
  939. static void uc_addr_get(struct mv643xx_eth_private *mp, unsigned char *addr)
  940. {
  941. unsigned int port_num = mp->port_num;
  942. unsigned int mac_h;
  943. unsigned int mac_l;
  944. mac_h = rdl(mp, MAC_ADDR_HIGH(port_num));
  945. mac_l = rdl(mp, MAC_ADDR_LOW(port_num));
  946. addr[0] = (mac_h >> 24) & 0xff;
  947. addr[1] = (mac_h >> 16) & 0xff;
  948. addr[2] = (mac_h >> 8) & 0xff;
  949. addr[3] = mac_h & 0xff;
  950. addr[4] = (mac_l >> 8) & 0xff;
  951. addr[5] = mac_l & 0xff;
  952. }
  953. static void init_mac_tables(struct mv643xx_eth_private *mp)
  954. {
  955. unsigned int port_num = mp->port_num;
  956. int table_index;
  957. /* Clear DA filter unicast table (Ex_dFUT) */
  958. for (table_index = 0; table_index <= 0xC; table_index += 4)
  959. wrl(mp, UNICAST_TABLE(port_num) + table_index, 0);
  960. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  961. /* Clear DA filter special multicast table (Ex_dFSMT) */
  962. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  963. /* Clear DA filter other multicast table (Ex_dFOMT) */
  964. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  965. }
  966. }
  967. static void set_filter_table_entry(struct mv643xx_eth_private *mp,
  968. int table, unsigned char entry)
  969. {
  970. unsigned int table_reg;
  971. unsigned int tbl_offset;
  972. unsigned int reg_offset;
  973. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  974. reg_offset = entry % 4; /* Entry offset within the register */
  975. /* Set "accepts frame bit" at specified table entry */
  976. table_reg = rdl(mp, table + tbl_offset);
  977. table_reg |= 0x01 << (8 * reg_offset);
  978. wrl(mp, table + tbl_offset, table_reg);
  979. }
  980. static void uc_addr_set(struct mv643xx_eth_private *mp, unsigned char *addr)
  981. {
  982. unsigned int port_num = mp->port_num;
  983. unsigned int mac_h;
  984. unsigned int mac_l;
  985. int table;
  986. mac_l = (addr[4] << 8) | (addr[5]);
  987. mac_h = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  988. (addr[3] << 0);
  989. wrl(mp, MAC_ADDR_LOW(port_num), mac_l);
  990. wrl(mp, MAC_ADDR_HIGH(port_num), mac_h);
  991. /* Accept frames with this address */
  992. table = UNICAST_TABLE(port_num);
  993. set_filter_table_entry(mp, table, addr[5] & 0x0f);
  994. }
  995. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  996. {
  997. struct mv643xx_eth_private *mp = netdev_priv(dev);
  998. init_mac_tables(mp);
  999. uc_addr_set(mp, dev->dev_addr);
  1000. }
  1001. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  1002. {
  1003. int i;
  1004. for (i = 0; i < 6; i++)
  1005. /* +2 is for the offset of the HW addr type */
  1006. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  1007. mv643xx_eth_update_mac_address(dev);
  1008. return 0;
  1009. }
  1010. static void mc_addr(struct mv643xx_eth_private *mp, unsigned char *addr)
  1011. {
  1012. unsigned int port_num = mp->port_num;
  1013. unsigned int mac_h;
  1014. unsigned int mac_l;
  1015. unsigned char crc_result = 0;
  1016. int table;
  1017. int mac_array[48];
  1018. int crc[8];
  1019. int i;
  1020. if ((addr[0] == 0x01) && (addr[1] == 0x00) &&
  1021. (addr[2] == 0x5E) && (addr[3] == 0x00) && (addr[4] == 0x00)) {
  1022. table = SPECIAL_MCAST_TABLE(port_num);
  1023. set_filter_table_entry(mp, table, addr[5]);
  1024. return;
  1025. }
  1026. /* Calculate CRC-8 out of the given address */
  1027. mac_h = (addr[0] << 8) | (addr[1]);
  1028. mac_l = (addr[2] << 24) | (addr[3] << 16) |
  1029. (addr[4] << 8) | (addr[5] << 0);
  1030. for (i = 0; i < 32; i++)
  1031. mac_array[i] = (mac_l >> i) & 0x1;
  1032. for (i = 32; i < 48; i++)
  1033. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  1034. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  1035. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  1036. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  1037. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  1038. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  1039. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1040. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  1041. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  1042. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  1043. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  1044. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  1045. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  1046. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  1047. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  1048. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  1049. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  1050. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  1051. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  1052. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1053. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  1054. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  1055. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1056. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1057. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1058. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1059. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1060. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1061. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1062. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1063. mac_array[3] ^ mac_array[2];
  1064. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1065. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1066. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1067. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1068. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1069. mac_array[4] ^ mac_array[3];
  1070. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1071. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1072. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1073. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1074. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1075. mac_array[4];
  1076. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1077. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1078. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1079. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1080. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1081. for (i = 0; i < 8; i++)
  1082. crc_result = crc_result | (crc[i] << i);
  1083. table = OTHER_MCAST_TABLE(port_num);
  1084. set_filter_table_entry(mp, table, crc_result);
  1085. }
  1086. static void set_multicast_list(struct net_device *dev)
  1087. {
  1088. struct dev_mc_list *mc_list;
  1089. int i;
  1090. int table_index;
  1091. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1092. unsigned int port_num = mp->port_num;
  1093. /* If the device is in promiscuous mode or in all multicast mode,
  1094. * we will fully populate both multicast tables with accept.
  1095. * This is guaranteed to yield a match on all multicast addresses...
  1096. */
  1097. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1098. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1099. /* Set all entries in DA filter special multicast
  1100. * table (Ex_dFSMT)
  1101. * Set for ETH_Q0 for now
  1102. * Bits
  1103. * 0 Accept=1, Drop=0
  1104. * 3-1 Queue ETH_Q0=0
  1105. * 7-4 Reserved = 0;
  1106. */
  1107. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1108. /* Set all entries in DA filter other multicast
  1109. * table (Ex_dFOMT)
  1110. * Set for ETH_Q0 for now
  1111. * Bits
  1112. * 0 Accept=1, Drop=0
  1113. * 3-1 Queue ETH_Q0=0
  1114. * 7-4 Reserved = 0;
  1115. */
  1116. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0x01010101);
  1117. }
  1118. return;
  1119. }
  1120. /* We will clear out multicast tables every time we get the list.
  1121. * Then add the entire new list...
  1122. */
  1123. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1124. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1125. wrl(mp, SPECIAL_MCAST_TABLE(port_num) + table_index, 0);
  1126. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1127. wrl(mp, OTHER_MCAST_TABLE(port_num) + table_index, 0);
  1128. }
  1129. /* Get pointer to net_device multicast list and add each one... */
  1130. for (i = 0, mc_list = dev->mc_list;
  1131. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1132. i++, mc_list = mc_list->next)
  1133. if (mc_list->dmi_addrlen == 6)
  1134. mc_addr(mp, mc_list->dmi_addr);
  1135. }
  1136. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  1137. {
  1138. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1139. u32 config_reg;
  1140. config_reg = rdl(mp, PORT_CONFIG(mp->port_num));
  1141. if (dev->flags & IFF_PROMISC)
  1142. config_reg |= UNICAST_PROMISCUOUS_MODE;
  1143. else
  1144. config_reg &= ~UNICAST_PROMISCUOUS_MODE;
  1145. wrl(mp, PORT_CONFIG(mp->port_num), config_reg);
  1146. set_multicast_list(dev);
  1147. }
  1148. /* rx/tx queue initialisation ***********************************************/
  1149. static void ether_init_rx_desc_ring(struct mv643xx_eth_private *mp)
  1150. {
  1151. volatile struct rx_desc *p_rx_desc;
  1152. int rx_desc_num = mp->rx_ring_size;
  1153. int i;
  1154. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  1155. p_rx_desc = (struct rx_desc *)mp->rx_desc_area;
  1156. for (i = 0; i < rx_desc_num; i++) {
  1157. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  1158. ((i + 1) % rx_desc_num) * sizeof(struct rx_desc);
  1159. }
  1160. /* Save Rx desc pointer to driver struct. */
  1161. mp->rx_curr_desc = 0;
  1162. mp->rx_used_desc = 0;
  1163. mp->rx_desc_area_size = rx_desc_num * sizeof(struct rx_desc);
  1164. }
  1165. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  1166. {
  1167. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1168. int curr;
  1169. /* Stop RX Queues */
  1170. mv643xx_eth_port_disable_rx(mp);
  1171. /* Free preallocated skb's on RX rings */
  1172. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  1173. if (mp->rx_skb[curr]) {
  1174. dev_kfree_skb(mp->rx_skb[curr]);
  1175. mp->rx_desc_count--;
  1176. }
  1177. }
  1178. if (mp->rx_desc_count)
  1179. printk(KERN_ERR
  1180. "%s: Error in freeing Rx Ring. %d skb's still"
  1181. " stuck in RX Ring - ignoring them\n", dev->name,
  1182. mp->rx_desc_count);
  1183. /* Free RX ring */
  1184. if (mp->rx_sram_size)
  1185. iounmap(mp->rx_desc_area);
  1186. else
  1187. dma_free_coherent(NULL, mp->rx_desc_area_size,
  1188. mp->rx_desc_area, mp->rx_desc_dma);
  1189. }
  1190. static void ether_init_tx_desc_ring(struct mv643xx_eth_private *mp)
  1191. {
  1192. int tx_desc_num = mp->tx_ring_size;
  1193. struct tx_desc *p_tx_desc;
  1194. int i;
  1195. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  1196. p_tx_desc = (struct tx_desc *)mp->tx_desc_area;
  1197. for (i = 0; i < tx_desc_num; i++) {
  1198. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  1199. ((i + 1) % tx_desc_num) * sizeof(struct tx_desc);
  1200. }
  1201. mp->tx_curr_desc = 0;
  1202. mp->tx_used_desc = 0;
  1203. mp->tx_desc_area_size = tx_desc_num * sizeof(struct tx_desc);
  1204. }
  1205. static int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  1206. {
  1207. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1208. struct tx_desc *desc;
  1209. u32 cmd_sts;
  1210. struct sk_buff *skb;
  1211. unsigned long flags;
  1212. int tx_index;
  1213. dma_addr_t addr;
  1214. int count;
  1215. int released = 0;
  1216. while (mp->tx_desc_count > 0) {
  1217. spin_lock_irqsave(&mp->lock, flags);
  1218. /* tx_desc_count might have changed before acquiring the lock */
  1219. if (mp->tx_desc_count <= 0) {
  1220. spin_unlock_irqrestore(&mp->lock, flags);
  1221. return released;
  1222. }
  1223. tx_index = mp->tx_used_desc;
  1224. desc = &mp->tx_desc_area[tx_index];
  1225. cmd_sts = desc->cmd_sts;
  1226. if (!force && (cmd_sts & BUFFER_OWNED_BY_DMA)) {
  1227. spin_unlock_irqrestore(&mp->lock, flags);
  1228. return released;
  1229. }
  1230. mp->tx_used_desc = (tx_index + 1) % mp->tx_ring_size;
  1231. mp->tx_desc_count--;
  1232. addr = desc->buf_ptr;
  1233. count = desc->byte_cnt;
  1234. skb = mp->tx_skb[tx_index];
  1235. if (skb)
  1236. mp->tx_skb[tx_index] = NULL;
  1237. if (cmd_sts & ERROR_SUMMARY) {
  1238. printk("%s: Error in TX\n", dev->name);
  1239. dev->stats.tx_errors++;
  1240. }
  1241. spin_unlock_irqrestore(&mp->lock, flags);
  1242. if (cmd_sts & TX_FIRST_DESC)
  1243. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  1244. else
  1245. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  1246. if (skb)
  1247. dev_kfree_skb_irq(skb);
  1248. released = 1;
  1249. }
  1250. return released;
  1251. }
  1252. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  1253. {
  1254. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1255. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  1256. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1257. netif_wake_queue(dev);
  1258. }
  1259. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  1260. {
  1261. mv643xx_eth_free_tx_descs(dev, 1);
  1262. }
  1263. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  1264. {
  1265. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1266. /* Stop Tx Queues */
  1267. mv643xx_eth_port_disable_tx(mp);
  1268. /* Free outstanding skb's on TX ring */
  1269. mv643xx_eth_free_all_tx_descs(dev);
  1270. BUG_ON(mp->tx_used_desc != mp->tx_curr_desc);
  1271. /* Free TX ring */
  1272. if (mp->tx_sram_size)
  1273. iounmap(mp->tx_desc_area);
  1274. else
  1275. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1276. mp->tx_desc_area, mp->tx_desc_dma);
  1277. }
  1278. /* netdev ops and related ***************************************************/
  1279. static void port_reset(struct mv643xx_eth_private *mp);
  1280. static void mv643xx_eth_update_pscr(struct net_device *dev,
  1281. struct ethtool_cmd *ecmd)
  1282. {
  1283. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1284. int port_num = mp->port_num;
  1285. u32 o_pscr, n_pscr;
  1286. unsigned int queues;
  1287. o_pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1288. n_pscr = o_pscr;
  1289. /* clear speed, duplex and rx buffer size fields */
  1290. n_pscr &= ~(SET_MII_SPEED_TO_100 |
  1291. SET_GMII_SPEED_TO_1000 |
  1292. SET_FULL_DUPLEX_MODE |
  1293. MAX_RX_PACKET_MASK);
  1294. if (ecmd->duplex == DUPLEX_FULL)
  1295. n_pscr |= SET_FULL_DUPLEX_MODE;
  1296. if (ecmd->speed == SPEED_1000)
  1297. n_pscr |= SET_GMII_SPEED_TO_1000 |
  1298. MAX_RX_PACKET_9700BYTE;
  1299. else {
  1300. if (ecmd->speed == SPEED_100)
  1301. n_pscr |= SET_MII_SPEED_TO_100;
  1302. n_pscr |= MAX_RX_PACKET_1522BYTE;
  1303. }
  1304. if (n_pscr != o_pscr) {
  1305. if ((o_pscr & SERIAL_PORT_ENABLE) == 0)
  1306. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1307. else {
  1308. queues = mv643xx_eth_port_disable_tx(mp);
  1309. o_pscr &= ~SERIAL_PORT_ENABLE;
  1310. wrl(mp, PORT_SERIAL_CONTROL(port_num), o_pscr);
  1311. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1312. wrl(mp, PORT_SERIAL_CONTROL(port_num), n_pscr);
  1313. if (queues)
  1314. mv643xx_eth_port_enable_tx(mp, queues);
  1315. }
  1316. }
  1317. }
  1318. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  1319. {
  1320. struct net_device *dev = (struct net_device *)dev_id;
  1321. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1322. u32 int_cause, int_cause_ext = 0;
  1323. unsigned int port_num = mp->port_num;
  1324. /* Read interrupt cause registers */
  1325. int_cause = rdl(mp, INT_CAUSE(port_num)) & (INT_RX | INT_EXT);
  1326. if (int_cause & INT_EXT) {
  1327. int_cause_ext = rdl(mp, INT_CAUSE_EXT(port_num))
  1328. & (INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1329. wrl(mp, INT_CAUSE_EXT(port_num), ~int_cause_ext);
  1330. }
  1331. /* PHY status changed */
  1332. if (int_cause_ext & (INT_EXT_LINK | INT_EXT_PHY)) {
  1333. struct ethtool_cmd cmd;
  1334. if (mii_link_ok(&mp->mii)) {
  1335. mii_ethtool_gset(&mp->mii, &cmd);
  1336. mv643xx_eth_update_pscr(dev, &cmd);
  1337. mv643xx_eth_port_enable_tx(mp, 1);
  1338. if (!netif_carrier_ok(dev)) {
  1339. netif_carrier_on(dev);
  1340. if (mp->tx_ring_size - mp->tx_desc_count >=
  1341. MAX_DESCS_PER_SKB)
  1342. netif_wake_queue(dev);
  1343. }
  1344. } else if (netif_carrier_ok(dev)) {
  1345. netif_stop_queue(dev);
  1346. netif_carrier_off(dev);
  1347. }
  1348. }
  1349. #ifdef MV643XX_ETH_NAPI
  1350. if (int_cause & INT_RX) {
  1351. /* schedule the NAPI poll routine to maintain port */
  1352. wrl(mp, INT_MASK(port_num), 0x00000000);
  1353. /* wait for previous write to complete */
  1354. rdl(mp, INT_MASK(port_num));
  1355. netif_rx_schedule(dev, &mp->napi);
  1356. }
  1357. #else
  1358. if (int_cause & INT_RX)
  1359. mv643xx_eth_receive_queue(dev, INT_MAX);
  1360. #endif
  1361. if (int_cause_ext & INT_EXT_TX)
  1362. mv643xx_eth_free_completed_tx_descs(dev);
  1363. /*
  1364. * If no real interrupt occured, exit.
  1365. * This can happen when using gigE interrupt coalescing mechanism.
  1366. */
  1367. if ((int_cause == 0x0) && (int_cause_ext == 0x0))
  1368. return IRQ_NONE;
  1369. return IRQ_HANDLED;
  1370. }
  1371. static void phy_reset(struct mv643xx_eth_private *mp)
  1372. {
  1373. unsigned int phy_reg_data;
  1374. /* Reset the PHY */
  1375. read_smi_reg(mp, 0, &phy_reg_data);
  1376. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1377. write_smi_reg(mp, 0, phy_reg_data);
  1378. /* wait for PHY to come out of reset */
  1379. do {
  1380. udelay(1);
  1381. read_smi_reg(mp, 0, &phy_reg_data);
  1382. } while (phy_reg_data & 0x8000);
  1383. }
  1384. static void port_start(struct net_device *dev)
  1385. {
  1386. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1387. unsigned int port_num = mp->port_num;
  1388. int tx_curr_desc, rx_curr_desc;
  1389. u32 pscr;
  1390. struct ethtool_cmd ethtool_cmd;
  1391. /* Assignment of Tx CTRP of given queue */
  1392. tx_curr_desc = mp->tx_curr_desc;
  1393. wrl(mp, TXQ_CURRENT_DESC_PTR(port_num),
  1394. (u32)((struct tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1395. /* Assignment of Rx CRDP of given queue */
  1396. rx_curr_desc = mp->rx_curr_desc;
  1397. wrl(mp, RXQ_CURRENT_DESC_PTR(port_num),
  1398. (u32)((struct rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1399. /* Add the assigned Ethernet address to the port's address table */
  1400. uc_addr_set(mp, dev->dev_addr);
  1401. /*
  1402. * Receive all unmatched unicast, TCP, UDP, BPDU and broadcast
  1403. * frames to RX queue #0.
  1404. */
  1405. wrl(mp, PORT_CONFIG(port_num), 0x00000000);
  1406. /*
  1407. * Treat BPDUs as normal multicasts, and disable partition mode.
  1408. */
  1409. wrl(mp, PORT_CONFIG_EXT(port_num), 0x00000000);
  1410. pscr = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1411. pscr &= ~(SERIAL_PORT_ENABLE | FORCE_LINK_PASS);
  1412. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1413. pscr |= DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1414. DISABLE_AUTO_NEG_SPEED_GMII |
  1415. DISABLE_AUTO_NEG_FOR_DUPLEX |
  1416. DO_NOT_FORCE_LINK_FAIL |
  1417. SERIAL_PORT_CONTROL_RESERVED;
  1418. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1419. pscr |= SERIAL_PORT_ENABLE;
  1420. wrl(mp, PORT_SERIAL_CONTROL(port_num), pscr);
  1421. /* Assign port SDMA configuration */
  1422. wrl(mp, SDMA_CONFIG(port_num), PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1423. /* Enable port Rx. */
  1424. mv643xx_eth_port_enable_rx(mp, 1);
  1425. /* Disable port bandwidth limits by clearing MTU register */
  1426. wrl(mp, TX_BW_MTU(port_num), 0);
  1427. /* save phy settings across reset */
  1428. mv643xx_eth_get_settings(dev, &ethtool_cmd);
  1429. phy_reset(mp);
  1430. mv643xx_eth_set_settings(dev, &ethtool_cmd);
  1431. }
  1432. #ifdef MV643XX_ETH_COAL
  1433. static unsigned int set_rx_coal(struct mv643xx_eth_private *mp,
  1434. unsigned int delay)
  1435. {
  1436. unsigned int port_num = mp->port_num;
  1437. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1438. /* Set RX Coalescing mechanism */
  1439. wrl(mp, SDMA_CONFIG(port_num),
  1440. ((coal & 0x3fff) << 8) |
  1441. (rdl(mp, SDMA_CONFIG(port_num))
  1442. & 0xffc000ff));
  1443. return coal;
  1444. }
  1445. #endif
  1446. static unsigned int set_tx_coal(struct mv643xx_eth_private *mp,
  1447. unsigned int delay)
  1448. {
  1449. unsigned int coal = ((mp->shared->t_clk / 1000000) * delay) / 64;
  1450. /* Set TX Coalescing mechanism */
  1451. wrl(mp, TX_FIFO_URGENT_THRESHOLD(mp->port_num), coal << 4);
  1452. return coal;
  1453. }
  1454. static void port_init(struct mv643xx_eth_private *mp)
  1455. {
  1456. port_reset(mp);
  1457. init_mac_tables(mp);
  1458. }
  1459. static int mv643xx_eth_open(struct net_device *dev)
  1460. {
  1461. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1462. unsigned int port_num = mp->port_num;
  1463. unsigned int size;
  1464. int err;
  1465. /* Clear any pending ethernet port interrupts */
  1466. wrl(mp, INT_CAUSE(port_num), 0);
  1467. wrl(mp, INT_CAUSE_EXT(port_num), 0);
  1468. /* wait for previous write to complete */
  1469. rdl(mp, INT_CAUSE_EXT(port_num));
  1470. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  1471. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  1472. if (err) {
  1473. printk(KERN_ERR "%s: Can not assign IRQ\n", dev->name);
  1474. return -EAGAIN;
  1475. }
  1476. port_init(mp);
  1477. memset(&mp->timeout, 0, sizeof(struct timer_list));
  1478. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  1479. mp->timeout.data = (unsigned long)dev;
  1480. /* Allocate RX and TX skb rings */
  1481. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  1482. GFP_KERNEL);
  1483. if (!mp->rx_skb) {
  1484. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  1485. err = -ENOMEM;
  1486. goto out_free_irq;
  1487. }
  1488. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  1489. GFP_KERNEL);
  1490. if (!mp->tx_skb) {
  1491. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  1492. err = -ENOMEM;
  1493. goto out_free_rx_skb;
  1494. }
  1495. /* Allocate TX ring */
  1496. mp->tx_desc_count = 0;
  1497. size = mp->tx_ring_size * sizeof(struct tx_desc);
  1498. mp->tx_desc_area_size = size;
  1499. if (mp->tx_sram_size) {
  1500. mp->tx_desc_area = ioremap(mp->tx_sram_addr,
  1501. mp->tx_sram_size);
  1502. mp->tx_desc_dma = mp->tx_sram_addr;
  1503. } else
  1504. mp->tx_desc_area = dma_alloc_coherent(NULL, size,
  1505. &mp->tx_desc_dma,
  1506. GFP_KERNEL);
  1507. if (!mp->tx_desc_area) {
  1508. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  1509. dev->name, size);
  1510. err = -ENOMEM;
  1511. goto out_free_tx_skb;
  1512. }
  1513. BUG_ON((u32) mp->tx_desc_area & 0xf); /* check 16-byte alignment */
  1514. memset((void *)mp->tx_desc_area, 0, mp->tx_desc_area_size);
  1515. ether_init_tx_desc_ring(mp);
  1516. /* Allocate RX ring */
  1517. mp->rx_desc_count = 0;
  1518. size = mp->rx_ring_size * sizeof(struct rx_desc);
  1519. mp->rx_desc_area_size = size;
  1520. if (mp->rx_sram_size) {
  1521. mp->rx_desc_area = ioremap(mp->rx_sram_addr,
  1522. mp->rx_sram_size);
  1523. mp->rx_desc_dma = mp->rx_sram_addr;
  1524. } else
  1525. mp->rx_desc_area = dma_alloc_coherent(NULL, size,
  1526. &mp->rx_desc_dma,
  1527. GFP_KERNEL);
  1528. if (!mp->rx_desc_area) {
  1529. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  1530. dev->name, size);
  1531. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  1532. dev->name);
  1533. if (mp->rx_sram_size)
  1534. iounmap(mp->tx_desc_area);
  1535. else
  1536. dma_free_coherent(NULL, mp->tx_desc_area_size,
  1537. mp->tx_desc_area, mp->tx_desc_dma);
  1538. err = -ENOMEM;
  1539. goto out_free_tx_skb;
  1540. }
  1541. memset((void *)mp->rx_desc_area, 0, size);
  1542. ether_init_rx_desc_ring(mp);
  1543. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  1544. #ifdef MV643XX_ETH_NAPI
  1545. napi_enable(&mp->napi);
  1546. #endif
  1547. port_start(dev);
  1548. /* Interrupt Coalescing */
  1549. #ifdef MV643XX_ETH_COAL
  1550. mp->rx_int_coal = set_rx_coal(mp, MV643XX_ETH_RX_COAL);
  1551. #endif
  1552. mp->tx_int_coal = set_tx_coal(mp, MV643XX_ETH_TX_COAL);
  1553. /* Unmask phy and link status changes interrupts */
  1554. wrl(mp, INT_MASK_EXT(port_num), INT_EXT_LINK | INT_EXT_PHY | INT_EXT_TX);
  1555. /* Unmask RX buffer and TX end interrupt */
  1556. wrl(mp, INT_MASK(port_num), INT_RX | INT_EXT);
  1557. return 0;
  1558. out_free_tx_skb:
  1559. kfree(mp->tx_skb);
  1560. out_free_rx_skb:
  1561. kfree(mp->rx_skb);
  1562. out_free_irq:
  1563. free_irq(dev->irq, dev);
  1564. return err;
  1565. }
  1566. static void port_reset(struct mv643xx_eth_private *mp)
  1567. {
  1568. unsigned int port_num = mp->port_num;
  1569. unsigned int reg_data;
  1570. mv643xx_eth_port_disable_tx(mp);
  1571. mv643xx_eth_port_disable_rx(mp);
  1572. /* Clear all MIB counters */
  1573. clear_mib_counters(mp);
  1574. /* Reset the Enable bit in the Configuration Register */
  1575. reg_data = rdl(mp, PORT_SERIAL_CONTROL(port_num));
  1576. reg_data &= ~(SERIAL_PORT_ENABLE |
  1577. DO_NOT_FORCE_LINK_FAIL |
  1578. FORCE_LINK_PASS);
  1579. wrl(mp, PORT_SERIAL_CONTROL(port_num), reg_data);
  1580. }
  1581. static int mv643xx_eth_stop(struct net_device *dev)
  1582. {
  1583. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1584. unsigned int port_num = mp->port_num;
  1585. /* Mask all interrupts on ethernet port */
  1586. wrl(mp, INT_MASK(port_num), 0x00000000);
  1587. /* wait for previous write to complete */
  1588. rdl(mp, INT_MASK(port_num));
  1589. #ifdef MV643XX_ETH_NAPI
  1590. napi_disable(&mp->napi);
  1591. #endif
  1592. netif_carrier_off(dev);
  1593. netif_stop_queue(dev);
  1594. port_reset(mp);
  1595. mv643xx_eth_free_tx_rings(dev);
  1596. mv643xx_eth_free_rx_rings(dev);
  1597. free_irq(dev->irq, dev);
  1598. return 0;
  1599. }
  1600. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1601. {
  1602. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1603. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  1604. }
  1605. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  1606. {
  1607. if ((new_mtu > 9500) || (new_mtu < 64))
  1608. return -EINVAL;
  1609. dev->mtu = new_mtu;
  1610. if (!netif_running(dev))
  1611. return 0;
  1612. /*
  1613. * Stop and then re-open the interface. This will allocate RX
  1614. * skbs of the new MTU.
  1615. * There is a possible danger that the open will not succeed,
  1616. * due to memory being full, which might fail the open function.
  1617. */
  1618. mv643xx_eth_stop(dev);
  1619. if (mv643xx_eth_open(dev)) {
  1620. printk(KERN_ERR "%s: Fatal error on opening device\n",
  1621. dev->name);
  1622. }
  1623. return 0;
  1624. }
  1625. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  1626. {
  1627. struct mv643xx_eth_private *mp = container_of(ugly, struct mv643xx_eth_private,
  1628. tx_timeout_task);
  1629. struct net_device *dev = mp->dev;
  1630. if (!netif_running(dev))
  1631. return;
  1632. netif_stop_queue(dev);
  1633. port_reset(mp);
  1634. port_start(dev);
  1635. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  1636. netif_wake_queue(dev);
  1637. }
  1638. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  1639. {
  1640. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1641. printk(KERN_INFO "%s: TX timeout ", dev->name);
  1642. /* Do the reset outside of interrupt context */
  1643. schedule_work(&mp->tx_timeout_task);
  1644. }
  1645. #ifdef CONFIG_NET_POLL_CONTROLLER
  1646. static void mv643xx_eth_netpoll(struct net_device *netdev)
  1647. {
  1648. struct mv643xx_eth_private *mp = netdev_priv(netdev);
  1649. int port_num = mp->port_num;
  1650. wrl(mp, INT_MASK(port_num), 0x00000000);
  1651. /* wait for previous write to complete */
  1652. rdl(mp, INT_MASK(port_num));
  1653. mv643xx_eth_int_handler(netdev->irq, netdev);
  1654. wrl(mp, INT_MASK(port_num), INT_RX | INT_CAUSE_EXT);
  1655. }
  1656. #endif
  1657. static int mv643xx_eth_mdio_read(struct net_device *dev, int phy_id, int location)
  1658. {
  1659. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1660. int val;
  1661. read_smi_reg(mp, location, &val);
  1662. return val;
  1663. }
  1664. static void mv643xx_eth_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  1665. {
  1666. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1667. write_smi_reg(mp, location, val);
  1668. }
  1669. /* platform glue ************************************************************/
  1670. static void
  1671. mv643xx_eth_conf_mbus_windows(struct mv643xx_eth_shared_private *msp,
  1672. struct mbus_dram_target_info *dram)
  1673. {
  1674. void __iomem *base = msp->base;
  1675. u32 win_enable;
  1676. u32 win_protect;
  1677. int i;
  1678. for (i = 0; i < 6; i++) {
  1679. writel(0, base + WINDOW_BASE(i));
  1680. writel(0, base + WINDOW_SIZE(i));
  1681. if (i < 4)
  1682. writel(0, base + WINDOW_REMAP_HIGH(i));
  1683. }
  1684. win_enable = 0x3f;
  1685. win_protect = 0;
  1686. for (i = 0; i < dram->num_cs; i++) {
  1687. struct mbus_dram_window *cs = dram->cs + i;
  1688. writel((cs->base & 0xffff0000) |
  1689. (cs->mbus_attr << 8) |
  1690. dram->mbus_dram_target_id, base + WINDOW_BASE(i));
  1691. writel((cs->size - 1) & 0xffff0000, base + WINDOW_SIZE(i));
  1692. win_enable &= ~(1 << i);
  1693. win_protect |= 3 << (2 * i);
  1694. }
  1695. writel(win_enable, base + WINDOW_BAR_ENABLE);
  1696. msp->win_protect = win_protect;
  1697. }
  1698. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1699. {
  1700. static int mv643xx_eth_version_printed = 0;
  1701. struct mv643xx_eth_shared_platform_data *pd = pdev->dev.platform_data;
  1702. struct mv643xx_eth_shared_private *msp;
  1703. struct resource *res;
  1704. int ret;
  1705. if (!mv643xx_eth_version_printed++)
  1706. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1707. ret = -EINVAL;
  1708. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1709. if (res == NULL)
  1710. goto out;
  1711. ret = -ENOMEM;
  1712. msp = kmalloc(sizeof(*msp), GFP_KERNEL);
  1713. if (msp == NULL)
  1714. goto out;
  1715. memset(msp, 0, sizeof(*msp));
  1716. msp->base = ioremap(res->start, res->end - res->start + 1);
  1717. if (msp->base == NULL)
  1718. goto out_free;
  1719. spin_lock_init(&msp->phy_lock);
  1720. msp->t_clk = (pd != NULL && pd->t_clk != 0) ? pd->t_clk : 133000000;
  1721. platform_set_drvdata(pdev, msp);
  1722. /*
  1723. * (Re-)program MBUS remapping windows if we are asked to.
  1724. */
  1725. if (pd != NULL && pd->dram != NULL)
  1726. mv643xx_eth_conf_mbus_windows(msp, pd->dram);
  1727. return 0;
  1728. out_free:
  1729. kfree(msp);
  1730. out:
  1731. return ret;
  1732. }
  1733. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1734. {
  1735. struct mv643xx_eth_shared_private *msp = platform_get_drvdata(pdev);
  1736. iounmap(msp->base);
  1737. kfree(msp);
  1738. return 0;
  1739. }
  1740. static struct platform_driver mv643xx_eth_shared_driver = {
  1741. .probe = mv643xx_eth_shared_probe,
  1742. .remove = mv643xx_eth_shared_remove,
  1743. .driver = {
  1744. .name = MV643XX_ETH_SHARED_NAME,
  1745. .owner = THIS_MODULE,
  1746. },
  1747. };
  1748. static void phy_addr_set(struct mv643xx_eth_private *mp, int phy_addr)
  1749. {
  1750. u32 reg_data;
  1751. int addr_shift = 5 * mp->port_num;
  1752. reg_data = rdl(mp, PHY_ADDR);
  1753. reg_data &= ~(0x1f << addr_shift);
  1754. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1755. wrl(mp, PHY_ADDR, reg_data);
  1756. }
  1757. static int phy_addr_get(struct mv643xx_eth_private *mp)
  1758. {
  1759. unsigned int reg_data;
  1760. reg_data = rdl(mp, PHY_ADDR);
  1761. return ((reg_data >> (5 * mp->port_num)) & 0x1f);
  1762. }
  1763. static int phy_detect(struct mv643xx_eth_private *mp)
  1764. {
  1765. unsigned int phy_reg_data0;
  1766. int auto_neg;
  1767. read_smi_reg(mp, 0, &phy_reg_data0);
  1768. auto_neg = phy_reg_data0 & 0x1000;
  1769. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1770. write_smi_reg(mp, 0, phy_reg_data0);
  1771. read_smi_reg(mp, 0, &phy_reg_data0);
  1772. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1773. return -ENODEV; /* change didn't take */
  1774. phy_reg_data0 ^= 0x1000;
  1775. write_smi_reg(mp, 0, phy_reg_data0);
  1776. return 0;
  1777. }
  1778. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1779. int speed, int duplex,
  1780. struct ethtool_cmd *cmd)
  1781. {
  1782. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1783. memset(cmd, 0, sizeof(*cmd));
  1784. cmd->port = PORT_MII;
  1785. cmd->transceiver = XCVR_INTERNAL;
  1786. cmd->phy_address = phy_address;
  1787. if (speed == 0) {
  1788. cmd->autoneg = AUTONEG_ENABLE;
  1789. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1790. cmd->speed = SPEED_100;
  1791. cmd->advertising = ADVERTISED_10baseT_Half |
  1792. ADVERTISED_10baseT_Full |
  1793. ADVERTISED_100baseT_Half |
  1794. ADVERTISED_100baseT_Full;
  1795. if (mp->mii.supports_gmii)
  1796. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1797. } else {
  1798. cmd->autoneg = AUTONEG_DISABLE;
  1799. cmd->speed = speed;
  1800. cmd->duplex = duplex;
  1801. }
  1802. }
  1803. static int mv643xx_eth_probe(struct platform_device *pdev)
  1804. {
  1805. struct mv643xx_eth_platform_data *pd;
  1806. int port_num;
  1807. struct mv643xx_eth_private *mp;
  1808. struct net_device *dev;
  1809. u8 *p;
  1810. struct resource *res;
  1811. int err;
  1812. struct ethtool_cmd cmd;
  1813. int duplex = DUPLEX_HALF;
  1814. int speed = 0; /* default to auto-negotiation */
  1815. DECLARE_MAC_BUF(mac);
  1816. pd = pdev->dev.platform_data;
  1817. if (pd == NULL) {
  1818. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1819. return -ENODEV;
  1820. }
  1821. if (pd->shared == NULL) {
  1822. printk(KERN_ERR "No mv643xx_eth_platform_data->shared\n");
  1823. return -ENODEV;
  1824. }
  1825. dev = alloc_etherdev(sizeof(struct mv643xx_eth_private));
  1826. if (!dev)
  1827. return -ENOMEM;
  1828. platform_set_drvdata(pdev, dev);
  1829. mp = netdev_priv(dev);
  1830. mp->dev = dev;
  1831. #ifdef MV643XX_ETH_NAPI
  1832. netif_napi_add(dev, &mp->napi, mv643xx_eth_poll, 64);
  1833. #endif
  1834. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1835. BUG_ON(!res);
  1836. dev->irq = res->start;
  1837. dev->open = mv643xx_eth_open;
  1838. dev->stop = mv643xx_eth_stop;
  1839. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1840. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1841. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1842. /* No need to Tx Timeout */
  1843. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1844. #ifdef CONFIG_NET_POLL_CONTROLLER
  1845. dev->poll_controller = mv643xx_eth_netpoll;
  1846. #endif
  1847. dev->watchdog_timeo = 2 * HZ;
  1848. dev->base_addr = 0;
  1849. dev->change_mtu = mv643xx_eth_change_mtu;
  1850. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1851. SET_ETHTOOL_OPS(dev, &mv643xx_eth_ethtool_ops);
  1852. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1853. #ifdef MAX_SKB_FRAGS
  1854. /*
  1855. * Zero copy can only work if we use Discovery II memory. Else, we will
  1856. * have to map the buffers to ISA memory which is only 16 MB
  1857. */
  1858. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1859. #endif
  1860. #endif
  1861. /* Configure the timeout task */
  1862. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1863. spin_lock_init(&mp->lock);
  1864. mp->shared = platform_get_drvdata(pd->shared);
  1865. port_num = mp->port_num = pd->port_number;
  1866. if (mp->shared->win_protect)
  1867. wrl(mp, WINDOW_PROTECT(port_num), mp->shared->win_protect);
  1868. mp->shared_smi = mp->shared;
  1869. if (pd->shared_smi != NULL)
  1870. mp->shared_smi = platform_get_drvdata(pd->shared_smi);
  1871. /* set default config values */
  1872. uc_addr_get(mp, dev->dev_addr);
  1873. mp->rx_ring_size = DEFAULT_RX_QUEUE_SIZE;
  1874. mp->tx_ring_size = DEFAULT_TX_QUEUE_SIZE;
  1875. if (is_valid_ether_addr(pd->mac_addr))
  1876. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1877. if (pd->phy_addr || pd->force_phy_addr)
  1878. phy_addr_set(mp, pd->phy_addr);
  1879. if (pd->rx_queue_size)
  1880. mp->rx_ring_size = pd->rx_queue_size;
  1881. if (pd->tx_queue_size)
  1882. mp->tx_ring_size = pd->tx_queue_size;
  1883. if (pd->tx_sram_size) {
  1884. mp->tx_sram_size = pd->tx_sram_size;
  1885. mp->tx_sram_addr = pd->tx_sram_addr;
  1886. }
  1887. if (pd->rx_sram_size) {
  1888. mp->rx_sram_size = pd->rx_sram_size;
  1889. mp->rx_sram_addr = pd->rx_sram_addr;
  1890. }
  1891. duplex = pd->duplex;
  1892. speed = pd->speed;
  1893. /* Hook up MII support for ethtool */
  1894. mp->mii.dev = dev;
  1895. mp->mii.mdio_read = mv643xx_eth_mdio_read;
  1896. mp->mii.mdio_write = mv643xx_eth_mdio_write;
  1897. mp->mii.phy_id = phy_addr_get(mp);
  1898. mp->mii.phy_id_mask = 0x3f;
  1899. mp->mii.reg_num_mask = 0x1f;
  1900. err = phy_detect(mp);
  1901. if (err) {
  1902. pr_debug("%s: No PHY detected at addr %d\n",
  1903. dev->name, phy_addr_get(mp));
  1904. goto out;
  1905. }
  1906. phy_reset(mp);
  1907. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1908. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1909. mv643xx_eth_update_pscr(dev, &cmd);
  1910. mv643xx_eth_set_settings(dev, &cmd);
  1911. SET_NETDEV_DEV(dev, &pdev->dev);
  1912. err = register_netdev(dev);
  1913. if (err)
  1914. goto out;
  1915. p = dev->dev_addr;
  1916. printk(KERN_NOTICE
  1917. "%s: port %d with MAC address %s\n",
  1918. dev->name, port_num, print_mac(mac, p));
  1919. if (dev->features & NETIF_F_SG)
  1920. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1921. if (dev->features & NETIF_F_IP_CSUM)
  1922. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1923. dev->name);
  1924. #ifdef MV643XX_ETH_CHECKSUM_OFFLOAD_TX
  1925. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1926. #endif
  1927. #ifdef MV643XX_ETH_COAL
  1928. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1929. dev->name);
  1930. #endif
  1931. #ifdef MV643XX_ETH_NAPI
  1932. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1933. #endif
  1934. if (mp->tx_sram_size > 0)
  1935. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1936. return 0;
  1937. out:
  1938. free_netdev(dev);
  1939. return err;
  1940. }
  1941. static int mv643xx_eth_remove(struct platform_device *pdev)
  1942. {
  1943. struct net_device *dev = platform_get_drvdata(pdev);
  1944. unregister_netdev(dev);
  1945. flush_scheduled_work();
  1946. free_netdev(dev);
  1947. platform_set_drvdata(pdev, NULL);
  1948. return 0;
  1949. }
  1950. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1951. {
  1952. struct net_device *dev = platform_get_drvdata(pdev);
  1953. struct mv643xx_eth_private *mp = netdev_priv(dev);
  1954. unsigned int port_num = mp->port_num;
  1955. /* Mask all interrupts on ethernet port */
  1956. wrl(mp, INT_MASK(port_num), 0);
  1957. rdl(mp, INT_MASK(port_num));
  1958. port_reset(mp);
  1959. }
  1960. static struct platform_driver mv643xx_eth_driver = {
  1961. .probe = mv643xx_eth_probe,
  1962. .remove = mv643xx_eth_remove,
  1963. .shutdown = mv643xx_eth_shutdown,
  1964. .driver = {
  1965. .name = MV643XX_ETH_NAME,
  1966. .owner = THIS_MODULE,
  1967. },
  1968. };
  1969. static int __init mv643xx_eth_init_module(void)
  1970. {
  1971. int rc;
  1972. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1973. if (!rc) {
  1974. rc = platform_driver_register(&mv643xx_eth_driver);
  1975. if (rc)
  1976. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1977. }
  1978. return rc;
  1979. }
  1980. static void __exit mv643xx_eth_cleanup_module(void)
  1981. {
  1982. platform_driver_unregister(&mv643xx_eth_driver);
  1983. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1984. }
  1985. module_init(mv643xx_eth_init_module);
  1986. module_exit(mv643xx_eth_cleanup_module);
  1987. MODULE_LICENSE("GPL");
  1988. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1989. " and Dale Farnsworth");
  1990. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1991. MODULE_ALIAS("platform:" MV643XX_ETH_NAME);
  1992. MODULE_ALIAS("platform:" MV643XX_ETH_SHARED_NAME);