ath9k.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include <linux/completion.h>
  22. #include "debug.h"
  23. #include "common.h"
  24. /*
  25. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  26. * should rely on this file or its contents.
  27. */
  28. struct ath_node;
  29. /* Macro to expand scalars to 64-bit objects */
  30. #define ito64(x) (sizeof(x) == 1) ? \
  31. (((unsigned long long int)(x)) & (0xff)) : \
  32. (sizeof(x) == 2) ? \
  33. (((unsigned long long int)(x)) & 0xffff) : \
  34. ((sizeof(x) == 4) ? \
  35. (((unsigned long long int)(x)) & 0xffffffff) : \
  36. (unsigned long long int)(x))
  37. /* increment with wrap-around */
  38. #define INCR(_l, _sz) do { \
  39. (_l)++; \
  40. (_l) &= ((_sz) - 1); \
  41. } while (0)
  42. /* decrement with wrap-around */
  43. #define DECR(_l, _sz) do { \
  44. (_l)--; \
  45. (_l) &= ((_sz) - 1); \
  46. } while (0)
  47. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  48. #define TSF_TO_TU(_h,_l) \
  49. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  50. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  51. struct ath_config {
  52. u32 ath_aggr_prot;
  53. u16 txpowlimit;
  54. u8 cabqReadytime;
  55. };
  56. /*************************/
  57. /* Descriptor Management */
  58. /*************************/
  59. #define ATH_TXBUF_RESET(_bf) do { \
  60. (_bf)->bf_stale = false; \
  61. (_bf)->bf_lastbf = NULL; \
  62. (_bf)->bf_next = NULL; \
  63. memset(&((_bf)->bf_state), 0, \
  64. sizeof(struct ath_buf_state)); \
  65. } while (0)
  66. #define ATH_RXBUF_RESET(_bf) do { \
  67. (_bf)->bf_stale = false; \
  68. } while (0)
  69. /**
  70. * enum buffer_type - Buffer type flags
  71. *
  72. * @BUF_HT: Send this buffer using HT capabilities
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. * @BUF_RETRY: Indicates whether the buffer is retried
  77. * @BUF_XRETRY: To denote excessive retries of the buffer
  78. */
  79. enum buffer_type {
  80. BUF_HT = BIT(1),
  81. BUF_AMPDU = BIT(2),
  82. BUF_AGGR = BIT(3),
  83. BUF_RETRY = BIT(4),
  84. BUF_XRETRY = BIT(5),
  85. };
  86. #define bf_nframes bf_state.bfs_nframes
  87. #define bf_al bf_state.bfs_al
  88. #define bf_frmlen bf_state.bfs_frmlen
  89. #define bf_retries bf_state.bfs_retries
  90. #define bf_keyix bf_state.bfs_keyix
  91. #define bf_keytype bf_state.bfs_keytype
  92. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  93. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  94. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  95. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  96. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  97. #define ATH_TXSTATUS_RING_SIZE 64
  98. struct ath_descdma {
  99. void *dd_desc;
  100. dma_addr_t dd_desc_paddr;
  101. u32 dd_desc_len;
  102. struct ath_buf *dd_bufptr;
  103. };
  104. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  105. struct list_head *head, const char *name,
  106. int nbuf, int ndesc, bool is_tx);
  107. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  108. struct list_head *head);
  109. /***********/
  110. /* RX / TX */
  111. /***********/
  112. #define ATH_MAX_ANTENNA 3
  113. #define ATH_RXBUF 512
  114. #define ATH_TXBUF 512
  115. #define ATH_TXBUF_RESERVE 5
  116. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  117. #define ATH_TXMAXTRY 13
  118. #define ATH_MGT_TXMAXTRY 4
  119. #define TID_TO_WME_AC(_tid) \
  120. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  121. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  122. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  123. WME_AC_VO)
  124. #define ADDBA_EXCHANGE_ATTEMPTS 10
  125. #define ATH_AGGR_DELIM_SZ 4
  126. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  127. /* number of delimiters for encryption padding */
  128. #define ATH_AGGR_ENCRYPTDELIM 10
  129. /* minimum h/w qdepth to be sustained to maximize aggregation */
  130. #define ATH_AGGR_MIN_QDEPTH 2
  131. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  132. #define IEEE80211_SEQ_SEQ_SHIFT 4
  133. #define IEEE80211_SEQ_MAX 4096
  134. #define IEEE80211_WEP_IVLEN 3
  135. #define IEEE80211_WEP_KIDLEN 1
  136. #define IEEE80211_WEP_CRCLEN 4
  137. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  138. (IEEE80211_WEP_IVLEN + \
  139. IEEE80211_WEP_KIDLEN + \
  140. IEEE80211_WEP_CRCLEN))
  141. /* return whether a bit at index _n in bitmap _bm is set
  142. * _sz is the size of the bitmap */
  143. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  144. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  145. /* return block-ack bitmap index given sequence and starting sequence */
  146. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  147. /* returns delimiter padding required given the packet length */
  148. #define ATH_AGGR_GET_NDELIM(_len) \
  149. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  150. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  151. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  152. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  153. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  154. #define ATH_TX_COMPLETE_POLL_INT 1000
  155. enum ATH_AGGR_STATUS {
  156. ATH_AGGR_DONE,
  157. ATH_AGGR_BAW_CLOSED,
  158. ATH_AGGR_LIMITED,
  159. };
  160. #define ATH_TXFIFO_DEPTH 8
  161. struct ath_txq {
  162. u32 axq_qnum;
  163. u32 *axq_link;
  164. struct list_head axq_q;
  165. spinlock_t axq_lock;
  166. u32 axq_depth;
  167. bool stopped;
  168. bool axq_tx_inprogress;
  169. struct list_head axq_acq;
  170. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  171. struct list_head txq_fifo_pending;
  172. u8 txq_headidx;
  173. u8 txq_tailidx;
  174. int pending_frames;
  175. };
  176. struct ath_atx_ac {
  177. struct ath_txq *txq;
  178. int sched;
  179. struct list_head list;
  180. struct list_head tid_q;
  181. };
  182. struct ath_buf_state {
  183. int bfs_nframes;
  184. u16 bfs_al;
  185. u16 bfs_frmlen;
  186. int bfs_retries;
  187. u8 bf_type;
  188. u8 bfs_paprd;
  189. unsigned long bfs_paprd_timestamp;
  190. u32 bfs_keyix;
  191. enum ath9k_key_type bfs_keytype;
  192. enum ath9k_internal_frame_type bfs_ftype;
  193. };
  194. struct ath_buf {
  195. struct list_head list;
  196. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  197. an aggregate) */
  198. struct ath_buf *bf_next; /* next subframe in the aggregate */
  199. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  200. void *bf_desc; /* virtual addr of desc */
  201. dma_addr_t bf_daddr; /* physical addr of desc */
  202. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  203. bool bf_stale;
  204. bool bf_tx_aborted;
  205. u16 bf_flags;
  206. struct ath_buf_state bf_state;
  207. struct ath_wiphy *aphy;
  208. };
  209. struct ath_atx_tid {
  210. struct list_head list;
  211. struct list_head buf_q;
  212. struct ath_node *an;
  213. struct ath_atx_ac *ac;
  214. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  215. u16 seq_start;
  216. u16 seq_next;
  217. u16 baw_size;
  218. int tidno;
  219. int baw_head; /* first un-acked tx buffer */
  220. int baw_tail; /* next unused tx buffer slot */
  221. int sched;
  222. int paused;
  223. u8 state;
  224. };
  225. struct ath_node {
  226. struct ath_common *common;
  227. struct ath_atx_tid tid[WME_NUM_TID];
  228. struct ath_atx_ac ac[WME_NUM_AC];
  229. u16 maxampdu;
  230. u8 mpdudensity;
  231. };
  232. #define AGGR_CLEANUP BIT(1)
  233. #define AGGR_ADDBA_COMPLETE BIT(2)
  234. #define AGGR_ADDBA_PROGRESS BIT(3)
  235. struct ath_tx_control {
  236. struct ath_txq *txq;
  237. int if_id;
  238. enum ath9k_internal_frame_type frame_type;
  239. u8 paprd;
  240. };
  241. #define ATH_TX_ERROR 0x01
  242. #define ATH_TX_XRETRY 0x02
  243. #define ATH_TX_BAR 0x04
  244. struct ath_tx {
  245. u16 seq_no;
  246. u32 txqsetup;
  247. spinlock_t txbuflock;
  248. struct list_head txbuf;
  249. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  250. struct ath_descdma txdma;
  251. struct ath_txq *txq_map[WME_NUM_AC];
  252. };
  253. struct ath_rx_edma {
  254. struct sk_buff_head rx_fifo;
  255. struct sk_buff_head rx_buffers;
  256. u32 rx_fifo_hwsize;
  257. };
  258. struct ath_rx {
  259. u8 defant;
  260. u8 rxotherant;
  261. u32 *rxlink;
  262. unsigned int rxfilter;
  263. spinlock_t rxbuflock;
  264. struct list_head rxbuf;
  265. struct ath_descdma rxdma;
  266. struct ath_buf *rx_bufptr;
  267. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  268. };
  269. int ath_startrecv(struct ath_softc *sc);
  270. bool ath_stoprecv(struct ath_softc *sc);
  271. void ath_flushrecv(struct ath_softc *sc);
  272. u32 ath_calcrxfilter(struct ath_softc *sc);
  273. int ath_rx_init(struct ath_softc *sc, int nbufs);
  274. void ath_rx_cleanup(struct ath_softc *sc);
  275. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  276. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  277. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  278. void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  279. void ath_draintxq(struct ath_softc *sc,
  280. struct ath_txq *txq, bool retry_tx);
  281. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  282. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  283. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  284. int ath_tx_init(struct ath_softc *sc, int nbufs);
  285. void ath_tx_cleanup(struct ath_softc *sc);
  286. int ath_txq_update(struct ath_softc *sc, int qnum,
  287. struct ath9k_tx_queue_info *q);
  288. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  289. struct ath_tx_control *txctl);
  290. void ath_tx_tasklet(struct ath_softc *sc);
  291. void ath_tx_edma_tasklet(struct ath_softc *sc);
  292. void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
  293. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  294. u16 tid, u16 *ssn);
  295. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  296. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  297. /********/
  298. /* VIFs */
  299. /********/
  300. struct ath_vif {
  301. int av_bslot;
  302. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  303. enum nl80211_iftype av_opmode;
  304. struct ath_buf *av_bcbuf;
  305. struct ath_tx_control av_btxctl;
  306. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  307. };
  308. /*******************/
  309. /* Beacon Handling */
  310. /*******************/
  311. /*
  312. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  313. * number of BSSIDs) if a given beacon does not go out even after waiting this
  314. * number of beacon intervals, the game's up.
  315. */
  316. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  317. #define ATH_BCBUF 4
  318. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  319. #define ATH_DEFAULT_BMISS_LIMIT 10
  320. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  321. struct ath_beacon_config {
  322. u16 beacon_interval;
  323. u16 listen_interval;
  324. u16 dtim_period;
  325. u16 bmiss_timeout;
  326. u8 dtim_count;
  327. };
  328. struct ath_beacon {
  329. enum {
  330. OK, /* no change needed */
  331. UPDATE, /* update pending */
  332. COMMIT /* beacon sent, commit change */
  333. } updateslot; /* slot time update fsm */
  334. u32 beaconq;
  335. u32 bmisscnt;
  336. u32 ast_be_xmit;
  337. u64 bc_tstamp;
  338. struct ieee80211_vif *bslot[ATH_BCBUF];
  339. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  340. int slottime;
  341. int slotupdate;
  342. struct ath9k_tx_queue_info beacon_qi;
  343. struct ath_descdma bdma;
  344. struct ath_txq *cabq;
  345. struct list_head bbuf;
  346. };
  347. void ath_beacon_tasklet(unsigned long data);
  348. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  349. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  350. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  351. int ath_beaconq_config(struct ath_softc *sc);
  352. /*******/
  353. /* ANI */
  354. /*******/
  355. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  356. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  357. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  358. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  359. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  360. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  361. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  362. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  363. void ath_hw_check(struct work_struct *work);
  364. void ath_paprd_calibrate(struct work_struct *work);
  365. void ath_ani_calibrate(unsigned long data);
  366. /**********/
  367. /* BTCOEX */
  368. /**********/
  369. struct ath_btcoex {
  370. bool hw_timer_enabled;
  371. spinlock_t btcoex_lock;
  372. struct timer_list period_timer; /* Timer for BT period */
  373. u32 bt_priority_cnt;
  374. unsigned long bt_priority_time;
  375. int bt_stomp_type; /* Types of BT stomping */
  376. u32 btcoex_no_stomp; /* in usec */
  377. u32 btcoex_period; /* in usec */
  378. u32 btscan_no_stomp; /* in usec */
  379. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  380. };
  381. int ath_init_btcoex_timer(struct ath_softc *sc);
  382. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  383. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  384. /********************/
  385. /* LED Control */
  386. /********************/
  387. #define ATH_LED_PIN_DEF 1
  388. #define ATH_LED_PIN_9287 8
  389. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  390. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  391. enum ath_led_type {
  392. ATH_LED_RADIO,
  393. ATH_LED_ASSOC,
  394. ATH_LED_TX,
  395. ATH_LED_RX
  396. };
  397. struct ath_led {
  398. struct ath_softc *sc;
  399. struct led_classdev led_cdev;
  400. enum ath_led_type led_type;
  401. char name[32];
  402. bool registered;
  403. };
  404. void ath_init_leds(struct ath_softc *sc);
  405. void ath_deinit_leds(struct ath_softc *sc);
  406. /* Antenna diversity/combining */
  407. #define ATH_ANT_RX_CURRENT_SHIFT 4
  408. #define ATH_ANT_RX_MAIN_SHIFT 2
  409. #define ATH_ANT_RX_MASK 0x3
  410. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  411. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  412. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  413. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  414. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  415. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  416. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  417. #define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
  418. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  419. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  420. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  421. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  422. enum ath9k_ant_div_comb_lna_conf {
  423. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  424. ATH_ANT_DIV_COMB_LNA2,
  425. ATH_ANT_DIV_COMB_LNA1,
  426. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  427. };
  428. struct ath_ant_comb {
  429. u16 count;
  430. u16 total_pkt_count;
  431. bool scan;
  432. bool scan_not_start;
  433. int main_total_rssi;
  434. int alt_total_rssi;
  435. int alt_recv_cnt;
  436. int main_recv_cnt;
  437. int rssi_lna1;
  438. int rssi_lna2;
  439. int rssi_add;
  440. int rssi_sub;
  441. int rssi_first;
  442. int rssi_second;
  443. int rssi_third;
  444. bool alt_good;
  445. int quick_scan_cnt;
  446. int main_conf;
  447. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  448. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  449. int first_bias;
  450. int second_bias;
  451. bool first_ratio;
  452. bool second_ratio;
  453. unsigned long scan_start_time;
  454. };
  455. /********************/
  456. /* Main driver core */
  457. /********************/
  458. /*
  459. * Default cache line size, in bytes.
  460. * Used when PCI device not fully initialized by bootrom/BIOS
  461. */
  462. #define DEFAULT_CACHELINE 32
  463. #define ATH_REGCLASSIDS_MAX 10
  464. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  465. #define ATH_MAX_SW_RETRIES 10
  466. #define ATH_CHAN_MAX 255
  467. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  468. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  469. #define ATH_RATE_DUMMY_MARKER 0
  470. #define SC_OP_INVALID BIT(0)
  471. #define SC_OP_BEACONS BIT(1)
  472. #define SC_OP_RXAGGR BIT(2)
  473. #define SC_OP_TXAGGR BIT(3)
  474. #define SC_OP_OFFCHANNEL BIT(4)
  475. #define SC_OP_PREAMBLE_SHORT BIT(5)
  476. #define SC_OP_PROTECT_ENABLE BIT(6)
  477. #define SC_OP_RXFLUSH BIT(7)
  478. #define SC_OP_LED_ASSOCIATED BIT(8)
  479. #define SC_OP_LED_ON BIT(9)
  480. #define SC_OP_TSF_RESET BIT(11)
  481. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  482. #define SC_OP_BT_SCAN BIT(13)
  483. #define SC_OP_ANI_RUN BIT(14)
  484. /* Powersave flags */
  485. #define PS_WAIT_FOR_BEACON BIT(0)
  486. #define PS_WAIT_FOR_CAB BIT(1)
  487. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  488. #define PS_WAIT_FOR_TX_ACK BIT(3)
  489. #define PS_BEACON_SYNC BIT(4)
  490. struct ath_wiphy;
  491. struct ath_rate_table;
  492. struct ath_softc {
  493. struct ieee80211_hw *hw;
  494. struct device *dev;
  495. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  496. struct ath_wiphy *pri_wiphy;
  497. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  498. * have NULL entries */
  499. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  500. int chan_idx;
  501. int chan_is_ht;
  502. struct ath_wiphy *next_wiphy;
  503. struct work_struct chan_work;
  504. int wiphy_select_failures;
  505. unsigned long wiphy_select_first_fail;
  506. struct delayed_work wiphy_work;
  507. unsigned long wiphy_scheduler_int;
  508. int wiphy_scheduler_index;
  509. struct survey_info *cur_survey;
  510. struct survey_info survey[ATH9K_NUM_CHANNELS];
  511. struct tasklet_struct intr_tq;
  512. struct tasklet_struct bcon_tasklet;
  513. struct ath_hw *sc_ah;
  514. void __iomem *mem;
  515. int irq;
  516. spinlock_t sc_serial_rw;
  517. spinlock_t sc_pm_lock;
  518. spinlock_t sc_pcu_lock;
  519. struct mutex mutex;
  520. struct work_struct paprd_work;
  521. struct work_struct hw_check_work;
  522. struct completion paprd_complete;
  523. u32 intrstatus;
  524. u32 sc_flags; /* SC_OP_* */
  525. u16 ps_flags; /* PS_* */
  526. u16 curtxpow;
  527. u8 nbcnvifs;
  528. u16 nvifs;
  529. bool ps_enabled;
  530. bool ps_idle;
  531. unsigned long ps_usecount;
  532. struct ath_config config;
  533. struct ath_rx rx;
  534. struct ath_tx tx;
  535. struct ath_beacon beacon;
  536. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  537. struct ath_led radio_led;
  538. struct ath_led assoc_led;
  539. struct ath_led tx_led;
  540. struct ath_led rx_led;
  541. struct delayed_work ath_led_blink_work;
  542. int led_on_duration;
  543. int led_off_duration;
  544. int led_on_cnt;
  545. int led_off_cnt;
  546. int beacon_interval;
  547. #ifdef CONFIG_ATH9K_DEBUGFS
  548. struct ath9k_debug debug;
  549. #endif
  550. struct ath_beacon_config cur_beacon_conf;
  551. struct delayed_work tx_complete_work;
  552. struct ath_btcoex btcoex;
  553. struct ath_descdma txsdma;
  554. struct ath_ant_comb ant_comb;
  555. };
  556. struct ath_wiphy {
  557. struct ath_softc *sc; /* shared for all virtual wiphys */
  558. struct ieee80211_hw *hw;
  559. struct ath9k_hw_cal_data caldata;
  560. enum ath_wiphy_state {
  561. ATH_WIPHY_INACTIVE,
  562. ATH_WIPHY_ACTIVE,
  563. ATH_WIPHY_PAUSING,
  564. ATH_WIPHY_PAUSED,
  565. ATH_WIPHY_SCAN,
  566. } state;
  567. bool idle;
  568. int chan_idx;
  569. int chan_is_ht;
  570. int last_rssi;
  571. };
  572. void ath9k_tasklet(unsigned long data);
  573. int ath_reset(struct ath_softc *sc, bool retry_tx);
  574. int ath_cabq_update(struct ath_softc *);
  575. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  576. {
  577. common->bus_ops->read_cachesize(common, csz);
  578. }
  579. extern struct ieee80211_ops ath9k_ops;
  580. extern int modparam_nohwcrypt;
  581. extern int led_blink;
  582. irqreturn_t ath_isr(int irq, void *dev);
  583. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  584. const struct ath_bus_ops *bus_ops);
  585. void ath9k_deinit_device(struct ath_softc *sc);
  586. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  587. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  588. struct ath9k_channel *ichan);
  589. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  590. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  591. struct ath9k_channel *hchan);
  592. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  593. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  594. bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
  595. #ifdef CONFIG_PCI
  596. int ath_pci_init(void);
  597. void ath_pci_exit(void);
  598. #else
  599. static inline int ath_pci_init(void) { return 0; };
  600. static inline void ath_pci_exit(void) {};
  601. #endif
  602. #ifdef CONFIG_ATHEROS_AR71XX
  603. int ath_ahb_init(void);
  604. void ath_ahb_exit(void);
  605. #else
  606. static inline int ath_ahb_init(void) { return 0; };
  607. static inline void ath_ahb_exit(void) {};
  608. #endif
  609. void ath9k_ps_wakeup(struct ath_softc *sc);
  610. void ath9k_ps_restore(struct ath_softc *sc);
  611. void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  612. int ath9k_wiphy_add(struct ath_softc *sc);
  613. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  614. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
  615. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  616. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  617. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  618. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  619. void ath9k_wiphy_chan_work(struct work_struct *work);
  620. bool ath9k_wiphy_started(struct ath_softc *sc);
  621. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  622. struct ath_wiphy *selected);
  623. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  624. void ath9k_wiphy_work(struct work_struct *work);
  625. bool ath9k_all_wiphys_idle(struct ath_softc *sc);
  626. void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
  627. void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
  628. bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
  629. void ath_start_rfkill_poll(struct ath_softc *sc);
  630. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  631. #endif /* ATH9K_H */