stifb.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487
  1. /*
  2. * linux/drivers/video/stifb.c -
  3. * Low level Frame buffer driver for HP workstations with
  4. * STI (standard text interface) video firmware.
  5. *
  6. * Copyright (C) 2001-2004 Helge Deller <deller@gmx.de>
  7. * Portions Copyright (C) 2001 Thomas Bogendoerfer <tsbogend@alpha.franken.de>
  8. *
  9. * Based on:
  10. * - linux/drivers/video/artistfb.c -- Artist frame buffer driver
  11. * Copyright (C) 2000 Philipp Rumpf <prumpf@tux.org>
  12. * - based on skeletonfb, which was
  13. * Created 28 Dec 1997 by Geert Uytterhoeven
  14. * - HP Xhp cfb-based X11 window driver for XFree86
  15. * (c)Copyright 1992 Hewlett-Packard Co.
  16. *
  17. *
  18. * The following graphics display devices (NGLE family) are supported by this driver:
  19. *
  20. * HPA4070A known as "HCRX", a 1280x1024 color device with 8 planes
  21. * HPA4071A known as "HCRX24", a 1280x1024 color device with 24 planes,
  22. * optionally available with a hardware accelerator as HPA4071A_Z
  23. * HPA1659A known as "CRX", a 1280x1024 color device with 8 planes
  24. * HPA1439A known as "CRX24", a 1280x1024 color device with 24 planes,
  25. * optionally available with a hardware accelerator.
  26. * HPA1924A known as "GRX", a 1280x1024 grayscale device with 8 planes
  27. * HPA2269A known as "Dual CRX", a 1280x1024 color device with 8 planes,
  28. * implements support for two displays on a single graphics card.
  29. * HP710C internal graphics support optionally available on the HP9000s710 SPU,
  30. * supports 1280x1024 color displays with 8 planes.
  31. * HP710G same as HP710C, 1280x1024 grayscale only
  32. * HP710L same as HP710C, 1024x768 color only
  33. * HP712 internal graphics support on HP9000s712 SPU, supports 640x480,
  34. * 1024x768 or 1280x1024 color displays on 8 planes (Artist)
  35. *
  36. * This file is subject to the terms and conditions of the GNU General Public
  37. * License. See the file COPYING in the main directory of this archive
  38. * for more details.
  39. */
  40. /* TODO:
  41. * - 1bpp mode is completely untested
  42. * - add support for h/w acceleration
  43. * - add hardware cursor
  44. * - automatically disable double buffering (e.g. on RDI precisionbook laptop)
  45. */
  46. /* on supported graphic devices you may:
  47. * #define FALLBACK_TO_1BPP to fall back to 1 bpp, or
  48. * #undef FALLBACK_TO_1BPP to reject support for unsupported cards */
  49. #undef FALLBACK_TO_1BPP
  50. #undef DEBUG_STIFB_REGS /* debug sti register accesses */
  51. #include <linux/config.h>
  52. #include <linux/module.h>
  53. #include <linux/kernel.h>
  54. #include <linux/errno.h>
  55. #include <linux/string.h>
  56. #include <linux/mm.h>
  57. #include <linux/slab.h>
  58. #include <linux/delay.h>
  59. #include <linux/fb.h>
  60. #include <linux/init.h>
  61. #include <linux/ioport.h>
  62. #include <linux/pci.h>
  63. #include <asm/grfioctl.h> /* for HP-UX compatibility */
  64. #include <asm/uaccess.h>
  65. #include "sticore.h"
  66. /* REGION_BASE(fb_info, index) returns the virtual address for region <index> */
  67. #define REGION_BASE(fb_info, index) \
  68. F_EXTEND(fb_info->sti->glob_cfg->region_ptrs[index])
  69. #define NGLEDEVDEPROM_CRT_REGION 1
  70. typedef struct {
  71. __s32 video_config_reg;
  72. __s32 misc_video_start;
  73. __s32 horiz_timing_fmt;
  74. __s32 serr_timing_fmt;
  75. __s32 vert_timing_fmt;
  76. __s32 horiz_state;
  77. __s32 vert_state;
  78. __s32 vtg_state_elements;
  79. __s32 pipeline_delay;
  80. __s32 misc_video_end;
  81. } video_setup_t;
  82. typedef struct {
  83. __s16 sizeof_ngle_data;
  84. __s16 x_size_visible; /* visible screen dim in pixels */
  85. __s16 y_size_visible;
  86. __s16 pad2[15];
  87. __s16 cursor_pipeline_delay;
  88. __s16 video_interleaves;
  89. __s32 pad3[11];
  90. } ngle_rom_t;
  91. struct stifb_info {
  92. struct fb_info info;
  93. unsigned int id;
  94. ngle_rom_t ngle_rom;
  95. struct sti_struct *sti;
  96. int deviceSpecificConfig;
  97. u32 pseudo_palette[256];
  98. };
  99. static int __initdata stifb_bpp_pref[MAX_STI_ROMS];
  100. /* ------------------- chipset specific functions -------------------------- */
  101. /* offsets to graphic-chip internal registers */
  102. #define REG_1 0x000118
  103. #define REG_2 0x000480
  104. #define REG_3 0x0004a0
  105. #define REG_4 0x000600
  106. #define REG_6 0x000800
  107. #define REG_8 0x000820
  108. #define REG_9 0x000a04
  109. #define REG_10 0x018000
  110. #define REG_11 0x018004
  111. #define REG_12 0x01800c
  112. #define REG_13 0x018018
  113. #define REG_14 0x01801c
  114. #define REG_15 0x200000
  115. #define REG_15b0 0x200000
  116. #define REG_16b1 0x200005
  117. #define REG_16b3 0x200007
  118. #define REG_21 0x200218
  119. #define REG_22 0x0005a0
  120. #define REG_23 0x0005c0
  121. #define REG_26 0x200118
  122. #define REG_27 0x200308
  123. #define REG_32 0x21003c
  124. #define REG_33 0x210040
  125. #define REG_34 0x200008
  126. #define REG_35 0x018010
  127. #define REG_38 0x210020
  128. #define REG_39 0x210120
  129. #define REG_40 0x210130
  130. #define REG_42 0x210028
  131. #define REG_43 0x21002c
  132. #define REG_44 0x210030
  133. #define REG_45 0x210034
  134. #define READ_BYTE(fb,reg) gsc_readb((fb)->info.fix.mmio_start + (reg))
  135. #define READ_WORD(fb,reg) gsc_readl((fb)->info.fix.mmio_start + (reg))
  136. #ifndef DEBUG_STIFB_REGS
  137. # define DEBUG_OFF()
  138. # define DEBUG_ON()
  139. # define WRITE_BYTE(value,fb,reg) gsc_writeb((value),(fb)->info.fix.mmio_start + (reg))
  140. # define WRITE_WORD(value,fb,reg) gsc_writel((value),(fb)->info.fix.mmio_start + (reg))
  141. #else
  142. static int debug_on = 1;
  143. # define DEBUG_OFF() debug_on=0
  144. # define DEBUG_ON() debug_on=1
  145. # define WRITE_BYTE(value,fb,reg) do { if (debug_on) \
  146. printk(KERN_DEBUG "%30s: WRITE_BYTE(0x%06x) = 0x%02x (old=0x%02x)\n", \
  147. __FUNCTION__, reg, value, READ_BYTE(fb,reg)); \
  148. gsc_writeb((value),(fb)->info.fix.mmio_start + (reg)); } while (0)
  149. # define WRITE_WORD(value,fb,reg) do { if (debug_on) \
  150. printk(KERN_DEBUG "%30s: WRITE_WORD(0x%06x) = 0x%08x (old=0x%08x)\n", \
  151. __FUNCTION__, reg, value, READ_WORD(fb,reg)); \
  152. gsc_writel((value),(fb)->info.fix.mmio_start + (reg)); } while (0)
  153. #endif /* DEBUG_STIFB_REGS */
  154. #define ENABLE 1 /* for enabling/disabling screen */
  155. #define DISABLE 0
  156. #define NGLE_LOCK(fb_info) do { } while (0)
  157. #define NGLE_UNLOCK(fb_info) do { } while (0)
  158. static void
  159. SETUP_HW(struct stifb_info *fb)
  160. {
  161. char stat;
  162. do {
  163. stat = READ_BYTE(fb, REG_15b0);
  164. if (!stat)
  165. stat = READ_BYTE(fb, REG_15b0);
  166. } while (stat);
  167. }
  168. static void
  169. SETUP_FB(struct stifb_info *fb)
  170. {
  171. unsigned int reg10_value = 0;
  172. SETUP_HW(fb);
  173. switch (fb->id)
  174. {
  175. case CRT_ID_VISUALIZE_EG:
  176. case S9000_ID_ARTIST:
  177. case S9000_ID_A1659A:
  178. reg10_value = 0x13601000;
  179. break;
  180. case S9000_ID_A1439A:
  181. if (fb->info.var.bits_per_pixel == 32)
  182. reg10_value = 0xBBA0A000;
  183. else
  184. reg10_value = 0x13601000;
  185. break;
  186. case S9000_ID_HCRX:
  187. if (fb->info.var.bits_per_pixel == 32)
  188. reg10_value = 0xBBA0A000;
  189. else
  190. reg10_value = 0x13602000;
  191. break;
  192. case S9000_ID_TIMBER:
  193. case CRX24_OVERLAY_PLANES:
  194. reg10_value = 0x13602000;
  195. break;
  196. }
  197. if (reg10_value)
  198. WRITE_WORD(reg10_value, fb, REG_10);
  199. WRITE_WORD(0x83000300, fb, REG_14);
  200. SETUP_HW(fb);
  201. WRITE_BYTE(1, fb, REG_16b1);
  202. }
  203. static void
  204. START_IMAGE_COLORMAP_ACCESS(struct stifb_info *fb)
  205. {
  206. SETUP_HW(fb);
  207. WRITE_WORD(0xBBE0F000, fb, REG_10);
  208. WRITE_WORD(0x03000300, fb, REG_14);
  209. WRITE_WORD(~0, fb, REG_13);
  210. }
  211. static void
  212. WRITE_IMAGE_COLOR(struct stifb_info *fb, int index, int color)
  213. {
  214. SETUP_HW(fb);
  215. WRITE_WORD(((0x100+index)<<2), fb, REG_3);
  216. WRITE_WORD(color, fb, REG_4);
  217. }
  218. static void
  219. FINISH_IMAGE_COLORMAP_ACCESS(struct stifb_info *fb)
  220. {
  221. WRITE_WORD(0x400, fb, REG_2);
  222. if (fb->info.var.bits_per_pixel == 32) {
  223. WRITE_WORD(0x83000100, fb, REG_1);
  224. } else {
  225. if (fb->id == S9000_ID_ARTIST || fb->id == CRT_ID_VISUALIZE_EG)
  226. WRITE_WORD(0x80000100, fb, REG_26);
  227. else
  228. WRITE_WORD(0x80000100, fb, REG_1);
  229. }
  230. SETUP_FB(fb);
  231. }
  232. static void
  233. SETUP_RAMDAC(struct stifb_info *fb)
  234. {
  235. SETUP_HW(fb);
  236. WRITE_WORD(0x04000000, fb, 0x1020);
  237. WRITE_WORD(0xff000000, fb, 0x1028);
  238. }
  239. static void
  240. CRX24_SETUP_RAMDAC(struct stifb_info *fb)
  241. {
  242. SETUP_HW(fb);
  243. WRITE_WORD(0x04000000, fb, 0x1000);
  244. WRITE_WORD(0x02000000, fb, 0x1004);
  245. WRITE_WORD(0xff000000, fb, 0x1008);
  246. WRITE_WORD(0x05000000, fb, 0x1000);
  247. WRITE_WORD(0x02000000, fb, 0x1004);
  248. WRITE_WORD(0x03000000, fb, 0x1008);
  249. }
  250. #if 0
  251. static void
  252. HCRX_SETUP_RAMDAC(struct stifb_info *fb)
  253. {
  254. WRITE_WORD(0xffffffff, fb, REG_32);
  255. }
  256. #endif
  257. static void
  258. CRX24_SET_OVLY_MASK(struct stifb_info *fb)
  259. {
  260. SETUP_HW(fb);
  261. WRITE_WORD(0x13a02000, fb, REG_11);
  262. WRITE_WORD(0x03000300, fb, REG_14);
  263. WRITE_WORD(0x000017f0, fb, REG_3);
  264. WRITE_WORD(0xffffffff, fb, REG_13);
  265. WRITE_WORD(0xffffffff, fb, REG_22);
  266. WRITE_WORD(0x00000000, fb, REG_23);
  267. }
  268. static void
  269. ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
  270. {
  271. unsigned int value = enable ? 0x43000000 : 0x03000000;
  272. SETUP_HW(fb);
  273. WRITE_WORD(0x06000000, fb, 0x1030);
  274. WRITE_WORD(value, fb, 0x1038);
  275. }
  276. static void
  277. CRX24_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
  278. {
  279. unsigned int value = enable ? 0x10000000 : 0x30000000;
  280. SETUP_HW(fb);
  281. WRITE_WORD(0x01000000, fb, 0x1000);
  282. WRITE_WORD(0x02000000, fb, 0x1004);
  283. WRITE_WORD(value, fb, 0x1008);
  284. }
  285. static void
  286. ARTIST_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
  287. {
  288. u32 DregsMiscVideo = REG_21;
  289. u32 DregsMiscCtl = REG_27;
  290. SETUP_HW(fb);
  291. if (enable) {
  292. WRITE_WORD(READ_WORD(fb, DregsMiscVideo) | 0x0A000000, fb, DregsMiscVideo);
  293. WRITE_WORD(READ_WORD(fb, DregsMiscCtl) | 0x00800000, fb, DregsMiscCtl);
  294. } else {
  295. WRITE_WORD(READ_WORD(fb, DregsMiscVideo) & ~0x0A000000, fb, DregsMiscVideo);
  296. WRITE_WORD(READ_WORD(fb, DregsMiscCtl) & ~0x00800000, fb, DregsMiscCtl);
  297. }
  298. }
  299. #define GET_ROMTABLE_INDEX(fb) \
  300. (READ_BYTE(fb, REG_16b3) - 1)
  301. #define HYPER_CONFIG_PLANES_24 0x00000100
  302. #define IS_24_DEVICE(fb) \
  303. (fb->deviceSpecificConfig & HYPER_CONFIG_PLANES_24)
  304. #define IS_888_DEVICE(fb) \
  305. (!(IS_24_DEVICE(fb)))
  306. #define GET_FIFO_SLOTS(fb, cnt, numslots) \
  307. { while (cnt < numslots) \
  308. cnt = READ_WORD(fb, REG_34); \
  309. cnt -= numslots; \
  310. }
  311. #define IndexedDcd 0 /* Pixel data is indexed (pseudo) color */
  312. #define Otc04 2 /* Pixels in each longword transfer (4) */
  313. #define Otc32 5 /* Pixels in each longword transfer (32) */
  314. #define Ots08 3 /* Each pixel is size (8)d transfer (1) */
  315. #define OtsIndirect 6 /* Each bit goes through FG/BG color(8) */
  316. #define AddrLong 5 /* FB address is Long aligned (pixel) */
  317. #define BINovly 0x2 /* 8 bit overlay */
  318. #define BINapp0I 0x0 /* Application Buffer 0, Indexed */
  319. #define BINapp1I 0x1 /* Application Buffer 1, Indexed */
  320. #define BINapp0F8 0xa /* Application Buffer 0, Fractional 8-8-8 */
  321. #define BINattr 0xd /* Attribute Bitmap */
  322. #define RopSrc 0x3
  323. #define BitmapExtent08 3 /* Each write hits ( 8) bits in depth */
  324. #define BitmapExtent32 5 /* Each write hits (32) bits in depth */
  325. #define DataDynamic 0 /* Data register reloaded by direct access */
  326. #define MaskDynamic 1 /* Mask register reloaded by direct access */
  327. #define MaskOtc 0 /* Mask contains Object Count valid bits */
  328. #define MaskAddrOffset(offset) (offset)
  329. #define StaticReg(en) (en)
  330. #define BGx(en) (en)
  331. #define FGx(en) (en)
  332. #define BAJustPoint(offset) (offset)
  333. #define BAIndexBase(base) (base)
  334. #define BA(F,C,S,A,J,B,I) \
  335. (((F)<<31)|((C)<<27)|((S)<<24)|((A)<<21)|((J)<<16)|((B)<<12)|(I))
  336. #define IBOvals(R,M,X,S,D,L,B,F) \
  337. (((R)<<8)|((M)<<16)|((X)<<24)|((S)<<29)|((D)<<28)|((L)<<31)|((B)<<1)|(F))
  338. #define NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb, val) \
  339. WRITE_WORD(val, fb, REG_14)
  340. #define NGLE_QUICK_SET_DST_BM_ACCESS(fb, val) \
  341. WRITE_WORD(val, fb, REG_11)
  342. #define NGLE_QUICK_SET_CTL_PLN_REG(fb, val) \
  343. WRITE_WORD(val, fb, REG_12)
  344. #define NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, plnmsk32) \
  345. WRITE_WORD(plnmsk32, fb, REG_13)
  346. #define NGLE_REALLY_SET_IMAGE_FG_COLOR(fb, fg32) \
  347. WRITE_WORD(fg32, fb, REG_35)
  348. #define NGLE_SET_TRANSFERDATA(fb, val) \
  349. WRITE_WORD(val, fb, REG_8)
  350. #define NGLE_SET_DSTXY(fb, val) \
  351. WRITE_WORD(val, fb, REG_6)
  352. #define NGLE_LONG_FB_ADDRESS(fbaddrbase, x, y) ( \
  353. (u32) (fbaddrbase) + \
  354. ( (unsigned int) ( (y) << 13 ) | \
  355. (unsigned int) ( (x) << 2 ) ) \
  356. )
  357. #define NGLE_BINC_SET_DSTADDR(fb, addr) \
  358. WRITE_WORD(addr, fb, REG_3)
  359. #define NGLE_BINC_SET_SRCADDR(fb, addr) \
  360. WRITE_WORD(addr, fb, REG_2)
  361. #define NGLE_BINC_SET_DSTMASK(fb, mask) \
  362. WRITE_WORD(mask, fb, REG_22)
  363. #define NGLE_BINC_WRITE32(fb, data32) \
  364. WRITE_WORD(data32, fb, REG_23)
  365. #define START_COLORMAPLOAD(fb, cmapBltCtlData32) \
  366. WRITE_WORD((cmapBltCtlData32), fb, REG_38)
  367. #define SET_LENXY_START_RECFILL(fb, lenxy) \
  368. WRITE_WORD(lenxy, fb, REG_9)
  369. static void
  370. HYPER_ENABLE_DISABLE_DISPLAY(struct stifb_info *fb, int enable)
  371. {
  372. u32 DregsHypMiscVideo = REG_33;
  373. unsigned int value;
  374. SETUP_HW(fb);
  375. value = READ_WORD(fb, DregsHypMiscVideo);
  376. if (enable)
  377. value |= 0x0A000000;
  378. else
  379. value &= ~0x0A000000;
  380. WRITE_WORD(value, fb, DregsHypMiscVideo);
  381. }
  382. /* BufferNumbers used by SETUP_ATTR_ACCESS() */
  383. #define BUFF0_CMAP0 0x00001e02
  384. #define BUFF1_CMAP0 0x02001e02
  385. #define BUFF1_CMAP3 0x0c001e02
  386. #define ARTIST_CMAP0 0x00000102
  387. #define HYPER_CMAP8 0x00000100
  388. #define HYPER_CMAP24 0x00000800
  389. static void
  390. SETUP_ATTR_ACCESS(struct stifb_info *fb, unsigned BufferNumber)
  391. {
  392. SETUP_HW(fb);
  393. WRITE_WORD(0x2EA0D000, fb, REG_11);
  394. WRITE_WORD(0x23000302, fb, REG_14);
  395. WRITE_WORD(BufferNumber, fb, REG_12);
  396. WRITE_WORD(0xffffffff, fb, REG_8);
  397. }
  398. static void
  399. SET_ATTR_SIZE(struct stifb_info *fb, int width, int height)
  400. {
  401. /* REG_6 seems to have special values when run on a
  402. RDI precisionbook parisc laptop (INTERNAL_EG_DX1024 or
  403. INTERNAL_EG_X1024). The values are:
  404. 0x2f0: internal (LCD) & external display enabled
  405. 0x2a0: external display only
  406. 0x000: zero on standard artist graphic cards
  407. */
  408. WRITE_WORD(0x00000000, fb, REG_6);
  409. WRITE_WORD((width<<16) | height, fb, REG_9);
  410. WRITE_WORD(0x05000000, fb, REG_6);
  411. WRITE_WORD(0x00040001, fb, REG_9);
  412. }
  413. static void
  414. FINISH_ATTR_ACCESS(struct stifb_info *fb)
  415. {
  416. SETUP_HW(fb);
  417. WRITE_WORD(0x00000000, fb, REG_12);
  418. }
  419. static void
  420. elkSetupPlanes(struct stifb_info *fb)
  421. {
  422. SETUP_RAMDAC(fb);
  423. SETUP_FB(fb);
  424. }
  425. static void
  426. ngleSetupAttrPlanes(struct stifb_info *fb, int BufferNumber)
  427. {
  428. SETUP_ATTR_ACCESS(fb, BufferNumber);
  429. SET_ATTR_SIZE(fb, fb->info.var.xres, fb->info.var.yres);
  430. FINISH_ATTR_ACCESS(fb);
  431. SETUP_FB(fb);
  432. }
  433. static void
  434. rattlerSetupPlanes(struct stifb_info *fb)
  435. {
  436. CRX24_SETUP_RAMDAC(fb);
  437. /* replacement for: SETUP_FB(fb, CRX24_OVERLAY_PLANES); */
  438. WRITE_WORD(0x83000300, fb, REG_14);
  439. SETUP_HW(fb);
  440. WRITE_BYTE(1, fb, REG_16b1);
  441. fb_memset(fb->info.fix.smem_start, 0xff,
  442. fb->info.var.yres*fb->info.fix.line_length);
  443. CRX24_SET_OVLY_MASK(fb);
  444. SETUP_FB(fb);
  445. }
  446. #define HYPER_CMAP_TYPE 0
  447. #define NGLE_CMAP_INDEXED0_TYPE 0
  448. #define NGLE_CMAP_OVERLAY_TYPE 3
  449. /* typedef of LUT (Colormap) BLT Control Register */
  450. typedef union /* Note assumption that fields are packed left-to-right */
  451. { u32 all;
  452. struct
  453. {
  454. unsigned enable : 1;
  455. unsigned waitBlank : 1;
  456. unsigned reserved1 : 4;
  457. unsigned lutOffset : 10; /* Within destination LUT */
  458. unsigned lutType : 2; /* Cursor, image, overlay */
  459. unsigned reserved2 : 4;
  460. unsigned length : 10;
  461. } fields;
  462. } NgleLutBltCtl;
  463. #if 0
  464. static NgleLutBltCtl
  465. setNgleLutBltCtl(struct stifb_info *fb, int offsetWithinLut, int length)
  466. {
  467. NgleLutBltCtl lutBltCtl;
  468. /* set enable, zero reserved fields */
  469. lutBltCtl.all = 0x80000000;
  470. lutBltCtl.fields.length = length;
  471. switch (fb->id)
  472. {
  473. case S9000_ID_A1439A: /* CRX24 */
  474. if (fb->var.bits_per_pixel == 8) {
  475. lutBltCtl.fields.lutType = NGLE_CMAP_OVERLAY_TYPE;
  476. lutBltCtl.fields.lutOffset = 0;
  477. } else {
  478. lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
  479. lutBltCtl.fields.lutOffset = 0 * 256;
  480. }
  481. break;
  482. case S9000_ID_ARTIST:
  483. lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
  484. lutBltCtl.fields.lutOffset = 0 * 256;
  485. break;
  486. default:
  487. lutBltCtl.fields.lutType = NGLE_CMAP_INDEXED0_TYPE;
  488. lutBltCtl.fields.lutOffset = 0;
  489. break;
  490. }
  491. /* Offset points to start of LUT. Adjust for within LUT */
  492. lutBltCtl.fields.lutOffset += offsetWithinLut;
  493. return lutBltCtl;
  494. }
  495. #endif
  496. static NgleLutBltCtl
  497. setHyperLutBltCtl(struct stifb_info *fb, int offsetWithinLut, int length)
  498. {
  499. NgleLutBltCtl lutBltCtl;
  500. /* set enable, zero reserved fields */
  501. lutBltCtl.all = 0x80000000;
  502. lutBltCtl.fields.length = length;
  503. lutBltCtl.fields.lutType = HYPER_CMAP_TYPE;
  504. /* Expect lutIndex to be 0 or 1 for image cmaps, 2 or 3 for overlay cmaps */
  505. if (fb->info.var.bits_per_pixel == 8)
  506. lutBltCtl.fields.lutOffset = 2 * 256;
  507. else
  508. lutBltCtl.fields.lutOffset = 0 * 256;
  509. /* Offset points to start of LUT. Adjust for within LUT */
  510. lutBltCtl.fields.lutOffset += offsetWithinLut;
  511. return lutBltCtl;
  512. }
  513. static void hyperUndoITE(struct stifb_info *fb)
  514. {
  515. int nFreeFifoSlots = 0;
  516. u32 fbAddr;
  517. NGLE_LOCK(fb);
  518. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 1);
  519. WRITE_WORD(0xffffffff, fb, REG_32);
  520. /* Write overlay transparency mask so only entry 255 is transparent */
  521. /* Hardware setup for full-depth write to "magic" location */
  522. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 7);
  523. NGLE_QUICK_SET_DST_BM_ACCESS(fb,
  524. BA(IndexedDcd, Otc04, Ots08, AddrLong,
  525. BAJustPoint(0), BINovly, BAIndexBase(0)));
  526. NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
  527. IBOvals(RopSrc, MaskAddrOffset(0),
  528. BitmapExtent08, StaticReg(0),
  529. DataDynamic, MaskOtc, BGx(0), FGx(0)));
  530. /* Now prepare to write to the "magic" location */
  531. fbAddr = NGLE_LONG_FB_ADDRESS(0, 1532, 0);
  532. NGLE_BINC_SET_DSTADDR(fb, fbAddr);
  533. NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, 0xffffff);
  534. NGLE_BINC_SET_DSTMASK(fb, 0xffffffff);
  535. /* Finally, write a zero to clear the mask */
  536. NGLE_BINC_WRITE32(fb, 0);
  537. NGLE_UNLOCK(fb);
  538. }
  539. static void
  540. ngleDepth8_ClearImagePlanes(struct stifb_info *fb)
  541. {
  542. /* FIXME! */
  543. }
  544. static void
  545. ngleDepth24_ClearImagePlanes(struct stifb_info *fb)
  546. {
  547. /* FIXME! */
  548. }
  549. static void
  550. ngleResetAttrPlanes(struct stifb_info *fb, unsigned int ctlPlaneReg)
  551. {
  552. int nFreeFifoSlots = 0;
  553. u32 packed_dst;
  554. u32 packed_len;
  555. NGLE_LOCK(fb);
  556. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 4);
  557. NGLE_QUICK_SET_DST_BM_ACCESS(fb,
  558. BA(IndexedDcd, Otc32, OtsIndirect,
  559. AddrLong, BAJustPoint(0),
  560. BINattr, BAIndexBase(0)));
  561. NGLE_QUICK_SET_CTL_PLN_REG(fb, ctlPlaneReg);
  562. NGLE_SET_TRANSFERDATA(fb, 0xffffffff);
  563. NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
  564. IBOvals(RopSrc, MaskAddrOffset(0),
  565. BitmapExtent08, StaticReg(1),
  566. DataDynamic, MaskOtc,
  567. BGx(0), FGx(0)));
  568. packed_dst = 0;
  569. packed_len = (fb->info.var.xres << 16) | fb->info.var.yres;
  570. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 2);
  571. NGLE_SET_DSTXY(fb, packed_dst);
  572. SET_LENXY_START_RECFILL(fb, packed_len);
  573. /*
  574. * In order to work around an ELK hardware problem (Buffy doesn't
  575. * always flush it's buffers when writing to the attribute
  576. * planes), at least 4 pixels must be written to the attribute
  577. * planes starting at (X == 1280) and (Y != to the last Y written
  578. * by BIF):
  579. */
  580. if (fb->id == S9000_ID_A1659A) { /* ELK_DEVICE_ID */
  581. /* It's safe to use scanline zero: */
  582. packed_dst = (1280 << 16);
  583. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 2);
  584. NGLE_SET_DSTXY(fb, packed_dst);
  585. packed_len = (4 << 16) | 1;
  586. SET_LENXY_START_RECFILL(fb, packed_len);
  587. } /* ELK Hardware Kludge */
  588. /**** Finally, set the Control Plane Register back to zero: ****/
  589. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 1);
  590. NGLE_QUICK_SET_CTL_PLN_REG(fb, 0);
  591. NGLE_UNLOCK(fb);
  592. }
  593. static void
  594. ngleClearOverlayPlanes(struct stifb_info *fb, int mask, int data)
  595. {
  596. int nFreeFifoSlots = 0;
  597. u32 packed_dst;
  598. u32 packed_len;
  599. NGLE_LOCK(fb);
  600. /* Hardware setup */
  601. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 8);
  602. NGLE_QUICK_SET_DST_BM_ACCESS(fb,
  603. BA(IndexedDcd, Otc04, Ots08, AddrLong,
  604. BAJustPoint(0), BINovly, BAIndexBase(0)));
  605. NGLE_SET_TRANSFERDATA(fb, 0xffffffff); /* Write foreground color */
  606. NGLE_REALLY_SET_IMAGE_FG_COLOR(fb, data);
  607. NGLE_REALLY_SET_IMAGE_PLANEMASK(fb, mask);
  608. packed_dst = 0;
  609. packed_len = (fb->info.var.xres << 16) | fb->info.var.yres;
  610. NGLE_SET_DSTXY(fb, packed_dst);
  611. /* Write zeroes to overlay planes */
  612. NGLE_QUICK_SET_IMAGE_BITMAP_OP(fb,
  613. IBOvals(RopSrc, MaskAddrOffset(0),
  614. BitmapExtent08, StaticReg(0),
  615. DataDynamic, MaskOtc, BGx(0), FGx(0)));
  616. SET_LENXY_START_RECFILL(fb, packed_len);
  617. NGLE_UNLOCK(fb);
  618. }
  619. static void
  620. hyperResetPlanes(struct stifb_info *fb, int enable)
  621. {
  622. unsigned int controlPlaneReg;
  623. NGLE_LOCK(fb);
  624. if (IS_24_DEVICE(fb))
  625. if (fb->info.var.bits_per_pixel == 32)
  626. controlPlaneReg = 0x04000F00;
  627. else
  628. controlPlaneReg = 0x00000F00; /* 0x00000800 should be enought, but lets clear all 4 bits */
  629. else
  630. controlPlaneReg = 0x00000F00; /* 0x00000100 should be enought, but lets clear all 4 bits */
  631. switch (enable) {
  632. case ENABLE:
  633. /* clear screen */
  634. if (IS_24_DEVICE(fb))
  635. ngleDepth24_ClearImagePlanes(fb);
  636. else
  637. ngleDepth8_ClearImagePlanes(fb);
  638. /* Paint attribute planes for default case.
  639. * On Hyperdrive, this means all windows using overlay cmap 0. */
  640. ngleResetAttrPlanes(fb, controlPlaneReg);
  641. /* clear overlay planes */
  642. ngleClearOverlayPlanes(fb, 0xff, 255);
  643. /**************************************************
  644. ** Also need to counteract ITE settings
  645. **************************************************/
  646. hyperUndoITE(fb);
  647. break;
  648. case DISABLE:
  649. /* clear screen */
  650. if (IS_24_DEVICE(fb))
  651. ngleDepth24_ClearImagePlanes(fb);
  652. else
  653. ngleDepth8_ClearImagePlanes(fb);
  654. ngleResetAttrPlanes(fb, controlPlaneReg);
  655. ngleClearOverlayPlanes(fb, 0xff, 0);
  656. break;
  657. case -1: /* RESET */
  658. hyperUndoITE(fb);
  659. ngleResetAttrPlanes(fb, controlPlaneReg);
  660. break;
  661. }
  662. NGLE_UNLOCK(fb);
  663. }
  664. /* Return pointer to in-memory structure holding ELK device-dependent ROM values. */
  665. static void
  666. ngleGetDeviceRomData(struct stifb_info *fb)
  667. {
  668. #if 0
  669. XXX: FIXME: !!!
  670. int *pBytePerLongDevDepData;/* data byte == LSB */
  671. int *pRomTable;
  672. NgleDevRomData *pPackedDevRomData;
  673. int sizePackedDevRomData = sizeof(*pPackedDevRomData);
  674. char *pCard8;
  675. int i;
  676. char *mapOrigin = NULL;
  677. int romTableIdx;
  678. pPackedDevRomData = fb->ngle_rom;
  679. SETUP_HW(fb);
  680. if (fb->id == S9000_ID_ARTIST) {
  681. pPackedDevRomData->cursor_pipeline_delay = 4;
  682. pPackedDevRomData->video_interleaves = 4;
  683. } else {
  684. /* Get pointer to unpacked byte/long data in ROM */
  685. pBytePerLongDevDepData = fb->sti->regions[NGLEDEVDEPROM_CRT_REGION];
  686. /* Tomcat supports several resolutions: 1280x1024, 1024x768, 640x480 */
  687. if (fb->id == S9000_ID_TOMCAT)
  688. {
  689. /* jump to the correct ROM table */
  690. GET_ROMTABLE_INDEX(romTableIdx);
  691. while (romTableIdx > 0)
  692. {
  693. pCard8 = (Card8 *) pPackedDevRomData;
  694. pRomTable = pBytePerLongDevDepData;
  695. /* Pack every fourth byte from ROM into structure */
  696. for (i = 0; i < sizePackedDevRomData; i++)
  697. {
  698. *pCard8++ = (Card8) (*pRomTable++);
  699. }
  700. pBytePerLongDevDepData = (Card32 *)
  701. ((Card8 *) pBytePerLongDevDepData +
  702. pPackedDevRomData->sizeof_ngle_data);
  703. romTableIdx--;
  704. }
  705. }
  706. pCard8 = (Card8 *) pPackedDevRomData;
  707. /* Pack every fourth byte from ROM into structure */
  708. for (i = 0; i < sizePackedDevRomData; i++)
  709. {
  710. *pCard8++ = (Card8) (*pBytePerLongDevDepData++);
  711. }
  712. }
  713. SETUP_FB(fb);
  714. #endif
  715. }
  716. #define HYPERBOWL_MODE_FOR_8_OVER_88_LUT0_NO_TRANSPARENCIES 4
  717. #define HYPERBOWL_MODE01_8_24_LUT0_TRANSPARENT_LUT1_OPAQUE 8
  718. #define HYPERBOWL_MODE01_8_24_LUT0_OPAQUE_LUT1_OPAQUE 10
  719. #define HYPERBOWL_MODE2_8_24 15
  720. /* HCRX specific boot-time initialization */
  721. static void __init
  722. SETUP_HCRX(struct stifb_info *fb)
  723. {
  724. int hyperbowl;
  725. int nFreeFifoSlots = 0;
  726. if (fb->id != S9000_ID_HCRX)
  727. return;
  728. /* Initialize Hyperbowl registers */
  729. GET_FIFO_SLOTS(fb, nFreeFifoSlots, 7);
  730. if (IS_24_DEVICE(fb)) {
  731. hyperbowl = (fb->info.var.bits_per_pixel == 32) ?
  732. HYPERBOWL_MODE01_8_24_LUT0_TRANSPARENT_LUT1_OPAQUE :
  733. HYPERBOWL_MODE01_8_24_LUT0_OPAQUE_LUT1_OPAQUE;
  734. /* First write to Hyperbowl must happen twice (bug) */
  735. WRITE_WORD(hyperbowl, fb, REG_40);
  736. WRITE_WORD(hyperbowl, fb, REG_40);
  737. WRITE_WORD(HYPERBOWL_MODE2_8_24, fb, REG_39);
  738. WRITE_WORD(0x014c0148, fb, REG_42); /* Set lut 0 to be the direct color */
  739. WRITE_WORD(0x404c4048, fb, REG_43);
  740. WRITE_WORD(0x034c0348, fb, REG_44);
  741. WRITE_WORD(0x444c4448, fb, REG_45);
  742. } else {
  743. hyperbowl = HYPERBOWL_MODE_FOR_8_OVER_88_LUT0_NO_TRANSPARENCIES;
  744. /* First write to Hyperbowl must happen twice (bug) */
  745. WRITE_WORD(hyperbowl, fb, REG_40);
  746. WRITE_WORD(hyperbowl, fb, REG_40);
  747. WRITE_WORD(0x00000000, fb, REG_42);
  748. WRITE_WORD(0x00000000, fb, REG_43);
  749. WRITE_WORD(0x00000000, fb, REG_44);
  750. WRITE_WORD(0x444c4048, fb, REG_45);
  751. }
  752. }
  753. /* ------------------- driver specific functions --------------------------- */
  754. #define TMPBUFLEN 2048
  755. static ssize_t
  756. stifb_read(struct file *file, char *buf, size_t count, loff_t *ppos)
  757. {
  758. unsigned long p = *ppos;
  759. struct inode *inode = file->f_dentry->d_inode;
  760. int fbidx = iminor(inode);
  761. struct fb_info *info = registered_fb[fbidx];
  762. char tmpbuf[TMPBUFLEN];
  763. if (!info || ! info->screen_base)
  764. return -ENODEV;
  765. if (p >= info->fix.smem_len)
  766. return 0;
  767. if (count >= info->fix.smem_len)
  768. count = info->fix.smem_len;
  769. if (count + p > info->fix.smem_len)
  770. count = info->fix.smem_len - p;
  771. if (count > sizeof(tmpbuf))
  772. count = sizeof(tmpbuf);
  773. if (count) {
  774. char *base_addr;
  775. base_addr = info->screen_base;
  776. memcpy_fromio(&tmpbuf, base_addr+p, count);
  777. count -= copy_to_user(buf, &tmpbuf, count);
  778. if (!count)
  779. return -EFAULT;
  780. *ppos += count;
  781. }
  782. return count;
  783. }
  784. static ssize_t
  785. stifb_write(struct file *file, const char *buf, size_t count, loff_t *ppos)
  786. {
  787. struct inode *inode = file->f_dentry->d_inode;
  788. int fbidx = iminor(inode);
  789. struct fb_info *info = registered_fb[fbidx];
  790. unsigned long p = *ppos;
  791. size_t c;
  792. int err;
  793. char tmpbuf[TMPBUFLEN];
  794. if (!info || !info->screen_base)
  795. return -ENODEV;
  796. if (p > info->fix.smem_len)
  797. return -ENOSPC;
  798. if (count >= info->fix.smem_len)
  799. count = info->fix.smem_len;
  800. err = 0;
  801. if (count + p > info->fix.smem_len) {
  802. count = info->fix.smem_len - p;
  803. err = -ENOSPC;
  804. }
  805. p += (unsigned long)info->screen_base;
  806. c = count;
  807. while (c) {
  808. int len = c > sizeof(tmpbuf) ? sizeof(tmpbuf) : c;
  809. err = -EFAULT;
  810. if (copy_from_user(&tmpbuf, buf, len))
  811. break;
  812. memcpy_toio(p, &tmpbuf, len);
  813. c -= len;
  814. p += len;
  815. buf += len;
  816. *ppos += len;
  817. }
  818. if (count-c)
  819. return (count-c);
  820. return err;
  821. }
  822. static int
  823. stifb_setcolreg(u_int regno, u_int red, u_int green,
  824. u_int blue, u_int transp, struct fb_info *info)
  825. {
  826. struct stifb_info *fb = (struct stifb_info *) info;
  827. u32 color;
  828. if (regno >= 256) /* no. of hw registers */
  829. return 1;
  830. red >>= 8;
  831. green >>= 8;
  832. blue >>= 8;
  833. DEBUG_OFF();
  834. START_IMAGE_COLORMAP_ACCESS(fb);
  835. if (fb->info.var.grayscale) {
  836. /* gray = 0.30*R + 0.59*G + 0.11*B */
  837. color = ((red * 77) +
  838. (green * 151) +
  839. (blue * 28)) >> 8;
  840. } else {
  841. color = ((red << 16) |
  842. (green << 8) |
  843. (blue));
  844. }
  845. if (info->var.bits_per_pixel == 32) {
  846. ((u32 *)(info->pseudo_palette))[regno] =
  847. (red << info->var.red.offset) |
  848. (green << info->var.green.offset) |
  849. (blue << info->var.blue.offset);
  850. } else {
  851. ((u32 *)(info->pseudo_palette))[regno] = regno;
  852. }
  853. WRITE_IMAGE_COLOR(fb, regno, color);
  854. if (fb->id == S9000_ID_HCRX) {
  855. NgleLutBltCtl lutBltCtl;
  856. lutBltCtl = setHyperLutBltCtl(fb,
  857. 0, /* Offset w/i LUT */
  858. 256); /* Load entire LUT */
  859. NGLE_BINC_SET_SRCADDR(fb,
  860. NGLE_LONG_FB_ADDRESS(0, 0x100, 0));
  861. /* 0x100 is same as used in WRITE_IMAGE_COLOR() */
  862. START_COLORMAPLOAD(fb, lutBltCtl.all);
  863. SETUP_FB(fb);
  864. } else {
  865. /* cleanup colormap hardware */
  866. FINISH_IMAGE_COLORMAP_ACCESS(fb);
  867. }
  868. DEBUG_ON();
  869. return 0;
  870. }
  871. static int
  872. stifb_blank(int blank_mode, struct fb_info *info)
  873. {
  874. struct stifb_info *fb = (struct stifb_info *) info;
  875. int enable = (blank_mode == 0) ? ENABLE : DISABLE;
  876. switch (fb->id) {
  877. case S9000_ID_A1439A:
  878. CRX24_ENABLE_DISABLE_DISPLAY(fb, enable);
  879. break;
  880. case CRT_ID_VISUALIZE_EG:
  881. case S9000_ID_ARTIST:
  882. ARTIST_ENABLE_DISABLE_DISPLAY(fb, enable);
  883. break;
  884. case S9000_ID_HCRX:
  885. HYPER_ENABLE_DISABLE_DISPLAY(fb, enable);
  886. break;
  887. case S9000_ID_A1659A:; /* fall through */
  888. case S9000_ID_TIMBER:;
  889. case CRX24_OVERLAY_PLANES:;
  890. default:
  891. ENABLE_DISABLE_DISPLAY(fb, enable);
  892. break;
  893. }
  894. SETUP_FB(fb);
  895. return 0;
  896. }
  897. static void __init
  898. stifb_init_display(struct stifb_info *fb)
  899. {
  900. int id = fb->id;
  901. SETUP_FB(fb);
  902. /* HCRX specific initialization */
  903. SETUP_HCRX(fb);
  904. /*
  905. if (id == S9000_ID_HCRX)
  906. hyperInitSprite(fb);
  907. else
  908. ngleInitSprite(fb);
  909. */
  910. /* Initialize the image planes. */
  911. switch (id) {
  912. case S9000_ID_HCRX:
  913. hyperResetPlanes(fb, ENABLE);
  914. break;
  915. case S9000_ID_A1439A:
  916. rattlerSetupPlanes(fb);
  917. break;
  918. case S9000_ID_A1659A:
  919. case S9000_ID_ARTIST:
  920. case CRT_ID_VISUALIZE_EG:
  921. elkSetupPlanes(fb);
  922. break;
  923. }
  924. /* Clear attribute planes on non HCRX devices. */
  925. switch (id) {
  926. case S9000_ID_A1659A:
  927. case S9000_ID_A1439A:
  928. if (fb->info.var.bits_per_pixel == 32)
  929. ngleSetupAttrPlanes(fb, BUFF1_CMAP3);
  930. else {
  931. ngleSetupAttrPlanes(fb, BUFF1_CMAP0);
  932. }
  933. if (id == S9000_ID_A1439A)
  934. ngleClearOverlayPlanes(fb, 0xff, 0);
  935. break;
  936. case S9000_ID_ARTIST:
  937. case CRT_ID_VISUALIZE_EG:
  938. if (fb->info.var.bits_per_pixel == 32)
  939. ngleSetupAttrPlanes(fb, BUFF1_CMAP3);
  940. else {
  941. ngleSetupAttrPlanes(fb, ARTIST_CMAP0);
  942. }
  943. break;
  944. }
  945. stifb_blank(0, (struct fb_info *)fb); /* 0=enable screen */
  946. SETUP_FB(fb);
  947. }
  948. /* ------------ Interfaces to hardware functions ------------ */
  949. static struct fb_ops stifb_ops = {
  950. .owner = THIS_MODULE,
  951. .fb_read = stifb_read,
  952. .fb_write = stifb_write,
  953. .fb_setcolreg = stifb_setcolreg,
  954. .fb_blank = stifb_blank,
  955. .fb_fillrect = cfb_fillrect,
  956. .fb_copyarea = cfb_copyarea,
  957. .fb_imageblit = cfb_imageblit,
  958. };
  959. /*
  960. * Initialization
  961. */
  962. int __init
  963. stifb_init_fb(struct sti_struct *sti, int bpp_pref)
  964. {
  965. struct fb_fix_screeninfo *fix;
  966. struct fb_var_screeninfo *var;
  967. struct stifb_info *fb;
  968. struct fb_info *info;
  969. unsigned long sti_rom_address;
  970. char *dev_name;
  971. int bpp, xres, yres;
  972. fb = kmalloc(sizeof(*fb), GFP_ATOMIC);
  973. if (!fb) {
  974. printk(KERN_ERR "stifb: Could not allocate stifb structure\n");
  975. return -ENODEV;
  976. }
  977. info = &fb->info;
  978. /* set struct to a known state */
  979. memset(fb, 0, sizeof(*fb));
  980. fix = &info->fix;
  981. var = &info->var;
  982. fb->sti = sti;
  983. /* store upper 32bits of the graphics id */
  984. fb->id = fb->sti->graphics_id[0];
  985. /* only supported cards are allowed */
  986. switch (fb->id) {
  987. case CRT_ID_VISUALIZE_EG:
  988. /* look for a double buffering device like e.g. the
  989. "INTERNAL_EG_DX1024" in the RDI precisionbook laptop
  990. which won't work. The same device in non-double
  991. buffering mode returns "INTERNAL_EG_X1024". */
  992. if (strstr(sti->outptr.dev_name, "EG_DX")) {
  993. printk(KERN_WARNING
  994. "stifb: ignoring '%s'. Disable double buffering in IPL menu.\n",
  995. sti->outptr.dev_name);
  996. goto out_err0;
  997. }
  998. /* fall though */
  999. case S9000_ID_ARTIST:
  1000. case S9000_ID_HCRX:
  1001. case S9000_ID_TIMBER:
  1002. case S9000_ID_A1659A:
  1003. case S9000_ID_A1439A:
  1004. break;
  1005. default:
  1006. printk(KERN_WARNING "stifb: '%s' (id: 0x%08x) not supported.\n",
  1007. sti->outptr.dev_name, fb->id);
  1008. goto out_err0;
  1009. }
  1010. /* default to 8 bpp on most graphic chips */
  1011. bpp = 8;
  1012. xres = sti_onscreen_x(fb->sti);
  1013. yres = sti_onscreen_y(fb->sti);
  1014. ngleGetDeviceRomData(fb);
  1015. /* get (virtual) io region base addr */
  1016. fix->mmio_start = REGION_BASE(fb,2);
  1017. fix->mmio_len = 0x400000;
  1018. /* Reject any device not in the NGLE family */
  1019. switch (fb->id) {
  1020. case S9000_ID_A1659A: /* CRX/A1659A */
  1021. break;
  1022. case S9000_ID_ELM: /* GRX, grayscale but else same as A1659A */
  1023. var->grayscale = 1;
  1024. fb->id = S9000_ID_A1659A;
  1025. break;
  1026. case S9000_ID_TIMBER: /* HP9000/710 Any (may be a grayscale device) */
  1027. dev_name = fb->sti->outptr.dev_name;
  1028. if (strstr(dev_name, "GRAYSCALE") ||
  1029. strstr(dev_name, "Grayscale") ||
  1030. strstr(dev_name, "grayscale"))
  1031. var->grayscale = 1;
  1032. break;
  1033. case S9000_ID_TOMCAT: /* Dual CRX, behaves else like a CRX */
  1034. /* FIXME: TomCat supports two heads:
  1035. * fb.iobase = REGION_BASE(fb_info,3);
  1036. * fb.screen_base = (void*) REGION_BASE(fb_info,2);
  1037. * for now we only support the left one ! */
  1038. xres = fb->ngle_rom.x_size_visible;
  1039. yres = fb->ngle_rom.y_size_visible;
  1040. fb->id = S9000_ID_A1659A;
  1041. break;
  1042. case S9000_ID_A1439A: /* CRX24/A1439A */
  1043. bpp = 32;
  1044. break;
  1045. case S9000_ID_HCRX: /* Hyperdrive/HCRX */
  1046. memset(&fb->ngle_rom, 0, sizeof(fb->ngle_rom));
  1047. if ((fb->sti->regions_phys[0] & 0xfc000000) ==
  1048. (fb->sti->regions_phys[2] & 0xfc000000))
  1049. sti_rom_address = F_EXTEND(fb->sti->regions_phys[0]);
  1050. else
  1051. sti_rom_address = F_EXTEND(fb->sti->regions_phys[1]);
  1052. fb->deviceSpecificConfig = gsc_readl(sti_rom_address);
  1053. if (IS_24_DEVICE(fb)) {
  1054. if (bpp_pref == 8 || bpp_pref == 32)
  1055. bpp = bpp_pref;
  1056. else
  1057. bpp = 32;
  1058. } else
  1059. bpp = 8;
  1060. READ_WORD(fb, REG_15);
  1061. SETUP_HW(fb);
  1062. break;
  1063. case CRT_ID_VISUALIZE_EG:
  1064. case S9000_ID_ARTIST: /* Artist */
  1065. break;
  1066. default:
  1067. #ifdef FALLBACK_TO_1BPP
  1068. printk(KERN_WARNING
  1069. "stifb: Unsupported graphics card (id=0x%08x) "
  1070. "- now trying 1bpp mode instead\n",
  1071. fb->id);
  1072. bpp = 1; /* default to 1 bpp */
  1073. break;
  1074. #else
  1075. printk(KERN_WARNING
  1076. "stifb: Unsupported graphics card (id=0x%08x) "
  1077. "- skipping.\n",
  1078. fb->id);
  1079. goto out_err0;
  1080. #endif
  1081. }
  1082. /* get framebuffer physical and virtual base addr & len (64bit ready) */
  1083. fix->smem_start = F_EXTEND(fb->sti->regions_phys[1]);
  1084. fix->smem_len = fb->sti->regions[1].region_desc.length * 4096;
  1085. fix->line_length = (fb->sti->glob_cfg->total_x * bpp) / 8;
  1086. if (!fix->line_length)
  1087. fix->line_length = 2048; /* default */
  1088. /* limit fbsize to max visible screen size */
  1089. if (fix->smem_len > yres*fix->line_length)
  1090. fix->smem_len = yres*fix->line_length;
  1091. fix->accel = FB_ACCEL_NONE;
  1092. switch (bpp) {
  1093. case 1:
  1094. fix->type = FB_TYPE_PLANES; /* well, sort of */
  1095. fix->visual = FB_VISUAL_MONO10;
  1096. var->red.length = var->green.length = var->blue.length = 1;
  1097. break;
  1098. case 8:
  1099. fix->type = FB_TYPE_PACKED_PIXELS;
  1100. fix->visual = FB_VISUAL_PSEUDOCOLOR;
  1101. var->red.length = var->green.length = var->blue.length = 8;
  1102. break;
  1103. case 32:
  1104. fix->type = FB_TYPE_PACKED_PIXELS;
  1105. fix->visual = FB_VISUAL_TRUECOLOR;
  1106. var->red.length = var->green.length = var->blue.length = var->transp.length = 8;
  1107. var->blue.offset = 0;
  1108. var->green.offset = 8;
  1109. var->red.offset = 16;
  1110. var->transp.offset = 24;
  1111. break;
  1112. default:
  1113. break;
  1114. }
  1115. var->xres = var->xres_virtual = xres;
  1116. var->yres = var->yres_virtual = yres;
  1117. var->bits_per_pixel = bpp;
  1118. strcpy(fix->id, "stifb");
  1119. info->fbops = &stifb_ops;
  1120. info->screen_base = (void*) REGION_BASE(fb,1);
  1121. info->flags = FBINFO_DEFAULT;
  1122. info->pseudo_palette = &fb->pseudo_palette;
  1123. /* This has to been done !!! */
  1124. fb_alloc_cmap(&info->cmap, 256, 0);
  1125. stifb_init_display(fb);
  1126. if (!request_mem_region(fix->smem_start, fix->smem_len, "stifb fb")) {
  1127. printk(KERN_ERR "stifb: cannot reserve fb region 0x%04lx-0x%04lx\n",
  1128. fix->smem_start, fix->smem_start+fix->smem_len);
  1129. goto out_err1;
  1130. }
  1131. if (!request_mem_region(fix->mmio_start, fix->mmio_len, "stifb mmio")) {
  1132. printk(KERN_ERR "stifb: cannot reserve sti mmio region 0x%04lx-0x%04lx\n",
  1133. fix->mmio_start, fix->mmio_start+fix->mmio_len);
  1134. goto out_err2;
  1135. }
  1136. if (register_framebuffer(&fb->info) < 0)
  1137. goto out_err3;
  1138. sti->info = info; /* save for unregister_framebuffer() */
  1139. printk(KERN_INFO
  1140. "fb%d: %s %dx%d-%d frame buffer device, %s, id: %04x, mmio: 0x%04lx\n",
  1141. fb->info.node,
  1142. fix->id,
  1143. var->xres,
  1144. var->yres,
  1145. var->bits_per_pixel,
  1146. sti->outptr.dev_name,
  1147. fb->id,
  1148. fix->mmio_start);
  1149. return 0;
  1150. out_err3:
  1151. release_mem_region(fix->mmio_start, fix->mmio_len);
  1152. out_err2:
  1153. release_mem_region(fix->smem_start, fix->smem_len);
  1154. out_err1:
  1155. fb_dealloc_cmap(&info->cmap);
  1156. out_err0:
  1157. kfree(fb);
  1158. return -ENXIO;
  1159. }
  1160. static int stifb_disabled __initdata;
  1161. int __init
  1162. stifb_setup(char *options);
  1163. int __init
  1164. stifb_init(void)
  1165. {
  1166. struct sti_struct *sti;
  1167. struct sti_struct *def_sti;
  1168. int i;
  1169. #ifndef MODULE
  1170. char *option = NULL;
  1171. if (fb_get_options("stifb", &option))
  1172. return -ENODEV;
  1173. stifb_setup(option);
  1174. #endif
  1175. if (stifb_disabled) {
  1176. printk(KERN_INFO "stifb: disabled by \"stifb=off\" kernel parameter\n");
  1177. return -ENXIO;
  1178. }
  1179. def_sti = sti_get_rom(0);
  1180. if (def_sti) {
  1181. for (i = 1; i <= MAX_STI_ROMS; i++) {
  1182. sti = sti_get_rom(i);
  1183. if (!sti)
  1184. break;
  1185. if (sti == def_sti) {
  1186. stifb_init_fb(sti, stifb_bpp_pref[i - 1]);
  1187. break;
  1188. }
  1189. }
  1190. }
  1191. for (i = 1; i <= MAX_STI_ROMS; i++) {
  1192. sti = sti_get_rom(i);
  1193. if (!sti)
  1194. break;
  1195. if (sti == def_sti)
  1196. continue;
  1197. stifb_init_fb(sti, stifb_bpp_pref[i - 1]);
  1198. }
  1199. return 0;
  1200. }
  1201. /*
  1202. * Cleanup
  1203. */
  1204. static void __exit
  1205. stifb_cleanup(void)
  1206. {
  1207. struct sti_struct *sti;
  1208. int i;
  1209. for (i = 1; i <= MAX_STI_ROMS; i++) {
  1210. sti = sti_get_rom(i);
  1211. if (!sti)
  1212. break;
  1213. if (sti->info) {
  1214. struct fb_info *info = sti->info;
  1215. unregister_framebuffer(sti->info);
  1216. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  1217. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  1218. fb_dealloc_cmap(&info->cmap);
  1219. kfree(info);
  1220. }
  1221. sti->info = NULL;
  1222. }
  1223. }
  1224. int __init
  1225. stifb_setup(char *options)
  1226. {
  1227. int i;
  1228. if (!options || !*options)
  1229. return 0;
  1230. if (strncmp(options, "off", 3) == 0) {
  1231. stifb_disabled = 1;
  1232. options += 3;
  1233. }
  1234. if (strncmp(options, "bpp", 3) == 0) {
  1235. options += 3;
  1236. for (i = 0; i < MAX_STI_ROMS; i++) {
  1237. if (*options++ != ':')
  1238. break;
  1239. stifb_bpp_pref[i] = simple_strtoul(options, &options, 10);
  1240. }
  1241. }
  1242. return 0;
  1243. }
  1244. __setup("stifb=", stifb_setup);
  1245. module_init(stifb_init);
  1246. module_exit(stifb_cleanup);
  1247. MODULE_AUTHOR("Helge Deller <deller@gmx.de>, Thomas Bogendoerfer <tsbogend@alpha.franken.de>");
  1248. MODULE_DESCRIPTION("Framebuffer driver for HP's NGLE series graphics cards in HP PARISC machines");
  1249. MODULE_LICENSE("GPL v2");
  1250. MODULE_PARM(bpp, "i");
  1251. MODULE_PARM_DESC(mem, "Bits per pixel (default: 8)");