be_cmds.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  26. }
  27. /* To check if valid bit is set, check the entire word as we don't know
  28. * the endianness of the data (old entry is host endian while a new entry is
  29. * little endian) */
  30. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  31. {
  32. if (compl->flags != 0) {
  33. compl->flags = le32_to_cpu(compl->flags);
  34. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  35. return true;
  36. } else {
  37. return false;
  38. }
  39. }
  40. /* Need to reset the entire word that houses the valid bit */
  41. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  42. {
  43. compl->flags = 0;
  44. }
  45. static int be_mcc_compl_process(struct be_adapter *adapter,
  46. struct be_mcc_compl *compl)
  47. {
  48. u16 compl_status, extd_status;
  49. /* Just swap the status to host endian; mcc tag is opaquely copied
  50. * from mcc_wrb */
  51. be_dws_le_to_cpu(compl, 4);
  52. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  53. CQE_STATUS_COMPL_MASK;
  54. if (compl_status == MCC_STATUS_SUCCESS) {
  55. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  56. struct be_cmd_resp_get_stats *resp =
  57. adapter->stats.cmd.va;
  58. be_dws_le_to_cpu(&resp->hw_stats,
  59. sizeof(resp->hw_stats));
  60. netdev_stats_update(adapter);
  61. }
  62. } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
  63. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  64. CQE_STATUS_EXTD_MASK;
  65. dev_warn(&adapter->pdev->dev,
  66. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  67. compl->tag0, compl_status, extd_status);
  68. }
  69. return compl_status;
  70. }
  71. /* Link state evt is a string of bytes; no need for endian swapping */
  72. static void be_async_link_state_process(struct be_adapter *adapter,
  73. struct be_async_event_link_state *evt)
  74. {
  75. be_link_status_update(adapter,
  76. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  77. }
  78. static inline bool is_link_state_evt(u32 trailer)
  79. {
  80. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  81. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  82. ASYNC_EVENT_CODE_LINK_STATE);
  83. }
  84. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  85. {
  86. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  87. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  88. if (be_mcc_compl_is_new(compl)) {
  89. queue_tail_inc(mcc_cq);
  90. return compl;
  91. }
  92. return NULL;
  93. }
  94. int be_process_mcc(struct be_adapter *adapter)
  95. {
  96. struct be_mcc_compl *compl;
  97. int num = 0, status = 0;
  98. spin_lock_bh(&adapter->mcc_cq_lock);
  99. while ((compl = be_mcc_compl_get(adapter))) {
  100. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  101. /* Interpret flags as an async trailer */
  102. BUG_ON(!is_link_state_evt(compl->flags));
  103. /* Interpret compl as a async link evt */
  104. be_async_link_state_process(adapter,
  105. (struct be_async_event_link_state *) compl);
  106. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  107. status = be_mcc_compl_process(adapter, compl);
  108. atomic_dec(&adapter->mcc_obj.q.used);
  109. }
  110. be_mcc_compl_use(compl);
  111. num++;
  112. }
  113. if (num)
  114. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
  115. spin_unlock_bh(&adapter->mcc_cq_lock);
  116. return status;
  117. }
  118. /* Wait till no more pending mcc requests are present */
  119. static int be_mcc_wait_compl(struct be_adapter *adapter)
  120. {
  121. #define mcc_timeout 120000 /* 12s timeout */
  122. int i, status;
  123. for (i = 0; i < mcc_timeout; i++) {
  124. status = be_process_mcc(adapter);
  125. if (status)
  126. return status;
  127. if (atomic_read(&adapter->mcc_obj.q.used) == 0)
  128. break;
  129. udelay(100);
  130. }
  131. if (i == mcc_timeout) {
  132. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  133. return -1;
  134. }
  135. return 0;
  136. }
  137. /* Notify MCC requests and wait for completion */
  138. static int be_mcc_notify_wait(struct be_adapter *adapter)
  139. {
  140. be_mcc_notify(adapter);
  141. return be_mcc_wait_compl(adapter);
  142. }
  143. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  144. {
  145. int cnt = 0, wait = 5;
  146. u32 ready;
  147. do {
  148. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  149. if (ready)
  150. break;
  151. if (cnt > 4000000) {
  152. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  153. return -1;
  154. }
  155. if (cnt > 50)
  156. wait = 200;
  157. cnt += wait;
  158. udelay(wait);
  159. } while (true);
  160. return 0;
  161. }
  162. /*
  163. * Insert the mailbox address into the doorbell in two steps
  164. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  165. */
  166. static int be_mbox_notify_wait(struct be_adapter *adapter)
  167. {
  168. int status;
  169. u32 val = 0;
  170. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  171. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  172. struct be_mcc_mailbox *mbox = mbox_mem->va;
  173. struct be_mcc_compl *compl = &mbox->compl;
  174. val |= MPU_MAILBOX_DB_HI_MASK;
  175. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  176. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  177. iowrite32(val, db);
  178. /* wait for ready to be set */
  179. status = be_mbox_db_ready_wait(adapter, db);
  180. if (status != 0)
  181. return status;
  182. val = 0;
  183. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  184. val |= (u32)(mbox_mem->dma >> 4) << 2;
  185. iowrite32(val, db);
  186. status = be_mbox_db_ready_wait(adapter, db);
  187. if (status != 0)
  188. return status;
  189. /* A cq entry has been made now */
  190. if (be_mcc_compl_is_new(compl)) {
  191. status = be_mcc_compl_process(adapter, &mbox->compl);
  192. be_mcc_compl_use(compl);
  193. if (status)
  194. return status;
  195. } else {
  196. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  197. return -1;
  198. }
  199. return 0;
  200. }
  201. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  202. {
  203. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  204. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  205. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  206. return -1;
  207. else
  208. return 0;
  209. }
  210. int be_cmd_POST(struct be_adapter *adapter)
  211. {
  212. u16 stage;
  213. int status, timeout = 0;
  214. do {
  215. status = be_POST_stage_get(adapter, &stage);
  216. if (status) {
  217. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  218. stage);
  219. return -1;
  220. } else if (stage != POST_STAGE_ARMFW_RDY) {
  221. set_current_state(TASK_INTERRUPTIBLE);
  222. schedule_timeout(2 * HZ);
  223. timeout += 2;
  224. } else {
  225. return 0;
  226. }
  227. } while (timeout < 20);
  228. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  229. return -1;
  230. }
  231. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  232. {
  233. return wrb->payload.embedded_payload;
  234. }
  235. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  236. {
  237. return &wrb->payload.sgl[0];
  238. }
  239. /* Don't touch the hdr after it's prepared */
  240. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  241. bool embedded, u8 sge_cnt, u32 opcode)
  242. {
  243. if (embedded)
  244. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  245. else
  246. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  247. MCC_WRB_SGE_CNT_SHIFT;
  248. wrb->payload_length = payload_len;
  249. wrb->tag0 = opcode;
  250. be_dws_cpu_to_le(wrb, 8);
  251. }
  252. /* Don't touch the hdr after it's prepared */
  253. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  254. u8 subsystem, u8 opcode, int cmd_len)
  255. {
  256. req_hdr->opcode = opcode;
  257. req_hdr->subsystem = subsystem;
  258. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  259. req_hdr->version = 0;
  260. }
  261. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  262. struct be_dma_mem *mem)
  263. {
  264. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  265. u64 dma = (u64)mem->dma;
  266. for (i = 0; i < buf_pages; i++) {
  267. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  268. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  269. dma += PAGE_SIZE_4K;
  270. }
  271. }
  272. /* Converts interrupt delay in microseconds to multiplier value */
  273. static u32 eq_delay_to_mult(u32 usec_delay)
  274. {
  275. #define MAX_INTR_RATE 651042
  276. const u32 round = 10;
  277. u32 multiplier;
  278. if (usec_delay == 0)
  279. multiplier = 0;
  280. else {
  281. u32 interrupt_rate = 1000000 / usec_delay;
  282. /* Max delay, corresponding to the lowest interrupt rate */
  283. if (interrupt_rate == 0)
  284. multiplier = 1023;
  285. else {
  286. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  287. multiplier /= interrupt_rate;
  288. /* Round the multiplier to the closest value.*/
  289. multiplier = (multiplier + round/2) / round;
  290. multiplier = min(multiplier, (u32)1023);
  291. }
  292. }
  293. return multiplier;
  294. }
  295. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  296. {
  297. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  298. struct be_mcc_wrb *wrb
  299. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  300. memset(wrb, 0, sizeof(*wrb));
  301. return wrb;
  302. }
  303. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  304. {
  305. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  306. struct be_mcc_wrb *wrb;
  307. if (atomic_read(&mccq->used) >= mccq->len) {
  308. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  309. return NULL;
  310. }
  311. wrb = queue_head_node(mccq);
  312. queue_head_inc(mccq);
  313. atomic_inc(&mccq->used);
  314. memset(wrb, 0, sizeof(*wrb));
  315. return wrb;
  316. }
  317. /* Tell fw we're about to start firing cmds by writing a
  318. * special pattern across the wrb hdr; uses mbox
  319. */
  320. int be_cmd_fw_init(struct be_adapter *adapter)
  321. {
  322. u8 *wrb;
  323. int status;
  324. spin_lock(&adapter->mbox_lock);
  325. wrb = (u8 *)wrb_from_mbox(adapter);
  326. *wrb++ = 0xFF;
  327. *wrb++ = 0x12;
  328. *wrb++ = 0x34;
  329. *wrb++ = 0xFF;
  330. *wrb++ = 0xFF;
  331. *wrb++ = 0x56;
  332. *wrb++ = 0x78;
  333. *wrb = 0xFF;
  334. status = be_mbox_notify_wait(adapter);
  335. spin_unlock(&adapter->mbox_lock);
  336. return status;
  337. }
  338. /* Tell fw we're done with firing cmds by writing a
  339. * special pattern across the wrb hdr; uses mbox
  340. */
  341. int be_cmd_fw_clean(struct be_adapter *adapter)
  342. {
  343. u8 *wrb;
  344. int status;
  345. spin_lock(&adapter->mbox_lock);
  346. wrb = (u8 *)wrb_from_mbox(adapter);
  347. *wrb++ = 0xFF;
  348. *wrb++ = 0xAA;
  349. *wrb++ = 0xBB;
  350. *wrb++ = 0xFF;
  351. *wrb++ = 0xFF;
  352. *wrb++ = 0xCC;
  353. *wrb++ = 0xDD;
  354. *wrb = 0xFF;
  355. status = be_mbox_notify_wait(adapter);
  356. spin_unlock(&adapter->mbox_lock);
  357. return status;
  358. }
  359. int be_cmd_eq_create(struct be_adapter *adapter,
  360. struct be_queue_info *eq, int eq_delay)
  361. {
  362. struct be_mcc_wrb *wrb;
  363. struct be_cmd_req_eq_create *req;
  364. struct be_dma_mem *q_mem = &eq->dma_mem;
  365. int status;
  366. spin_lock(&adapter->mbox_lock);
  367. wrb = wrb_from_mbox(adapter);
  368. req = embedded_payload(wrb);
  369. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  370. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  371. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  372. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  373. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  374. be_pci_func(adapter));
  375. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  376. /* 4byte eqe*/
  377. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  378. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  379. __ilog2_u32(eq->len/256));
  380. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  381. eq_delay_to_mult(eq_delay));
  382. be_dws_cpu_to_le(req->context, sizeof(req->context));
  383. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  384. status = be_mbox_notify_wait(adapter);
  385. if (!status) {
  386. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  387. eq->id = le16_to_cpu(resp->eq_id);
  388. eq->created = true;
  389. }
  390. spin_unlock(&adapter->mbox_lock);
  391. return status;
  392. }
  393. /* Uses mbox */
  394. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  395. u8 type, bool permanent, u32 if_handle)
  396. {
  397. struct be_mcc_wrb *wrb;
  398. struct be_cmd_req_mac_query *req;
  399. int status;
  400. spin_lock(&adapter->mbox_lock);
  401. wrb = wrb_from_mbox(adapter);
  402. req = embedded_payload(wrb);
  403. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  404. OPCODE_COMMON_NTWK_MAC_QUERY);
  405. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  406. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  407. req->type = type;
  408. if (permanent) {
  409. req->permanent = 1;
  410. } else {
  411. req->if_id = cpu_to_le16((u16) if_handle);
  412. req->permanent = 0;
  413. }
  414. status = be_mbox_notify_wait(adapter);
  415. if (!status) {
  416. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  417. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  418. }
  419. spin_unlock(&adapter->mbox_lock);
  420. return status;
  421. }
  422. /* Uses synchronous MCCQ */
  423. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  424. u32 if_id, u32 *pmac_id)
  425. {
  426. struct be_mcc_wrb *wrb;
  427. struct be_cmd_req_pmac_add *req;
  428. int status;
  429. spin_lock_bh(&adapter->mcc_lock);
  430. wrb = wrb_from_mccq(adapter);
  431. if (!wrb) {
  432. status = -EBUSY;
  433. goto err;
  434. }
  435. req = embedded_payload(wrb);
  436. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  437. OPCODE_COMMON_NTWK_PMAC_ADD);
  438. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  439. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  440. req->if_id = cpu_to_le32(if_id);
  441. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  442. status = be_mcc_notify_wait(adapter);
  443. if (!status) {
  444. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  445. *pmac_id = le32_to_cpu(resp->pmac_id);
  446. }
  447. err:
  448. spin_unlock_bh(&adapter->mcc_lock);
  449. return status;
  450. }
  451. /* Uses synchronous MCCQ */
  452. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  453. {
  454. struct be_mcc_wrb *wrb;
  455. struct be_cmd_req_pmac_del *req;
  456. int status;
  457. spin_lock_bh(&adapter->mcc_lock);
  458. wrb = wrb_from_mccq(adapter);
  459. if (!wrb) {
  460. status = -EBUSY;
  461. goto err;
  462. }
  463. req = embedded_payload(wrb);
  464. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  465. OPCODE_COMMON_NTWK_PMAC_DEL);
  466. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  467. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  468. req->if_id = cpu_to_le32(if_id);
  469. req->pmac_id = cpu_to_le32(pmac_id);
  470. status = be_mcc_notify_wait(adapter);
  471. err:
  472. spin_unlock_bh(&adapter->mcc_lock);
  473. return status;
  474. }
  475. /* Uses Mbox */
  476. int be_cmd_cq_create(struct be_adapter *adapter,
  477. struct be_queue_info *cq, struct be_queue_info *eq,
  478. bool sol_evts, bool no_delay, int coalesce_wm)
  479. {
  480. struct be_mcc_wrb *wrb;
  481. struct be_cmd_req_cq_create *req;
  482. struct be_dma_mem *q_mem = &cq->dma_mem;
  483. void *ctxt;
  484. int status;
  485. spin_lock(&adapter->mbox_lock);
  486. wrb = wrb_from_mbox(adapter);
  487. req = embedded_payload(wrb);
  488. ctxt = &req->context;
  489. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  490. OPCODE_COMMON_CQ_CREATE);
  491. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  492. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  493. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  494. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  495. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  496. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  497. __ilog2_u32(cq->len/256));
  498. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  499. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  500. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  501. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  502. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  503. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
  504. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  505. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  506. status = be_mbox_notify_wait(adapter);
  507. if (!status) {
  508. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  509. cq->id = le16_to_cpu(resp->cq_id);
  510. cq->created = true;
  511. }
  512. spin_unlock(&adapter->mbox_lock);
  513. return status;
  514. }
  515. static u32 be_encoded_q_len(int q_len)
  516. {
  517. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  518. if (len_encoded == 16)
  519. len_encoded = 0;
  520. return len_encoded;
  521. }
  522. int be_cmd_mccq_create(struct be_adapter *adapter,
  523. struct be_queue_info *mccq,
  524. struct be_queue_info *cq)
  525. {
  526. struct be_mcc_wrb *wrb;
  527. struct be_cmd_req_mcc_create *req;
  528. struct be_dma_mem *q_mem = &mccq->dma_mem;
  529. void *ctxt;
  530. int status;
  531. spin_lock(&adapter->mbox_lock);
  532. wrb = wrb_from_mbox(adapter);
  533. req = embedded_payload(wrb);
  534. ctxt = &req->context;
  535. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  536. OPCODE_COMMON_MCC_CREATE);
  537. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  538. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  539. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  540. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
  541. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  542. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  543. be_encoded_q_len(mccq->len));
  544. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  545. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  546. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  547. status = be_mbox_notify_wait(adapter);
  548. if (!status) {
  549. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  550. mccq->id = le16_to_cpu(resp->id);
  551. mccq->created = true;
  552. }
  553. spin_unlock(&adapter->mbox_lock);
  554. return status;
  555. }
  556. int be_cmd_txq_create(struct be_adapter *adapter,
  557. struct be_queue_info *txq,
  558. struct be_queue_info *cq)
  559. {
  560. struct be_mcc_wrb *wrb;
  561. struct be_cmd_req_eth_tx_create *req;
  562. struct be_dma_mem *q_mem = &txq->dma_mem;
  563. void *ctxt;
  564. int status;
  565. spin_lock(&adapter->mbox_lock);
  566. wrb = wrb_from_mbox(adapter);
  567. req = embedded_payload(wrb);
  568. ctxt = &req->context;
  569. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  570. OPCODE_ETH_TX_CREATE);
  571. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  572. sizeof(*req));
  573. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  574. req->ulp_num = BE_ULP1_NUM;
  575. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  576. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  577. be_encoded_q_len(txq->len));
  578. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  579. be_pci_func(adapter));
  580. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  581. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  582. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  583. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  584. status = be_mbox_notify_wait(adapter);
  585. if (!status) {
  586. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  587. txq->id = le16_to_cpu(resp->cid);
  588. txq->created = true;
  589. }
  590. spin_unlock(&adapter->mbox_lock);
  591. return status;
  592. }
  593. /* Uses mbox */
  594. int be_cmd_rxq_create(struct be_adapter *adapter,
  595. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  596. u16 max_frame_size, u32 if_id, u32 rss)
  597. {
  598. struct be_mcc_wrb *wrb;
  599. struct be_cmd_req_eth_rx_create *req;
  600. struct be_dma_mem *q_mem = &rxq->dma_mem;
  601. int status;
  602. spin_lock(&adapter->mbox_lock);
  603. wrb = wrb_from_mbox(adapter);
  604. req = embedded_payload(wrb);
  605. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  606. OPCODE_ETH_RX_CREATE);
  607. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  608. sizeof(*req));
  609. req->cq_id = cpu_to_le16(cq_id);
  610. req->frag_size = fls(frag_size) - 1;
  611. req->num_pages = 2;
  612. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  613. req->interface_id = cpu_to_le32(if_id);
  614. req->max_frame_size = cpu_to_le16(max_frame_size);
  615. req->rss_queue = cpu_to_le32(rss);
  616. status = be_mbox_notify_wait(adapter);
  617. if (!status) {
  618. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  619. rxq->id = le16_to_cpu(resp->id);
  620. rxq->created = true;
  621. }
  622. spin_unlock(&adapter->mbox_lock);
  623. return status;
  624. }
  625. /* Generic destroyer function for all types of queues
  626. * Uses Mbox
  627. */
  628. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  629. int queue_type)
  630. {
  631. struct be_mcc_wrb *wrb;
  632. struct be_cmd_req_q_destroy *req;
  633. u8 subsys = 0, opcode = 0;
  634. int status;
  635. spin_lock(&adapter->mbox_lock);
  636. wrb = wrb_from_mbox(adapter);
  637. req = embedded_payload(wrb);
  638. switch (queue_type) {
  639. case QTYPE_EQ:
  640. subsys = CMD_SUBSYSTEM_COMMON;
  641. opcode = OPCODE_COMMON_EQ_DESTROY;
  642. break;
  643. case QTYPE_CQ:
  644. subsys = CMD_SUBSYSTEM_COMMON;
  645. opcode = OPCODE_COMMON_CQ_DESTROY;
  646. break;
  647. case QTYPE_TXQ:
  648. subsys = CMD_SUBSYSTEM_ETH;
  649. opcode = OPCODE_ETH_TX_DESTROY;
  650. break;
  651. case QTYPE_RXQ:
  652. subsys = CMD_SUBSYSTEM_ETH;
  653. opcode = OPCODE_ETH_RX_DESTROY;
  654. break;
  655. case QTYPE_MCCQ:
  656. subsys = CMD_SUBSYSTEM_COMMON;
  657. opcode = OPCODE_COMMON_MCC_DESTROY;
  658. break;
  659. default:
  660. BUG();
  661. }
  662. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  663. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  664. req->id = cpu_to_le16(q->id);
  665. status = be_mbox_notify_wait(adapter);
  666. spin_unlock(&adapter->mbox_lock);
  667. return status;
  668. }
  669. /* Create an rx filtering policy configuration on an i/f
  670. * Uses mbox
  671. */
  672. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  673. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  674. {
  675. struct be_mcc_wrb *wrb;
  676. struct be_cmd_req_if_create *req;
  677. int status;
  678. spin_lock(&adapter->mbox_lock);
  679. wrb = wrb_from_mbox(adapter);
  680. req = embedded_payload(wrb);
  681. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  682. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  683. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  684. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  685. req->capability_flags = cpu_to_le32(cap_flags);
  686. req->enable_flags = cpu_to_le32(en_flags);
  687. req->pmac_invalid = pmac_invalid;
  688. if (!pmac_invalid)
  689. memcpy(req->mac_addr, mac, ETH_ALEN);
  690. status = be_mbox_notify_wait(adapter);
  691. if (!status) {
  692. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  693. *if_handle = le32_to_cpu(resp->interface_id);
  694. if (!pmac_invalid)
  695. *pmac_id = le32_to_cpu(resp->pmac_id);
  696. }
  697. spin_unlock(&adapter->mbox_lock);
  698. return status;
  699. }
  700. /* Uses mbox */
  701. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  702. {
  703. struct be_mcc_wrb *wrb;
  704. struct be_cmd_req_if_destroy *req;
  705. int status;
  706. spin_lock(&adapter->mbox_lock);
  707. wrb = wrb_from_mbox(adapter);
  708. req = embedded_payload(wrb);
  709. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  710. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  711. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  712. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  713. req->interface_id = cpu_to_le32(interface_id);
  714. status = be_mbox_notify_wait(adapter);
  715. spin_unlock(&adapter->mbox_lock);
  716. return status;
  717. }
  718. /* Get stats is a non embedded command: the request is not embedded inside
  719. * WRB but is a separate dma memory block
  720. * Uses asynchronous MCC
  721. */
  722. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  723. {
  724. struct be_mcc_wrb *wrb;
  725. struct be_cmd_req_get_stats *req;
  726. struct be_sge *sge;
  727. int status = 0;
  728. spin_lock_bh(&adapter->mcc_lock);
  729. wrb = wrb_from_mccq(adapter);
  730. if (!wrb) {
  731. status = -EBUSY;
  732. goto err;
  733. }
  734. req = nonemb_cmd->va;
  735. sge = nonembedded_sgl(wrb);
  736. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  737. OPCODE_ETH_GET_STATISTICS);
  738. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  739. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  740. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  741. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  742. sge->len = cpu_to_le32(nonemb_cmd->size);
  743. be_mcc_notify(adapter);
  744. err:
  745. spin_unlock_bh(&adapter->mcc_lock);
  746. return status;
  747. }
  748. /* Uses synchronous mcc */
  749. int be_cmd_link_status_query(struct be_adapter *adapter,
  750. bool *link_up, u8 *mac_speed, u16 *link_speed)
  751. {
  752. struct be_mcc_wrb *wrb;
  753. struct be_cmd_req_link_status *req;
  754. int status;
  755. spin_lock_bh(&adapter->mcc_lock);
  756. wrb = wrb_from_mccq(adapter);
  757. if (!wrb) {
  758. status = -EBUSY;
  759. goto err;
  760. }
  761. req = embedded_payload(wrb);
  762. *link_up = false;
  763. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  764. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  765. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  766. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  767. status = be_mcc_notify_wait(adapter);
  768. if (!status) {
  769. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  770. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  771. *link_up = true;
  772. *link_speed = le16_to_cpu(resp->link_speed);
  773. *mac_speed = resp->mac_speed;
  774. }
  775. }
  776. err:
  777. spin_unlock_bh(&adapter->mcc_lock);
  778. return status;
  779. }
  780. /* Uses Mbox */
  781. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  782. {
  783. struct be_mcc_wrb *wrb;
  784. struct be_cmd_req_get_fw_version *req;
  785. int status;
  786. spin_lock(&adapter->mbox_lock);
  787. wrb = wrb_from_mbox(adapter);
  788. req = embedded_payload(wrb);
  789. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  790. OPCODE_COMMON_GET_FW_VERSION);
  791. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  792. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  793. status = be_mbox_notify_wait(adapter);
  794. if (!status) {
  795. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  796. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  797. }
  798. spin_unlock(&adapter->mbox_lock);
  799. return status;
  800. }
  801. /* set the EQ delay interval of an EQ to specified value
  802. * Uses async mcc
  803. */
  804. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  805. {
  806. struct be_mcc_wrb *wrb;
  807. struct be_cmd_req_modify_eq_delay *req;
  808. int status = 0;
  809. spin_lock_bh(&adapter->mcc_lock);
  810. wrb = wrb_from_mccq(adapter);
  811. if (!wrb) {
  812. status = -EBUSY;
  813. goto err;
  814. }
  815. req = embedded_payload(wrb);
  816. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  817. OPCODE_COMMON_MODIFY_EQ_DELAY);
  818. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  819. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  820. req->num_eq = cpu_to_le32(1);
  821. req->delay[0].eq_id = cpu_to_le32(eq_id);
  822. req->delay[0].phase = 0;
  823. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  824. be_mcc_notify(adapter);
  825. err:
  826. spin_unlock_bh(&adapter->mcc_lock);
  827. return status;
  828. }
  829. /* Uses sycnhronous mcc */
  830. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  831. u32 num, bool untagged, bool promiscuous)
  832. {
  833. struct be_mcc_wrb *wrb;
  834. struct be_cmd_req_vlan_config *req;
  835. int status;
  836. spin_lock_bh(&adapter->mcc_lock);
  837. wrb = wrb_from_mccq(adapter);
  838. if (!wrb) {
  839. status = -EBUSY;
  840. goto err;
  841. }
  842. req = embedded_payload(wrb);
  843. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  844. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  845. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  846. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  847. req->interface_id = if_id;
  848. req->promiscuous = promiscuous;
  849. req->untagged = untagged;
  850. req->num_vlan = num;
  851. if (!promiscuous) {
  852. memcpy(req->normal_vlan, vtag_array,
  853. req->num_vlan * sizeof(vtag_array[0]));
  854. }
  855. status = be_mcc_notify_wait(adapter);
  856. err:
  857. spin_unlock_bh(&adapter->mcc_lock);
  858. return status;
  859. }
  860. /* Uses MCC for this command as it may be called in BH context
  861. * Uses synchronous mcc
  862. */
  863. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  864. {
  865. struct be_mcc_wrb *wrb;
  866. struct be_cmd_req_promiscuous_config *req;
  867. int status;
  868. spin_lock_bh(&adapter->mcc_lock);
  869. wrb = wrb_from_mccq(adapter);
  870. if (!wrb) {
  871. status = -EBUSY;
  872. goto err;
  873. }
  874. req = embedded_payload(wrb);
  875. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  876. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  877. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  878. if (port_num)
  879. req->port1_promiscuous = en;
  880. else
  881. req->port0_promiscuous = en;
  882. status = be_mcc_notify_wait(adapter);
  883. err:
  884. spin_unlock_bh(&adapter->mcc_lock);
  885. return status;
  886. }
  887. /*
  888. * Uses MCC for this command as it may be called in BH context
  889. * (mc == NULL) => multicast promiscous
  890. */
  891. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  892. struct dev_mc_list *mc_list, u32 mc_count,
  893. struct be_dma_mem *mem)
  894. {
  895. struct be_mcc_wrb *wrb;
  896. struct be_cmd_req_mcast_mac_config *req = mem->va;
  897. struct be_sge *sge;
  898. int status;
  899. spin_lock_bh(&adapter->mcc_lock);
  900. wrb = wrb_from_mccq(adapter);
  901. if (!wrb) {
  902. status = -EBUSY;
  903. goto err;
  904. }
  905. sge = nonembedded_sgl(wrb);
  906. memset(req, 0, sizeof(*req));
  907. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  908. OPCODE_COMMON_NTWK_MULTICAST_SET);
  909. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  910. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  911. sge->len = cpu_to_le32(mem->size);
  912. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  913. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  914. req->interface_id = if_id;
  915. if (mc_list) {
  916. int i;
  917. struct dev_mc_list *mc;
  918. req->num_mac = cpu_to_le16(mc_count);
  919. for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
  920. memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
  921. } else {
  922. req->promiscuous = 1;
  923. }
  924. status = be_mcc_notify_wait(adapter);
  925. err:
  926. spin_unlock_bh(&adapter->mcc_lock);
  927. return status;
  928. }
  929. /* Uses synchrounous mcc */
  930. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  931. {
  932. struct be_mcc_wrb *wrb;
  933. struct be_cmd_req_set_flow_control *req;
  934. int status;
  935. spin_lock_bh(&adapter->mcc_lock);
  936. wrb = wrb_from_mccq(adapter);
  937. if (!wrb) {
  938. status = -EBUSY;
  939. goto err;
  940. }
  941. req = embedded_payload(wrb);
  942. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  943. OPCODE_COMMON_SET_FLOW_CONTROL);
  944. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  945. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  946. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  947. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  948. status = be_mcc_notify_wait(adapter);
  949. err:
  950. spin_unlock_bh(&adapter->mcc_lock);
  951. return status;
  952. }
  953. /* Uses sycn mcc */
  954. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  955. {
  956. struct be_mcc_wrb *wrb;
  957. struct be_cmd_req_get_flow_control *req;
  958. int status;
  959. spin_lock_bh(&adapter->mcc_lock);
  960. wrb = wrb_from_mccq(adapter);
  961. if (!wrb) {
  962. status = -EBUSY;
  963. goto err;
  964. }
  965. req = embedded_payload(wrb);
  966. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  967. OPCODE_COMMON_GET_FLOW_CONTROL);
  968. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  969. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  970. status = be_mcc_notify_wait(adapter);
  971. if (!status) {
  972. struct be_cmd_resp_get_flow_control *resp =
  973. embedded_payload(wrb);
  974. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  975. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  976. }
  977. err:
  978. spin_unlock_bh(&adapter->mcc_lock);
  979. return status;
  980. }
  981. /* Uses mbox */
  982. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
  983. {
  984. struct be_mcc_wrb *wrb;
  985. struct be_cmd_req_query_fw_cfg *req;
  986. int status;
  987. spin_lock(&adapter->mbox_lock);
  988. wrb = wrb_from_mbox(adapter);
  989. req = embedded_payload(wrb);
  990. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  991. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  992. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  993. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  994. status = be_mbox_notify_wait(adapter);
  995. if (!status) {
  996. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  997. *port_num = le32_to_cpu(resp->phys_port);
  998. *cap = le32_to_cpu(resp->function_cap);
  999. }
  1000. spin_unlock(&adapter->mbox_lock);
  1001. return status;
  1002. }
  1003. /* Uses mbox */
  1004. int be_cmd_reset_function(struct be_adapter *adapter)
  1005. {
  1006. struct be_mcc_wrb *wrb;
  1007. struct be_cmd_req_hdr *req;
  1008. int status;
  1009. spin_lock(&adapter->mbox_lock);
  1010. wrb = wrb_from_mbox(adapter);
  1011. req = embedded_payload(wrb);
  1012. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1013. OPCODE_COMMON_FUNCTION_RESET);
  1014. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1015. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1016. status = be_mbox_notify_wait(adapter);
  1017. spin_unlock(&adapter->mbox_lock);
  1018. return status;
  1019. }
  1020. /* Uses sync mcc */
  1021. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1022. u8 bcn, u8 sts, u8 state)
  1023. {
  1024. struct be_mcc_wrb *wrb;
  1025. struct be_cmd_req_enable_disable_beacon *req;
  1026. int status;
  1027. spin_lock_bh(&adapter->mcc_lock);
  1028. wrb = wrb_from_mccq(adapter);
  1029. if (!wrb) {
  1030. status = -EBUSY;
  1031. goto err;
  1032. }
  1033. req = embedded_payload(wrb);
  1034. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1035. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1036. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1037. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1038. req->port_num = port_num;
  1039. req->beacon_state = state;
  1040. req->beacon_duration = bcn;
  1041. req->status_duration = sts;
  1042. status = be_mcc_notify_wait(adapter);
  1043. err:
  1044. spin_unlock_bh(&adapter->mcc_lock);
  1045. return status;
  1046. }
  1047. /* Uses sync mcc */
  1048. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1049. {
  1050. struct be_mcc_wrb *wrb;
  1051. struct be_cmd_req_get_beacon_state *req;
  1052. int status;
  1053. spin_lock_bh(&adapter->mcc_lock);
  1054. wrb = wrb_from_mccq(adapter);
  1055. if (!wrb) {
  1056. status = -EBUSY;
  1057. goto err;
  1058. }
  1059. req = embedded_payload(wrb);
  1060. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1061. OPCODE_COMMON_GET_BEACON_STATE);
  1062. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1063. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1064. req->port_num = port_num;
  1065. status = be_mcc_notify_wait(adapter);
  1066. if (!status) {
  1067. struct be_cmd_resp_get_beacon_state *resp =
  1068. embedded_payload(wrb);
  1069. *state = resp->beacon_state;
  1070. }
  1071. err:
  1072. spin_unlock_bh(&adapter->mcc_lock);
  1073. return status;
  1074. }
  1075. /* Uses sync mcc */
  1076. int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  1077. u8 *connector)
  1078. {
  1079. struct be_mcc_wrb *wrb;
  1080. struct be_cmd_req_port_type *req;
  1081. int status;
  1082. spin_lock_bh(&adapter->mcc_lock);
  1083. wrb = wrb_from_mccq(adapter);
  1084. if (!wrb) {
  1085. status = -EBUSY;
  1086. goto err;
  1087. }
  1088. req = embedded_payload(wrb);
  1089. be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
  1090. OPCODE_COMMON_READ_TRANSRECV_DATA);
  1091. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1092. OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
  1093. req->port = cpu_to_le32(port);
  1094. req->page_num = cpu_to_le32(TR_PAGE_A0);
  1095. status = be_mcc_notify_wait(adapter);
  1096. if (!status) {
  1097. struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
  1098. *connector = resp->data.connector;
  1099. }
  1100. err:
  1101. spin_unlock_bh(&adapter->mcc_lock);
  1102. return status;
  1103. }
  1104. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1105. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1106. {
  1107. struct be_mcc_wrb *wrb;
  1108. struct be_cmd_write_flashrom *req = cmd->va;
  1109. struct be_sge *sge;
  1110. int status;
  1111. spin_lock_bh(&adapter->mcc_lock);
  1112. wrb = wrb_from_mccq(adapter);
  1113. if (!wrb) {
  1114. status = -EBUSY;
  1115. goto err;
  1116. }
  1117. req = cmd->va;
  1118. sge = nonembedded_sgl(wrb);
  1119. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1120. OPCODE_COMMON_WRITE_FLASHROM);
  1121. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1122. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1123. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1124. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1125. sge->len = cpu_to_le32(cmd->size);
  1126. req->params.op_type = cpu_to_le32(flash_type);
  1127. req->params.op_code = cpu_to_le32(flash_opcode);
  1128. req->params.data_buf_size = cpu_to_le32(buf_size);
  1129. status = be_mcc_notify_wait(adapter);
  1130. err:
  1131. spin_unlock_bh(&adapter->mcc_lock);
  1132. return status;
  1133. }
  1134. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc)
  1135. {
  1136. struct be_mcc_wrb *wrb;
  1137. struct be_cmd_write_flashrom *req;
  1138. int status;
  1139. spin_lock_bh(&adapter->mcc_lock);
  1140. wrb = wrb_from_mccq(adapter);
  1141. if (!wrb) {
  1142. status = -EBUSY;
  1143. goto err;
  1144. }
  1145. req = embedded_payload(wrb);
  1146. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1147. OPCODE_COMMON_READ_FLASHROM);
  1148. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1149. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1150. req->params.op_type = cpu_to_le32(FLASHROM_TYPE_REDBOOT);
  1151. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1152. req->params.offset = 0x3FFFC;
  1153. req->params.data_buf_size = 0x4;
  1154. status = be_mcc_notify_wait(adapter);
  1155. if (!status)
  1156. memcpy(flashed_crc, req->params.data_buf, 4);
  1157. err:
  1158. spin_unlock_bh(&adapter->mcc_lock);
  1159. return status;
  1160. }
  1161. extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1162. struct be_dma_mem *nonemb_cmd)
  1163. {
  1164. struct be_mcc_wrb *wrb;
  1165. struct be_cmd_req_acpi_wol_magic_config *req;
  1166. struct be_sge *sge;
  1167. int status;
  1168. spin_lock_bh(&adapter->mcc_lock);
  1169. wrb = wrb_from_mccq(adapter);
  1170. if (!wrb) {
  1171. status = -EBUSY;
  1172. goto err;
  1173. }
  1174. req = nonemb_cmd->va;
  1175. sge = nonembedded_sgl(wrb);
  1176. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1177. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1178. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1179. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1180. memcpy(req->magic_mac, mac, ETH_ALEN);
  1181. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1182. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1183. sge->len = cpu_to_le32(nonemb_cmd->size);
  1184. status = be_mcc_notify_wait(adapter);
  1185. err:
  1186. spin_unlock_bh(&adapter->mcc_lock);
  1187. return status;
  1188. }
  1189. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1190. u8 loopback_type, u8 enable)
  1191. {
  1192. struct be_mcc_wrb *wrb;
  1193. struct be_cmd_req_set_lmode *req;
  1194. int status;
  1195. spin_lock_bh(&adapter->mcc_lock);
  1196. wrb = wrb_from_mccq(adapter);
  1197. if (!wrb) {
  1198. status = -EBUSY;
  1199. goto err;
  1200. }
  1201. req = embedded_payload(wrb);
  1202. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1203. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1204. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1205. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1206. sizeof(*req));
  1207. req->src_port = port_num;
  1208. req->dest_port = port_num;
  1209. req->loopback_type = loopback_type;
  1210. req->loopback_state = enable;
  1211. status = be_mcc_notify_wait(adapter);
  1212. err:
  1213. spin_unlock_bh(&adapter->mcc_lock);
  1214. return status;
  1215. }
  1216. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1217. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1218. {
  1219. struct be_mcc_wrb *wrb;
  1220. struct be_cmd_req_loopback_test *req;
  1221. int status;
  1222. spin_lock_bh(&adapter->mcc_lock);
  1223. wrb = wrb_from_mccq(adapter);
  1224. if (!wrb) {
  1225. status = -EBUSY;
  1226. goto err;
  1227. }
  1228. req = embedded_payload(wrb);
  1229. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1230. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1231. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1232. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1233. req->hdr.timeout = 4;
  1234. req->pattern = cpu_to_le64(pattern);
  1235. req->src_port = cpu_to_le32(port_num);
  1236. req->dest_port = cpu_to_le32(port_num);
  1237. req->pkt_size = cpu_to_le32(pkt_size);
  1238. req->num_pkts = cpu_to_le32(num_pkts);
  1239. req->loopback_type = cpu_to_le32(loopback_type);
  1240. status = be_mcc_notify_wait(adapter);
  1241. if (!status) {
  1242. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1243. status = le32_to_cpu(resp->status);
  1244. }
  1245. err:
  1246. spin_unlock_bh(&adapter->mcc_lock);
  1247. return status;
  1248. }
  1249. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1250. u32 byte_cnt, struct be_dma_mem *cmd)
  1251. {
  1252. struct be_mcc_wrb *wrb;
  1253. struct be_cmd_req_ddrdma_test *req;
  1254. struct be_sge *sge;
  1255. int status;
  1256. int i, j = 0;
  1257. spin_lock_bh(&adapter->mcc_lock);
  1258. wrb = wrb_from_mccq(adapter);
  1259. if (!wrb) {
  1260. status = -EBUSY;
  1261. goto err;
  1262. }
  1263. req = cmd->va;
  1264. sge = nonembedded_sgl(wrb);
  1265. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1266. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1267. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1268. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1269. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1270. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1271. sge->len = cpu_to_le32(cmd->size);
  1272. req->pattern = cpu_to_le64(pattern);
  1273. req->byte_count = cpu_to_le32(byte_cnt);
  1274. for (i = 0; i < byte_cnt; i++) {
  1275. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1276. j++;
  1277. if (j > 7)
  1278. j = 0;
  1279. }
  1280. status = be_mcc_notify_wait(adapter);
  1281. if (!status) {
  1282. struct be_cmd_resp_ddrdma_test *resp;
  1283. resp = cmd->va;
  1284. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1285. resp->snd_err) {
  1286. status = -1;
  1287. }
  1288. }
  1289. err:
  1290. spin_unlock_bh(&adapter->mcc_lock);
  1291. return status;
  1292. }