ata_piix.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SCC = 0x0A, /* sub-class code register */
  101. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  102. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  103. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  104. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  105. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  106. /* combined mode. if set, PATA is channel 0.
  107. * if clear, PATA is channel 1.
  108. */
  109. PIIX_PORT_ENABLED = (1 << 0),
  110. PIIX_PORT_PRESENT = (1 << 4),
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* controller IDs */
  114. piix_pata_mwdma = 0, /* PIIX3 MWDMA only */
  115. piix_pata_33, /* PIIX4 at 33Mhz */
  116. ich_pata_33, /* ICH up to UDMA 33 only */
  117. ich_pata_66, /* ICH up to 66 Mhz */
  118. ich_pata_100, /* ICH up to UDMA 100 */
  119. ich5_sata,
  120. ich6_sata,
  121. ich6_sata_ahci,
  122. ich6m_sata_ahci,
  123. ich8_sata_ahci,
  124. ich8_2port_sata,
  125. ich8m_apple_sata_ahci, /* locks up on second port enable */
  126. tolapai_sata_ahci,
  127. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  128. /* constants for mapping table */
  129. P0 = 0, /* port 0 */
  130. P1 = 1, /* port 1 */
  131. P2 = 2, /* port 2 */
  132. P3 = 3, /* port 3 */
  133. IDE = -1, /* IDE */
  134. NA = -2, /* not avaliable */
  135. RV = -3, /* reserved */
  136. PIIX_AHCI_DEVICE = 6,
  137. /* host->flags bits */
  138. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  139. };
  140. struct piix_map_db {
  141. const u32 mask;
  142. const u16 port_enable;
  143. const int map[][4];
  144. };
  145. struct piix_host_priv {
  146. const int *map;
  147. };
  148. static int piix_init_one(struct pci_dev *pdev,
  149. const struct pci_device_id *ent);
  150. static void piix_pata_error_handler(struct ata_port *ap);
  151. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  152. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  153. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  154. static int ich_pata_cable_detect(struct ata_port *ap);
  155. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  156. #ifdef CONFIG_PM
  157. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  158. static int piix_pci_device_resume(struct pci_dev *pdev);
  159. #endif
  160. static unsigned int in_module_init = 1;
  161. static const struct pci_device_id piix_pci_tbl[] = {
  162. /* Intel PIIX3 for the 430HX etc */
  163. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  164. /* VMware ICH4 */
  165. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  166. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  167. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  168. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  169. /* Intel PIIX4 */
  170. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  171. /* Intel PIIX4 */
  172. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  173. /* Intel PIIX */
  174. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  175. /* Intel ICH (i810, i815, i840) UDMA 66*/
  176. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  177. /* Intel ICH0 : UDMA 33*/
  178. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  179. /* Intel ICH2M */
  180. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  181. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  182. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* Intel ICH3M */
  184. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  185. /* Intel ICH3 (E7500/1) UDMA 100 */
  186. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  188. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH5 */
  191. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* C-ICH (i810E2) */
  193. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  195. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. /* ICH6 (and 6) (i915) UDMA 100 */
  197. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  198. /* ICH7/7-R (i945, i975) UDMA 100*/
  199. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* ICH8 Mobile PATA Controller */
  202. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* NOTE: The following PCI ids must be kept in sync with the
  204. * list in drivers/pci/quirks.c.
  205. */
  206. /* 82801EB (ICH5) */
  207. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  208. /* 82801EB (ICH5) */
  209. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  210. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  211. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  212. /* 6300ESB pretending RAID */
  213. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  214. /* 82801FB/FW (ICH6/ICH6W) */
  215. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  216. /* 82801FR/FRW (ICH6R/ICH6RW) */
  217. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  218. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  219. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  220. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  221. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  222. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  223. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  224. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  225. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  226. /* SATA Controller 1 IDE (ICH8) */
  227. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  228. /* SATA Controller 2 IDE (ICH8) */
  229. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  230. /* Mobile SATA Controller IDE (ICH8M) */
  231. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  232. /* Mobile SATA Controller IDE (ICH8M), Apple */
  233. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
  234. /* SATA Controller IDE (ICH9) */
  235. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  236. /* SATA Controller IDE (ICH9) */
  237. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  238. /* SATA Controller IDE (ICH9) */
  239. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  240. /* SATA Controller IDE (ICH9M) */
  241. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  242. /* SATA Controller IDE (ICH9M) */
  243. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  244. /* SATA Controller IDE (ICH9M) */
  245. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  246. /* SATA Controller IDE (Tolapai) */
  247. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
  248. { } /* terminate list */
  249. };
  250. static struct pci_driver piix_pci_driver = {
  251. .name = DRV_NAME,
  252. .id_table = piix_pci_tbl,
  253. .probe = piix_init_one,
  254. .remove = ata_pci_remove_one,
  255. #ifdef CONFIG_PM
  256. .suspend = piix_pci_device_suspend,
  257. .resume = piix_pci_device_resume,
  258. #endif
  259. };
  260. static struct scsi_host_template piix_sht = {
  261. .module = THIS_MODULE,
  262. .name = DRV_NAME,
  263. .ioctl = ata_scsi_ioctl,
  264. .queuecommand = ata_scsi_queuecmd,
  265. .can_queue = ATA_DEF_QUEUE,
  266. .this_id = ATA_SHT_THIS_ID,
  267. .sg_tablesize = LIBATA_MAX_PRD,
  268. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  269. .emulated = ATA_SHT_EMULATED,
  270. .use_clustering = ATA_SHT_USE_CLUSTERING,
  271. .proc_name = DRV_NAME,
  272. .dma_boundary = ATA_DMA_BOUNDARY,
  273. .slave_configure = ata_scsi_slave_config,
  274. .slave_destroy = ata_scsi_slave_destroy,
  275. .bios_param = ata_std_bios_param,
  276. };
  277. static const struct ata_port_operations piix_pata_ops = {
  278. .set_piomode = piix_set_piomode,
  279. .set_dmamode = piix_set_dmamode,
  280. .mode_filter = ata_pci_default_filter,
  281. .tf_load = ata_tf_load,
  282. .tf_read = ata_tf_read,
  283. .check_status = ata_check_status,
  284. .exec_command = ata_exec_command,
  285. .dev_select = ata_std_dev_select,
  286. .bmdma_setup = ata_bmdma_setup,
  287. .bmdma_start = ata_bmdma_start,
  288. .bmdma_stop = ata_bmdma_stop,
  289. .bmdma_status = ata_bmdma_status,
  290. .qc_prep = ata_qc_prep,
  291. .qc_issue = ata_qc_issue_prot,
  292. .data_xfer = ata_data_xfer,
  293. .freeze = ata_bmdma_freeze,
  294. .thaw = ata_bmdma_thaw,
  295. .error_handler = piix_pata_error_handler,
  296. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  297. .cable_detect = ata_cable_40wire,
  298. .irq_handler = ata_interrupt,
  299. .irq_clear = ata_bmdma_irq_clear,
  300. .irq_on = ata_irq_on,
  301. .port_start = ata_port_start,
  302. };
  303. static const struct ata_port_operations ich_pata_ops = {
  304. .set_piomode = piix_set_piomode,
  305. .set_dmamode = ich_set_dmamode,
  306. .mode_filter = ata_pci_default_filter,
  307. .tf_load = ata_tf_load,
  308. .tf_read = ata_tf_read,
  309. .check_status = ata_check_status,
  310. .exec_command = ata_exec_command,
  311. .dev_select = ata_std_dev_select,
  312. .bmdma_setup = ata_bmdma_setup,
  313. .bmdma_start = ata_bmdma_start,
  314. .bmdma_stop = ata_bmdma_stop,
  315. .bmdma_status = ata_bmdma_status,
  316. .qc_prep = ata_qc_prep,
  317. .qc_issue = ata_qc_issue_prot,
  318. .data_xfer = ata_data_xfer,
  319. .freeze = ata_bmdma_freeze,
  320. .thaw = ata_bmdma_thaw,
  321. .error_handler = piix_pata_error_handler,
  322. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  323. .cable_detect = ich_pata_cable_detect,
  324. .irq_handler = ata_interrupt,
  325. .irq_clear = ata_bmdma_irq_clear,
  326. .irq_on = ata_irq_on,
  327. .port_start = ata_port_start,
  328. };
  329. static const struct ata_port_operations piix_sata_ops = {
  330. .tf_load = ata_tf_load,
  331. .tf_read = ata_tf_read,
  332. .check_status = ata_check_status,
  333. .exec_command = ata_exec_command,
  334. .dev_select = ata_std_dev_select,
  335. .bmdma_setup = ata_bmdma_setup,
  336. .bmdma_start = ata_bmdma_start,
  337. .bmdma_stop = ata_bmdma_stop,
  338. .bmdma_status = ata_bmdma_status,
  339. .qc_prep = ata_qc_prep,
  340. .qc_issue = ata_qc_issue_prot,
  341. .data_xfer = ata_data_xfer,
  342. .freeze = ata_bmdma_freeze,
  343. .thaw = ata_bmdma_thaw,
  344. .error_handler = ata_bmdma_error_handler,
  345. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  346. .irq_handler = ata_interrupt,
  347. .irq_clear = ata_bmdma_irq_clear,
  348. .irq_on = ata_irq_on,
  349. .port_start = ata_port_start,
  350. };
  351. static const struct ata_port_operations piix_vmw_ops = {
  352. .set_piomode = piix_set_piomode,
  353. .set_dmamode = piix_set_dmamode,
  354. .mode_filter = ata_pci_default_filter,
  355. .tf_load = ata_tf_load,
  356. .tf_read = ata_tf_read,
  357. .check_status = ata_check_status,
  358. .exec_command = ata_exec_command,
  359. .dev_select = ata_std_dev_select,
  360. .bmdma_setup = ata_bmdma_setup,
  361. .bmdma_start = ata_bmdma_start,
  362. .bmdma_stop = ata_bmdma_stop,
  363. .bmdma_status = piix_vmw_bmdma_status,
  364. .qc_prep = ata_qc_prep,
  365. .qc_issue = ata_qc_issue_prot,
  366. .data_xfer = ata_data_xfer,
  367. .freeze = ata_bmdma_freeze,
  368. .thaw = ata_bmdma_thaw,
  369. .error_handler = piix_pata_error_handler,
  370. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  371. .cable_detect = ata_cable_40wire,
  372. .irq_handler = ata_interrupt,
  373. .irq_clear = ata_bmdma_irq_clear,
  374. .irq_on = ata_irq_on,
  375. .port_start = ata_port_start,
  376. };
  377. static const struct piix_map_db ich5_map_db = {
  378. .mask = 0x7,
  379. .port_enable = 0x3,
  380. .map = {
  381. /* PM PS SM SS MAP */
  382. { P0, NA, P1, NA }, /* 000b */
  383. { P1, NA, P0, NA }, /* 001b */
  384. { RV, RV, RV, RV },
  385. { RV, RV, RV, RV },
  386. { P0, P1, IDE, IDE }, /* 100b */
  387. { P1, P0, IDE, IDE }, /* 101b */
  388. { IDE, IDE, P0, P1 }, /* 110b */
  389. { IDE, IDE, P1, P0 }, /* 111b */
  390. },
  391. };
  392. static const struct piix_map_db ich6_map_db = {
  393. .mask = 0x3,
  394. .port_enable = 0xf,
  395. .map = {
  396. /* PM PS SM SS MAP */
  397. { P0, P2, P1, P3 }, /* 00b */
  398. { IDE, IDE, P1, P3 }, /* 01b */
  399. { P0, P2, IDE, IDE }, /* 10b */
  400. { RV, RV, RV, RV },
  401. },
  402. };
  403. static const struct piix_map_db ich6m_map_db = {
  404. .mask = 0x3,
  405. .port_enable = 0x5,
  406. /* Map 01b isn't specified in the doc but some notebooks use
  407. * it anyway. MAP 01b have been spotted on both ICH6M and
  408. * ICH7M.
  409. */
  410. .map = {
  411. /* PM PS SM SS MAP */
  412. { P0, P2, NA, NA }, /* 00b */
  413. { IDE, IDE, P1, P3 }, /* 01b */
  414. { P0, P2, IDE, IDE }, /* 10b */
  415. { RV, RV, RV, RV },
  416. },
  417. };
  418. static const struct piix_map_db ich8_map_db = {
  419. .mask = 0x3,
  420. .port_enable = 0xf,
  421. .map = {
  422. /* PM PS SM SS MAP */
  423. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  424. { RV, RV, RV, RV },
  425. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  426. { RV, RV, RV, RV },
  427. },
  428. };
  429. static const struct piix_map_db ich8_2port_map_db = {
  430. .mask = 0x3,
  431. .port_enable = 0x3,
  432. .map = {
  433. /* PM PS SM SS MAP */
  434. { P0, NA, P1, NA }, /* 00b */
  435. { RV, RV, RV, RV }, /* 01b */
  436. { RV, RV, RV, RV }, /* 10b */
  437. { RV, RV, RV, RV },
  438. },
  439. };
  440. static const struct piix_map_db ich8m_apple_map_db = {
  441. .mask = 0x3,
  442. .port_enable = 0x1,
  443. .map = {
  444. /* PM PS SM SS MAP */
  445. { P0, NA, NA, NA }, /* 00b */
  446. { RV, RV, RV, RV },
  447. { P0, P2, IDE, IDE }, /* 10b */
  448. { RV, RV, RV, RV },
  449. },
  450. };
  451. static const struct piix_map_db tolapai_map_db = {
  452. .mask = 0x3,
  453. .port_enable = 0x3,
  454. .map = {
  455. /* PM PS SM SS MAP */
  456. { P0, NA, P1, NA }, /* 00b */
  457. { RV, RV, RV, RV }, /* 01b */
  458. { RV, RV, RV, RV }, /* 10b */
  459. { RV, RV, RV, RV },
  460. },
  461. };
  462. static const struct piix_map_db *piix_map_db_table[] = {
  463. [ich5_sata] = &ich5_map_db,
  464. [ich6_sata] = &ich6_map_db,
  465. [ich6_sata_ahci] = &ich6_map_db,
  466. [ich6m_sata_ahci] = &ich6m_map_db,
  467. [ich8_sata_ahci] = &ich8_map_db,
  468. [ich8_2port_sata] = &ich8_2port_map_db,
  469. [ich8m_apple_sata_ahci] = &ich8m_apple_map_db,
  470. [tolapai_sata_ahci] = &tolapai_map_db,
  471. };
  472. static struct ata_port_info piix_port_info[] = {
  473. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  474. {
  475. .sht = &piix_sht,
  476. .flags = PIIX_PATA_FLAGS,
  477. .pio_mask = 0x1f, /* pio0-4 */
  478. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  479. .port_ops = &piix_pata_ops,
  480. },
  481. [piix_pata_33] = /* PIIX4 at 33MHz */
  482. {
  483. .sht = &piix_sht,
  484. .flags = PIIX_PATA_FLAGS,
  485. .pio_mask = 0x1f, /* pio0-4 */
  486. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  487. .udma_mask = ATA_UDMA_MASK_40C,
  488. .port_ops = &piix_pata_ops,
  489. },
  490. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  491. {
  492. .sht = &piix_sht,
  493. .flags = PIIX_PATA_FLAGS,
  494. .pio_mask = 0x1f, /* pio 0-4 */
  495. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  496. .udma_mask = ATA_UDMA2, /* UDMA33 */
  497. .port_ops = &ich_pata_ops,
  498. },
  499. [ich_pata_66] = /* ICH controllers up to 66MHz */
  500. {
  501. .sht = &piix_sht,
  502. .flags = PIIX_PATA_FLAGS,
  503. .pio_mask = 0x1f, /* pio 0-4 */
  504. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  505. .udma_mask = ATA_UDMA4,
  506. .port_ops = &ich_pata_ops,
  507. },
  508. [ich_pata_100] =
  509. {
  510. .sht = &piix_sht,
  511. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  512. .pio_mask = 0x1f, /* pio0-4 */
  513. .mwdma_mask = 0x06, /* mwdma1-2 */
  514. .udma_mask = ATA_UDMA5, /* udma0-5 */
  515. .port_ops = &ich_pata_ops,
  516. },
  517. [ich5_sata] =
  518. {
  519. .sht = &piix_sht,
  520. .flags = PIIX_SATA_FLAGS,
  521. .pio_mask = 0x1f, /* pio0-4 */
  522. .mwdma_mask = 0x07, /* mwdma0-2 */
  523. .udma_mask = ATA_UDMA6,
  524. .port_ops = &piix_sata_ops,
  525. },
  526. [ich6_sata] =
  527. {
  528. .sht = &piix_sht,
  529. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  530. .pio_mask = 0x1f, /* pio0-4 */
  531. .mwdma_mask = 0x07, /* mwdma0-2 */
  532. .udma_mask = ATA_UDMA6,
  533. .port_ops = &piix_sata_ops,
  534. },
  535. [ich6_sata_ahci] =
  536. {
  537. .sht = &piix_sht,
  538. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  539. PIIX_FLAG_AHCI,
  540. .pio_mask = 0x1f, /* pio0-4 */
  541. .mwdma_mask = 0x07, /* mwdma0-2 */
  542. .udma_mask = ATA_UDMA6,
  543. .port_ops = &piix_sata_ops,
  544. },
  545. [ich6m_sata_ahci] =
  546. {
  547. .sht = &piix_sht,
  548. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  549. PIIX_FLAG_AHCI,
  550. .pio_mask = 0x1f, /* pio0-4 */
  551. .mwdma_mask = 0x07, /* mwdma0-2 */
  552. .udma_mask = ATA_UDMA6,
  553. .port_ops = &piix_sata_ops,
  554. },
  555. [ich8_sata_ahci] =
  556. {
  557. .sht = &piix_sht,
  558. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  559. PIIX_FLAG_AHCI,
  560. .pio_mask = 0x1f, /* pio0-4 */
  561. .mwdma_mask = 0x07, /* mwdma0-2 */
  562. .udma_mask = ATA_UDMA6,
  563. .port_ops = &piix_sata_ops,
  564. },
  565. [ich8_2port_sata] =
  566. {
  567. .sht = &piix_sht,
  568. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  569. PIIX_FLAG_AHCI,
  570. .pio_mask = 0x1f, /* pio0-4 */
  571. .mwdma_mask = 0x07, /* mwdma0-2 */
  572. .udma_mask = ATA_UDMA6,
  573. .port_ops = &piix_sata_ops,
  574. },
  575. [tolapai_sata_ahci] =
  576. {
  577. .sht = &piix_sht,
  578. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  579. PIIX_FLAG_AHCI,
  580. .pio_mask = 0x1f, /* pio0-4 */
  581. .mwdma_mask = 0x07, /* mwdma0-2 */
  582. .udma_mask = ATA_UDMA6,
  583. .port_ops = &piix_sata_ops,
  584. },
  585. [ich8m_apple_sata_ahci] =
  586. {
  587. .sht = &piix_sht,
  588. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  589. PIIX_FLAG_AHCI,
  590. .pio_mask = 0x1f, /* pio0-4 */
  591. .mwdma_mask = 0x07, /* mwdma0-2 */
  592. .udma_mask = ATA_UDMA6,
  593. .port_ops = &piix_sata_ops,
  594. },
  595. [piix_pata_vmw] =
  596. {
  597. .sht = &piix_sht,
  598. .flags = PIIX_PATA_FLAGS,
  599. .pio_mask = 0x1f, /* pio0-4 */
  600. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  601. .udma_mask = ATA_UDMA_MASK_40C,
  602. .port_ops = &piix_vmw_ops,
  603. },
  604. };
  605. static struct pci_bits piix_enable_bits[] = {
  606. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  607. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  608. };
  609. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  610. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  611. MODULE_LICENSE("GPL");
  612. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  613. MODULE_VERSION(DRV_VERSION);
  614. struct ich_laptop {
  615. u16 device;
  616. u16 subvendor;
  617. u16 subdevice;
  618. };
  619. /*
  620. * List of laptops that use short cables rather than 80 wire
  621. */
  622. static const struct ich_laptop ich_laptop[] = {
  623. /* devid, subvendor, subdev */
  624. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  625. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  626. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  627. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  628. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  629. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  630. /* end marker */
  631. { 0, }
  632. };
  633. /**
  634. * ich_pata_cable_detect - Probe host controller cable detect info
  635. * @ap: Port for which cable detect info is desired
  636. *
  637. * Read 80c cable indicator from ATA PCI device's PCI config
  638. * register. This register is normally set by firmware (BIOS).
  639. *
  640. * LOCKING:
  641. * None (inherited from caller).
  642. */
  643. static int ich_pata_cable_detect(struct ata_port *ap)
  644. {
  645. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  646. const struct ich_laptop *lap = &ich_laptop[0];
  647. u8 tmp, mask;
  648. /* Check for specials - Acer Aspire 5602WLMi */
  649. while (lap->device) {
  650. if (lap->device == pdev->device &&
  651. lap->subvendor == pdev->subsystem_vendor &&
  652. lap->subdevice == pdev->subsystem_device)
  653. return ATA_CBL_PATA40_SHORT;
  654. lap++;
  655. }
  656. /* check BIOS cable detect results */
  657. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  658. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  659. if ((tmp & mask) == 0)
  660. return ATA_CBL_PATA40;
  661. return ATA_CBL_PATA80;
  662. }
  663. /**
  664. * piix_pata_prereset - prereset for PATA host controller
  665. * @link: Target link
  666. * @deadline: deadline jiffies for the operation
  667. *
  668. * LOCKING:
  669. * None (inherited from caller).
  670. */
  671. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  672. {
  673. struct ata_port *ap = link->ap;
  674. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  675. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  676. return -ENOENT;
  677. return ata_std_prereset(link, deadline);
  678. }
  679. static void piix_pata_error_handler(struct ata_port *ap)
  680. {
  681. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  682. ata_std_postreset);
  683. }
  684. /**
  685. * piix_set_piomode - Initialize host controller PATA PIO timings
  686. * @ap: Port whose timings we are configuring
  687. * @adev: um
  688. *
  689. * Set PIO mode for device, in host controller PCI config space.
  690. *
  691. * LOCKING:
  692. * None (inherited from caller).
  693. */
  694. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  695. {
  696. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  697. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  698. unsigned int is_slave = (adev->devno != 0);
  699. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  700. unsigned int slave_port = 0x44;
  701. u16 master_data;
  702. u8 slave_data;
  703. u8 udma_enable;
  704. int control = 0;
  705. /*
  706. * See Intel Document 298600-004 for the timing programing rules
  707. * for ICH controllers.
  708. */
  709. static const /* ISP RTC */
  710. u8 timings[][2] = { { 0, 0 },
  711. { 0, 0 },
  712. { 1, 0 },
  713. { 2, 1 },
  714. { 2, 3 }, };
  715. if (pio >= 2)
  716. control |= 1; /* TIME1 enable */
  717. if (ata_pio_need_iordy(adev))
  718. control |= 2; /* IE enable */
  719. /* Intel specifies that the PPE functionality is for disk only */
  720. if (adev->class == ATA_DEV_ATA)
  721. control |= 4; /* PPE enable */
  722. /* PIO configuration clears DTE unconditionally. It will be
  723. * programmed in set_dmamode which is guaranteed to be called
  724. * after set_piomode if any DMA mode is available.
  725. */
  726. pci_read_config_word(dev, master_port, &master_data);
  727. if (is_slave) {
  728. /* clear TIME1|IE1|PPE1|DTE1 */
  729. master_data &= 0xff0f;
  730. /* Enable SITRE (seperate slave timing register) */
  731. master_data |= 0x4000;
  732. /* enable PPE1, IE1 and TIME1 as needed */
  733. master_data |= (control << 4);
  734. pci_read_config_byte(dev, slave_port, &slave_data);
  735. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  736. /* Load the timing nibble for this slave */
  737. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  738. << (ap->port_no ? 4 : 0);
  739. } else {
  740. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  741. master_data &= 0xccf0;
  742. /* Enable PPE, IE and TIME as appropriate */
  743. master_data |= control;
  744. /* load ISP and RCT */
  745. master_data |=
  746. (timings[pio][0] << 12) |
  747. (timings[pio][1] << 8);
  748. }
  749. pci_write_config_word(dev, master_port, master_data);
  750. if (is_slave)
  751. pci_write_config_byte(dev, slave_port, slave_data);
  752. /* Ensure the UDMA bit is off - it will be turned back on if
  753. UDMA is selected */
  754. if (ap->udma_mask) {
  755. pci_read_config_byte(dev, 0x48, &udma_enable);
  756. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  757. pci_write_config_byte(dev, 0x48, udma_enable);
  758. }
  759. }
  760. /**
  761. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  762. * @ap: Port whose timings we are configuring
  763. * @adev: Drive in question
  764. * @udma: udma mode, 0 - 6
  765. * @isich: set if the chip is an ICH device
  766. *
  767. * Set UDMA mode for device, in host controller PCI config space.
  768. *
  769. * LOCKING:
  770. * None (inherited from caller).
  771. */
  772. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  773. {
  774. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  775. u8 master_port = ap->port_no ? 0x42 : 0x40;
  776. u16 master_data;
  777. u8 speed = adev->dma_mode;
  778. int devid = adev->devno + 2 * ap->port_no;
  779. u8 udma_enable = 0;
  780. static const /* ISP RTC */
  781. u8 timings[][2] = { { 0, 0 },
  782. { 0, 0 },
  783. { 1, 0 },
  784. { 2, 1 },
  785. { 2, 3 }, };
  786. pci_read_config_word(dev, master_port, &master_data);
  787. if (ap->udma_mask)
  788. pci_read_config_byte(dev, 0x48, &udma_enable);
  789. if (speed >= XFER_UDMA_0) {
  790. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  791. u16 udma_timing;
  792. u16 ideconf;
  793. int u_clock, u_speed;
  794. /*
  795. * UDMA is handled by a combination of clock switching and
  796. * selection of dividers
  797. *
  798. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  799. * except UDMA0 which is 00
  800. */
  801. u_speed = min(2 - (udma & 1), udma);
  802. if (udma == 5)
  803. u_clock = 0x1000; /* 100Mhz */
  804. else if (udma > 2)
  805. u_clock = 1; /* 66Mhz */
  806. else
  807. u_clock = 0; /* 33Mhz */
  808. udma_enable |= (1 << devid);
  809. /* Load the CT/RP selection */
  810. pci_read_config_word(dev, 0x4A, &udma_timing);
  811. udma_timing &= ~(3 << (4 * devid));
  812. udma_timing |= u_speed << (4 * devid);
  813. pci_write_config_word(dev, 0x4A, udma_timing);
  814. if (isich) {
  815. /* Select a 33/66/100Mhz clock */
  816. pci_read_config_word(dev, 0x54, &ideconf);
  817. ideconf &= ~(0x1001 << devid);
  818. ideconf |= u_clock << devid;
  819. /* For ICH or later we should set bit 10 for better
  820. performance (WR_PingPong_En) */
  821. pci_write_config_word(dev, 0x54, ideconf);
  822. }
  823. } else {
  824. /*
  825. * MWDMA is driven by the PIO timings. We must also enable
  826. * IORDY unconditionally along with TIME1. PPE has already
  827. * been set when the PIO timing was set.
  828. */
  829. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  830. unsigned int control;
  831. u8 slave_data;
  832. const unsigned int needed_pio[3] = {
  833. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  834. };
  835. int pio = needed_pio[mwdma] - XFER_PIO_0;
  836. control = 3; /* IORDY|TIME1 */
  837. /* If the drive MWDMA is faster than it can do PIO then
  838. we must force PIO into PIO0 */
  839. if (adev->pio_mode < needed_pio[mwdma])
  840. /* Enable DMA timing only */
  841. control |= 8; /* PIO cycles in PIO0 */
  842. if (adev->devno) { /* Slave */
  843. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  844. master_data |= control << 4;
  845. pci_read_config_byte(dev, 0x44, &slave_data);
  846. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  847. /* Load the matching timing */
  848. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  849. pci_write_config_byte(dev, 0x44, slave_data);
  850. } else { /* Master */
  851. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  852. and master timing bits */
  853. master_data |= control;
  854. master_data |=
  855. (timings[pio][0] << 12) |
  856. (timings[pio][1] << 8);
  857. }
  858. if (ap->udma_mask) {
  859. udma_enable &= ~(1 << devid);
  860. pci_write_config_word(dev, master_port, master_data);
  861. }
  862. }
  863. /* Don't scribble on 0x48 if the controller does not support UDMA */
  864. if (ap->udma_mask)
  865. pci_write_config_byte(dev, 0x48, udma_enable);
  866. }
  867. /**
  868. * piix_set_dmamode - Initialize host controller PATA DMA timings
  869. * @ap: Port whose timings we are configuring
  870. * @adev: um
  871. *
  872. * Set MW/UDMA mode for device, in host controller PCI config space.
  873. *
  874. * LOCKING:
  875. * None (inherited from caller).
  876. */
  877. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  878. {
  879. do_pata_set_dmamode(ap, adev, 0);
  880. }
  881. /**
  882. * ich_set_dmamode - Initialize host controller PATA DMA timings
  883. * @ap: Port whose timings we are configuring
  884. * @adev: um
  885. *
  886. * Set MW/UDMA mode for device, in host controller PCI config space.
  887. *
  888. * LOCKING:
  889. * None (inherited from caller).
  890. */
  891. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  892. {
  893. do_pata_set_dmamode(ap, adev, 1);
  894. }
  895. #ifdef CONFIG_PM
  896. static int piix_broken_suspend(void)
  897. {
  898. static const struct dmi_system_id sysids[] = {
  899. {
  900. .ident = "TECRA M3",
  901. .matches = {
  902. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  903. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  904. },
  905. },
  906. {
  907. .ident = "TECRA M3",
  908. .matches = {
  909. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  910. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  911. },
  912. },
  913. {
  914. .ident = "TECRA M4",
  915. .matches = {
  916. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  917. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  918. },
  919. },
  920. {
  921. .ident = "TECRA M5",
  922. .matches = {
  923. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  924. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  925. },
  926. },
  927. {
  928. .ident = "TECRA M7",
  929. .matches = {
  930. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  931. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  932. },
  933. },
  934. {
  935. .ident = "TECRA A8",
  936. .matches = {
  937. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  938. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  939. },
  940. },
  941. {
  942. .ident = "Satellite R25",
  943. .matches = {
  944. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  945. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  946. },
  947. },
  948. {
  949. .ident = "Satellite U200",
  950. .matches = {
  951. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  952. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  953. },
  954. },
  955. {
  956. .ident = "Satellite U200",
  957. .matches = {
  958. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  959. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  960. },
  961. },
  962. {
  963. .ident = "Satellite Pro U200",
  964. .matches = {
  965. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  966. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  967. },
  968. },
  969. {
  970. .ident = "Satellite U205",
  971. .matches = {
  972. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  973. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  974. },
  975. },
  976. {
  977. .ident = "SATELLITE U205",
  978. .matches = {
  979. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  980. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  981. },
  982. },
  983. {
  984. .ident = "Portege M500",
  985. .matches = {
  986. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  987. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  988. },
  989. },
  990. { } /* terminate list */
  991. };
  992. static const char *oemstrs[] = {
  993. "Tecra M3,",
  994. };
  995. int i;
  996. if (dmi_check_system(sysids))
  997. return 1;
  998. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  999. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1000. return 1;
  1001. return 0;
  1002. }
  1003. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1004. {
  1005. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1006. unsigned long flags;
  1007. int rc = 0;
  1008. rc = ata_host_suspend(host, mesg);
  1009. if (rc)
  1010. return rc;
  1011. /* Some braindamaged ACPI suspend implementations expect the
  1012. * controller to be awake on entry; otherwise, it burns cpu
  1013. * cycles and power trying to do something to the sleeping
  1014. * beauty.
  1015. */
  1016. if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
  1017. pci_save_state(pdev);
  1018. /* mark its power state as "unknown", since we don't
  1019. * know if e.g. the BIOS will change its device state
  1020. * when we suspend.
  1021. */
  1022. if (pdev->current_state == PCI_D0)
  1023. pdev->current_state = PCI_UNKNOWN;
  1024. /* tell resume that it's waking up from broken suspend */
  1025. spin_lock_irqsave(&host->lock, flags);
  1026. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1027. spin_unlock_irqrestore(&host->lock, flags);
  1028. } else
  1029. ata_pci_device_do_suspend(pdev, mesg);
  1030. return 0;
  1031. }
  1032. static int piix_pci_device_resume(struct pci_dev *pdev)
  1033. {
  1034. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1035. unsigned long flags;
  1036. int rc;
  1037. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1038. spin_lock_irqsave(&host->lock, flags);
  1039. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1040. spin_unlock_irqrestore(&host->lock, flags);
  1041. pci_set_power_state(pdev, PCI_D0);
  1042. pci_restore_state(pdev);
  1043. /* PCI device wasn't disabled during suspend. Use
  1044. * pci_reenable_device() to avoid affecting the enable
  1045. * count.
  1046. */
  1047. rc = pci_reenable_device(pdev);
  1048. if (rc)
  1049. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1050. "device after resume (%d)\n", rc);
  1051. } else
  1052. rc = ata_pci_device_do_resume(pdev);
  1053. if (rc == 0)
  1054. ata_host_resume(host);
  1055. return rc;
  1056. }
  1057. #endif
  1058. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1059. {
  1060. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1061. }
  1062. #define AHCI_PCI_BAR 5
  1063. #define AHCI_GLOBAL_CTL 0x04
  1064. #define AHCI_ENABLE (1 << 31)
  1065. static int piix_disable_ahci(struct pci_dev *pdev)
  1066. {
  1067. void __iomem *mmio;
  1068. u32 tmp;
  1069. int rc = 0;
  1070. /* BUG: pci_enable_device has not yet been called. This
  1071. * works because this device is usually set up by BIOS.
  1072. */
  1073. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1074. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1075. return 0;
  1076. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1077. if (!mmio)
  1078. return -ENOMEM;
  1079. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1080. if (tmp & AHCI_ENABLE) {
  1081. tmp &= ~AHCI_ENABLE;
  1082. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1083. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1084. if (tmp & AHCI_ENABLE)
  1085. rc = -EIO;
  1086. }
  1087. pci_iounmap(pdev, mmio);
  1088. return rc;
  1089. }
  1090. /**
  1091. * piix_check_450nx_errata - Check for problem 450NX setup
  1092. * @ata_dev: the PCI device to check
  1093. *
  1094. * Check for the present of 450NX errata #19 and errata #25. If
  1095. * they are found return an error code so we can turn off DMA
  1096. */
  1097. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1098. {
  1099. struct pci_dev *pdev = NULL;
  1100. u16 cfg;
  1101. int no_piix_dma = 0;
  1102. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1103. /* Look for 450NX PXB. Check for problem configurations
  1104. A PCI quirk checks bit 6 already */
  1105. pci_read_config_word(pdev, 0x41, &cfg);
  1106. /* Only on the original revision: IDE DMA can hang */
  1107. if (pdev->revision == 0x00)
  1108. no_piix_dma = 1;
  1109. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1110. else if (cfg & (1<<14) && pdev->revision < 5)
  1111. no_piix_dma = 2;
  1112. }
  1113. if (no_piix_dma)
  1114. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1115. if (no_piix_dma == 2)
  1116. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1117. return no_piix_dma;
  1118. }
  1119. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  1120. struct ata_port_info *pinfo,
  1121. const struct piix_map_db *map_db)
  1122. {
  1123. u16 pcs, new_pcs;
  1124. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1125. new_pcs = pcs | map_db->port_enable;
  1126. if (new_pcs != pcs) {
  1127. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1128. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1129. msleep(150);
  1130. }
  1131. }
  1132. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  1133. struct ata_port_info *pinfo,
  1134. const struct piix_map_db *map_db)
  1135. {
  1136. struct piix_host_priv *hpriv = pinfo[0].private_data;
  1137. const int *map;
  1138. int i, invalid_map = 0;
  1139. u8 map_value;
  1140. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1141. map = map_db->map[map_value & map_db->mask];
  1142. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1143. for (i = 0; i < 4; i++) {
  1144. switch (map[i]) {
  1145. case RV:
  1146. invalid_map = 1;
  1147. printk(" XX");
  1148. break;
  1149. case NA:
  1150. printk(" --");
  1151. break;
  1152. case IDE:
  1153. WARN_ON((i & 1) || map[i + 1] != IDE);
  1154. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1155. pinfo[i / 2].private_data = hpriv;
  1156. i++;
  1157. printk(" IDE IDE");
  1158. break;
  1159. default:
  1160. printk(" P%d", map[i]);
  1161. if (i & 1)
  1162. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1163. break;
  1164. }
  1165. }
  1166. printk(" ]\n");
  1167. if (invalid_map)
  1168. dev_printk(KERN_ERR, &pdev->dev,
  1169. "invalid MAP value %u\n", map_value);
  1170. hpriv->map = map;
  1171. }
  1172. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1173. {
  1174. static const struct dmi_system_id sysids[] = {
  1175. {
  1176. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1177. * isn't used to boot the system which
  1178. * disables the channel.
  1179. */
  1180. .ident = "M570U",
  1181. .matches = {
  1182. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1183. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1184. },
  1185. },
  1186. { } /* terminate list */
  1187. };
  1188. u32 iocfg;
  1189. if (!dmi_check_system(sysids))
  1190. return;
  1191. /* The datasheet says that bit 18 is NOOP but certain systems
  1192. * seem to use it to disable a channel. Clear the bit on the
  1193. * affected systems.
  1194. */
  1195. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1196. if (iocfg & (1 << 18)) {
  1197. dev_printk(KERN_INFO, &pdev->dev,
  1198. "applying IOCFG bit18 quirk\n");
  1199. iocfg &= ~(1 << 18);
  1200. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1201. }
  1202. }
  1203. /**
  1204. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1205. * @pdev: PCI device to register
  1206. * @ent: Entry in piix_pci_tbl matching with @pdev
  1207. *
  1208. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1209. * and then hand over control to libata, for it to do the rest.
  1210. *
  1211. * LOCKING:
  1212. * Inherited from PCI layer (may sleep).
  1213. *
  1214. * RETURNS:
  1215. * Zero on success, or -ERRNO value.
  1216. */
  1217. static int piix_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1218. {
  1219. static int printed_version;
  1220. struct device *dev = &pdev->dev;
  1221. struct ata_port_info port_info[2];
  1222. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1223. struct piix_host_priv *hpriv;
  1224. unsigned long port_flags;
  1225. if (!printed_version++)
  1226. dev_printk(KERN_DEBUG, &pdev->dev,
  1227. "version " DRV_VERSION "\n");
  1228. /* no hotplugging support (FIXME) */
  1229. if (!in_module_init)
  1230. return -ENODEV;
  1231. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1232. if (!hpriv)
  1233. return -ENOMEM;
  1234. port_info[0] = piix_port_info[ent->driver_data];
  1235. port_info[1] = piix_port_info[ent->driver_data];
  1236. port_info[0].private_data = hpriv;
  1237. port_info[1].private_data = hpriv;
  1238. port_flags = port_info[0].flags;
  1239. if (port_flags & PIIX_FLAG_AHCI) {
  1240. u8 tmp;
  1241. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1242. if (tmp == PIIX_AHCI_DEVICE) {
  1243. int rc = piix_disable_ahci(pdev);
  1244. if (rc)
  1245. return rc;
  1246. }
  1247. }
  1248. /* Initialize SATA map */
  1249. if (port_flags & ATA_FLAG_SATA) {
  1250. piix_init_sata_map(pdev, port_info,
  1251. piix_map_db_table[ent->driver_data]);
  1252. piix_init_pcs(pdev, port_info,
  1253. piix_map_db_table[ent->driver_data]);
  1254. }
  1255. /* apply IOCFG bit18 quirk */
  1256. piix_iocfg_bit18_quirk(pdev);
  1257. /* On ICH5, some BIOSen disable the interrupt using the
  1258. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1259. * On ICH6, this bit has the same effect, but only when
  1260. * MSI is disabled (and it is disabled, as we don't use
  1261. * message-signalled interrupts currently).
  1262. */
  1263. if (port_flags & PIIX_FLAG_CHECKINTR)
  1264. pci_intx(pdev, 1);
  1265. if (piix_check_450nx_errata(pdev)) {
  1266. /* This writes into the master table but it does not
  1267. really matter for this errata as we will apply it to
  1268. all the PIIX devices on the board */
  1269. port_info[0].mwdma_mask = 0;
  1270. port_info[0].udma_mask = 0;
  1271. port_info[1].mwdma_mask = 0;
  1272. port_info[1].udma_mask = 0;
  1273. }
  1274. return ata_pci_init_one(pdev, ppi);
  1275. }
  1276. static int __init piix_init(void)
  1277. {
  1278. int rc;
  1279. DPRINTK("pci_register_driver\n");
  1280. rc = pci_register_driver(&piix_pci_driver);
  1281. if (rc)
  1282. return rc;
  1283. in_module_init = 0;
  1284. DPRINTK("done\n");
  1285. return 0;
  1286. }
  1287. static void __exit piix_exit(void)
  1288. {
  1289. pci_unregister_driver(&piix_pci_driver);
  1290. }
  1291. module_init(piix_init);
  1292. module_exit(piix_exit);