iwl-4965-hw.h 69 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * James P. Ketrenos <ipw2100-admin@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2007 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. /*
  64. * Please use this file (iwl-4965-hw.h) only for hardware-related definitions.
  65. * Use iwl-4965-commands.h for uCode API definitions.
  66. * Use iwl-4965.h for driver implementation definitions.
  67. */
  68. #ifndef __iwl_4965_hw_h__
  69. #define __iwl_4965_hw_h__
  70. /*
  71. * uCode queue management definitions ...
  72. * Queue #4 is the command queue for 3945 and 4965; map it to Tx FIFO chnl 4.
  73. * The first queue used for block-ack aggregation is #7 (4965 only).
  74. * All block-ack aggregation queues should map to Tx DMA/FIFO channel 7.
  75. */
  76. #define IWL_CMD_QUEUE_NUM 4
  77. #define IWL_CMD_FIFO_NUM 4
  78. #define IWL_BACK_QUEUE_FIRST_ID 7
  79. /* Tx rates */
  80. #define IWL_CCK_RATES 4
  81. #define IWL_OFDM_RATES 8
  82. #define IWL_HT_RATES 16
  83. #define IWL_MAX_RATES (IWL_CCK_RATES+IWL_OFDM_RATES+IWL_HT_RATES)
  84. /* Time constants */
  85. #define SHORT_SLOT_TIME 9
  86. #define LONG_SLOT_TIME 20
  87. /* RSSI to dBm */
  88. #define IWL_RSSI_OFFSET 44
  89. /*
  90. * EEPROM related constants, enums, and structures.
  91. */
  92. /*
  93. * EEPROM access time values:
  94. *
  95. * Driver initiates EEPROM read by writing byte address << 1 to CSR_EEPROM_REG,
  96. * then clearing (with subsequent read/modify/write) CSR_EEPROM_REG bit
  97. * CSR_EEPROM_REG_BIT_CMD (0x2).
  98. * Driver then polls CSR_EEPROM_REG for CSR_EEPROM_REG_READ_VALID_MSK (0x1).
  99. * When polling, wait 10 uSec between polling loops, up to a maximum 5000 uSec.
  100. * Driver reads 16-bit value from bits 31-16 of CSR_EEPROM_REG.
  101. */
  102. #define IWL_EEPROM_ACCESS_TIMEOUT 5000 /* uSec */
  103. #define IWL_EEPROM_ACCESS_DELAY 10 /* uSec */
  104. /*
  105. * Regulatory channel usage flags in EEPROM struct iwl4965_eeprom_channel.flags.
  106. *
  107. * IBSS and/or AP operation is allowed *only* on those channels with
  108. * (VALID && IBSS && ACTIVE && !RADAR). This restriction is in place because
  109. * RADAR detection is not supported by the 4965 driver, but is a
  110. * requirement for establishing a new network for legal operation on channels
  111. * requiring RADAR detection or restricting ACTIVE scanning.
  112. *
  113. * NOTE: "WIDE" flag does not indicate anything about "FAT" 40 MHz channels.
  114. * It only indicates that 20 MHz channel use is supported; FAT channel
  115. * usage is indicated by a separate set of regulatory flags for each
  116. * FAT channel pair.
  117. *
  118. * NOTE: Using a channel inappropriately will result in a uCode error!
  119. */
  120. enum {
  121. EEPROM_CHANNEL_VALID = (1 << 0), /* usable for this SKU/geo */
  122. EEPROM_CHANNEL_IBSS = (1 << 1), /* usable as an IBSS channel */
  123. /* Bit 2 Reserved */
  124. EEPROM_CHANNEL_ACTIVE = (1 << 3), /* active scanning allowed */
  125. EEPROM_CHANNEL_RADAR = (1 << 4), /* radar detection required */
  126. EEPROM_CHANNEL_WIDE = (1 << 5), /* 20 MHz channel okay */
  127. EEPROM_CHANNEL_NARROW = (1 << 6), /* 10 MHz channel (not used) */
  128. EEPROM_CHANNEL_DFS = (1 << 7), /* dynamic freq selection candidate */
  129. };
  130. /* SKU Capabilities */
  131. #define EEPROM_SKU_CAP_SW_RF_KILL_ENABLE (1 << 0)
  132. #define EEPROM_SKU_CAP_HW_RF_KILL_ENABLE (1 << 1)
  133. /* *regulatory* channel data format in eeprom, one for each channel.
  134. * There are separate entries for FAT (40 MHz) vs. normal (20 MHz) channels. */
  135. struct iwl4965_eeprom_channel {
  136. u8 flags; /* EEPROM_CHANNEL_* flags copied from EEPROM */
  137. s8 max_power_avg; /* max power (dBm) on this chnl, limit 31 */
  138. } __attribute__ ((packed));
  139. /* 4965 has two radio transmitters (and 3 radio receivers) */
  140. #define EEPROM_TX_POWER_TX_CHAINS (2)
  141. /* 4965 has room for up to 8 sets of txpower calibration data */
  142. #define EEPROM_TX_POWER_BANDS (8)
  143. /* 4965 factory calibration measures txpower gain settings for
  144. * each of 3 target output levels */
  145. #define EEPROM_TX_POWER_MEASUREMENTS (3)
  146. /* 4965 driver does not work with txpower calibration version < 5.
  147. * Look for this in calib_version member of struct iwl4965_eeprom. */
  148. #define EEPROM_TX_POWER_VERSION_NEW (5)
  149. /*
  150. * 4965 factory calibration data for one txpower level, on one channel,
  151. * measured on one of the 2 tx chains (radio transmitter and associated
  152. * antenna). EEPROM contains:
  153. *
  154. * 1) Temperature (degrees Celsius) of device when measurement was made.
  155. *
  156. * 2) Gain table index used to achieve the target measurement power.
  157. * This refers to the "well-known" gain tables (see iwl-4965-hw.h).
  158. *
  159. * 3) Actual measured output power, in half-dBm ("34" = 17 dBm).
  160. *
  161. * 4) RF power amplifier detector level measurement (not used).
  162. */
  163. struct iwl4965_eeprom_calib_measure {
  164. u8 temperature; /* Device temperature (Celsius) */
  165. u8 gain_idx; /* Index into gain table */
  166. u8 actual_pow; /* Measured RF output power, half-dBm */
  167. s8 pa_det; /* Power amp detector level (not used) */
  168. } __attribute__ ((packed));
  169. /*
  170. * 4965 measurement set for one channel. EEPROM contains:
  171. *
  172. * 1) Channel number measured
  173. *
  174. * 2) Measurements for each of 3 power levels for each of 2 radio transmitters
  175. * (a.k.a. "tx chains") (6 measurements altogether)
  176. */
  177. struct iwl4965_eeprom_calib_ch_info {
  178. u8 ch_num;
  179. struct iwl4965_eeprom_calib_measure measurements[EEPROM_TX_POWER_TX_CHAINS]
  180. [EEPROM_TX_POWER_MEASUREMENTS];
  181. } __attribute__ ((packed));
  182. /*
  183. * 4965 txpower subband info.
  184. *
  185. * For each frequency subband, EEPROM contains the following:
  186. *
  187. * 1) First and last channels within range of the subband. "0" values
  188. * indicate that this sample set is not being used.
  189. *
  190. * 2) Sample measurement sets for 2 channels close to the range endpoints.
  191. */
  192. struct iwl4965_eeprom_calib_subband_info {
  193. u8 ch_from; /* channel number of lowest channel in subband */
  194. u8 ch_to; /* channel number of highest channel in subband */
  195. struct iwl4965_eeprom_calib_ch_info ch1;
  196. struct iwl4965_eeprom_calib_ch_info ch2;
  197. } __attribute__ ((packed));
  198. /*
  199. * 4965 txpower calibration info. EEPROM contains:
  200. *
  201. * 1) Factory-measured saturation power levels (maximum levels at which
  202. * tx power amplifier can output a signal without too much distortion).
  203. * There is one level for 2.4 GHz band and one for 5 GHz band. These
  204. * values apply to all channels within each of the bands.
  205. *
  206. * 2) Factory-measured power supply voltage level. This is assumed to be
  207. * constant (i.e. same value applies to all channels/bands) while the
  208. * factory measurements are being made.
  209. *
  210. * 3) Up to 8 sets of factory-measured txpower calibration values.
  211. * These are for different frequency ranges, since txpower gain
  212. * characteristics of the analog radio circuitry vary with frequency.
  213. *
  214. * Not all sets need to be filled with data;
  215. * struct iwl4965_eeprom_calib_subband_info contains range of channels
  216. * (0 if unused) for each set of data.
  217. */
  218. struct iwl4965_eeprom_calib_info {
  219. u8 saturation_power24; /* half-dBm (e.g. "34" = 17 dBm) */
  220. u8 saturation_power52; /* half-dBm */
  221. s16 voltage; /* signed */
  222. struct iwl4965_eeprom_calib_subband_info band_info[EEPROM_TX_POWER_BANDS];
  223. } __attribute__ ((packed));
  224. /*
  225. * 4965 EEPROM map
  226. */
  227. struct iwl4965_eeprom {
  228. u8 reserved0[16];
  229. #define EEPROM_DEVICE_ID (2*0x08) /* 2 bytes */
  230. u16 device_id; /* abs.ofs: 16 */
  231. u8 reserved1[2];
  232. #define EEPROM_PMC (2*0x0A) /* 2 bytes */
  233. u16 pmc; /* abs.ofs: 20 */
  234. u8 reserved2[20];
  235. #define EEPROM_MAC_ADDRESS (2*0x15) /* 6 bytes */
  236. u8 mac_address[6]; /* abs.ofs: 42 */
  237. u8 reserved3[58];
  238. #define EEPROM_BOARD_REVISION (2*0x35) /* 2 bytes */
  239. u16 board_revision; /* abs.ofs: 106 */
  240. u8 reserved4[11];
  241. #define EEPROM_BOARD_PBA_NUMBER (2*0x3B+1) /* 9 bytes */
  242. u8 board_pba_number[9]; /* abs.ofs: 119 */
  243. u8 reserved5[8];
  244. #define EEPROM_VERSION (2*0x44) /* 2 bytes */
  245. u16 version; /* abs.ofs: 136 */
  246. #define EEPROM_SKU_CAP (2*0x45) /* 1 bytes */
  247. u8 sku_cap; /* abs.ofs: 138 */
  248. #define EEPROM_LEDS_MODE (2*0x45+1) /* 1 bytes */
  249. u8 leds_mode; /* abs.ofs: 139 */
  250. #define EEPROM_OEM_MODE (2*0x46) /* 2 bytes */
  251. u16 oem_mode;
  252. #define EEPROM_WOWLAN_MODE (2*0x47) /* 2 bytes */
  253. u16 wowlan_mode; /* abs.ofs: 142 */
  254. #define EEPROM_LEDS_TIME_INTERVAL (2*0x48) /* 2 bytes */
  255. u16 leds_time_interval; /* abs.ofs: 144 */
  256. #define EEPROM_LEDS_OFF_TIME (2*0x49) /* 1 bytes */
  257. u8 leds_off_time; /* abs.ofs: 146 */
  258. #define EEPROM_LEDS_ON_TIME (2*0x49+1) /* 1 bytes */
  259. u8 leds_on_time; /* abs.ofs: 147 */
  260. #define EEPROM_ALMGOR_M_VERSION (2*0x4A) /* 1 bytes */
  261. u8 almgor_m_version; /* abs.ofs: 148 */
  262. #define EEPROM_ANTENNA_SWITCH_TYPE (2*0x4A+1) /* 1 bytes */
  263. u8 antenna_switch_type; /* abs.ofs: 149 */
  264. u8 reserved6[8];
  265. #define EEPROM_4965_BOARD_REVISION (2*0x4F) /* 2 bytes */
  266. u16 board_revision_4965; /* abs.ofs: 158 */
  267. u8 reserved7[13];
  268. #define EEPROM_4965_BOARD_PBA (2*0x56+1) /* 9 bytes */
  269. u8 board_pba_number_4965[9]; /* abs.ofs: 173 */
  270. u8 reserved8[10];
  271. #define EEPROM_REGULATORY_SKU_ID (2*0x60) /* 4 bytes */
  272. u8 sku_id[4]; /* abs.ofs: 192 */
  273. /*
  274. * Per-channel regulatory data.
  275. *
  276. * Each channel that *might* be supported by 3945 or 4965 has a fixed location
  277. * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
  278. * txpower (MSB).
  279. *
  280. * Entries immediately below are for 20 MHz channel width. FAT (40 MHz)
  281. * channels (only for 4965, not supported by 3945) appear later in the EEPROM.
  282. *
  283. * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  284. */
  285. #define EEPROM_REGULATORY_BAND_1 (2*0x62) /* 2 bytes */
  286. u16 band_1_count; /* abs.ofs: 196 */
  287. #define EEPROM_REGULATORY_BAND_1_CHANNELS (2*0x63) /* 28 bytes */
  288. struct iwl4965_eeprom_channel band_1_channels[14]; /* abs.ofs: 196 */
  289. /*
  290. * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
  291. * 5.0 GHz channels 7, 8, 11, 12, 16
  292. * (4915-5080MHz) (none of these is ever supported)
  293. */
  294. #define EEPROM_REGULATORY_BAND_2 (2*0x71) /* 2 bytes */
  295. u16 band_2_count; /* abs.ofs: 226 */
  296. #define EEPROM_REGULATORY_BAND_2_CHANNELS (2*0x72) /* 26 bytes */
  297. struct iwl4965_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
  298. /*
  299. * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  300. * (5170-5320MHz)
  301. */
  302. #define EEPROM_REGULATORY_BAND_3 (2*0x7F) /* 2 bytes */
  303. u16 band_3_count; /* abs.ofs: 254 */
  304. #define EEPROM_REGULATORY_BAND_3_CHANNELS (2*0x80) /* 24 bytes */
  305. struct iwl4965_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
  306. /*
  307. * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  308. * (5500-5700MHz)
  309. */
  310. #define EEPROM_REGULATORY_BAND_4 (2*0x8C) /* 2 bytes */
  311. u16 band_4_count; /* abs.ofs: 280 */
  312. #define EEPROM_REGULATORY_BAND_4_CHANNELS (2*0x8D) /* 22 bytes */
  313. struct iwl4965_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
  314. /*
  315. * 5.7 GHz channels 145, 149, 153, 157, 161, 165
  316. * (5725-5825MHz)
  317. */
  318. #define EEPROM_REGULATORY_BAND_5 (2*0x98) /* 2 bytes */
  319. u16 band_5_count; /* abs.ofs: 304 */
  320. #define EEPROM_REGULATORY_BAND_5_CHANNELS (2*0x99) /* 12 bytes */
  321. struct iwl4965_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
  322. u8 reserved10[2];
  323. /*
  324. * 2.4 GHz FAT channels 1 (5), 2 (6), 3 (7), 4 (8), 5 (9), 6 (10), 7 (11)
  325. *
  326. * The channel listed is the center of the lower 20 MHz half of the channel.
  327. * The overall center frequency is actually 2 channels (10 MHz) above that,
  328. * and the upper half of each FAT channel is centered 4 channels (20 MHz) away
  329. * from the lower half; e.g. the upper half of FAT channel 1 is channel 5,
  330. * and the overall FAT channel width centers on channel 3.
  331. *
  332. * NOTE: The RXON command uses 20 MHz channel numbers to specify the
  333. * control channel to which to tune. RXON also specifies whether the
  334. * control channel is the upper or lower half of a FAT channel.
  335. *
  336. * NOTE: 4965 does not support FAT channels on 2.4 GHz.
  337. */
  338. #define EEPROM_REGULATORY_BAND_24_FAT_CHANNELS (2*0xA0) /* 14 bytes */
  339. struct iwl4965_eeprom_channel band_24_channels[7]; /* abs.ofs: 320 */
  340. u8 reserved11[2];
  341. /*
  342. * 5.2 GHz FAT channels 36 (40), 44 (48), 52 (56), 60 (64),
  343. * 100 (104), 108 (112), 116 (120), 124 (128), 132 (136), 149 (153), 157 (161)
  344. */
  345. #define EEPROM_REGULATORY_BAND_52_FAT_CHANNELS (2*0xA8) /* 22 bytes */
  346. struct iwl4965_eeprom_channel band_52_channels[11]; /* abs.ofs: 336 */
  347. u8 reserved12[6];
  348. /*
  349. * 4965 driver requires txpower calibration format version 5 or greater.
  350. * Driver does not work with txpower calibration version < 5.
  351. * This value is simply a 16-bit number, no major/minor versions here.
  352. */
  353. #define EEPROM_CALIB_VERSION_OFFSET (2*0xB6) /* 2 bytes */
  354. u16 calib_version; /* abs.ofs: 364 */
  355. u8 reserved13[2];
  356. u8 reserved14[96]; /* abs.ofs: 368 */
  357. /*
  358. * 4965 Txpower calibration data.
  359. */
  360. #define EEPROM_IWL_CALIB_TXPOWER_OFFSET (2*0xE8) /* 48 bytes */
  361. struct iwl4965_eeprom_calib_info calib_info; /* abs.ofs: 464 */
  362. u8 reserved16[140]; /* fill out to full 1024 byte block */
  363. } __attribute__ ((packed));
  364. #define IWL_EEPROM_IMAGE_SIZE 1024
  365. /* End of EEPROM */
  366. #include "iwl-4965-commands.h"
  367. #define PCI_LINK_CTRL 0x0F0
  368. #define PCI_POWER_SOURCE 0x0C8
  369. #define PCI_REG_WUM8 0x0E8
  370. #define PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT (0x80000000)
  371. /*=== CSR (control and status registers) ===*/
  372. #define CSR_BASE (0x000)
  373. #define CSR_SW_VER (CSR_BASE+0x000)
  374. #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
  375. #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
  376. #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
  377. #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
  378. #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
  379. #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
  380. #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
  381. #define CSR_GP_CNTRL (CSR_BASE+0x024)
  382. /*
  383. * Hardware revision info
  384. * Bit fields:
  385. * 31-8: Reserved
  386. * 7-4: Type of device: 0x0 = 4965, 0xd = 3945
  387. * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
  388. * 1-0: "Dash" value, as in A-1, etc.
  389. *
  390. * NOTE: Revision step affects calculation of CCK txpower for 4965.
  391. */
  392. #define CSR_HW_REV (CSR_BASE+0x028)
  393. /* EEPROM reads */
  394. #define CSR_EEPROM_REG (CSR_BASE+0x02c)
  395. #define CSR_EEPROM_GP (CSR_BASE+0x030)
  396. #define CSR_GP_UCODE (CSR_BASE+0x044)
  397. #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
  398. #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
  399. #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
  400. #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
  401. #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
  402. /*
  403. * Indicates hardware rev, to determine CCK backoff for txpower calculation.
  404. * Bit fields:
  405. * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
  406. */
  407. #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
  408. /* Hardware interface configuration bits */
  409. #define CSR_HW_IF_CONFIG_REG_BIT_KEDRON_R (0x00000010)
  410. #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
  411. #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
  412. #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
  413. #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
  414. /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
  415. * acknowledged (reset) by host writing "1" to flagged bits. */
  416. #define CSR_INT_BIT_FH_RX (1<<31) /* Rx DMA, cmd responses, FH_INT[17:16] */
  417. #define CSR_INT_BIT_HW_ERR (1<<29) /* DMA hardware error FH_INT[31] */
  418. #define CSR_INT_BIT_DNLD (1<<28) /* uCode Download */
  419. #define CSR_INT_BIT_FH_TX (1<<27) /* Tx DMA FH_INT[1:0] */
  420. #define CSR_INT_BIT_MAC_CLK_ACTV (1<<26) /* NIC controller's clock toggled on/off */
  421. #define CSR_INT_BIT_SW_ERR (1<<25) /* uCode error */
  422. #define CSR_INT_BIT_RF_KILL (1<<7) /* HW RFKILL switch GP_CNTRL[27] toggled */
  423. #define CSR_INT_BIT_CT_KILL (1<<6) /* Critical temp (chip too hot) rfkill */
  424. #define CSR_INT_BIT_SW_RX (1<<3) /* Rx, command responses, 3945 */
  425. #define CSR_INT_BIT_WAKEUP (1<<1) /* NIC controller waking up (pwr mgmt) */
  426. #define CSR_INT_BIT_ALIVE (1<<0) /* uCode interrupts once it initializes */
  427. #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
  428. CSR_INT_BIT_HW_ERR | \
  429. CSR_INT_BIT_FH_TX | \
  430. CSR_INT_BIT_SW_ERR | \
  431. CSR_INT_BIT_RF_KILL | \
  432. CSR_INT_BIT_SW_RX | \
  433. CSR_INT_BIT_WAKEUP | \
  434. CSR_INT_BIT_ALIVE)
  435. /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
  436. #define CSR_FH_INT_BIT_ERR (1<<31) /* Error */
  437. #define CSR_FH_INT_BIT_HI_PRIOR (1<<30) /* High priority Rx, bypass coalescing */
  438. #define CSR_FH_INT_BIT_RX_CHNL1 (1<<17) /* Rx channel 1 */
  439. #define CSR_FH_INT_BIT_RX_CHNL0 (1<<16) /* Rx channel 0 */
  440. #define CSR_FH_INT_BIT_TX_CHNL1 (1<<1) /* Tx channel 1 */
  441. #define CSR_FH_INT_BIT_TX_CHNL0 (1<<0) /* Tx channel 0 */
  442. #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  443. CSR_FH_INT_BIT_RX_CHNL1 | \
  444. CSR_FH_INT_BIT_RX_CHNL0)
  445. #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
  446. CSR_FH_INT_BIT_TX_CHNL0)
  447. /* RESET */
  448. #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
  449. #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
  450. #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
  451. #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
  452. #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
  453. /* GP (general purpose) CONTROL */
  454. #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
  455. #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
  456. #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
  457. #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
  458. #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
  459. #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
  460. #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
  461. #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
  462. /* EEPROM REG */
  463. #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
  464. #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
  465. /* EEPROM GP */
  466. #define CSR_EEPROM_GP_VALID_MSK (0x00000006)
  467. #define CSR_EEPROM_GP_BAD_SIGNATURE (0x00000000)
  468. #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
  469. /* UCODE DRV GP */
  470. #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
  471. #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
  472. #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
  473. #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
  474. /* GPIO */
  475. #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
  476. #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
  477. #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC CSR_GPIO_IN_BIT_AUX_POWER
  478. /* GI Chicken Bits */
  479. #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
  480. #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
  481. /*=== HBUS (Host-side Bus) ===*/
  482. #define HBUS_BASE (0x400)
  483. /*
  484. * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
  485. * structures, error log, event log, verifying uCode load).
  486. * First write to address register, then read from or write to data register
  487. * to complete the job. Once the address register is set up, accesses to
  488. * data registers auto-increment the address by one dword.
  489. * Bit usage for address registers (read or write):
  490. * 0-31: memory address within device
  491. */
  492. #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
  493. #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
  494. #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
  495. #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
  496. /*
  497. * Registers for accessing device's internal peripheral registers
  498. * (e.g. SCD, BSM, etc.). First write to address register,
  499. * then read from or write to data register to complete the job.
  500. * Bit usage for address registers (read or write):
  501. * 0-15: register address (offset) within device
  502. * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
  503. */
  504. #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
  505. #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
  506. #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
  507. #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
  508. /*
  509. * Per-Tx-queue write pointer (index, really!) (3945 and 4965).
  510. * Driver sets this to indicate index to next TFD that driver will fill
  511. * (1 past latest filled).
  512. * Bit usage:
  513. * 0-7: queue write index (0-255)
  514. * 11-8: queue selector (0-15)
  515. */
  516. #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
  517. #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
  518. #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
  519. #define TFD_QUEUE_SIZE_MAX (256)
  520. #define IWL_NUM_SCAN_RATES (2)
  521. #define IWL_DEFAULT_TX_RETRY 15
  522. #define RX_QUEUE_SIZE 256
  523. #define RX_QUEUE_MASK 255
  524. #define RX_QUEUE_SIZE_LOG 8
  525. #define TFD_TX_CMD_SLOTS 256
  526. #define TFD_CMD_SLOTS 32
  527. #define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl4965_cmd) - \
  528. sizeof(struct iwl4965_cmd_meta))
  529. /*
  530. * RX related structures and functions
  531. */
  532. #define RX_FREE_BUFFERS 64
  533. #define RX_LOW_WATERMARK 8
  534. /* Size of one Rx buffer in host DRAM */
  535. #define IWL_RX_BUF_SIZE (4 * 1024)
  536. /* Sizes and addresses for instruction and data memory (SRAM) in
  537. * 4965's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  538. #define RTC_INST_LOWER_BOUND (0x000000)
  539. #define KDR_RTC_INST_UPPER_BOUND (0x018000)
  540. #define RTC_DATA_LOWER_BOUND (0x800000)
  541. #define KDR_RTC_DATA_UPPER_BOUND (0x80A000)
  542. #define KDR_RTC_INST_SIZE (KDR_RTC_INST_UPPER_BOUND - RTC_INST_LOWER_BOUND)
  543. #define KDR_RTC_DATA_SIZE (KDR_RTC_DATA_UPPER_BOUND - RTC_DATA_LOWER_BOUND)
  544. #define IWL_MAX_INST_SIZE KDR_RTC_INST_SIZE
  545. #define IWL_MAX_DATA_SIZE KDR_RTC_DATA_SIZE
  546. /* Size of uCode instruction memory in bootstrap state machine */
  547. #define IWL_MAX_BSM_SIZE BSM_SRAM_SIZE
  548. static inline int iwl4965_hw_valid_rtc_data_addr(u32 addr)
  549. {
  550. return (addr >= RTC_DATA_LOWER_BOUND) &&
  551. (addr < KDR_RTC_DATA_UPPER_BOUND);
  552. }
  553. /********************* START TEMPERATURE *************************************/
  554. /**
  555. * 4965 temperature calculation.
  556. *
  557. * The driver must calculate the device temperature before calculating
  558. * a txpower setting (amplifier gain is temperature dependent). The
  559. * calculation uses 4 measurements, 3 of which (R1, R2, R3) are calibration
  560. * values used for the life of the driver, and one of which (R4) is the
  561. * real-time temperature indicator.
  562. *
  563. * uCode provides all 4 values to the driver via the "initialize alive"
  564. * notification (see struct iwl4965_init_alive_resp). After the runtime uCode
  565. * image loads, uCode updates the R4 value via statistics notifications
  566. * (see STATISTICS_NOTIFICATION), which occur after each received beacon
  567. * when associated, or can be requested via REPLY_STATISTICS_CMD.
  568. *
  569. * NOTE: uCode provides the R4 value as a 23-bit signed value. Driver
  570. * must sign-extend to 32 bits before applying formula below.
  571. *
  572. * Formula:
  573. *
  574. * degrees Kelvin = ((97 * 259 * (R4 - R2) / (R3 - R1)) / 100) + 8
  575. *
  576. * NOTE: The basic formula is 259 * (R4-R2) / (R3-R1). The 97/100 is
  577. * an additional correction, which should be centered around 0 degrees
  578. * Celsius (273 degrees Kelvin). The 8 (3 percent of 273) compensates for
  579. * centering the 97/100 correction around 0 degrees K.
  580. *
  581. * Add 273 to Kelvin value to find degrees Celsius, for comparing current
  582. * temperature with factory-measured temperatures when calculating txpower
  583. * settings.
  584. */
  585. #define TEMPERATURE_CALIB_KELVIN_OFFSET 8
  586. #define TEMPERATURE_CALIB_A_VAL 259
  587. /* Limit range of calculated temperature to be between these Kelvin values */
  588. #define IWL_TX_POWER_TEMPERATURE_MIN (263)
  589. #define IWL_TX_POWER_TEMPERATURE_MAX (410)
  590. #define IWL_TX_POWER_TEMPERATURE_OUT_OF_RANGE(t) \
  591. (((t) < IWL_TX_POWER_TEMPERATURE_MIN) || \
  592. ((t) > IWL_TX_POWER_TEMPERATURE_MAX))
  593. /********************* END TEMPERATURE ***************************************/
  594. /********************* START TXPOWER *****************************************/
  595. /**
  596. * 4965 txpower calculations rely on information from three sources:
  597. *
  598. * 1) EEPROM
  599. * 2) "initialize" alive notification
  600. * 3) statistics notifications
  601. *
  602. * EEPROM data consists of:
  603. *
  604. * 1) Regulatory information (max txpower and channel usage flags) is provided
  605. * separately for each channel that can possibly supported by 4965.
  606. * 40 MHz wide (.11n fat) channels are listed separately from 20 MHz
  607. * (legacy) channels.
  608. *
  609. * See struct iwl4965_eeprom_channel for format, and struct iwl4965_eeprom
  610. * for locations in EEPROM.
  611. *
  612. * 2) Factory txpower calibration information is provided separately for
  613. * sub-bands of contiguous channels. 2.4GHz has just one sub-band,
  614. * but 5 GHz has several sub-bands.
  615. *
  616. * In addition, per-band (2.4 and 5 Ghz) saturation txpowers are provided.
  617. *
  618. * See struct iwl4965_eeprom_calib_info (and the tree of structures
  619. * contained within it) for format, and struct iwl4965_eeprom for
  620. * locations in EEPROM.
  621. *
  622. * "Initialization alive" notification (see struct iwl4965_init_alive_resp)
  623. * consists of:
  624. *
  625. * 1) Temperature calculation parameters.
  626. *
  627. * 2) Power supply voltage measurement.
  628. *
  629. * 3) Tx gain compensation to balance 2 transmitters for MIMO use.
  630. *
  631. * Statistics notifications deliver:
  632. *
  633. * 1) Current values for temperature param R4.
  634. */
  635. /**
  636. * To calculate a txpower setting for a given desired target txpower, channel,
  637. * modulation bit rate, and transmitter chain (4965 has 2 transmitters to
  638. * support MIMO and transmit diversity), driver must do the following:
  639. *
  640. * 1) Compare desired txpower vs. (EEPROM) regulatory limit for this channel.
  641. * Do not exceed regulatory limit; reduce target txpower if necessary.
  642. *
  643. * If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  644. * 2 transmitters will be used simultaneously; driver must reduce the
  645. * regulatory limit by 3 dB (half-power) for each transmitter, so the
  646. * combined total output of the 2 transmitters is within regulatory limits.
  647. *
  648. *
  649. * 2) Compare target txpower vs. (EEPROM) saturation txpower *reduced by
  650. * backoff for this bit rate*. Do not exceed (saturation - backoff[rate]);
  651. * reduce target txpower if necessary.
  652. *
  653. * Backoff values below are in 1/2 dB units (equivalent to steps in
  654. * txpower gain tables):
  655. *
  656. * OFDM 6 - 36 MBit: 10 steps (5 dB)
  657. * OFDM 48 MBit: 15 steps (7.5 dB)
  658. * OFDM 54 MBit: 17 steps (8.5 dB)
  659. * OFDM 60 MBit: 20 steps (10 dB)
  660. * CCK all rates: 10 steps (5 dB)
  661. *
  662. * Backoff values apply to saturation txpower on a per-transmitter basis;
  663. * when using MIMO (2 transmitters), each transmitter uses the same
  664. * saturation level provided in EEPROM, and the same backoff values;
  665. * no reduction (such as with regulatory txpower limits) is required.
  666. *
  667. * Saturation and Backoff values apply equally to 20 Mhz (legacy) channel
  668. * widths and 40 Mhz (.11n fat) channel widths; there is no separate
  669. * factory measurement for fat channels.
  670. *
  671. * The result of this step is the final target txpower. The rest of
  672. * the steps figure out the proper settings for the device to achieve
  673. * that target txpower.
  674. *
  675. *
  676. * 3) Determine (EEPROM) calibration subband for the target channel, by
  677. * comparing against first and last channels in each subband
  678. * (see struct iwl4965_eeprom_calib_subband_info).
  679. *
  680. *
  681. * 4) Linearly interpolate (EEPROM) factory calibration measurement sets,
  682. * referencing the 2 factory-measured (sample) channels within the subband.
  683. *
  684. * Interpolation is based on difference between target channel's frequency
  685. * and the sample channels' frequencies. Since channel numbers are based
  686. * on frequency (5 MHz between each channel number), this is equivalent
  687. * to interpolating based on channel number differences.
  688. *
  689. * Note that the sample channels may or may not be the channels at the
  690. * edges of the subband. The target channel may be "outside" of the
  691. * span of the sampled channels.
  692. *
  693. * Driver may choose the pair (for 2 Tx chains) of measurements (see
  694. * struct iwl4965_eeprom_calib_ch_info) for which the actual measured
  695. * txpower comes closest to the desired txpower. Usually, though,
  696. * the middle set of measurements is closest to the regulatory limits,
  697. * and is therefore a good choice for all txpower calculations (this
  698. * assumes that high accuracy is needed for maximizing legal txpower,
  699. * while lower txpower configurations do not need as much accuracy).
  700. *
  701. * Driver should interpolate both members of the chosen measurement pair,
  702. * i.e. for both Tx chains (radio transmitters), unless the driver knows
  703. * that only one of the chains will be used (e.g. only one tx antenna
  704. * connected, but this should be unusual). The rate scaling algorithm
  705. * switches antennas to find best performance, so both Tx chains will
  706. * be used (although only one at a time) even for non-MIMO transmissions.
  707. *
  708. * Driver should interpolate factory values for temperature, gain table
  709. * index, and actual power. The power amplifier detector values are
  710. * not used by the driver.
  711. *
  712. * Sanity check: If the target channel happens to be one of the sample
  713. * channels, the results should agree with the sample channel's
  714. * measurements!
  715. *
  716. *
  717. * 5) Find difference between desired txpower and (interpolated)
  718. * factory-measured txpower. Using (interpolated) factory gain table index
  719. * (shown elsewhere) as a starting point, adjust this index lower to
  720. * increase txpower, or higher to decrease txpower, until the target
  721. * txpower is reached. Each step in the gain table is 1/2 dB.
  722. *
  723. * For example, if factory measured txpower is 16 dBm, and target txpower
  724. * is 13 dBm, add 6 steps to the factory gain index to reduce txpower
  725. * by 3 dB.
  726. *
  727. *
  728. * 6) Find difference between current device temperature and (interpolated)
  729. * factory-measured temperature for sub-band. Factory values are in
  730. * degrees Celsius. To calculate current temperature, see comments for
  731. * "4965 temperature calculation".
  732. *
  733. * If current temperature is higher than factory temperature, driver must
  734. * increase gain (lower gain table index), and vice versa.
  735. *
  736. * Temperature affects gain differently for different channels:
  737. *
  738. * 2.4 GHz all channels: 3.5 degrees per half-dB step
  739. * 5 GHz channels 34-43: 4.5 degrees per half-dB step
  740. * 5 GHz channels >= 44: 4.0 degrees per half-dB step
  741. *
  742. * NOTE: Temperature can increase rapidly when transmitting, especially
  743. * with heavy traffic at high txpowers. Driver should update
  744. * temperature calculations often under these conditions to
  745. * maintain strong txpower in the face of rising temperature.
  746. *
  747. *
  748. * 7) Find difference between current power supply voltage indicator
  749. * (from "initialize alive") and factory-measured power supply voltage
  750. * indicator (EEPROM).
  751. *
  752. * If the current voltage is higher (indicator is lower) than factory
  753. * voltage, gain should be reduced (gain table index increased) by:
  754. *
  755. * (eeprom - current) / 7
  756. *
  757. * If the current voltage is lower (indicator is higher) than factory
  758. * voltage, gain should be increased (gain table index decreased) by:
  759. *
  760. * 2 * (current - eeprom) / 7
  761. *
  762. * If number of index steps in either direction turns out to be > 2,
  763. * something is wrong ... just use 0.
  764. *
  765. * NOTE: Voltage compensation is independent of band/channel.
  766. *
  767. * NOTE: "Initialize" uCode measures current voltage, which is assumed
  768. * to be constant after this initial measurement. Voltage
  769. * compensation for txpower (number of steps in gain table)
  770. * may be calculated once and used until the next uCode bootload.
  771. *
  772. *
  773. * 8) If setting up txpowers for MIMO rates (rate indexes 8-15, 24-31),
  774. * adjust txpower for each transmitter chain, so txpower is balanced
  775. * between the two chains. There are 5 pairs of tx_atten[group][chain]
  776. * values in "initialize alive", one pair for each of 5 channel ranges:
  777. *
  778. * Group 0: 5 GHz channel 34-43
  779. * Group 1: 5 GHz channel 44-70
  780. * Group 2: 5 GHz channel 71-124
  781. * Group 3: 5 GHz channel 125-200
  782. * Group 4: 2.4 GHz all channels
  783. *
  784. * Add the tx_atten[group][chain] value to the index for the target chain.
  785. * The values are signed, but are in pairs of 0 and a non-negative number,
  786. * so as to reduce gain (if necessary) of the "hotter" channel. This
  787. * avoids any need to double-check for regulatory compliance after
  788. * this step.
  789. *
  790. *
  791. * 9) If setting up for a CCK rate, lower the gain by adding a CCK compensation
  792. * value to the index:
  793. *
  794. * Hardware rev B: 9 steps (4.5 dB)
  795. * Hardware rev C: 5 steps (2.5 dB)
  796. *
  797. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  798. * bits [3:2], 1 = B, 2 = C.
  799. *
  800. * NOTE: This compensation is in addition to any saturation backoff that
  801. * might have been applied in an earlier step.
  802. *
  803. *
  804. * 10) Select the gain table, based on band (2.4 vs 5 GHz).
  805. *
  806. * Limit the adjusted index to stay within the table!
  807. *
  808. *
  809. * 11) Read gain table entries for DSP and radio gain, place into appropriate
  810. * location(s) in command (struct iwl4965_txpowertable_cmd).
  811. */
  812. /* Limit range of txpower output target to be between these values */
  813. #define IWL_TX_POWER_TARGET_POWER_MIN (0) /* 0 dBm = 1 milliwatt */
  814. #define IWL_TX_POWER_TARGET_POWER_MAX (16) /* 16 dBm */
  815. /**
  816. * When MIMO is used (2 transmitters operating simultaneously), driver should
  817. * limit each transmitter to deliver a max of 3 dB below the regulatory limit
  818. * for the device. That is, use half power for each transmitter, so total
  819. * txpower is within regulatory limits.
  820. *
  821. * The value "6" represents number of steps in gain table to reduce power 3 dB.
  822. * Each step is 1/2 dB.
  823. */
  824. #define IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION (6)
  825. /**
  826. * CCK gain compensation.
  827. *
  828. * When calculating txpowers for CCK, after making sure that the target power
  829. * is within regulatory and saturation limits, driver must additionally
  830. * back off gain by adding these values to the gain table index.
  831. *
  832. * Hardware rev for 4965 can be determined by reading CSR_HW_REV_WA_REG,
  833. * bits [3:2], 1 = B, 2 = C.
  834. */
  835. #define IWL_TX_POWER_CCK_COMPENSATION_B_STEP (9)
  836. #define IWL_TX_POWER_CCK_COMPENSATION_C_STEP (5)
  837. /*
  838. * 4965 power supply voltage compensation for txpower
  839. */
  840. #define TX_POWER_IWL_VOLTAGE_CODES_PER_03V (7)
  841. /**
  842. * Gain tables.
  843. *
  844. * The following tables contain pair of values for setting txpower, i.e.
  845. * gain settings for the output of the device's digital signal processor (DSP),
  846. * and for the analog gain structure of the transmitter.
  847. *
  848. * Each entry in the gain tables represents a step of 1/2 dB. Note that these
  849. * are *relative* steps, not indications of absolute output power. Output
  850. * power varies with temperature, voltage, and channel frequency, and also
  851. * requires consideration of average power (to satisfy regulatory constraints),
  852. * and peak power (to avoid distortion of the output signal).
  853. *
  854. * Each entry contains two values:
  855. * 1) DSP gain (or sometimes called DSP attenuation). This is a fine-grained
  856. * linear value that multiplies the output of the digital signal processor,
  857. * before being sent to the analog radio.
  858. * 2) Radio gain. This sets the analog gain of the radio Tx path.
  859. * It is a coarser setting, and behaves in a logarithmic (dB) fashion.
  860. *
  861. * EEPROM contains factory calibration data for txpower. This maps actual
  862. * measured txpower levels to gain settings in the "well known" tables
  863. * below ("well-known" means here that both factory calibration *and* the
  864. * driver work with the same table).
  865. *
  866. * There are separate tables for 2.4 GHz and 5 GHz bands. The 5 GHz table
  867. * has an extension (into negative indexes), in case the driver needs to
  868. * boost power setting for high device temperatures (higher than would be
  869. * present during factory calibration). A 5 Ghz EEPROM index of "40"
  870. * corresponds to the 49th entry in the table used by the driver.
  871. */
  872. #define MIN_TX_GAIN_INDEX (0) /* highest gain, lowest idx, 2.4 */
  873. #define MIN_TX_GAIN_INDEX_52GHZ_EXT (-9) /* highest gain, lowest idx, 5 */
  874. /**
  875. * 2.4 GHz gain table
  876. *
  877. * Index Dsp gain Radio gain
  878. * 0 110 0x3f (highest gain)
  879. * 1 104 0x3f
  880. * 2 98 0x3f
  881. * 3 110 0x3e
  882. * 4 104 0x3e
  883. * 5 98 0x3e
  884. * 6 110 0x3d
  885. * 7 104 0x3d
  886. * 8 98 0x3d
  887. * 9 110 0x3c
  888. * 10 104 0x3c
  889. * 11 98 0x3c
  890. * 12 110 0x3b
  891. * 13 104 0x3b
  892. * 14 98 0x3b
  893. * 15 110 0x3a
  894. * 16 104 0x3a
  895. * 17 98 0x3a
  896. * 18 110 0x39
  897. * 19 104 0x39
  898. * 20 98 0x39
  899. * 21 110 0x38
  900. * 22 104 0x38
  901. * 23 98 0x38
  902. * 24 110 0x37
  903. * 25 104 0x37
  904. * 26 98 0x37
  905. * 27 110 0x36
  906. * 28 104 0x36
  907. * 29 98 0x36
  908. * 30 110 0x35
  909. * 31 104 0x35
  910. * 32 98 0x35
  911. * 33 110 0x34
  912. * 34 104 0x34
  913. * 35 98 0x34
  914. * 36 110 0x33
  915. * 37 104 0x33
  916. * 38 98 0x33
  917. * 39 110 0x32
  918. * 40 104 0x32
  919. * 41 98 0x32
  920. * 42 110 0x31
  921. * 43 104 0x31
  922. * 44 98 0x31
  923. * 45 110 0x30
  924. * 46 104 0x30
  925. * 47 98 0x30
  926. * 48 110 0x6
  927. * 49 104 0x6
  928. * 50 98 0x6
  929. * 51 110 0x5
  930. * 52 104 0x5
  931. * 53 98 0x5
  932. * 54 110 0x4
  933. * 55 104 0x4
  934. * 56 98 0x4
  935. * 57 110 0x3
  936. * 58 104 0x3
  937. * 59 98 0x3
  938. * 60 110 0x2
  939. * 61 104 0x2
  940. * 62 98 0x2
  941. * 63 110 0x1
  942. * 64 104 0x1
  943. * 65 98 0x1
  944. * 66 110 0x0
  945. * 67 104 0x0
  946. * 68 98 0x0
  947. * 69 97 0
  948. * 70 96 0
  949. * 71 95 0
  950. * 72 94 0
  951. * 73 93 0
  952. * 74 92 0
  953. * 75 91 0
  954. * 76 90 0
  955. * 77 89 0
  956. * 78 88 0
  957. * 79 87 0
  958. * 80 86 0
  959. * 81 85 0
  960. * 82 84 0
  961. * 83 83 0
  962. * 84 82 0
  963. * 85 81 0
  964. * 86 80 0
  965. * 87 79 0
  966. * 88 78 0
  967. * 89 77 0
  968. * 90 76 0
  969. * 91 75 0
  970. * 92 74 0
  971. * 93 73 0
  972. * 94 72 0
  973. * 95 71 0
  974. * 96 70 0
  975. * 97 69 0
  976. * 98 68 0
  977. */
  978. /**
  979. * 5 GHz gain table
  980. *
  981. * Index Dsp gain Radio gain
  982. * -9 123 0x3F (highest gain)
  983. * -8 117 0x3F
  984. * -7 110 0x3F
  985. * -6 104 0x3F
  986. * -5 98 0x3F
  987. * -4 110 0x3E
  988. * -3 104 0x3E
  989. * -2 98 0x3E
  990. * -1 110 0x3D
  991. * 0 104 0x3D
  992. * 1 98 0x3D
  993. * 2 110 0x3C
  994. * 3 104 0x3C
  995. * 4 98 0x3C
  996. * 5 110 0x3B
  997. * 6 104 0x3B
  998. * 7 98 0x3B
  999. * 8 110 0x3A
  1000. * 9 104 0x3A
  1001. * 10 98 0x3A
  1002. * 11 110 0x39
  1003. * 12 104 0x39
  1004. * 13 98 0x39
  1005. * 14 110 0x38
  1006. * 15 104 0x38
  1007. * 16 98 0x38
  1008. * 17 110 0x37
  1009. * 18 104 0x37
  1010. * 19 98 0x37
  1011. * 20 110 0x36
  1012. * 21 104 0x36
  1013. * 22 98 0x36
  1014. * 23 110 0x35
  1015. * 24 104 0x35
  1016. * 25 98 0x35
  1017. * 26 110 0x34
  1018. * 27 104 0x34
  1019. * 28 98 0x34
  1020. * 29 110 0x33
  1021. * 30 104 0x33
  1022. * 31 98 0x33
  1023. * 32 110 0x32
  1024. * 33 104 0x32
  1025. * 34 98 0x32
  1026. * 35 110 0x31
  1027. * 36 104 0x31
  1028. * 37 98 0x31
  1029. * 38 110 0x30
  1030. * 39 104 0x30
  1031. * 40 98 0x30
  1032. * 41 110 0x25
  1033. * 42 104 0x25
  1034. * 43 98 0x25
  1035. * 44 110 0x24
  1036. * 45 104 0x24
  1037. * 46 98 0x24
  1038. * 47 110 0x23
  1039. * 48 104 0x23
  1040. * 49 98 0x23
  1041. * 50 110 0x22
  1042. * 51 104 0x18
  1043. * 52 98 0x18
  1044. * 53 110 0x17
  1045. * 54 104 0x17
  1046. * 55 98 0x17
  1047. * 56 110 0x16
  1048. * 57 104 0x16
  1049. * 58 98 0x16
  1050. * 59 110 0x15
  1051. * 60 104 0x15
  1052. * 61 98 0x15
  1053. * 62 110 0x14
  1054. * 63 104 0x14
  1055. * 64 98 0x14
  1056. * 65 110 0x13
  1057. * 66 104 0x13
  1058. * 67 98 0x13
  1059. * 68 110 0x12
  1060. * 69 104 0x08
  1061. * 70 98 0x08
  1062. * 71 110 0x07
  1063. * 72 104 0x07
  1064. * 73 98 0x07
  1065. * 74 110 0x06
  1066. * 75 104 0x06
  1067. * 76 98 0x06
  1068. * 77 110 0x05
  1069. * 78 104 0x05
  1070. * 79 98 0x05
  1071. * 80 110 0x04
  1072. * 81 104 0x04
  1073. * 82 98 0x04
  1074. * 83 110 0x03
  1075. * 84 104 0x03
  1076. * 85 98 0x03
  1077. * 86 110 0x02
  1078. * 87 104 0x02
  1079. * 88 98 0x02
  1080. * 89 110 0x01
  1081. * 90 104 0x01
  1082. * 91 98 0x01
  1083. * 92 110 0x00
  1084. * 93 104 0x00
  1085. * 94 98 0x00
  1086. * 95 93 0x00
  1087. * 96 88 0x00
  1088. * 97 83 0x00
  1089. * 98 78 0x00
  1090. */
  1091. /**
  1092. * Sanity checks and default values for EEPROM regulatory levels.
  1093. * If EEPROM values fall outside MIN/MAX range, use default values.
  1094. *
  1095. * Regulatory limits refer to the maximum average txpower allowed by
  1096. * regulatory agencies in the geographies in which the device is meant
  1097. * to be operated. These limits are SKU-specific (i.e. geography-specific),
  1098. * and channel-specific; each channel has an individual regulatory limit
  1099. * listed in the EEPROM.
  1100. *
  1101. * Units are in half-dBm (i.e. "34" means 17 dBm).
  1102. */
  1103. #define IWL_TX_POWER_DEFAULT_REGULATORY_24 (34)
  1104. #define IWL_TX_POWER_DEFAULT_REGULATORY_52 (34)
  1105. #define IWL_TX_POWER_REGULATORY_MIN (0)
  1106. #define IWL_TX_POWER_REGULATORY_MAX (34)
  1107. /**
  1108. * Sanity checks and default values for EEPROM saturation levels.
  1109. * If EEPROM values fall outside MIN/MAX range, use default values.
  1110. *
  1111. * Saturation is the highest level that the output power amplifier can produce
  1112. * without significant clipping distortion. This is a "peak" power level.
  1113. * Different types of modulation (i.e. various "rates", and OFDM vs. CCK)
  1114. * require differing amounts of backoff, relative to their average power output,
  1115. * in order to avoid clipping distortion.
  1116. *
  1117. * Driver must make sure that it is violating neither the saturation limit,
  1118. * nor the regulatory limit, when calculating Tx power settings for various
  1119. * rates.
  1120. *
  1121. * Units are in half-dBm (i.e. "38" means 19 dBm).
  1122. */
  1123. #define IWL_TX_POWER_DEFAULT_SATURATION_24 (38)
  1124. #define IWL_TX_POWER_DEFAULT_SATURATION_52 (38)
  1125. #define IWL_TX_POWER_SATURATION_MIN (20)
  1126. #define IWL_TX_POWER_SATURATION_MAX (50)
  1127. /**
  1128. * Channel groups used for Tx Attenuation calibration (MIMO tx channel balance)
  1129. * and thermal Txpower calibration.
  1130. *
  1131. * When calculating txpower, driver must compensate for current device
  1132. * temperature; higher temperature requires higher gain. Driver must calculate
  1133. * current temperature (see "4965 temperature calculation"), then compare vs.
  1134. * factory calibration temperature in EEPROM; if current temperature is higher
  1135. * than factory temperature, driver must *increase* gain by proportions shown
  1136. * in table below. If current temperature is lower than factory, driver must
  1137. * *decrease* gain.
  1138. *
  1139. * Different frequency ranges require different compensation, as shown below.
  1140. */
  1141. /* Group 0, 5.2 GHz ch 34-43: 4.5 degrees per 1/2 dB. */
  1142. #define CALIB_IWL_TX_ATTEN_GR1_FCH 34
  1143. #define CALIB_IWL_TX_ATTEN_GR1_LCH 43
  1144. /* Group 1, 5.3 GHz ch 44-70: 4.0 degrees per 1/2 dB. */
  1145. #define CALIB_IWL_TX_ATTEN_GR2_FCH 44
  1146. #define CALIB_IWL_TX_ATTEN_GR2_LCH 70
  1147. /* Group 2, 5.5 GHz ch 71-124: 4.0 degrees per 1/2 dB. */
  1148. #define CALIB_IWL_TX_ATTEN_GR3_FCH 71
  1149. #define CALIB_IWL_TX_ATTEN_GR3_LCH 124
  1150. /* Group 3, 5.7 GHz ch 125-200: 4.0 degrees per 1/2 dB. */
  1151. #define CALIB_IWL_TX_ATTEN_GR4_FCH 125
  1152. #define CALIB_IWL_TX_ATTEN_GR4_LCH 200
  1153. /* Group 4, 2.4 GHz all channels: 3.5 degrees per 1/2 dB. */
  1154. #define CALIB_IWL_TX_ATTEN_GR5_FCH 1
  1155. #define CALIB_IWL_TX_ATTEN_GR5_LCH 20
  1156. enum {
  1157. CALIB_CH_GROUP_1 = 0,
  1158. CALIB_CH_GROUP_2 = 1,
  1159. CALIB_CH_GROUP_3 = 2,
  1160. CALIB_CH_GROUP_4 = 3,
  1161. CALIB_CH_GROUP_5 = 4,
  1162. CALIB_CH_GROUP_MAX
  1163. };
  1164. /********************* END TXPOWER *****************************************/
  1165. /****************************/
  1166. /* Flow Handler Definitions */
  1167. /****************************/
  1168. /**
  1169. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  1170. * Addresses are offsets from device's PCI hardware base address.
  1171. */
  1172. #define FH_MEM_LOWER_BOUND (0x1000)
  1173. #define FH_MEM_UPPER_BOUND (0x1EF0)
  1174. /**
  1175. * Keep-Warm (KW) buffer base address.
  1176. *
  1177. * Driver must allocate a 4KByte buffer that is used by 4965 for keeping the
  1178. * host DRAM powered on (via dummy accesses to DRAM) to maintain low-latency
  1179. * DRAM access when 4965 is Txing or Rxing. The dummy accesses prevent host
  1180. * from going into a power-savings mode that would cause higher DRAM latency,
  1181. * and possible data over/under-runs, before all Tx/Rx is complete.
  1182. *
  1183. * Driver loads IWL_FH_KW_MEM_ADDR_REG with the physical address (bits 35:4)
  1184. * of the buffer, which must be 4K aligned. Once this is set up, the 4965
  1185. * automatically invokes keep-warm accesses when normal accesses might not
  1186. * be sufficient to maintain fast DRAM response.
  1187. *
  1188. * Bit fields:
  1189. * 31-0: Keep-warm buffer physical base address [35:4], must be 4K aligned
  1190. */
  1191. #define IWL_FH_KW_MEM_ADDR_REG (FH_MEM_LOWER_BOUND + 0x97C)
  1192. /**
  1193. * TFD Circular Buffers Base (CBBC) addresses
  1194. *
  1195. * 4965 has 16 base pointer registers, one for each of 16 host-DRAM-resident
  1196. * circular buffers (CBs/queues) containing Transmit Frame Descriptors (TFDs)
  1197. * (see struct iwl_tfd_frame). These 16 pointer registers are offset by 0x04
  1198. * bytes from one another. Each TFD circular buffer in DRAM must be 256-byte
  1199. * aligned (address bits 0-7 must be 0).
  1200. *
  1201. * Bit fields in each pointer register:
  1202. * 27-0: TFD CB physical base address [35:8], must be 256-byte aligned
  1203. */
  1204. #define FH_MEM_CBBC_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0x9D0)
  1205. #define FH_MEM_CBBC_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xA10)
  1206. /* Find TFD CB base pointer for given queue (range 0-15). */
  1207. #define FH_MEM_CBBC_QUEUE(x) (FH_MEM_CBBC_LOWER_BOUND + (x) * 0x4)
  1208. /**
  1209. * Rx SRAM Control and Status Registers (RSCSR)
  1210. *
  1211. * These registers provide handshake between driver and 4965 for the Rx queue
  1212. * (this queue handles *all* command responses, notifications, Rx data, etc.
  1213. * sent from 4965 uCode to host driver). Unlike Tx, there is only one Rx
  1214. * queue, and only one Rx DMA/FIFO channel. Also unlike Tx, which can
  1215. * concatenate up to 20 DRAM buffers to form a Tx frame, each Receive Buffer
  1216. * Descriptor (RBD) points to only one Rx Buffer (RB); there is a 1:1
  1217. * mapping between RBDs and RBs.
  1218. *
  1219. * Driver must allocate host DRAM memory for the following, and set the
  1220. * physical address of each into 4965 registers:
  1221. *
  1222. * 1) Receive Buffer Descriptor (RBD) circular buffer (CB), typically with 256
  1223. * entries (although any power of 2, up to 4096, is selectable by driver).
  1224. * Each entry (1 dword) points to a receive buffer (RB) of consistent size
  1225. * (typically 4K, although 8K or 16K are also selectable by driver).
  1226. * Driver sets up RB size and number of RBDs in the CB via Rx config
  1227. * register FH_MEM_RCSR_CHNL0_CONFIG_REG.
  1228. *
  1229. * Bit fields within one RBD:
  1230. * 27-0: Receive Buffer physical address bits [35:8], 256-byte aligned
  1231. *
  1232. * Driver sets physical address [35:8] of base of RBD circular buffer
  1233. * into FH_RSCSR_CHNL0_RBDCB_BASE_REG [27:0].
  1234. *
  1235. * 2) Rx status buffer, 8 bytes, in which 4965 indicates which Rx Buffers
  1236. * (RBs) have been filled, via a "write pointer", actually the index of
  1237. * the RB's corresponding RBD within the circular buffer. Driver sets
  1238. * physical address [35:4] into FH_RSCSR_CHNL0_STTS_WPTR_REG [31:0].
  1239. *
  1240. * Bit fields in lower dword of Rx status buffer (upper dword not used
  1241. * by driver; see struct iwl4965_shared, val0):
  1242. * 31-12: Not used by driver
  1243. * 11- 0: Index of last filled Rx buffer descriptor
  1244. * (4965 writes, driver reads this value)
  1245. *
  1246. * As the driver prepares Receive Buffers (RBs) for 4965 to fill, driver must
  1247. * enter pointers to these RBs into contiguous RBD circular buffer entries,
  1248. * and update the 4965's "write" index register, FH_RSCSR_CHNL0_RBDCB_WPTR_REG.
  1249. *
  1250. * This "write" index corresponds to the *next* RBD that the driver will make
  1251. * available, i.e. one RBD past the tail of the ready-to-fill RBDs within
  1252. * the circular buffer. This value should initially be 0 (before preparing any
  1253. * RBs), should be 8 after preparing the first 8 RBs (for example), and must
  1254. * wrap back to 0 at the end of the circular buffer (but don't wrap before
  1255. * "read" index has advanced past 1! See below).
  1256. * NOTE: 4965 EXPECTS THE WRITE INDEX TO BE INCREMENTED IN MULTIPLES OF 8.
  1257. *
  1258. * As the 4965 fills RBs (referenced from contiguous RBDs within the circular
  1259. * buffer), it updates the Rx status buffer in host DRAM, 2) described above,
  1260. * to tell the driver the index of the latest filled RBD. The driver must
  1261. * read this "read" index from DRAM after receiving an Rx interrupt from 4965.
  1262. *
  1263. * The driver must also internally keep track of a third index, which is the
  1264. * next RBD to process. When receiving an Rx interrupt, driver should process
  1265. * all filled but unprocessed RBs up to, but not including, the RB
  1266. * corresponding to the "read" index. For example, if "read" index becomes "1",
  1267. * driver may process the RB pointed to by RBD 0. Depending on volume of
  1268. * traffic, there may be many RBs to process.
  1269. *
  1270. * If read index == write index, 4965 thinks there is no room to put new data.
  1271. * Due to this, the maximum number of filled RBs is 255, instead of 256. To
  1272. * be safe, make sure that there is a gap of at least 2 RBDs between "write"
  1273. * and "read" indexes; that is, make sure that there are no more than 254
  1274. * buffers waiting to be filled.
  1275. */
  1276. #define FH_MEM_RSCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xBC0)
  1277. #define FH_MEM_RSCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  1278. #define FH_MEM_RSCSR_CHNL0 (FH_MEM_RSCSR_LOWER_BOUND)
  1279. /**
  1280. * Physical base address of 8-byte Rx Status buffer.
  1281. * Bit fields:
  1282. * 31-0: Rx status buffer physical base address [35:4], must 16-byte aligned.
  1283. */
  1284. #define FH_RSCSR_CHNL0_STTS_WPTR_REG (FH_MEM_RSCSR_CHNL0)
  1285. /**
  1286. * Physical base address of Rx Buffer Descriptor Circular Buffer.
  1287. * Bit fields:
  1288. * 27-0: RBD CD physical base address [35:8], must be 256-byte aligned.
  1289. */
  1290. #define FH_RSCSR_CHNL0_RBDCB_BASE_REG (FH_MEM_RSCSR_CHNL0 + 0x004)
  1291. /**
  1292. * Rx write pointer (index, really!).
  1293. * Bit fields:
  1294. * 11-0: Index of driver's most recent prepared-to-be-filled RBD, + 1.
  1295. * NOTE: For 256-entry circular buffer, use only bits [7:0].
  1296. */
  1297. #define FH_RSCSR_CHNL0_RBDCB_WPTR_REG (FH_MEM_RSCSR_CHNL0 + 0x008)
  1298. #define FH_RSCSR_CHNL0_WPTR (FH_RSCSR_CHNL0_RBDCB_WPTR_REG)
  1299. /**
  1300. * Rx Config/Status Registers (RCSR)
  1301. * Rx Config Reg for channel 0 (only channel used)
  1302. *
  1303. * Driver must initialize FH_MEM_RCSR_CHNL0_CONFIG_REG as follows for
  1304. * normal operation (see bit fields).
  1305. *
  1306. * Clearing FH_MEM_RCSR_CHNL0_CONFIG_REG to 0 turns off Rx DMA.
  1307. * Driver should poll FH_MEM_RSSR_RX_STATUS_REG for
  1308. * FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (bit 24) before continuing.
  1309. *
  1310. * Bit fields:
  1311. * 31-30: Rx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  1312. * '10' operate normally
  1313. * 29-24: reserved
  1314. * 23-20: # RBDs in circular buffer = 2^value; use "8" for 256 RBDs (normal),
  1315. * min "5" for 32 RBDs, max "12" for 4096 RBDs.
  1316. * 19-18: reserved
  1317. * 17-16: size of each receive buffer; '00' 4K (normal), '01' 8K,
  1318. * '10' 12K, '11' 16K.
  1319. * 15-14: reserved
  1320. * 13-12: IRQ destination; '00' none, '01' host driver (normal operation)
  1321. * 11- 4: timeout for closing Rx buffer and interrupting host (units 32 usec)
  1322. * typical value 0x10 (about 1/2 msec)
  1323. * 3- 0: reserved
  1324. */
  1325. #define FH_MEM_RCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC00)
  1326. #define FH_MEM_RCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xCC0)
  1327. #define FH_MEM_RCSR_CHNL0 (FH_MEM_RCSR_LOWER_BOUND)
  1328. #define FH_MEM_RCSR_CHNL0_CONFIG_REG (FH_MEM_RCSR_CHNL0)
  1329. #define FH_RCSR_CHNL0_RX_CONFIG_RB_TIMEOUT_MASK (0x00000FF0) /* bit 4-11 */
  1330. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_MASK (0x00001000) /* bit 12 */
  1331. #define FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MASK (0x00008000) /* bit 15 */
  1332. #define FH_RCSR_CHNL0_RX_CONFIG_RB_SIZE_MASK (0x00030000) /* bits 16-17 */
  1333. #define FH_RCSR_CHNL0_RX_CONFIG_RBDBC_SIZE_MASK (0x00F00000) /* bits 20-23 */
  1334. #define FH_RCSR_CHNL0_RX_CONFIG_DMA_CHNL_EN_MASK (0xC0000000) /* bits 30-31 */
  1335. #define FH_RCSR_RX_CONFIG_RBDCB_SIZE_BITSHIFT (20)
  1336. #define FH_RCSR_RX_CONFIG_RB_SIZE_BITSHIFT (16)
  1337. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_VAL (0x00000000)
  1338. #define FH_RCSR_RX_CONFIG_CHNL_EN_PAUSE_EOF_VAL (0x40000000)
  1339. #define FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL (0x80000000)
  1340. #define IWL_FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K (0x00000000)
  1341. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_NO_INT_VAL (0x00000000)
  1342. #define FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL (0x00001000)
  1343. /**
  1344. * Rx Shared Status Registers (RSSR)
  1345. *
  1346. * After stopping Rx DMA channel (writing 0 to FH_MEM_RCSR_CHNL0_CONFIG_REG),
  1347. * driver must poll FH_MEM_RSSR_RX_STATUS_REG until Rx channel is idle.
  1348. *
  1349. * Bit fields:
  1350. * 24: 1 = Channel 0 is idle
  1351. *
  1352. * FH_MEM_RSSR_SHARED_CTRL_REG and FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV contain
  1353. * default values that should not be altered by the driver.
  1354. */
  1355. #define FH_MEM_RSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xC40)
  1356. #define FH_MEM_RSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  1357. #define FH_MEM_RSSR_SHARED_CTRL_REG (FH_MEM_RSSR_LOWER_BOUND)
  1358. #define FH_MEM_RSSR_RX_STATUS_REG (FH_MEM_RSSR_LOWER_BOUND + 0x004)
  1359. #define FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV (FH_MEM_RSSR_LOWER_BOUND + 0x008)
  1360. #define FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  1361. /**
  1362. * Transmit DMA Channel Control/Status Registers (TCSR)
  1363. *
  1364. * 4965 has one configuration register for each of 8 Tx DMA/FIFO channels
  1365. * supported in hardware (don't confuse these with the 16 Tx queues in DRAM,
  1366. * which feed the DMA/FIFO channels); config regs are separated by 0x20 bytes.
  1367. *
  1368. * To use a Tx DMA channel, driver must initialize its
  1369. * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl) with:
  1370. *
  1371. * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  1372. * IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL
  1373. *
  1374. * All other bits should be 0.
  1375. *
  1376. * Bit fields:
  1377. * 31-30: Tx DMA channel enable: '00' off/pause, '01' pause at end of frame,
  1378. * '10' operate normally
  1379. * 29- 4: Reserved, set to "0"
  1380. * 3: Enable internal DMA requests (1, normal operation), disable (0)
  1381. * 2- 0: Reserved, set to "0"
  1382. */
  1383. #define IWL_FH_TCSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xD00)
  1384. #define IWL_FH_TCSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xE60)
  1385. /* Find Control/Status reg for given Tx DMA/FIFO channel */
  1386. #define IWL_FH_TCSR_CHNL_TX_CONFIG_REG(_chnl) \
  1387. (IWL_FH_TCSR_LOWER_BOUND + 0x20 * _chnl)
  1388. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
  1389. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
  1390. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  1391. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE_EOF (0x40000000)
  1392. #define IWL_FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  1393. /**
  1394. * Tx Shared Status Registers (TSSR)
  1395. *
  1396. * After stopping Tx DMA channel (writing 0 to
  1397. * IWL_FH_TCSR_CHNL_TX_CONFIG_REG(chnl)), driver must poll
  1398. * IWL_FH_TSSR_TX_STATUS_REG until selected Tx channel is idle
  1399. * (channel's buffers empty | no pending requests).
  1400. *
  1401. * Bit fields:
  1402. * 31-24: 1 = Channel buffers empty (channel 7:0)
  1403. * 23-16: 1 = No pending requests (channel 7:0)
  1404. */
  1405. #define IWL_FH_TSSR_LOWER_BOUND (FH_MEM_LOWER_BOUND + 0xEA0)
  1406. #define IWL_FH_TSSR_UPPER_BOUND (FH_MEM_LOWER_BOUND + 0xEC0)
  1407. #define IWL_FH_TSSR_TX_STATUS_REG (IWL_FH_TSSR_LOWER_BOUND + 0x010)
  1408. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) \
  1409. ((1 << (_chnl)) << 24)
  1410. #define IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl) \
  1411. ((1 << (_chnl)) << 16)
  1412. #define IWL_FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_chnl) \
  1413. (IWL_FH_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_chnl) | \
  1414. IWL_FH_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_chnl))
  1415. #define SCD_WIN_SIZE 64
  1416. #define SCD_FRAME_LIMIT 64
  1417. /* SRAM structures */
  1418. #define SCD_CONTEXT_DATA_OFFSET 0x380
  1419. #define SCD_TX_STTS_BITMAP_OFFSET 0x400
  1420. #define SCD_TRANSLATE_TBL_OFFSET 0x500
  1421. #define SCD_CONTEXT_QUEUE_OFFSET(x) (SCD_CONTEXT_DATA_OFFSET + ((x) * 8))
  1422. #define SCD_TRANSLATE_TBL_OFFSET_QUEUE(x) \
  1423. ((SCD_TRANSLATE_TBL_OFFSET + ((x) * 2)) & 0xfffffffc)
  1424. #define SCD_TXFACT_REG_TXFIFO_MASK(lo, hi) \
  1425. ((1<<(hi))|((1<<(hi))-(1<<(lo))))
  1426. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (0)
  1427. #define SCD_QUEUE_STTS_REG_POS_TXF (1)
  1428. #define SCD_QUEUE_STTS_REG_POS_WSL (5)
  1429. #define SCD_QUEUE_STTS_REG_POS_SCD_ACK (8)
  1430. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (10)
  1431. #define SCD_QUEUE_STTS_REG_MSK (0x0007FC00)
  1432. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_POS (0)
  1433. #define SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK (0x0000007F)
  1434. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
  1435. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
  1436. static inline u8 iwl4965_hw_get_rate(__le32 rate_n_flags)
  1437. {
  1438. return le32_to_cpu(rate_n_flags) & 0xFF;
  1439. }
  1440. static inline u16 iwl4965_hw_get_rate_n_flags(__le32 rate_n_flags)
  1441. {
  1442. return le32_to_cpu(rate_n_flags) & 0xFFFF;
  1443. }
  1444. static inline __le32 iwl4965_hw_set_rate_n_flags(u8 rate, u16 flags)
  1445. {
  1446. return cpu_to_le32(flags|(u16)rate);
  1447. }
  1448. /**
  1449. * Tx/Rx Queues
  1450. *
  1451. * Most communication between driver and 4965 is via queues of data buffers.
  1452. * For example, all commands that the driver issues to device's embedded
  1453. * controller (uCode) are via the command queue (one of the Tx queues). All
  1454. * uCode command responses/replies/notifications, including Rx frames, are
  1455. * conveyed from uCode to driver via the Rx queue.
  1456. *
  1457. * Most support for these queues, including handshake support, resides in
  1458. * structures in host DRAM, shared between the driver and the device. When
  1459. * allocating this memory, the driver must make sure that data written by
  1460. * the host CPU updates DRAM immediately (and does not get "stuck" in CPU's
  1461. * cache memory), so DRAM and cache are consistent, and the device can
  1462. * immediately see changes made by the driver.
  1463. *
  1464. * 4965 supports up to 16 DRAM-based Tx queues, and services these queues via
  1465. * up to 7 DMA channels (FIFOs). Each Tx queue is supported by a circular array
  1466. * in DRAM containing 256 Transmit Frame Descriptors (TFDs).
  1467. */
  1468. #define IWL4965_MAX_WIN_SIZE 64
  1469. #define IWL4965_QUEUE_SIZE 256
  1470. #define IWL4965_NUM_FIFOS 7
  1471. #define IWL_MAX_NUM_QUEUES 16
  1472. /**
  1473. * struct iwl4965_tfd_frame_data
  1474. *
  1475. * Describes up to 2 buffers containing (contiguous) portions of a Tx frame.
  1476. * Each buffer must be on dword boundary.
  1477. * Up to 10 iwl_tfd_frame_data structures, describing up to 20 buffers,
  1478. * may be filled within a TFD (iwl_tfd_frame).
  1479. *
  1480. * Bit fields in tb1_addr:
  1481. * 31- 0: Tx buffer 1 address bits [31:0]
  1482. *
  1483. * Bit fields in val1:
  1484. * 31-16: Tx buffer 2 address bits [15:0]
  1485. * 15- 4: Tx buffer 1 length (bytes)
  1486. * 3- 0: Tx buffer 1 address bits [32:32]
  1487. *
  1488. * Bit fields in val2:
  1489. * 31-20: Tx buffer 2 length (bytes)
  1490. * 19- 0: Tx buffer 2 address bits [35:16]
  1491. */
  1492. struct iwl4965_tfd_frame_data {
  1493. __le32 tb1_addr;
  1494. __le32 val1;
  1495. /* __le32 ptb1_32_35:4; */
  1496. #define IWL_tb1_addr_hi_POS 0
  1497. #define IWL_tb1_addr_hi_LEN 4
  1498. #define IWL_tb1_addr_hi_SYM val1
  1499. /* __le32 tb_len1:12; */
  1500. #define IWL_tb1_len_POS 4
  1501. #define IWL_tb1_len_LEN 12
  1502. #define IWL_tb1_len_SYM val1
  1503. /* __le32 ptb2_0_15:16; */
  1504. #define IWL_tb2_addr_lo16_POS 16
  1505. #define IWL_tb2_addr_lo16_LEN 16
  1506. #define IWL_tb2_addr_lo16_SYM val1
  1507. __le32 val2;
  1508. /* __le32 ptb2_16_35:20; */
  1509. #define IWL_tb2_addr_hi20_POS 0
  1510. #define IWL_tb2_addr_hi20_LEN 20
  1511. #define IWL_tb2_addr_hi20_SYM val2
  1512. /* __le32 tb_len2:12; */
  1513. #define IWL_tb2_len_POS 20
  1514. #define IWL_tb2_len_LEN 12
  1515. #define IWL_tb2_len_SYM val2
  1516. } __attribute__ ((packed));
  1517. /**
  1518. * struct iwl4965_tfd_frame
  1519. *
  1520. * Transmit Frame Descriptor (TFD)
  1521. *
  1522. * 4965 supports up to 16 Tx queues resident in host DRAM.
  1523. * Each Tx queue uses a circular buffer of 256 TFDs stored in host DRAM.
  1524. * Both driver and device share these circular buffers, each of which must be
  1525. * contiguous 256 TFDs x 128 bytes-per-TFD = 32 KBytes for 4965.
  1526. *
  1527. * Driver must indicate the physical address of the base of each
  1528. * circular buffer via the 4965's FH_MEM_CBBC_QUEUE registers.
  1529. *
  1530. * Each TFD contains pointer/size information for up to 20 data buffers
  1531. * in host DRAM. These buffers collectively contain the (one) frame described
  1532. * by the TFD. Each buffer must be a single contiguous block of memory within
  1533. * itself, but buffers may be scattered in host DRAM. Each buffer has max size
  1534. * of (4K - 4). The 4965 concatenates all of a TFD's buffers into a single
  1535. * Tx frame, up to 8 KBytes in size.
  1536. *
  1537. * Bit fields in the control dword (val0):
  1538. * 31-30: # dwords (0-3) of padding required at end of frame for 16-byte bound
  1539. * 29: reserved
  1540. * 28-24: # Transmit Buffer Descriptors in TFD
  1541. * 23- 0: reserved
  1542. *
  1543. * A maximum of 255 (not 256!) TFDs may be on a queue waiting for Tx.
  1544. */
  1545. struct iwl4965_tfd_frame {
  1546. __le32 val0;
  1547. /* __le32 rsvd1:24; */
  1548. /* __le32 num_tbs:5; */
  1549. #define IWL_num_tbs_POS 24
  1550. #define IWL_num_tbs_LEN 5
  1551. #define IWL_num_tbs_SYM val0
  1552. /* __le32 rsvd2:1; */
  1553. /* __le32 padding:2; */
  1554. struct iwl4965_tfd_frame_data pa[10];
  1555. __le32 reserved;
  1556. } __attribute__ ((packed));
  1557. /**
  1558. * struct iwl4965_queue_byte_cnt_entry
  1559. *
  1560. * Byte Count Table Entry
  1561. *
  1562. * Bit fields:
  1563. * 15-12: reserved
  1564. * 11- 0: total to-be-transmitted byte count of frame (does not include command)
  1565. */
  1566. struct iwl4965_queue_byte_cnt_entry {
  1567. __le16 val;
  1568. /* __le16 byte_cnt:12; */
  1569. #define IWL_byte_cnt_POS 0
  1570. #define IWL_byte_cnt_LEN 12
  1571. #define IWL_byte_cnt_SYM val
  1572. /* __le16 rsvd:4; */
  1573. } __attribute__ ((packed));
  1574. /**
  1575. * struct iwl4965_sched_queue_byte_cnt_tbl
  1576. *
  1577. * Byte Count table
  1578. *
  1579. * Each Tx queue uses a byte-count table containing 320 entries:
  1580. * one 16-bit entry for each of 256 TFDs, plus an additional 64 entries that
  1581. * duplicate the first 64 entries (to avoid wrap-around within a Tx window;
  1582. * max Tx window is 64 TFDs).
  1583. *
  1584. * When driver sets up a new TFD, it must also enter the total byte count
  1585. * of the frame to be transmitted into the corresponding entry in the byte
  1586. * count table for the chosen Tx queue. If the TFD index is 0-63, the driver
  1587. * must duplicate the byte count entry in corresponding index 256-319.
  1588. *
  1589. * "dont_care" padding puts each byte count table on a 1024-byte boundary;
  1590. * 4965 assumes tables are separated by 1024 bytes.
  1591. */
  1592. struct iwl4965_sched_queue_byte_cnt_tbl {
  1593. struct iwl4965_queue_byte_cnt_entry tfd_offset[IWL4965_QUEUE_SIZE +
  1594. IWL4965_MAX_WIN_SIZE];
  1595. u8 dont_care[1024 -
  1596. (IWL4965_QUEUE_SIZE + IWL4965_MAX_WIN_SIZE) *
  1597. sizeof(__le16)];
  1598. } __attribute__ ((packed));
  1599. /**
  1600. * struct iwl4965_shared - handshake area for Tx and Rx
  1601. *
  1602. * For convenience in allocating memory, this structure combines 2 areas of
  1603. * DRAM which must be shared between driver and 4965. These do not need to
  1604. * be combined, if better allocation would result from keeping them separate:
  1605. *
  1606. * 1) The Tx byte count tables occupy 1024 bytes each (16 KBytes total for
  1607. * 16 queues). Driver uses SCD_DRAM_BASE_ADDR to tell 4965 where to find
  1608. * the first of these tables. 4965 assumes tables are 1024 bytes apart.
  1609. *
  1610. * 2) The Rx status (val0 and val1) occupies only 8 bytes. Driver uses
  1611. * FH_RSCSR_CHNL0_STTS_WPTR_REG to tell 4965 where to find this area.
  1612. * Driver reads val0 to determine the latest Receive Buffer Descriptor (RBD)
  1613. * that has been filled by the 4965.
  1614. *
  1615. * Bit fields val0:
  1616. * 31-12: Not used
  1617. * 11- 0: Index of last filled Rx buffer descriptor (4965 writes, driver reads)
  1618. *
  1619. * Bit fields val1:
  1620. * 31- 0: Not used
  1621. */
  1622. struct iwl4965_shared {
  1623. struct iwl4965_sched_queue_byte_cnt_tbl
  1624. queues_byte_cnt_tbls[IWL_MAX_NUM_QUEUES];
  1625. __le32 val0;
  1626. /* __le32 rb_closed_stts_rb_num:12; */
  1627. #define IWL_rb_closed_stts_rb_num_POS 0
  1628. #define IWL_rb_closed_stts_rb_num_LEN 12
  1629. #define IWL_rb_closed_stts_rb_num_SYM val0
  1630. /* __le32 rsrv1:4; */
  1631. /* __le32 rb_closed_stts_rx_frame_num:12; */
  1632. #define IWL_rb_closed_stts_rx_frame_num_POS 16
  1633. #define IWL_rb_closed_stts_rx_frame_num_LEN 12
  1634. #define IWL_rb_closed_stts_rx_frame_num_SYM val0
  1635. /* __le32 rsrv2:4; */
  1636. __le32 val1;
  1637. /* __le32 frame_finished_stts_rb_num:12; */
  1638. #define IWL_frame_finished_stts_rb_num_POS 0
  1639. #define IWL_frame_finished_stts_rb_num_LEN 12
  1640. #define IWL_frame_finished_stts_rb_num_SYM val1
  1641. /* __le32 rsrv3:4; */
  1642. /* __le32 frame_finished_stts_rx_frame_num:12; */
  1643. #define IWL_frame_finished_stts_rx_frame_num_POS 16
  1644. #define IWL_frame_finished_stts_rx_frame_num_LEN 12
  1645. #define IWL_frame_finished_stts_rx_frame_num_SYM val1
  1646. /* __le32 rsrv4:4; */
  1647. __le32 padding1; /* so that allocation will be aligned to 16B */
  1648. __le32 padding2;
  1649. } __attribute__ ((packed));
  1650. #endif /* __iwl4965_4965_hw_h__ */