es1371.c 93 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128
  1. /*****************************************************************************/
  2. /*
  3. * es1371.c -- Creative Ensoniq ES1371.
  4. *
  5. * Copyright (C) 1998-2001, 2003 Thomas Sailer (t.sailer@alumni.ethz.ch)
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. *
  21. * Special thanks to Ensoniq
  22. *
  23. * Supported devices:
  24. * /dev/dsp standard /dev/dsp device, (mostly) OSS compatible
  25. * /dev/mixer standard /dev/mixer device, (mostly) OSS compatible
  26. * /dev/dsp1 additional DAC, like /dev/dsp, but outputs to mixer "SYNTH" setting
  27. * /dev/midi simple MIDI UART interface, no ioctl
  28. *
  29. * NOTE: the card does not have any FM/Wavetable synthesizer, it is supposed
  30. * to be done in software. That is what /dev/dac is for. By now (Q2 1998)
  31. * there are several MIDI to PCM (WAV) packages, one of them is timidity.
  32. *
  33. * Revision history
  34. * 04.06.1998 0.1 Initial release
  35. * Mixer stuff should be overhauled; especially optional AC97 mixer bits
  36. * should be detected. This results in strange behaviour of some mixer
  37. * settings, like master volume and mic.
  38. * 08.06.1998 0.2 First release using Alan Cox' soundcore instead of miscdevice
  39. * 03.08.1998 0.3 Do not include modversions.h
  40. * Now mixer behaviour can basically be selected between
  41. * "OSS documented" and "OSS actual" behaviour
  42. * 31.08.1998 0.4 Fix realplayer problems - dac.count issues
  43. * 27.10.1998 0.5 Fix joystick support
  44. * -- Oliver Neukum (c188@org.chemie.uni-muenchen.de)
  45. * 10.12.1998 0.6 Fix drain_dac trying to wait on not yet initialized DMA
  46. * 23.12.1998 0.7 Fix a few f_file & FMODE_ bugs
  47. * Don't wake up app until there are fragsize bytes to read/write
  48. * 06.01.1999 0.8 remove the silly SA_INTERRUPT flag.
  49. * hopefully killed the egcs section type conflict
  50. * 12.03.1999 0.9 cinfo.blocks should be reset after GETxPTR ioctl.
  51. * reported by Johan Maes <joma@telindus.be>
  52. * 22.03.1999 0.10 return EAGAIN instead of EBUSY when O_NONBLOCK
  53. * read/write cannot be executed
  54. * 07.04.1999 0.11 implemented the following ioctl's: SOUND_PCM_READ_RATE,
  55. * SOUND_PCM_READ_CHANNELS, SOUND_PCM_READ_BITS;
  56. * Alpha fixes reported by Peter Jones <pjones@redhat.com>
  57. * Another Alpha fix (wait_src_ready in init routine)
  58. * reported by "Ivan N. Kokshaysky" <ink@jurassic.park.msu.ru>
  59. * Note: joystick address handling might still be wrong on archs
  60. * other than i386
  61. * 15.06.1999 0.12 Fix bad allocation bug.
  62. * Thanks to Deti Fliegl <fliegl@in.tum.de>
  63. * 28.06.1999 0.13 Add pci_set_master
  64. * 03.08.1999 0.14 adapt to Linus' new __setup/__initcall
  65. * added kernel command line option "es1371=joystickaddr"
  66. * removed CONFIG_SOUND_ES1371_JOYPORT_BOOT kludge
  67. * 10.08.1999 0.15 (Re)added S/PDIF module option for cards revision >= 4.
  68. * Initial version by Dave Platt <dplatt@snulbug.mtview.ca.us>.
  69. * module_init/__setup fixes
  70. * 08.16.1999 0.16 Joe Cotellese <joec@ensoniq.com>
  71. * Added detection for ES1371 revision ID so that we can
  72. * detect the ES1373 and later parts.
  73. * added AC97 #defines for readability
  74. * added a /proc file system for dumping hardware state
  75. * updated SRC and CODEC w/r functions to accommodate bugs
  76. * in some versions of the ES137x chips.
  77. * 31.08.1999 0.17 add spin_lock_init
  78. * replaced current->state = x with set_current_state(x)
  79. * 03.09.1999 0.18 change read semantics for MIDI to match
  80. * OSS more closely; remove possible wakeup race
  81. * 21.10.1999 0.19 Round sampling rates, requested by
  82. * Kasamatsu Kenichi <t29w0267@ip.media.kyoto-u.ac.jp>
  83. * 27.10.1999 0.20 Added SigmaTel 3D enhancement string
  84. * Codec ID printing changes
  85. * 28.10.1999 0.21 More waitqueue races fixed
  86. * Joe Cotellese <joec@ensoniq.com>
  87. * Changed PCI detection routine so we can more easily
  88. * detect ES137x chip and derivatives.
  89. * 05.01.2000 0.22 Should now work with rev7 boards; patch by
  90. * Eric Lemar, elemar@cs.washington.edu
  91. * 08.01.2000 0.23 Prevent some ioctl's from returning bad count values on underrun/overrun;
  92. * Tim Janik's BSE (Bedevilled Sound Engine) found this
  93. * 07.02.2000 0.24 Use pci_alloc_consistent and pci_register_driver
  94. * 07.02.2000 0.25 Use ac97_codec
  95. * 01.03.2000 0.26 SPDIF patch by Mikael Bouillot <mikael.bouillot@bigfoot.com>
  96. * Use pci_module_init
  97. * 21.11.2000 0.27 Initialize dma buffers in poll, otherwise poll may return a bogus mask
  98. * 12.12.2000 0.28 More dma buffer initializations, patch from
  99. * Tjeerd Mulder <tjeerd.mulder@fujitsu-siemens.com>
  100. * 05.01.2001 0.29 Hopefully updates will not be required anymore when Creative bumps
  101. * the CT5880 revision.
  102. * suggested by Stephan Müller <smueller@chronox.de>
  103. * 31.01.2001 0.30 Register/Unregister gameport
  104. * Fix SETTRIGGER non OSS API conformity
  105. * 14.07.2001 0.31 Add list of laptops needing amplifier control
  106. * 03.01.2003 0.32 open_mode fixes from Georg Acher <acher@in.tum.de>
  107. */
  108. /*****************************************************************************/
  109. #include <linux/interrupt.h>
  110. #include <linux/module.h>
  111. #include <linux/string.h>
  112. #include <linux/ioport.h>
  113. #include <linux/sched.h>
  114. #include <linux/delay.h>
  115. #include <linux/sound.h>
  116. #include <linux/slab.h>
  117. #include <linux/soundcard.h>
  118. #include <linux/pci.h>
  119. #include <linux/init.h>
  120. #include <linux/poll.h>
  121. #include <linux/bitops.h>
  122. #include <linux/proc_fs.h>
  123. #include <linux/spinlock.h>
  124. #include <linux/smp_lock.h>
  125. #include <linux/ac97_codec.h>
  126. #include <linux/gameport.h>
  127. #include <linux/wait.h>
  128. #include <asm/io.h>
  129. #include <asm/page.h>
  130. #include <asm/uaccess.h>
  131. #if defined(CONFIG_GAMEPORT) || (defined(MODULE) && defined(CONFIG_GAMEPORT_MODULE))
  132. #define SUPPORT_JOYSTICK
  133. #endif
  134. /* --------------------------------------------------------------------- */
  135. #undef OSS_DOCUMENTED_MIXER_SEMANTICS
  136. #define ES1371_DEBUG
  137. #define DBG(x) {}
  138. /*#define DBG(x) {x}*/
  139. /* --------------------------------------------------------------------- */
  140. #ifndef PCI_VENDOR_ID_ENSONIQ
  141. #define PCI_VENDOR_ID_ENSONIQ 0x1274
  142. #endif
  143. #ifndef PCI_VENDOR_ID_ECTIVA
  144. #define PCI_VENDOR_ID_ECTIVA 0x1102
  145. #endif
  146. #ifndef PCI_DEVICE_ID_ENSONIQ_ES1371
  147. #define PCI_DEVICE_ID_ENSONIQ_ES1371 0x1371
  148. #endif
  149. #ifndef PCI_DEVICE_ID_ENSONIQ_CT5880
  150. #define PCI_DEVICE_ID_ENSONIQ_CT5880 0x5880
  151. #endif
  152. #ifndef PCI_DEVICE_ID_ECTIVA_EV1938
  153. #define PCI_DEVICE_ID_ECTIVA_EV1938 0x8938
  154. #endif
  155. /* ES1371 chip ID */
  156. /* This is a little confusing because all ES1371 compatible chips have the
  157. same DEVICE_ID, the only thing differentiating them is the REV_ID field.
  158. This is only significant if you want to enable features on the later parts.
  159. Yes, I know it's stupid and why didn't we use the sub IDs?
  160. */
  161. #define ES1371REV_ES1373_A 0x04
  162. #define ES1371REV_ES1373_B 0x06
  163. #define ES1371REV_CT5880_A 0x07
  164. #define CT5880REV_CT5880_C 0x02
  165. #define CT5880REV_CT5880_D 0x03
  166. #define ES1371REV_ES1371_B 0x09
  167. #define EV1938REV_EV1938_A 0x00
  168. #define ES1371REV_ES1373_8 0x08
  169. #define ES1371_MAGIC ((PCI_VENDOR_ID_ENSONIQ<<16)|PCI_DEVICE_ID_ENSONIQ_ES1371)
  170. #define ES1371_EXTENT 0x40
  171. #define JOY_EXTENT 8
  172. #define ES1371_REG_CONTROL 0x00
  173. #define ES1371_REG_STATUS 0x04 /* on the 5880 it is control/status */
  174. #define ES1371_REG_UART_DATA 0x08
  175. #define ES1371_REG_UART_STATUS 0x09
  176. #define ES1371_REG_UART_CONTROL 0x09
  177. #define ES1371_REG_UART_TEST 0x0a
  178. #define ES1371_REG_MEMPAGE 0x0c
  179. #define ES1371_REG_SRCONV 0x10
  180. #define ES1371_REG_CODEC 0x14
  181. #define ES1371_REG_LEGACY 0x18
  182. #define ES1371_REG_SERIAL_CONTROL 0x20
  183. #define ES1371_REG_DAC1_SCOUNT 0x24
  184. #define ES1371_REG_DAC2_SCOUNT 0x28
  185. #define ES1371_REG_ADC_SCOUNT 0x2c
  186. #define ES1371_REG_DAC1_FRAMEADR 0xc30
  187. #define ES1371_REG_DAC1_FRAMECNT 0xc34
  188. #define ES1371_REG_DAC2_FRAMEADR 0xc38
  189. #define ES1371_REG_DAC2_FRAMECNT 0xc3c
  190. #define ES1371_REG_ADC_FRAMEADR 0xd30
  191. #define ES1371_REG_ADC_FRAMECNT 0xd34
  192. #define ES1371_FMT_U8_MONO 0
  193. #define ES1371_FMT_U8_STEREO 1
  194. #define ES1371_FMT_S16_MONO 2
  195. #define ES1371_FMT_S16_STEREO 3
  196. #define ES1371_FMT_STEREO 1
  197. #define ES1371_FMT_S16 2
  198. #define ES1371_FMT_MASK 3
  199. static const unsigned sample_size[] = { 1, 2, 2, 4 };
  200. static const unsigned sample_shift[] = { 0, 1, 1, 2 };
  201. #define CTRL_RECEN_B 0x08000000 /* 1 = don't mix analog in to digital out */
  202. #define CTRL_SPDIFEN_B 0x04000000
  203. #define CTRL_JOY_SHIFT 24
  204. #define CTRL_JOY_MASK 3
  205. #define CTRL_JOY_200 0x00000000 /* joystick base address */
  206. #define CTRL_JOY_208 0x01000000
  207. #define CTRL_JOY_210 0x02000000
  208. #define CTRL_JOY_218 0x03000000
  209. #define CTRL_GPIO_IN0 0x00100000 /* general purpose inputs/outputs */
  210. #define CTRL_GPIO_IN1 0x00200000
  211. #define CTRL_GPIO_IN2 0x00400000
  212. #define CTRL_GPIO_IN3 0x00800000
  213. #define CTRL_GPIO_OUT0 0x00010000
  214. #define CTRL_GPIO_OUT1 0x00020000
  215. #define CTRL_GPIO_OUT2 0x00040000
  216. #define CTRL_GPIO_OUT3 0x00080000
  217. #define CTRL_MSFMTSEL 0x00008000 /* MPEG serial data fmt: 0 = Sony, 1 = I2S */
  218. #define CTRL_SYNCRES 0x00004000 /* AC97 warm reset */
  219. #define CTRL_ADCSTOP 0x00002000 /* stop ADC transfers */
  220. #define CTRL_PWR_INTRM 0x00001000 /* 1 = power level ints enabled */
  221. #define CTRL_M_CB 0x00000800 /* recording source: 0 = ADC, 1 = MPEG */
  222. #define CTRL_CCB_INTRM 0x00000400 /* 1 = CCB "voice" ints enabled */
  223. #define CTRL_PDLEV0 0x00000000 /* power down level */
  224. #define CTRL_PDLEV1 0x00000100
  225. #define CTRL_PDLEV2 0x00000200
  226. #define CTRL_PDLEV3 0x00000300
  227. #define CTRL_BREQ 0x00000080 /* 1 = test mode (internal mem test) */
  228. #define CTRL_DAC1_EN 0x00000040 /* enable DAC1 */
  229. #define CTRL_DAC2_EN 0x00000020 /* enable DAC2 */
  230. #define CTRL_ADC_EN 0x00000010 /* enable ADC */
  231. #define CTRL_UART_EN 0x00000008 /* enable MIDI uart */
  232. #define CTRL_JYSTK_EN 0x00000004 /* enable Joystick port */
  233. #define CTRL_XTALCLKDIS 0x00000002 /* 1 = disable crystal clock input */
  234. #define CTRL_PCICLKDIS 0x00000001 /* 1 = disable PCI clock distribution */
  235. #define STAT_INTR 0x80000000 /* wired or of all interrupt bits */
  236. #define CSTAT_5880_AC97_RST 0x20000000 /* CT5880 Reset bit */
  237. #define STAT_EN_SPDIF 0x00040000 /* enable S/PDIF circuitry */
  238. #define STAT_TS_SPDIF 0x00020000 /* test S/PDIF circuitry */
  239. #define STAT_TESTMODE 0x00010000 /* test ASIC */
  240. #define STAT_SYNC_ERR 0x00000100 /* 1 = codec sync error */
  241. #define STAT_VC 0x000000c0 /* CCB int source, 0=DAC1, 1=DAC2, 2=ADC, 3=undef */
  242. #define STAT_SH_VC 6
  243. #define STAT_MPWR 0x00000020 /* power level interrupt */
  244. #define STAT_MCCB 0x00000010 /* CCB int pending */
  245. #define STAT_UART 0x00000008 /* UART int pending */
  246. #define STAT_DAC1 0x00000004 /* DAC1 int pending */
  247. #define STAT_DAC2 0x00000002 /* DAC2 int pending */
  248. #define STAT_ADC 0x00000001 /* ADC int pending */
  249. #define USTAT_RXINT 0x80 /* UART rx int pending */
  250. #define USTAT_TXINT 0x04 /* UART tx int pending */
  251. #define USTAT_TXRDY 0x02 /* UART tx ready */
  252. #define USTAT_RXRDY 0x01 /* UART rx ready */
  253. #define UCTRL_RXINTEN 0x80 /* 1 = enable RX ints */
  254. #define UCTRL_TXINTEN 0x60 /* TX int enable field mask */
  255. #define UCTRL_ENA_TXINT 0x20 /* enable TX int */
  256. #define UCTRL_CNTRL 0x03 /* control field */
  257. #define UCTRL_CNTRL_SWR 0x03 /* software reset command */
  258. /* sample rate converter */
  259. #define SRC_OKSTATE 1
  260. #define SRC_RAMADDR_MASK 0xfe000000
  261. #define SRC_RAMADDR_SHIFT 25
  262. #define SRC_DAC1FREEZE (1UL << 21)
  263. #define SRC_DAC2FREEZE (1UL << 20)
  264. #define SRC_ADCFREEZE (1UL << 19)
  265. #define SRC_WE 0x01000000 /* read/write control for SRC RAM */
  266. #define SRC_BUSY 0x00800000 /* SRC busy */
  267. #define SRC_DIS 0x00400000 /* 1 = disable SRC */
  268. #define SRC_DDAC1 0x00200000 /* 1 = disable accum update for DAC1 */
  269. #define SRC_DDAC2 0x00100000 /* 1 = disable accum update for DAC2 */
  270. #define SRC_DADC 0x00080000 /* 1 = disable accum update for ADC2 */
  271. #define SRC_CTLMASK 0x00780000
  272. #define SRC_RAMDATA_MASK 0x0000ffff
  273. #define SRC_RAMDATA_SHIFT 0
  274. #define SRCREG_ADC 0x78
  275. #define SRCREG_DAC1 0x70
  276. #define SRCREG_DAC2 0x74
  277. #define SRCREG_VOL_ADC 0x6c
  278. #define SRCREG_VOL_DAC1 0x7c
  279. #define SRCREG_VOL_DAC2 0x7e
  280. #define SRCREG_TRUNC_N 0x00
  281. #define SRCREG_INT_REGS 0x01
  282. #define SRCREG_ACCUM_FRAC 0x02
  283. #define SRCREG_VFREQ_FRAC 0x03
  284. #define CODEC_PIRD 0x00800000 /* 0 = write AC97 register */
  285. #define CODEC_PIADD_MASK 0x007f0000
  286. #define CODEC_PIADD_SHIFT 16
  287. #define CODEC_PIDAT_MASK 0x0000ffff
  288. #define CODEC_PIDAT_SHIFT 0
  289. #define CODEC_RDY 0x80000000 /* AC97 read data valid */
  290. #define CODEC_WIP 0x40000000 /* AC97 write in progress */
  291. #define CODEC_PORD 0x00800000 /* 0 = write AC97 register */
  292. #define CODEC_POADD_MASK 0x007f0000
  293. #define CODEC_POADD_SHIFT 16
  294. #define CODEC_PODAT_MASK 0x0000ffff
  295. #define CODEC_PODAT_SHIFT 0
  296. #define LEGACY_JFAST 0x80000000 /* fast joystick timing */
  297. #define LEGACY_FIRQ 0x01000000 /* force IRQ */
  298. #define SCTRL_DACTEST 0x00400000 /* 1 = DAC test, test vector generation purposes */
  299. #define SCTRL_P2ENDINC 0x00380000 /* */
  300. #define SCTRL_SH_P2ENDINC 19
  301. #define SCTRL_P2STINC 0x00070000 /* */
  302. #define SCTRL_SH_P2STINC 16
  303. #define SCTRL_R1LOOPSEL 0x00008000 /* 0 = loop mode */
  304. #define SCTRL_P2LOOPSEL 0x00004000 /* 0 = loop mode */
  305. #define SCTRL_P1LOOPSEL 0x00002000 /* 0 = loop mode */
  306. #define SCTRL_P2PAUSE 0x00001000 /* 1 = pause mode */
  307. #define SCTRL_P1PAUSE 0x00000800 /* 1 = pause mode */
  308. #define SCTRL_R1INTEN 0x00000400 /* enable interrupt */
  309. #define SCTRL_P2INTEN 0x00000200 /* enable interrupt */
  310. #define SCTRL_P1INTEN 0x00000100 /* enable interrupt */
  311. #define SCTRL_P1SCTRLD 0x00000080 /* reload sample count register for DAC1 */
  312. #define SCTRL_P2DACSEN 0x00000040 /* 1 = DAC2 play back last sample when disabled */
  313. #define SCTRL_R1SEB 0x00000020 /* 1 = 16bit */
  314. #define SCTRL_R1SMB 0x00000010 /* 1 = stereo */
  315. #define SCTRL_R1FMT 0x00000030 /* format mask */
  316. #define SCTRL_SH_R1FMT 4
  317. #define SCTRL_P2SEB 0x00000008 /* 1 = 16bit */
  318. #define SCTRL_P2SMB 0x00000004 /* 1 = stereo */
  319. #define SCTRL_P2FMT 0x0000000c /* format mask */
  320. #define SCTRL_SH_P2FMT 2
  321. #define SCTRL_P1SEB 0x00000002 /* 1 = 16bit */
  322. #define SCTRL_P1SMB 0x00000001 /* 1 = stereo */
  323. #define SCTRL_P1FMT 0x00000003 /* format mask */
  324. #define SCTRL_SH_P1FMT 0
  325. /* misc stuff */
  326. #define POLL_COUNT 0x1000
  327. #define FMODE_DAC 4 /* slight misuse of mode_t */
  328. /* MIDI buffer sizes */
  329. #define MIDIINBUF 256
  330. #define MIDIOUTBUF 256
  331. #define FMODE_MIDI_SHIFT 3
  332. #define FMODE_MIDI_READ (FMODE_READ << FMODE_MIDI_SHIFT)
  333. #define FMODE_MIDI_WRITE (FMODE_WRITE << FMODE_MIDI_SHIFT)
  334. #define ES1371_MODULE_NAME "es1371"
  335. #define PFX ES1371_MODULE_NAME ": "
  336. /* --------------------------------------------------------------------- */
  337. struct es1371_state {
  338. /* magic */
  339. unsigned int magic;
  340. /* list of es1371 devices */
  341. struct list_head devs;
  342. /* the corresponding pci_dev structure */
  343. struct pci_dev *dev;
  344. /* soundcore stuff */
  345. int dev_audio;
  346. int dev_dac;
  347. int dev_midi;
  348. /* hardware resources */
  349. unsigned long io; /* long for SPARC */
  350. unsigned int irq;
  351. /* PCI ID's */
  352. u16 vendor;
  353. u16 device;
  354. u8 rev; /* the chip revision */
  355. /* options */
  356. int spdif_volume; /* S/PDIF output is enabled if != -1 */
  357. #ifdef ES1371_DEBUG
  358. /* debug /proc entry */
  359. struct proc_dir_entry *ps;
  360. #endif /* ES1371_DEBUG */
  361. struct ac97_codec *codec;
  362. /* wave stuff */
  363. unsigned ctrl;
  364. unsigned sctrl;
  365. unsigned dac1rate, dac2rate, adcrate;
  366. spinlock_t lock;
  367. struct semaphore open_sem;
  368. mode_t open_mode;
  369. wait_queue_head_t open_wait;
  370. struct dmabuf {
  371. void *rawbuf;
  372. dma_addr_t dmaaddr;
  373. unsigned buforder;
  374. unsigned numfrag;
  375. unsigned fragshift;
  376. unsigned hwptr, swptr;
  377. unsigned total_bytes;
  378. int count;
  379. unsigned error; /* over/underrun */
  380. wait_queue_head_t wait;
  381. /* redundant, but makes calculations easier */
  382. unsigned fragsize;
  383. unsigned dmasize;
  384. unsigned fragsamples;
  385. /* OSS stuff */
  386. unsigned mapped:1;
  387. unsigned ready:1;
  388. unsigned endcleared:1;
  389. unsigned enabled:1;
  390. unsigned ossfragshift;
  391. int ossmaxfrags;
  392. unsigned subdivision;
  393. } dma_dac1, dma_dac2, dma_adc;
  394. /* midi stuff */
  395. struct {
  396. unsigned ird, iwr, icnt;
  397. unsigned ord, owr, ocnt;
  398. wait_queue_head_t iwait;
  399. wait_queue_head_t owait;
  400. unsigned char ibuf[MIDIINBUF];
  401. unsigned char obuf[MIDIOUTBUF];
  402. } midi;
  403. #ifdef SUPPORT_JOYSTICK
  404. struct gameport *gameport;
  405. #endif
  406. struct semaphore sem;
  407. };
  408. /* --------------------------------------------------------------------- */
  409. static LIST_HEAD(devs);
  410. /* --------------------------------------------------------------------- */
  411. static inline unsigned ld2(unsigned int x)
  412. {
  413. unsigned r = 0;
  414. if (x >= 0x10000) {
  415. x >>= 16;
  416. r += 16;
  417. }
  418. if (x >= 0x100) {
  419. x >>= 8;
  420. r += 8;
  421. }
  422. if (x >= 0x10) {
  423. x >>= 4;
  424. r += 4;
  425. }
  426. if (x >= 4) {
  427. x >>= 2;
  428. r += 2;
  429. }
  430. if (x >= 2)
  431. r++;
  432. return r;
  433. }
  434. /* --------------------------------------------------------------------- */
  435. static unsigned wait_src_ready(struct es1371_state *s)
  436. {
  437. unsigned int t, r;
  438. for (t = 0; t < POLL_COUNT; t++) {
  439. if (!((r = inl(s->io + ES1371_REG_SRCONV)) & SRC_BUSY))
  440. return r;
  441. udelay(1);
  442. }
  443. printk(KERN_DEBUG PFX "sample rate converter timeout r = 0x%08x\n", r);
  444. return r;
  445. }
  446. static unsigned src_read(struct es1371_state *s, unsigned reg)
  447. {
  448. unsigned int temp,i,orig;
  449. /* wait for ready */
  450. temp = wait_src_ready (s);
  451. /* we can only access the SRC at certain times, make sure
  452. we're allowed to before we read */
  453. orig = temp;
  454. /* expose the SRC state bits */
  455. outl ( (temp & SRC_CTLMASK) | (reg << SRC_RAMADDR_SHIFT) | 0x10000UL,
  456. s->io + ES1371_REG_SRCONV);
  457. /* now, wait for busy and the correct time to read */
  458. temp = wait_src_ready (s);
  459. if ( (temp & 0x00870000UL ) != ( SRC_OKSTATE << 16 )){
  460. /* wait for the right state */
  461. for (i=0; i<POLL_COUNT; i++){
  462. temp = inl (s->io + ES1371_REG_SRCONV);
  463. if ( (temp & 0x00870000UL ) == ( SRC_OKSTATE << 16 ))
  464. break;
  465. }
  466. }
  467. /* hide the state bits */
  468. outl ((orig & SRC_CTLMASK) | (reg << SRC_RAMADDR_SHIFT), s->io + ES1371_REG_SRCONV);
  469. return temp;
  470. }
  471. static void src_write(struct es1371_state *s, unsigned reg, unsigned data)
  472. {
  473. unsigned int r;
  474. r = wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DDAC2 | SRC_DADC);
  475. r |= (reg << SRC_RAMADDR_SHIFT) & SRC_RAMADDR_MASK;
  476. r |= (data << SRC_RAMDATA_SHIFT) & SRC_RAMDATA_MASK;
  477. outl(r | SRC_WE, s->io + ES1371_REG_SRCONV);
  478. }
  479. /* --------------------------------------------------------------------- */
  480. /* most of the following here is black magic */
  481. static void set_adc_rate(struct es1371_state *s, unsigned rate)
  482. {
  483. unsigned long flags;
  484. unsigned int n, truncm, freq;
  485. if (rate > 48000)
  486. rate = 48000;
  487. if (rate < 4000)
  488. rate = 4000;
  489. n = rate / 3000;
  490. if ((1 << n) & ((1 << 15) | (1 << 13) | (1 << 11) | (1 << 9)))
  491. n--;
  492. truncm = (21 * n - 1) | 1;
  493. freq = ((48000UL << 15) / rate) * n;
  494. s->adcrate = (48000UL << 15) / (freq / n);
  495. spin_lock_irqsave(&s->lock, flags);
  496. if (rate >= 24000) {
  497. if (truncm > 239)
  498. truncm = 239;
  499. src_write(s, SRCREG_ADC+SRCREG_TRUNC_N,
  500. (((239 - truncm) >> 1) << 9) | (n << 4));
  501. } else {
  502. if (truncm > 119)
  503. truncm = 119;
  504. src_write(s, SRCREG_ADC+SRCREG_TRUNC_N,
  505. 0x8000 | (((119 - truncm) >> 1) << 9) | (n << 4));
  506. }
  507. src_write(s, SRCREG_ADC+SRCREG_INT_REGS,
  508. (src_read(s, SRCREG_ADC+SRCREG_INT_REGS) & 0x00ff) |
  509. ((freq >> 5) & 0xfc00));
  510. src_write(s, SRCREG_ADC+SRCREG_VFREQ_FRAC, freq & 0x7fff);
  511. src_write(s, SRCREG_VOL_ADC, n << 8);
  512. src_write(s, SRCREG_VOL_ADC+1, n << 8);
  513. spin_unlock_irqrestore(&s->lock, flags);
  514. }
  515. static void set_dac1_rate(struct es1371_state *s, unsigned rate)
  516. {
  517. unsigned long flags;
  518. unsigned int freq, r;
  519. if (rate > 48000)
  520. rate = 48000;
  521. if (rate < 4000)
  522. rate = 4000;
  523. freq = ((rate << 15) + 1500) / 3000;
  524. s->dac1rate = (freq * 3000 + 16384) >> 15;
  525. spin_lock_irqsave(&s->lock, flags);
  526. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC2 | SRC_DADC)) | SRC_DDAC1;
  527. outl(r, s->io + ES1371_REG_SRCONV);
  528. src_write(s, SRCREG_DAC1+SRCREG_INT_REGS,
  529. (src_read(s, SRCREG_DAC1+SRCREG_INT_REGS) & 0x00ff) |
  530. ((freq >> 5) & 0xfc00));
  531. src_write(s, SRCREG_DAC1+SRCREG_VFREQ_FRAC, freq & 0x7fff);
  532. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC2 | SRC_DADC));
  533. outl(r, s->io + ES1371_REG_SRCONV);
  534. spin_unlock_irqrestore(&s->lock, flags);
  535. }
  536. static void set_dac2_rate(struct es1371_state *s, unsigned rate)
  537. {
  538. unsigned long flags;
  539. unsigned int freq, r;
  540. if (rate > 48000)
  541. rate = 48000;
  542. if (rate < 4000)
  543. rate = 4000;
  544. freq = ((rate << 15) + 1500) / 3000;
  545. s->dac2rate = (freq * 3000 + 16384) >> 15;
  546. spin_lock_irqsave(&s->lock, flags);
  547. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DADC)) | SRC_DDAC2;
  548. outl(r, s->io + ES1371_REG_SRCONV);
  549. src_write(s, SRCREG_DAC2+SRCREG_INT_REGS,
  550. (src_read(s, SRCREG_DAC2+SRCREG_INT_REGS) & 0x00ff) |
  551. ((freq >> 5) & 0xfc00));
  552. src_write(s, SRCREG_DAC2+SRCREG_VFREQ_FRAC, freq & 0x7fff);
  553. r = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DADC));
  554. outl(r, s->io + ES1371_REG_SRCONV);
  555. spin_unlock_irqrestore(&s->lock, flags);
  556. }
  557. /* --------------------------------------------------------------------- */
  558. static void __devinit src_init(struct es1371_state *s)
  559. {
  560. unsigned int i;
  561. /* before we enable or disable the SRC we need
  562. to wait for it to become ready */
  563. wait_src_ready(s);
  564. outl(SRC_DIS, s->io + ES1371_REG_SRCONV);
  565. for (i = 0; i < 0x80; i++)
  566. src_write(s, i, 0);
  567. src_write(s, SRCREG_DAC1+SRCREG_TRUNC_N, 16 << 4);
  568. src_write(s, SRCREG_DAC1+SRCREG_INT_REGS, 16 << 10);
  569. src_write(s, SRCREG_DAC2+SRCREG_TRUNC_N, 16 << 4);
  570. src_write(s, SRCREG_DAC2+SRCREG_INT_REGS, 16 << 10);
  571. src_write(s, SRCREG_VOL_ADC, 1 << 12);
  572. src_write(s, SRCREG_VOL_ADC+1, 1 << 12);
  573. src_write(s, SRCREG_VOL_DAC1, 1 << 12);
  574. src_write(s, SRCREG_VOL_DAC1+1, 1 << 12);
  575. src_write(s, SRCREG_VOL_DAC2, 1 << 12);
  576. src_write(s, SRCREG_VOL_DAC2+1, 1 << 12);
  577. set_adc_rate(s, 22050);
  578. set_dac1_rate(s, 22050);
  579. set_dac2_rate(s, 22050);
  580. /* WARNING:
  581. * enabling the sample rate converter without properly programming
  582. * its parameters causes the chip to lock up (the SRC busy bit will
  583. * be stuck high, and I've found no way to rectify this other than
  584. * power cycle)
  585. */
  586. wait_src_ready(s);
  587. outl(0, s->io+ES1371_REG_SRCONV);
  588. }
  589. /* --------------------------------------------------------------------- */
  590. static void wrcodec(struct ac97_codec *codec, u8 addr, u16 data)
  591. {
  592. struct es1371_state *s = (struct es1371_state *)codec->private_data;
  593. unsigned long flags;
  594. unsigned t, x;
  595. spin_lock_irqsave(&s->lock, flags);
  596. for (t = 0; t < POLL_COUNT; t++)
  597. if (!(inl(s->io+ES1371_REG_CODEC) & CODEC_WIP))
  598. break;
  599. /* save the current state for later */
  600. x = wait_src_ready(s);
  601. /* enable SRC state data in SRC mux */
  602. outl((x & (SRC_DIS | SRC_DDAC1 | SRC_DDAC2 | SRC_DADC)) | 0x00010000,
  603. s->io+ES1371_REG_SRCONV);
  604. /* wait for not busy (state 0) first to avoid
  605. transition states */
  606. for (t=0; t<POLL_COUNT; t++){
  607. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0 )
  608. break;
  609. udelay(1);
  610. }
  611. /* wait for a SAFE time to write addr/data and then do it, dammit */
  612. for (t=0; t<POLL_COUNT; t++){
  613. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0x00010000)
  614. break;
  615. udelay(1);
  616. }
  617. outl(((addr << CODEC_POADD_SHIFT) & CODEC_POADD_MASK) |
  618. ((data << CODEC_PODAT_SHIFT) & CODEC_PODAT_MASK), s->io+ES1371_REG_CODEC);
  619. /* restore SRC reg */
  620. wait_src_ready(s);
  621. outl(x, s->io+ES1371_REG_SRCONV);
  622. spin_unlock_irqrestore(&s->lock, flags);
  623. }
  624. static u16 rdcodec(struct ac97_codec *codec, u8 addr)
  625. {
  626. struct es1371_state *s = (struct es1371_state *)codec->private_data;
  627. unsigned long flags;
  628. unsigned t, x;
  629. spin_lock_irqsave(&s->lock, flags);
  630. /* wait for WIP to go away */
  631. for (t = 0; t < 0x1000; t++)
  632. if (!(inl(s->io+ES1371_REG_CODEC) & CODEC_WIP))
  633. break;
  634. /* save the current state for later */
  635. x = (wait_src_ready(s) & (SRC_DIS | SRC_DDAC1 | SRC_DDAC2 | SRC_DADC));
  636. /* enable SRC state data in SRC mux */
  637. outl( x | 0x00010000,
  638. s->io+ES1371_REG_SRCONV);
  639. /* wait for not busy (state 0) first to avoid
  640. transition states */
  641. for (t=0; t<POLL_COUNT; t++){
  642. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0 )
  643. break;
  644. udelay(1);
  645. }
  646. /* wait for a SAFE time to write addr/data and then do it, dammit */
  647. for (t=0; t<POLL_COUNT; t++){
  648. if((inl(s->io+ES1371_REG_SRCONV) & 0x00870000) ==0x00010000)
  649. break;
  650. udelay(1);
  651. }
  652. outl(((addr << CODEC_POADD_SHIFT) & CODEC_POADD_MASK) | CODEC_PORD, s->io+ES1371_REG_CODEC);
  653. /* restore SRC reg */
  654. wait_src_ready(s);
  655. outl(x, s->io+ES1371_REG_SRCONV);
  656. /* wait for WIP again */
  657. for (t = 0; t < 0x1000; t++)
  658. if (!(inl(s->io+ES1371_REG_CODEC) & CODEC_WIP))
  659. break;
  660. /* now wait for the stinkin' data (RDY) */
  661. for (t = 0; t < POLL_COUNT; t++)
  662. if ((x = inl(s->io+ES1371_REG_CODEC)) & CODEC_RDY)
  663. break;
  664. spin_unlock_irqrestore(&s->lock, flags);
  665. return ((x & CODEC_PIDAT_MASK) >> CODEC_PIDAT_SHIFT);
  666. }
  667. /* --------------------------------------------------------------------- */
  668. static inline void stop_adc(struct es1371_state *s)
  669. {
  670. unsigned long flags;
  671. spin_lock_irqsave(&s->lock, flags);
  672. s->ctrl &= ~CTRL_ADC_EN;
  673. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  674. spin_unlock_irqrestore(&s->lock, flags);
  675. }
  676. static inline void stop_dac1(struct es1371_state *s)
  677. {
  678. unsigned long flags;
  679. spin_lock_irqsave(&s->lock, flags);
  680. s->ctrl &= ~CTRL_DAC1_EN;
  681. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  682. spin_unlock_irqrestore(&s->lock, flags);
  683. }
  684. static inline void stop_dac2(struct es1371_state *s)
  685. {
  686. unsigned long flags;
  687. spin_lock_irqsave(&s->lock, flags);
  688. s->ctrl &= ~CTRL_DAC2_EN;
  689. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  690. spin_unlock_irqrestore(&s->lock, flags);
  691. }
  692. static void start_dac1(struct es1371_state *s)
  693. {
  694. unsigned long flags;
  695. unsigned fragremain, fshift;
  696. spin_lock_irqsave(&s->lock, flags);
  697. if (!(s->ctrl & CTRL_DAC1_EN) && (s->dma_dac1.mapped || s->dma_dac1.count > 0)
  698. && s->dma_dac1.ready) {
  699. s->ctrl |= CTRL_DAC1_EN;
  700. s->sctrl = (s->sctrl & ~(SCTRL_P1LOOPSEL | SCTRL_P1PAUSE | SCTRL_P1SCTRLD)) | SCTRL_P1INTEN;
  701. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  702. fragremain = ((- s->dma_dac1.hwptr) & (s->dma_dac1.fragsize-1));
  703. fshift = sample_shift[(s->sctrl & SCTRL_P1FMT) >> SCTRL_SH_P1FMT];
  704. if (fragremain < 2*fshift)
  705. fragremain = s->dma_dac1.fragsize;
  706. outl((fragremain >> fshift) - 1, s->io+ES1371_REG_DAC1_SCOUNT);
  707. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  708. outl((s->dma_dac1.fragsize >> fshift) - 1, s->io+ES1371_REG_DAC1_SCOUNT);
  709. }
  710. spin_unlock_irqrestore(&s->lock, flags);
  711. }
  712. static void start_dac2(struct es1371_state *s)
  713. {
  714. unsigned long flags;
  715. unsigned fragremain, fshift;
  716. spin_lock_irqsave(&s->lock, flags);
  717. if (!(s->ctrl & CTRL_DAC2_EN) && (s->dma_dac2.mapped || s->dma_dac2.count > 0)
  718. && s->dma_dac2.ready) {
  719. s->ctrl |= CTRL_DAC2_EN;
  720. s->sctrl = (s->sctrl & ~(SCTRL_P2LOOPSEL | SCTRL_P2PAUSE | SCTRL_P2DACSEN |
  721. SCTRL_P2ENDINC | SCTRL_P2STINC)) | SCTRL_P2INTEN |
  722. (((s->sctrl & SCTRL_P2FMT) ? 2 : 1) << SCTRL_SH_P2ENDINC) |
  723. (0 << SCTRL_SH_P2STINC);
  724. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  725. fragremain = ((- s->dma_dac2.hwptr) & (s->dma_dac2.fragsize-1));
  726. fshift = sample_shift[(s->sctrl & SCTRL_P2FMT) >> SCTRL_SH_P2FMT];
  727. if (fragremain < 2*fshift)
  728. fragremain = s->dma_dac2.fragsize;
  729. outl((fragremain >> fshift) - 1, s->io+ES1371_REG_DAC2_SCOUNT);
  730. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  731. outl((s->dma_dac2.fragsize >> fshift) - 1, s->io+ES1371_REG_DAC2_SCOUNT);
  732. }
  733. spin_unlock_irqrestore(&s->lock, flags);
  734. }
  735. static void start_adc(struct es1371_state *s)
  736. {
  737. unsigned long flags;
  738. unsigned fragremain, fshift;
  739. spin_lock_irqsave(&s->lock, flags);
  740. if (!(s->ctrl & CTRL_ADC_EN) && (s->dma_adc.mapped || s->dma_adc.count < (signed)(s->dma_adc.dmasize - 2*s->dma_adc.fragsize))
  741. && s->dma_adc.ready) {
  742. s->ctrl |= CTRL_ADC_EN;
  743. s->sctrl = (s->sctrl & ~SCTRL_R1LOOPSEL) | SCTRL_R1INTEN;
  744. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  745. fragremain = ((- s->dma_adc.hwptr) & (s->dma_adc.fragsize-1));
  746. fshift = sample_shift[(s->sctrl & SCTRL_R1FMT) >> SCTRL_SH_R1FMT];
  747. if (fragremain < 2*fshift)
  748. fragremain = s->dma_adc.fragsize;
  749. outl((fragremain >> fshift) - 1, s->io+ES1371_REG_ADC_SCOUNT);
  750. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  751. outl((s->dma_adc.fragsize >> fshift) - 1, s->io+ES1371_REG_ADC_SCOUNT);
  752. }
  753. spin_unlock_irqrestore(&s->lock, flags);
  754. }
  755. /* --------------------------------------------------------------------- */
  756. #define DMABUF_DEFAULTORDER (17-PAGE_SHIFT)
  757. #define DMABUF_MINORDER 1
  758. static inline void dealloc_dmabuf(struct es1371_state *s, struct dmabuf *db)
  759. {
  760. struct page *page, *pend;
  761. if (db->rawbuf) {
  762. /* undo marking the pages as reserved */
  763. pend = virt_to_page(db->rawbuf + (PAGE_SIZE << db->buforder) - 1);
  764. for (page = virt_to_page(db->rawbuf); page <= pend; page++)
  765. ClearPageReserved(page);
  766. pci_free_consistent(s->dev, PAGE_SIZE << db->buforder, db->rawbuf, db->dmaaddr);
  767. }
  768. db->rawbuf = NULL;
  769. db->mapped = db->ready = 0;
  770. }
  771. static int prog_dmabuf(struct es1371_state *s, struct dmabuf *db, unsigned rate, unsigned fmt, unsigned reg)
  772. {
  773. int order;
  774. unsigned bytepersec;
  775. unsigned bufs;
  776. struct page *page, *pend;
  777. db->hwptr = db->swptr = db->total_bytes = db->count = db->error = db->endcleared = 0;
  778. if (!db->rawbuf) {
  779. db->ready = db->mapped = 0;
  780. for (order = DMABUF_DEFAULTORDER; order >= DMABUF_MINORDER; order--)
  781. if ((db->rawbuf = pci_alloc_consistent(s->dev, PAGE_SIZE << order, &db->dmaaddr)))
  782. break;
  783. if (!db->rawbuf)
  784. return -ENOMEM;
  785. db->buforder = order;
  786. /* now mark the pages as reserved; otherwise remap_pfn_range doesn't do what we want */
  787. pend = virt_to_page(db->rawbuf + (PAGE_SIZE << db->buforder) - 1);
  788. for (page = virt_to_page(db->rawbuf); page <= pend; page++)
  789. SetPageReserved(page);
  790. }
  791. fmt &= ES1371_FMT_MASK;
  792. bytepersec = rate << sample_shift[fmt];
  793. bufs = PAGE_SIZE << db->buforder;
  794. if (db->ossfragshift) {
  795. if ((1000 << db->ossfragshift) < bytepersec)
  796. db->fragshift = ld2(bytepersec/1000);
  797. else
  798. db->fragshift = db->ossfragshift;
  799. } else {
  800. db->fragshift = ld2(bytepersec/100/(db->subdivision ? db->subdivision : 1));
  801. if (db->fragshift < 3)
  802. db->fragshift = 3;
  803. }
  804. db->numfrag = bufs >> db->fragshift;
  805. while (db->numfrag < 4 && db->fragshift > 3) {
  806. db->fragshift--;
  807. db->numfrag = bufs >> db->fragshift;
  808. }
  809. db->fragsize = 1 << db->fragshift;
  810. if (db->ossmaxfrags >= 4 && db->ossmaxfrags < db->numfrag)
  811. db->numfrag = db->ossmaxfrags;
  812. db->fragsamples = db->fragsize >> sample_shift[fmt];
  813. db->dmasize = db->numfrag << db->fragshift;
  814. memset(db->rawbuf, (fmt & ES1371_FMT_S16) ? 0 : 0x80, db->dmasize);
  815. outl((reg >> 8) & 15, s->io+ES1371_REG_MEMPAGE);
  816. outl(db->dmaaddr, s->io+(reg & 0xff));
  817. outl((db->dmasize >> 2)-1, s->io+((reg + 4) & 0xff));
  818. db->enabled = 1;
  819. db->ready = 1;
  820. return 0;
  821. }
  822. static inline int prog_dmabuf_adc(struct es1371_state *s)
  823. {
  824. stop_adc(s);
  825. return prog_dmabuf(s, &s->dma_adc, s->adcrate, (s->sctrl >> SCTRL_SH_R1FMT) & ES1371_FMT_MASK,
  826. ES1371_REG_ADC_FRAMEADR);
  827. }
  828. static inline int prog_dmabuf_dac2(struct es1371_state *s)
  829. {
  830. stop_dac2(s);
  831. return prog_dmabuf(s, &s->dma_dac2, s->dac2rate, (s->sctrl >> SCTRL_SH_P2FMT) & ES1371_FMT_MASK,
  832. ES1371_REG_DAC2_FRAMEADR);
  833. }
  834. static inline int prog_dmabuf_dac1(struct es1371_state *s)
  835. {
  836. stop_dac1(s);
  837. return prog_dmabuf(s, &s->dma_dac1, s->dac1rate, (s->sctrl >> SCTRL_SH_P1FMT) & ES1371_FMT_MASK,
  838. ES1371_REG_DAC1_FRAMEADR);
  839. }
  840. static inline unsigned get_hwptr(struct es1371_state *s, struct dmabuf *db, unsigned reg)
  841. {
  842. unsigned hwptr, diff;
  843. outl((reg >> 8) & 15, s->io+ES1371_REG_MEMPAGE);
  844. hwptr = (inl(s->io+(reg & 0xff)) >> 14) & 0x3fffc;
  845. diff = (db->dmasize + hwptr - db->hwptr) % db->dmasize;
  846. db->hwptr = hwptr;
  847. return diff;
  848. }
  849. static inline void clear_advance(void *buf, unsigned bsize, unsigned bptr, unsigned len, unsigned char c)
  850. {
  851. if (bptr + len > bsize) {
  852. unsigned x = bsize - bptr;
  853. memset(((char *)buf) + bptr, c, x);
  854. bptr = 0;
  855. len -= x;
  856. }
  857. memset(((char *)buf) + bptr, c, len);
  858. }
  859. /* call with spinlock held! */
  860. static void es1371_update_ptr(struct es1371_state *s)
  861. {
  862. int diff;
  863. /* update ADC pointer */
  864. if (s->ctrl & CTRL_ADC_EN) {
  865. diff = get_hwptr(s, &s->dma_adc, ES1371_REG_ADC_FRAMECNT);
  866. s->dma_adc.total_bytes += diff;
  867. s->dma_adc.count += diff;
  868. if (s->dma_adc.count >= (signed)s->dma_adc.fragsize)
  869. wake_up(&s->dma_adc.wait);
  870. if (!s->dma_adc.mapped) {
  871. if (s->dma_adc.count > (signed)(s->dma_adc.dmasize - ((3 * s->dma_adc.fragsize) >> 1))) {
  872. s->ctrl &= ~CTRL_ADC_EN;
  873. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  874. s->dma_adc.error++;
  875. }
  876. }
  877. }
  878. /* update DAC1 pointer */
  879. if (s->ctrl & CTRL_DAC1_EN) {
  880. diff = get_hwptr(s, &s->dma_dac1, ES1371_REG_DAC1_FRAMECNT);
  881. s->dma_dac1.total_bytes += diff;
  882. if (s->dma_dac1.mapped) {
  883. s->dma_dac1.count += diff;
  884. if (s->dma_dac1.count >= (signed)s->dma_dac1.fragsize)
  885. wake_up(&s->dma_dac1.wait);
  886. } else {
  887. s->dma_dac1.count -= diff;
  888. if (s->dma_dac1.count <= 0) {
  889. s->ctrl &= ~CTRL_DAC1_EN;
  890. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  891. s->dma_dac1.error++;
  892. } else if (s->dma_dac1.count <= (signed)s->dma_dac1.fragsize && !s->dma_dac1.endcleared) {
  893. clear_advance(s->dma_dac1.rawbuf, s->dma_dac1.dmasize, s->dma_dac1.swptr,
  894. s->dma_dac1.fragsize, (s->sctrl & SCTRL_P1SEB) ? 0 : 0x80);
  895. s->dma_dac1.endcleared = 1;
  896. }
  897. if (s->dma_dac1.count + (signed)s->dma_dac1.fragsize <= (signed)s->dma_dac1.dmasize)
  898. wake_up(&s->dma_dac1.wait);
  899. }
  900. }
  901. /* update DAC2 pointer */
  902. if (s->ctrl & CTRL_DAC2_EN) {
  903. diff = get_hwptr(s, &s->dma_dac2, ES1371_REG_DAC2_FRAMECNT);
  904. s->dma_dac2.total_bytes += diff;
  905. if (s->dma_dac2.mapped) {
  906. s->dma_dac2.count += diff;
  907. if (s->dma_dac2.count >= (signed)s->dma_dac2.fragsize)
  908. wake_up(&s->dma_dac2.wait);
  909. } else {
  910. s->dma_dac2.count -= diff;
  911. if (s->dma_dac2.count <= 0) {
  912. s->ctrl &= ~CTRL_DAC2_EN;
  913. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  914. s->dma_dac2.error++;
  915. } else if (s->dma_dac2.count <= (signed)s->dma_dac2.fragsize && !s->dma_dac2.endcleared) {
  916. clear_advance(s->dma_dac2.rawbuf, s->dma_dac2.dmasize, s->dma_dac2.swptr,
  917. s->dma_dac2.fragsize, (s->sctrl & SCTRL_P2SEB) ? 0 : 0x80);
  918. s->dma_dac2.endcleared = 1;
  919. }
  920. if (s->dma_dac2.count + (signed)s->dma_dac2.fragsize <= (signed)s->dma_dac2.dmasize)
  921. wake_up(&s->dma_dac2.wait);
  922. }
  923. }
  924. }
  925. /* hold spinlock for the following! */
  926. static void es1371_handle_midi(struct es1371_state *s)
  927. {
  928. unsigned char ch;
  929. int wake;
  930. if (!(s->ctrl & CTRL_UART_EN))
  931. return;
  932. wake = 0;
  933. while (inb(s->io+ES1371_REG_UART_STATUS) & USTAT_RXRDY) {
  934. ch = inb(s->io+ES1371_REG_UART_DATA);
  935. if (s->midi.icnt < MIDIINBUF) {
  936. s->midi.ibuf[s->midi.iwr] = ch;
  937. s->midi.iwr = (s->midi.iwr + 1) % MIDIINBUF;
  938. s->midi.icnt++;
  939. }
  940. wake = 1;
  941. }
  942. if (wake)
  943. wake_up(&s->midi.iwait);
  944. wake = 0;
  945. while ((inb(s->io+ES1371_REG_UART_STATUS) & USTAT_TXRDY) && s->midi.ocnt > 0) {
  946. outb(s->midi.obuf[s->midi.ord], s->io+ES1371_REG_UART_DATA);
  947. s->midi.ord = (s->midi.ord + 1) % MIDIOUTBUF;
  948. s->midi.ocnt--;
  949. if (s->midi.ocnt < MIDIOUTBUF-16)
  950. wake = 1;
  951. }
  952. if (wake)
  953. wake_up(&s->midi.owait);
  954. outb((s->midi.ocnt > 0) ? UCTRL_RXINTEN | UCTRL_ENA_TXINT : UCTRL_RXINTEN, s->io+ES1371_REG_UART_CONTROL);
  955. }
  956. static irqreturn_t es1371_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  957. {
  958. struct es1371_state *s = (struct es1371_state *)dev_id;
  959. unsigned int intsrc, sctl;
  960. /* fastpath out, to ease interrupt sharing */
  961. intsrc = inl(s->io+ES1371_REG_STATUS);
  962. if (!(intsrc & 0x80000000))
  963. return IRQ_NONE;
  964. spin_lock(&s->lock);
  965. /* clear audio interrupts first */
  966. sctl = s->sctrl;
  967. if (intsrc & STAT_ADC)
  968. sctl &= ~SCTRL_R1INTEN;
  969. if (intsrc & STAT_DAC1)
  970. sctl &= ~SCTRL_P1INTEN;
  971. if (intsrc & STAT_DAC2)
  972. sctl &= ~SCTRL_P2INTEN;
  973. outl(sctl, s->io+ES1371_REG_SERIAL_CONTROL);
  974. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  975. es1371_update_ptr(s);
  976. es1371_handle_midi(s);
  977. spin_unlock(&s->lock);
  978. return IRQ_HANDLED;
  979. }
  980. /* --------------------------------------------------------------------- */
  981. static const char invalid_magic[] = KERN_CRIT PFX "invalid magic value\n";
  982. #define VALIDATE_STATE(s) \
  983. ({ \
  984. if (!(s) || (s)->magic != ES1371_MAGIC) { \
  985. printk(invalid_magic); \
  986. return -ENXIO; \
  987. } \
  988. })
  989. /* --------------------------------------------------------------------- */
  990. /* Conversion table for S/PDIF PCM volume emulation through the SRC */
  991. /* dB-linear table of DAC vol values; -0dB to -46.5dB with mute */
  992. static const unsigned short DACVolTable[101] =
  993. {
  994. 0x1000, 0x0f2a, 0x0e60, 0x0da0, 0x0cea, 0x0c3e, 0x0b9a, 0x0aff,
  995. 0x0a6d, 0x09e1, 0x095e, 0x08e1, 0x086a, 0x07fa, 0x078f, 0x072a,
  996. 0x06cb, 0x0670, 0x061a, 0x05c9, 0x057b, 0x0532, 0x04ed, 0x04ab,
  997. 0x046d, 0x0432, 0x03fa, 0x03c5, 0x0392, 0x0363, 0x0335, 0x030b,
  998. 0x02e2, 0x02bc, 0x0297, 0x0275, 0x0254, 0x0235, 0x0217, 0x01fb,
  999. 0x01e1, 0x01c8, 0x01b0, 0x0199, 0x0184, 0x0170, 0x015d, 0x014b,
  1000. 0x0139, 0x0129, 0x0119, 0x010b, 0x00fd, 0x00f0, 0x00e3, 0x00d7,
  1001. 0x00cc, 0x00c1, 0x00b7, 0x00ae, 0x00a5, 0x009c, 0x0094, 0x008c,
  1002. 0x0085, 0x007e, 0x0077, 0x0071, 0x006b, 0x0066, 0x0060, 0x005b,
  1003. 0x0057, 0x0052, 0x004e, 0x004a, 0x0046, 0x0042, 0x003f, 0x003c,
  1004. 0x0038, 0x0036, 0x0033, 0x0030, 0x002e, 0x002b, 0x0029, 0x0027,
  1005. 0x0025, 0x0023, 0x0021, 0x001f, 0x001e, 0x001c, 0x001b, 0x0019,
  1006. 0x0018, 0x0017, 0x0016, 0x0014, 0x0000
  1007. };
  1008. /*
  1009. * when we are in S/PDIF mode, we want to disable any analog output so
  1010. * we filter the mixer ioctls
  1011. */
  1012. static int mixdev_ioctl(struct ac97_codec *codec, unsigned int cmd, unsigned long arg)
  1013. {
  1014. struct es1371_state *s = (struct es1371_state *)codec->private_data;
  1015. int val;
  1016. unsigned long flags;
  1017. unsigned int left, right;
  1018. VALIDATE_STATE(s);
  1019. /* filter mixer ioctls to catch PCM and MASTER volume when in S/PDIF mode */
  1020. if (s->spdif_volume == -1)
  1021. return codec->mixer_ioctl(codec, cmd, arg);
  1022. switch (cmd) {
  1023. case SOUND_MIXER_WRITE_VOLUME:
  1024. return 0;
  1025. case SOUND_MIXER_WRITE_PCM: /* use SRC for PCM volume */
  1026. if (get_user(val, (int __user *)arg))
  1027. return -EFAULT;
  1028. right = ((val >> 8) & 0xff);
  1029. left = (val & 0xff);
  1030. if (right > 100)
  1031. right = 100;
  1032. if (left > 100)
  1033. left = 100;
  1034. s->spdif_volume = (right << 8) | left;
  1035. spin_lock_irqsave(&s->lock, flags);
  1036. src_write(s, SRCREG_VOL_DAC2, DACVolTable[100 - left]);
  1037. src_write(s, SRCREG_VOL_DAC2+1, DACVolTable[100 - right]);
  1038. spin_unlock_irqrestore(&s->lock, flags);
  1039. return 0;
  1040. case SOUND_MIXER_READ_PCM:
  1041. return put_user(s->spdif_volume, (int __user *)arg);
  1042. }
  1043. return codec->mixer_ioctl(codec, cmd, arg);
  1044. }
  1045. /* --------------------------------------------------------------------- */
  1046. /*
  1047. * AC97 Mixer Register to Connections mapping of the Concert 97 board
  1048. *
  1049. * AC97_MASTER_VOL_STEREO Line Out
  1050. * AC97_MASTER_VOL_MONO TAD Output
  1051. * AC97_PCBEEP_VOL none
  1052. * AC97_PHONE_VOL TAD Input (mono)
  1053. * AC97_MIC_VOL MIC Input (mono)
  1054. * AC97_LINEIN_VOL Line Input (stereo)
  1055. * AC97_CD_VOL CD Input (stereo)
  1056. * AC97_VIDEO_VOL none
  1057. * AC97_AUX_VOL Aux Input (stereo)
  1058. * AC97_PCMOUT_VOL Wave Output (stereo)
  1059. */
  1060. static int es1371_open_mixdev(struct inode *inode, struct file *file)
  1061. {
  1062. int minor = iminor(inode);
  1063. struct list_head *list;
  1064. struct es1371_state *s;
  1065. for (list = devs.next; ; list = list->next) {
  1066. if (list == &devs)
  1067. return -ENODEV;
  1068. s = list_entry(list, struct es1371_state, devs);
  1069. if (s->codec->dev_mixer == minor)
  1070. break;
  1071. }
  1072. VALIDATE_STATE(s);
  1073. file->private_data = s;
  1074. return nonseekable_open(inode, file);
  1075. }
  1076. static int es1371_release_mixdev(struct inode *inode, struct file *file)
  1077. {
  1078. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1079. VALIDATE_STATE(s);
  1080. return 0;
  1081. }
  1082. static int es1371_ioctl_mixdev(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
  1083. {
  1084. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1085. struct ac97_codec *codec = s->codec;
  1086. return mixdev_ioctl(codec, cmd, arg);
  1087. }
  1088. static /*const*/ struct file_operations es1371_mixer_fops = {
  1089. .owner = THIS_MODULE,
  1090. .llseek = no_llseek,
  1091. .ioctl = es1371_ioctl_mixdev,
  1092. .open = es1371_open_mixdev,
  1093. .release = es1371_release_mixdev,
  1094. };
  1095. /* --------------------------------------------------------------------- */
  1096. static int drain_dac1(struct es1371_state *s, int nonblock)
  1097. {
  1098. DECLARE_WAITQUEUE(wait, current);
  1099. unsigned long flags;
  1100. int count, tmo;
  1101. if (s->dma_dac1.mapped || !s->dma_dac1.ready)
  1102. return 0;
  1103. add_wait_queue(&s->dma_dac1.wait, &wait);
  1104. for (;;) {
  1105. __set_current_state(TASK_INTERRUPTIBLE);
  1106. spin_lock_irqsave(&s->lock, flags);
  1107. count = s->dma_dac1.count;
  1108. spin_unlock_irqrestore(&s->lock, flags);
  1109. if (count <= 0)
  1110. break;
  1111. if (signal_pending(current))
  1112. break;
  1113. if (nonblock) {
  1114. remove_wait_queue(&s->dma_dac1.wait, &wait);
  1115. set_current_state(TASK_RUNNING);
  1116. return -EBUSY;
  1117. }
  1118. tmo = 3 * HZ * (count + s->dma_dac1.fragsize) / 2 / s->dac1rate;
  1119. tmo >>= sample_shift[(s->sctrl & SCTRL_P1FMT) >> SCTRL_SH_P1FMT];
  1120. if (!schedule_timeout(tmo + 1))
  1121. DBG(printk(KERN_DEBUG PFX "dac1 dma timed out??\n");)
  1122. }
  1123. remove_wait_queue(&s->dma_dac1.wait, &wait);
  1124. set_current_state(TASK_RUNNING);
  1125. if (signal_pending(current))
  1126. return -ERESTARTSYS;
  1127. return 0;
  1128. }
  1129. static int drain_dac2(struct es1371_state *s, int nonblock)
  1130. {
  1131. DECLARE_WAITQUEUE(wait, current);
  1132. unsigned long flags;
  1133. int count, tmo;
  1134. if (s->dma_dac2.mapped || !s->dma_dac2.ready)
  1135. return 0;
  1136. add_wait_queue(&s->dma_dac2.wait, &wait);
  1137. for (;;) {
  1138. __set_current_state(TASK_UNINTERRUPTIBLE);
  1139. spin_lock_irqsave(&s->lock, flags);
  1140. count = s->dma_dac2.count;
  1141. spin_unlock_irqrestore(&s->lock, flags);
  1142. if (count <= 0)
  1143. break;
  1144. if (signal_pending(current))
  1145. break;
  1146. if (nonblock) {
  1147. remove_wait_queue(&s->dma_dac2.wait, &wait);
  1148. set_current_state(TASK_RUNNING);
  1149. return -EBUSY;
  1150. }
  1151. tmo = 3 * HZ * (count + s->dma_dac2.fragsize) / 2 / s->dac2rate;
  1152. tmo >>= sample_shift[(s->sctrl & SCTRL_P2FMT) >> SCTRL_SH_P2FMT];
  1153. if (!schedule_timeout(tmo + 1))
  1154. DBG(printk(KERN_DEBUG PFX "dac2 dma timed out??\n");)
  1155. }
  1156. remove_wait_queue(&s->dma_dac2.wait, &wait);
  1157. set_current_state(TASK_RUNNING);
  1158. if (signal_pending(current))
  1159. return -ERESTARTSYS;
  1160. return 0;
  1161. }
  1162. /* --------------------------------------------------------------------- */
  1163. static ssize_t es1371_read(struct file *file, char __user *buffer, size_t count, loff_t *ppos)
  1164. {
  1165. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1166. DECLARE_WAITQUEUE(wait, current);
  1167. ssize_t ret = 0;
  1168. unsigned long flags;
  1169. unsigned swptr;
  1170. int cnt;
  1171. VALIDATE_STATE(s);
  1172. if (s->dma_adc.mapped)
  1173. return -ENXIO;
  1174. if (!access_ok(VERIFY_WRITE, buffer, count))
  1175. return -EFAULT;
  1176. down(&s->sem);
  1177. if (!s->dma_adc.ready && (ret = prog_dmabuf_adc(s)))
  1178. goto out2;
  1179. add_wait_queue(&s->dma_adc.wait, &wait);
  1180. while (count > 0) {
  1181. spin_lock_irqsave(&s->lock, flags);
  1182. swptr = s->dma_adc.swptr;
  1183. cnt = s->dma_adc.dmasize-swptr;
  1184. if (s->dma_adc.count < cnt)
  1185. cnt = s->dma_adc.count;
  1186. if (cnt <= 0)
  1187. __set_current_state(TASK_INTERRUPTIBLE);
  1188. spin_unlock_irqrestore(&s->lock, flags);
  1189. if (cnt > count)
  1190. cnt = count;
  1191. if (cnt <= 0) {
  1192. if (s->dma_adc.enabled)
  1193. start_adc(s);
  1194. if (file->f_flags & O_NONBLOCK) {
  1195. if (!ret)
  1196. ret = -EAGAIN;
  1197. goto out;
  1198. }
  1199. up(&s->sem);
  1200. schedule();
  1201. if (signal_pending(current)) {
  1202. if (!ret)
  1203. ret = -ERESTARTSYS;
  1204. goto out2;
  1205. }
  1206. down(&s->sem);
  1207. if (s->dma_adc.mapped)
  1208. {
  1209. ret = -ENXIO;
  1210. goto out;
  1211. }
  1212. continue;
  1213. }
  1214. if (copy_to_user(buffer, s->dma_adc.rawbuf + swptr, cnt)) {
  1215. if (!ret)
  1216. ret = -EFAULT;
  1217. goto out;
  1218. }
  1219. swptr = (swptr + cnt) % s->dma_adc.dmasize;
  1220. spin_lock_irqsave(&s->lock, flags);
  1221. s->dma_adc.swptr = swptr;
  1222. s->dma_adc.count -= cnt;
  1223. spin_unlock_irqrestore(&s->lock, flags);
  1224. count -= cnt;
  1225. buffer += cnt;
  1226. ret += cnt;
  1227. if (s->dma_adc.enabled)
  1228. start_adc(s);
  1229. }
  1230. out:
  1231. up(&s->sem);
  1232. out2:
  1233. remove_wait_queue(&s->dma_adc.wait, &wait);
  1234. set_current_state(TASK_RUNNING);
  1235. return ret;
  1236. }
  1237. static ssize_t es1371_write(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
  1238. {
  1239. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1240. DECLARE_WAITQUEUE(wait, current);
  1241. ssize_t ret;
  1242. unsigned long flags;
  1243. unsigned swptr;
  1244. int cnt;
  1245. VALIDATE_STATE(s);
  1246. if (s->dma_dac2.mapped)
  1247. return -ENXIO;
  1248. if (!access_ok(VERIFY_READ, buffer, count))
  1249. return -EFAULT;
  1250. down(&s->sem);
  1251. if (!s->dma_dac2.ready && (ret = prog_dmabuf_dac2(s)))
  1252. goto out3;
  1253. ret = 0;
  1254. add_wait_queue(&s->dma_dac2.wait, &wait);
  1255. while (count > 0) {
  1256. spin_lock_irqsave(&s->lock, flags);
  1257. if (s->dma_dac2.count < 0) {
  1258. s->dma_dac2.count = 0;
  1259. s->dma_dac2.swptr = s->dma_dac2.hwptr;
  1260. }
  1261. swptr = s->dma_dac2.swptr;
  1262. cnt = s->dma_dac2.dmasize-swptr;
  1263. if (s->dma_dac2.count + cnt > s->dma_dac2.dmasize)
  1264. cnt = s->dma_dac2.dmasize - s->dma_dac2.count;
  1265. if (cnt <= 0)
  1266. __set_current_state(TASK_INTERRUPTIBLE);
  1267. spin_unlock_irqrestore(&s->lock, flags);
  1268. if (cnt > count)
  1269. cnt = count;
  1270. if (cnt <= 0) {
  1271. if (s->dma_dac2.enabled)
  1272. start_dac2(s);
  1273. if (file->f_flags & O_NONBLOCK) {
  1274. if (!ret)
  1275. ret = -EAGAIN;
  1276. goto out;
  1277. }
  1278. up(&s->sem);
  1279. schedule();
  1280. if (signal_pending(current)) {
  1281. if (!ret)
  1282. ret = -ERESTARTSYS;
  1283. goto out2;
  1284. }
  1285. down(&s->sem);
  1286. if (s->dma_dac2.mapped)
  1287. {
  1288. ret = -ENXIO;
  1289. goto out;
  1290. }
  1291. continue;
  1292. }
  1293. if (copy_from_user(s->dma_dac2.rawbuf + swptr, buffer, cnt)) {
  1294. if (!ret)
  1295. ret = -EFAULT;
  1296. goto out;
  1297. }
  1298. swptr = (swptr + cnt) % s->dma_dac2.dmasize;
  1299. spin_lock_irqsave(&s->lock, flags);
  1300. s->dma_dac2.swptr = swptr;
  1301. s->dma_dac2.count += cnt;
  1302. s->dma_dac2.endcleared = 0;
  1303. spin_unlock_irqrestore(&s->lock, flags);
  1304. count -= cnt;
  1305. buffer += cnt;
  1306. ret += cnt;
  1307. if (s->dma_dac2.enabled)
  1308. start_dac2(s);
  1309. }
  1310. out:
  1311. up(&s->sem);
  1312. out2:
  1313. remove_wait_queue(&s->dma_dac2.wait, &wait);
  1314. out3:
  1315. set_current_state(TASK_RUNNING);
  1316. return ret;
  1317. }
  1318. /* No kernel lock - we have our own spinlock */
  1319. static unsigned int es1371_poll(struct file *file, struct poll_table_struct *wait)
  1320. {
  1321. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1322. unsigned long flags;
  1323. unsigned int mask = 0;
  1324. VALIDATE_STATE(s);
  1325. if (file->f_mode & FMODE_WRITE) {
  1326. if (!s->dma_dac2.ready && prog_dmabuf_dac2(s))
  1327. return 0;
  1328. poll_wait(file, &s->dma_dac2.wait, wait);
  1329. }
  1330. if (file->f_mode & FMODE_READ) {
  1331. if (!s->dma_adc.ready && prog_dmabuf_adc(s))
  1332. return 0;
  1333. poll_wait(file, &s->dma_adc.wait, wait);
  1334. }
  1335. spin_lock_irqsave(&s->lock, flags);
  1336. es1371_update_ptr(s);
  1337. if (file->f_mode & FMODE_READ) {
  1338. if (s->dma_adc.count >= (signed)s->dma_adc.fragsize)
  1339. mask |= POLLIN | POLLRDNORM;
  1340. }
  1341. if (file->f_mode & FMODE_WRITE) {
  1342. if (s->dma_dac2.mapped) {
  1343. if (s->dma_dac2.count >= (signed)s->dma_dac2.fragsize)
  1344. mask |= POLLOUT | POLLWRNORM;
  1345. } else {
  1346. if ((signed)s->dma_dac2.dmasize >= s->dma_dac2.count + (signed)s->dma_dac2.fragsize)
  1347. mask |= POLLOUT | POLLWRNORM;
  1348. }
  1349. }
  1350. spin_unlock_irqrestore(&s->lock, flags);
  1351. return mask;
  1352. }
  1353. static int es1371_mmap(struct file *file, struct vm_area_struct *vma)
  1354. {
  1355. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1356. struct dmabuf *db;
  1357. int ret = 0;
  1358. unsigned long size;
  1359. VALIDATE_STATE(s);
  1360. lock_kernel();
  1361. down(&s->sem);
  1362. if (vma->vm_flags & VM_WRITE) {
  1363. if ((ret = prog_dmabuf_dac2(s)) != 0) {
  1364. goto out;
  1365. }
  1366. db = &s->dma_dac2;
  1367. } else if (vma->vm_flags & VM_READ) {
  1368. if ((ret = prog_dmabuf_adc(s)) != 0) {
  1369. goto out;
  1370. }
  1371. db = &s->dma_adc;
  1372. } else {
  1373. ret = -EINVAL;
  1374. goto out;
  1375. }
  1376. if (vma->vm_pgoff != 0) {
  1377. ret = -EINVAL;
  1378. goto out;
  1379. }
  1380. size = vma->vm_end - vma->vm_start;
  1381. if (size > (PAGE_SIZE << db->buforder)) {
  1382. ret = -EINVAL;
  1383. goto out;
  1384. }
  1385. if (remap_pfn_range(vma, vma->vm_start,
  1386. virt_to_phys(db->rawbuf) >> PAGE_SHIFT,
  1387. size, vma->vm_page_prot)) {
  1388. ret = -EAGAIN;
  1389. goto out;
  1390. }
  1391. db->mapped = 1;
  1392. out:
  1393. up(&s->sem);
  1394. unlock_kernel();
  1395. return ret;
  1396. }
  1397. static int es1371_ioctl(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
  1398. {
  1399. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1400. unsigned long flags;
  1401. audio_buf_info abinfo;
  1402. count_info cinfo;
  1403. int count;
  1404. int val, mapped, ret;
  1405. void __user *argp = (void __user *)arg;
  1406. int __user *p = argp;
  1407. VALIDATE_STATE(s);
  1408. mapped = ((file->f_mode & FMODE_WRITE) && s->dma_dac2.mapped) ||
  1409. ((file->f_mode & FMODE_READ) && s->dma_adc.mapped);
  1410. switch (cmd) {
  1411. case OSS_GETVERSION:
  1412. return put_user(SOUND_VERSION, p);
  1413. case SNDCTL_DSP_SYNC:
  1414. if (file->f_mode & FMODE_WRITE)
  1415. return drain_dac2(s, 0/*file->f_flags & O_NONBLOCK*/);
  1416. return 0;
  1417. case SNDCTL_DSP_SETDUPLEX:
  1418. return 0;
  1419. case SNDCTL_DSP_GETCAPS:
  1420. return put_user(DSP_CAP_DUPLEX | DSP_CAP_REALTIME | DSP_CAP_TRIGGER | DSP_CAP_MMAP, p);
  1421. case SNDCTL_DSP_RESET:
  1422. if (file->f_mode & FMODE_WRITE) {
  1423. stop_dac2(s);
  1424. synchronize_irq(s->irq);
  1425. s->dma_dac2.swptr = s->dma_dac2.hwptr = s->dma_dac2.count = s->dma_dac2.total_bytes = 0;
  1426. }
  1427. if (file->f_mode & FMODE_READ) {
  1428. stop_adc(s);
  1429. synchronize_irq(s->irq);
  1430. s->dma_adc.swptr = s->dma_adc.hwptr = s->dma_adc.count = s->dma_adc.total_bytes = 0;
  1431. }
  1432. return 0;
  1433. case SNDCTL_DSP_SPEED:
  1434. if (get_user(val, p))
  1435. return -EFAULT;
  1436. if (val >= 0) {
  1437. if (file->f_mode & FMODE_READ) {
  1438. stop_adc(s);
  1439. s->dma_adc.ready = 0;
  1440. set_adc_rate(s, val);
  1441. }
  1442. if (file->f_mode & FMODE_WRITE) {
  1443. stop_dac2(s);
  1444. s->dma_dac2.ready = 0;
  1445. set_dac2_rate(s, val);
  1446. }
  1447. }
  1448. return put_user((file->f_mode & FMODE_READ) ? s->adcrate : s->dac2rate, p);
  1449. case SNDCTL_DSP_STEREO:
  1450. if (get_user(val, p))
  1451. return -EFAULT;
  1452. if (file->f_mode & FMODE_READ) {
  1453. stop_adc(s);
  1454. s->dma_adc.ready = 0;
  1455. spin_lock_irqsave(&s->lock, flags);
  1456. if (val)
  1457. s->sctrl |= SCTRL_R1SMB;
  1458. else
  1459. s->sctrl &= ~SCTRL_R1SMB;
  1460. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1461. spin_unlock_irqrestore(&s->lock, flags);
  1462. }
  1463. if (file->f_mode & FMODE_WRITE) {
  1464. stop_dac2(s);
  1465. s->dma_dac2.ready = 0;
  1466. spin_lock_irqsave(&s->lock, flags);
  1467. if (val)
  1468. s->sctrl |= SCTRL_P2SMB;
  1469. else
  1470. s->sctrl &= ~SCTRL_P2SMB;
  1471. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1472. spin_unlock_irqrestore(&s->lock, flags);
  1473. }
  1474. return 0;
  1475. case SNDCTL_DSP_CHANNELS:
  1476. if (get_user(val, p))
  1477. return -EFAULT;
  1478. if (val != 0) {
  1479. if (file->f_mode & FMODE_READ) {
  1480. stop_adc(s);
  1481. s->dma_adc.ready = 0;
  1482. spin_lock_irqsave(&s->lock, flags);
  1483. if (val >= 2)
  1484. s->sctrl |= SCTRL_R1SMB;
  1485. else
  1486. s->sctrl &= ~SCTRL_R1SMB;
  1487. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1488. spin_unlock_irqrestore(&s->lock, flags);
  1489. }
  1490. if (file->f_mode & FMODE_WRITE) {
  1491. stop_dac2(s);
  1492. s->dma_dac2.ready = 0;
  1493. spin_lock_irqsave(&s->lock, flags);
  1494. if (val >= 2)
  1495. s->sctrl |= SCTRL_P2SMB;
  1496. else
  1497. s->sctrl &= ~SCTRL_P2SMB;
  1498. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1499. spin_unlock_irqrestore(&s->lock, flags);
  1500. }
  1501. }
  1502. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SMB : SCTRL_P2SMB)) ? 2 : 1, p);
  1503. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1504. return put_user(AFMT_S16_LE|AFMT_U8, p);
  1505. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt*/
  1506. if (get_user(val, p))
  1507. return -EFAULT;
  1508. if (val != AFMT_QUERY) {
  1509. if (file->f_mode & FMODE_READ) {
  1510. stop_adc(s);
  1511. s->dma_adc.ready = 0;
  1512. spin_lock_irqsave(&s->lock, flags);
  1513. if (val == AFMT_S16_LE)
  1514. s->sctrl |= SCTRL_R1SEB;
  1515. else
  1516. s->sctrl &= ~SCTRL_R1SEB;
  1517. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1518. spin_unlock_irqrestore(&s->lock, flags);
  1519. }
  1520. if (file->f_mode & FMODE_WRITE) {
  1521. stop_dac2(s);
  1522. s->dma_dac2.ready = 0;
  1523. spin_lock_irqsave(&s->lock, flags);
  1524. if (val == AFMT_S16_LE)
  1525. s->sctrl |= SCTRL_P2SEB;
  1526. else
  1527. s->sctrl &= ~SCTRL_P2SEB;
  1528. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1529. spin_unlock_irqrestore(&s->lock, flags);
  1530. }
  1531. }
  1532. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SEB : SCTRL_P2SEB)) ?
  1533. AFMT_S16_LE : AFMT_U8, p);
  1534. case SNDCTL_DSP_POST:
  1535. return 0;
  1536. case SNDCTL_DSP_GETTRIGGER:
  1537. val = 0;
  1538. if (file->f_mode & FMODE_READ && s->ctrl & CTRL_ADC_EN)
  1539. val |= PCM_ENABLE_INPUT;
  1540. if (file->f_mode & FMODE_WRITE && s->ctrl & CTRL_DAC2_EN)
  1541. val |= PCM_ENABLE_OUTPUT;
  1542. return put_user(val, p);
  1543. case SNDCTL_DSP_SETTRIGGER:
  1544. if (get_user(val, p))
  1545. return -EFAULT;
  1546. if (file->f_mode & FMODE_READ) {
  1547. if (val & PCM_ENABLE_INPUT) {
  1548. if (!s->dma_adc.ready && (ret = prog_dmabuf_adc(s)))
  1549. return ret;
  1550. s->dma_adc.enabled = 1;
  1551. start_adc(s);
  1552. } else {
  1553. s->dma_adc.enabled = 0;
  1554. stop_adc(s);
  1555. }
  1556. }
  1557. if (file->f_mode & FMODE_WRITE) {
  1558. if (val & PCM_ENABLE_OUTPUT) {
  1559. if (!s->dma_dac2.ready && (ret = prog_dmabuf_dac2(s)))
  1560. return ret;
  1561. s->dma_dac2.enabled = 1;
  1562. start_dac2(s);
  1563. } else {
  1564. s->dma_dac2.enabled = 0;
  1565. stop_dac2(s);
  1566. }
  1567. }
  1568. return 0;
  1569. case SNDCTL_DSP_GETOSPACE:
  1570. if (!(file->f_mode & FMODE_WRITE))
  1571. return -EINVAL;
  1572. if (!s->dma_dac2.ready && (val = prog_dmabuf_dac2(s)) != 0)
  1573. return val;
  1574. spin_lock_irqsave(&s->lock, flags);
  1575. es1371_update_ptr(s);
  1576. abinfo.fragsize = s->dma_dac2.fragsize;
  1577. count = s->dma_dac2.count;
  1578. if (count < 0)
  1579. count = 0;
  1580. abinfo.bytes = s->dma_dac2.dmasize - count;
  1581. abinfo.fragstotal = s->dma_dac2.numfrag;
  1582. abinfo.fragments = abinfo.bytes >> s->dma_dac2.fragshift;
  1583. spin_unlock_irqrestore(&s->lock, flags);
  1584. return copy_to_user(argp, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
  1585. case SNDCTL_DSP_GETISPACE:
  1586. if (!(file->f_mode & FMODE_READ))
  1587. return -EINVAL;
  1588. if (!s->dma_adc.ready && (val = prog_dmabuf_adc(s)) != 0)
  1589. return val;
  1590. spin_lock_irqsave(&s->lock, flags);
  1591. es1371_update_ptr(s);
  1592. abinfo.fragsize = s->dma_adc.fragsize;
  1593. count = s->dma_adc.count;
  1594. if (count < 0)
  1595. count = 0;
  1596. abinfo.bytes = count;
  1597. abinfo.fragstotal = s->dma_adc.numfrag;
  1598. abinfo.fragments = abinfo.bytes >> s->dma_adc.fragshift;
  1599. spin_unlock_irqrestore(&s->lock, flags);
  1600. return copy_to_user(argp, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
  1601. case SNDCTL_DSP_NONBLOCK:
  1602. file->f_flags |= O_NONBLOCK;
  1603. return 0;
  1604. case SNDCTL_DSP_GETODELAY:
  1605. if (!(file->f_mode & FMODE_WRITE))
  1606. return -EINVAL;
  1607. if (!s->dma_dac2.ready && (val = prog_dmabuf_dac2(s)) != 0)
  1608. return val;
  1609. spin_lock_irqsave(&s->lock, flags);
  1610. es1371_update_ptr(s);
  1611. count = s->dma_dac2.count;
  1612. spin_unlock_irqrestore(&s->lock, flags);
  1613. if (count < 0)
  1614. count = 0;
  1615. return put_user(count, p);
  1616. case SNDCTL_DSP_GETIPTR:
  1617. if (!(file->f_mode & FMODE_READ))
  1618. return -EINVAL;
  1619. if (!s->dma_adc.ready && (val = prog_dmabuf_adc(s)) != 0)
  1620. return val;
  1621. spin_lock_irqsave(&s->lock, flags);
  1622. es1371_update_ptr(s);
  1623. cinfo.bytes = s->dma_adc.total_bytes;
  1624. count = s->dma_adc.count;
  1625. if (count < 0)
  1626. count = 0;
  1627. cinfo.blocks = count >> s->dma_adc.fragshift;
  1628. cinfo.ptr = s->dma_adc.hwptr;
  1629. if (s->dma_adc.mapped)
  1630. s->dma_adc.count &= s->dma_adc.fragsize-1;
  1631. spin_unlock_irqrestore(&s->lock, flags);
  1632. if (copy_to_user(argp, &cinfo, sizeof(cinfo)))
  1633. return -EFAULT;
  1634. return 0;
  1635. case SNDCTL_DSP_GETOPTR:
  1636. if (!(file->f_mode & FMODE_WRITE))
  1637. return -EINVAL;
  1638. if (!s->dma_dac2.ready && (val = prog_dmabuf_dac2(s)) != 0)
  1639. return val;
  1640. spin_lock_irqsave(&s->lock, flags);
  1641. es1371_update_ptr(s);
  1642. cinfo.bytes = s->dma_dac2.total_bytes;
  1643. count = s->dma_dac2.count;
  1644. if (count < 0)
  1645. count = 0;
  1646. cinfo.blocks = count >> s->dma_dac2.fragshift;
  1647. cinfo.ptr = s->dma_dac2.hwptr;
  1648. if (s->dma_dac2.mapped)
  1649. s->dma_dac2.count &= s->dma_dac2.fragsize-1;
  1650. spin_unlock_irqrestore(&s->lock, flags);
  1651. if (copy_to_user(argp, &cinfo, sizeof(cinfo)))
  1652. return -EFAULT;
  1653. return 0;
  1654. case SNDCTL_DSP_GETBLKSIZE:
  1655. if (file->f_mode & FMODE_WRITE) {
  1656. if ((val = prog_dmabuf_dac2(s)))
  1657. return val;
  1658. return put_user(s->dma_dac2.fragsize, p);
  1659. }
  1660. if ((val = prog_dmabuf_adc(s)))
  1661. return val;
  1662. return put_user(s->dma_adc.fragsize, p);
  1663. case SNDCTL_DSP_SETFRAGMENT:
  1664. if (get_user(val, p))
  1665. return -EFAULT;
  1666. if (file->f_mode & FMODE_READ) {
  1667. s->dma_adc.ossfragshift = val & 0xffff;
  1668. s->dma_adc.ossmaxfrags = (val >> 16) & 0xffff;
  1669. if (s->dma_adc.ossfragshift < 4)
  1670. s->dma_adc.ossfragshift = 4;
  1671. if (s->dma_adc.ossfragshift > 15)
  1672. s->dma_adc.ossfragshift = 15;
  1673. if (s->dma_adc.ossmaxfrags < 4)
  1674. s->dma_adc.ossmaxfrags = 4;
  1675. }
  1676. if (file->f_mode & FMODE_WRITE) {
  1677. s->dma_dac2.ossfragshift = val & 0xffff;
  1678. s->dma_dac2.ossmaxfrags = (val >> 16) & 0xffff;
  1679. if (s->dma_dac2.ossfragshift < 4)
  1680. s->dma_dac2.ossfragshift = 4;
  1681. if (s->dma_dac2.ossfragshift > 15)
  1682. s->dma_dac2.ossfragshift = 15;
  1683. if (s->dma_dac2.ossmaxfrags < 4)
  1684. s->dma_dac2.ossmaxfrags = 4;
  1685. }
  1686. return 0;
  1687. case SNDCTL_DSP_SUBDIVIDE:
  1688. if ((file->f_mode & FMODE_READ && s->dma_adc.subdivision) ||
  1689. (file->f_mode & FMODE_WRITE && s->dma_dac2.subdivision))
  1690. return -EINVAL;
  1691. if (get_user(val, p))
  1692. return -EFAULT;
  1693. if (val != 1 && val != 2 && val != 4)
  1694. return -EINVAL;
  1695. if (file->f_mode & FMODE_READ)
  1696. s->dma_adc.subdivision = val;
  1697. if (file->f_mode & FMODE_WRITE)
  1698. s->dma_dac2.subdivision = val;
  1699. return 0;
  1700. case SOUND_PCM_READ_RATE:
  1701. return put_user((file->f_mode & FMODE_READ) ? s->adcrate : s->dac2rate, p);
  1702. case SOUND_PCM_READ_CHANNELS:
  1703. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SMB : SCTRL_P2SMB)) ? 2 : 1, p);
  1704. case SOUND_PCM_READ_BITS:
  1705. return put_user((s->sctrl & ((file->f_mode & FMODE_READ) ? SCTRL_R1SEB : SCTRL_P2SEB)) ? 16 : 8, p);
  1706. case SOUND_PCM_WRITE_FILTER:
  1707. case SNDCTL_DSP_SETSYNCRO:
  1708. case SOUND_PCM_READ_FILTER:
  1709. return -EINVAL;
  1710. }
  1711. return mixdev_ioctl(s->codec, cmd, arg);
  1712. }
  1713. static int es1371_open(struct inode *inode, struct file *file)
  1714. {
  1715. int minor = iminor(inode);
  1716. DECLARE_WAITQUEUE(wait, current);
  1717. unsigned long flags;
  1718. struct list_head *list;
  1719. struct es1371_state *s;
  1720. for (list = devs.next; ; list = list->next) {
  1721. if (list == &devs)
  1722. return -ENODEV;
  1723. s = list_entry(list, struct es1371_state, devs);
  1724. if (!((s->dev_audio ^ minor) & ~0xf))
  1725. break;
  1726. }
  1727. VALIDATE_STATE(s);
  1728. file->private_data = s;
  1729. /* wait for device to become free */
  1730. down(&s->open_sem);
  1731. while (s->open_mode & file->f_mode) {
  1732. if (file->f_flags & O_NONBLOCK) {
  1733. up(&s->open_sem);
  1734. return -EBUSY;
  1735. }
  1736. add_wait_queue(&s->open_wait, &wait);
  1737. __set_current_state(TASK_INTERRUPTIBLE);
  1738. up(&s->open_sem);
  1739. schedule();
  1740. remove_wait_queue(&s->open_wait, &wait);
  1741. set_current_state(TASK_RUNNING);
  1742. if (signal_pending(current))
  1743. return -ERESTARTSYS;
  1744. down(&s->open_sem);
  1745. }
  1746. if (file->f_mode & FMODE_READ) {
  1747. s->dma_adc.ossfragshift = s->dma_adc.ossmaxfrags = s->dma_adc.subdivision = 0;
  1748. s->dma_adc.enabled = 1;
  1749. set_adc_rate(s, 8000);
  1750. }
  1751. if (file->f_mode & FMODE_WRITE) {
  1752. s->dma_dac2.ossfragshift = s->dma_dac2.ossmaxfrags = s->dma_dac2.subdivision = 0;
  1753. s->dma_dac2.enabled = 1;
  1754. set_dac2_rate(s, 8000);
  1755. }
  1756. spin_lock_irqsave(&s->lock, flags);
  1757. if (file->f_mode & FMODE_READ) {
  1758. s->sctrl &= ~SCTRL_R1FMT;
  1759. if ((minor & 0xf) == SND_DEV_DSP16)
  1760. s->sctrl |= ES1371_FMT_S16_MONO << SCTRL_SH_R1FMT;
  1761. else
  1762. s->sctrl |= ES1371_FMT_U8_MONO << SCTRL_SH_R1FMT;
  1763. }
  1764. if (file->f_mode & FMODE_WRITE) {
  1765. s->sctrl &= ~SCTRL_P2FMT;
  1766. if ((minor & 0xf) == SND_DEV_DSP16)
  1767. s->sctrl |= ES1371_FMT_S16_MONO << SCTRL_SH_P2FMT;
  1768. else
  1769. s->sctrl |= ES1371_FMT_U8_MONO << SCTRL_SH_P2FMT;
  1770. }
  1771. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1772. spin_unlock_irqrestore(&s->lock, flags);
  1773. s->open_mode |= file->f_mode & (FMODE_READ | FMODE_WRITE);
  1774. up(&s->open_sem);
  1775. init_MUTEX(&s->sem);
  1776. return nonseekable_open(inode, file);
  1777. }
  1778. static int es1371_release(struct inode *inode, struct file *file)
  1779. {
  1780. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1781. VALIDATE_STATE(s);
  1782. lock_kernel();
  1783. if (file->f_mode & FMODE_WRITE)
  1784. drain_dac2(s, file->f_flags & O_NONBLOCK);
  1785. down(&s->open_sem);
  1786. if (file->f_mode & FMODE_WRITE) {
  1787. stop_dac2(s);
  1788. dealloc_dmabuf(s, &s->dma_dac2);
  1789. }
  1790. if (file->f_mode & FMODE_READ) {
  1791. stop_adc(s);
  1792. dealloc_dmabuf(s, &s->dma_adc);
  1793. }
  1794. s->open_mode &= ~(file->f_mode & (FMODE_READ|FMODE_WRITE));
  1795. up(&s->open_sem);
  1796. wake_up(&s->open_wait);
  1797. unlock_kernel();
  1798. return 0;
  1799. }
  1800. static /*const*/ struct file_operations es1371_audio_fops = {
  1801. .owner = THIS_MODULE,
  1802. .llseek = no_llseek,
  1803. .read = es1371_read,
  1804. .write = es1371_write,
  1805. .poll = es1371_poll,
  1806. .ioctl = es1371_ioctl,
  1807. .mmap = es1371_mmap,
  1808. .open = es1371_open,
  1809. .release = es1371_release,
  1810. };
  1811. /* --------------------------------------------------------------------- */
  1812. static ssize_t es1371_write_dac(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
  1813. {
  1814. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1815. DECLARE_WAITQUEUE(wait, current);
  1816. ssize_t ret = 0;
  1817. unsigned long flags;
  1818. unsigned swptr;
  1819. int cnt;
  1820. VALIDATE_STATE(s);
  1821. if (s->dma_dac1.mapped)
  1822. return -ENXIO;
  1823. if (!s->dma_dac1.ready && (ret = prog_dmabuf_dac1(s)))
  1824. return ret;
  1825. if (!access_ok(VERIFY_READ, buffer, count))
  1826. return -EFAULT;
  1827. add_wait_queue(&s->dma_dac1.wait, &wait);
  1828. while (count > 0) {
  1829. spin_lock_irqsave(&s->lock, flags);
  1830. if (s->dma_dac1.count < 0) {
  1831. s->dma_dac1.count = 0;
  1832. s->dma_dac1.swptr = s->dma_dac1.hwptr;
  1833. }
  1834. swptr = s->dma_dac1.swptr;
  1835. cnt = s->dma_dac1.dmasize-swptr;
  1836. if (s->dma_dac1.count + cnt > s->dma_dac1.dmasize)
  1837. cnt = s->dma_dac1.dmasize - s->dma_dac1.count;
  1838. if (cnt <= 0)
  1839. __set_current_state(TASK_INTERRUPTIBLE);
  1840. spin_unlock_irqrestore(&s->lock, flags);
  1841. if (cnt > count)
  1842. cnt = count;
  1843. if (cnt <= 0) {
  1844. if (s->dma_dac1.enabled)
  1845. start_dac1(s);
  1846. if (file->f_flags & O_NONBLOCK) {
  1847. if (!ret)
  1848. ret = -EAGAIN;
  1849. break;
  1850. }
  1851. schedule();
  1852. if (signal_pending(current)) {
  1853. if (!ret)
  1854. ret = -ERESTARTSYS;
  1855. break;
  1856. }
  1857. continue;
  1858. }
  1859. if (copy_from_user(s->dma_dac1.rawbuf + swptr, buffer, cnt)) {
  1860. if (!ret)
  1861. ret = -EFAULT;
  1862. break;
  1863. }
  1864. swptr = (swptr + cnt) % s->dma_dac1.dmasize;
  1865. spin_lock_irqsave(&s->lock, flags);
  1866. s->dma_dac1.swptr = swptr;
  1867. s->dma_dac1.count += cnt;
  1868. s->dma_dac1.endcleared = 0;
  1869. spin_unlock_irqrestore(&s->lock, flags);
  1870. count -= cnt;
  1871. buffer += cnt;
  1872. ret += cnt;
  1873. if (s->dma_dac1.enabled)
  1874. start_dac1(s);
  1875. }
  1876. remove_wait_queue(&s->dma_dac1.wait, &wait);
  1877. set_current_state(TASK_RUNNING);
  1878. return ret;
  1879. }
  1880. /* No kernel lock - we have our own spinlock */
  1881. static unsigned int es1371_poll_dac(struct file *file, struct poll_table_struct *wait)
  1882. {
  1883. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1884. unsigned long flags;
  1885. unsigned int mask = 0;
  1886. VALIDATE_STATE(s);
  1887. if (!s->dma_dac1.ready && prog_dmabuf_dac1(s))
  1888. return 0;
  1889. poll_wait(file, &s->dma_dac1.wait, wait);
  1890. spin_lock_irqsave(&s->lock, flags);
  1891. es1371_update_ptr(s);
  1892. if (s->dma_dac1.mapped) {
  1893. if (s->dma_dac1.count >= (signed)s->dma_dac1.fragsize)
  1894. mask |= POLLOUT | POLLWRNORM;
  1895. } else {
  1896. if ((signed)s->dma_dac1.dmasize >= s->dma_dac1.count + (signed)s->dma_dac1.fragsize)
  1897. mask |= POLLOUT | POLLWRNORM;
  1898. }
  1899. spin_unlock_irqrestore(&s->lock, flags);
  1900. return mask;
  1901. }
  1902. static int es1371_mmap_dac(struct file *file, struct vm_area_struct *vma)
  1903. {
  1904. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1905. int ret;
  1906. unsigned long size;
  1907. VALIDATE_STATE(s);
  1908. if (!(vma->vm_flags & VM_WRITE))
  1909. return -EINVAL;
  1910. lock_kernel();
  1911. if ((ret = prog_dmabuf_dac1(s)) != 0)
  1912. goto out;
  1913. ret = -EINVAL;
  1914. if (vma->vm_pgoff != 0)
  1915. goto out;
  1916. size = vma->vm_end - vma->vm_start;
  1917. if (size > (PAGE_SIZE << s->dma_dac1.buforder))
  1918. goto out;
  1919. ret = -EAGAIN;
  1920. if (remap_pfn_range(vma, vma->vm_start,
  1921. virt_to_phys(s->dma_dac1.rawbuf) >> PAGE_SHIFT,
  1922. size, vma->vm_page_prot))
  1923. goto out;
  1924. s->dma_dac1.mapped = 1;
  1925. ret = 0;
  1926. out:
  1927. unlock_kernel();
  1928. return ret;
  1929. }
  1930. static int es1371_ioctl_dac(struct inode *inode, struct file *file, unsigned int cmd, unsigned long arg)
  1931. {
  1932. struct es1371_state *s = (struct es1371_state *)file->private_data;
  1933. unsigned long flags;
  1934. audio_buf_info abinfo;
  1935. count_info cinfo;
  1936. int count;
  1937. int val, ret;
  1938. int __user *p = (int __user *)arg;
  1939. VALIDATE_STATE(s);
  1940. switch (cmd) {
  1941. case OSS_GETVERSION:
  1942. return put_user(SOUND_VERSION, p);
  1943. case SNDCTL_DSP_SYNC:
  1944. return drain_dac1(s, 0/*file->f_flags & O_NONBLOCK*/);
  1945. case SNDCTL_DSP_SETDUPLEX:
  1946. return -EINVAL;
  1947. case SNDCTL_DSP_GETCAPS:
  1948. return put_user(DSP_CAP_REALTIME | DSP_CAP_TRIGGER | DSP_CAP_MMAP, p);
  1949. case SNDCTL_DSP_RESET:
  1950. stop_dac1(s);
  1951. synchronize_irq(s->irq);
  1952. s->dma_dac1.swptr = s->dma_dac1.hwptr = s->dma_dac1.count = s->dma_dac1.total_bytes = 0;
  1953. return 0;
  1954. case SNDCTL_DSP_SPEED:
  1955. if (get_user(val, p))
  1956. return -EFAULT;
  1957. if (val >= 0) {
  1958. stop_dac1(s);
  1959. s->dma_dac1.ready = 0;
  1960. set_dac1_rate(s, val);
  1961. }
  1962. return put_user(s->dac1rate, p);
  1963. case SNDCTL_DSP_STEREO:
  1964. if (get_user(val, p))
  1965. return -EFAULT;
  1966. stop_dac1(s);
  1967. s->dma_dac1.ready = 0;
  1968. spin_lock_irqsave(&s->lock, flags);
  1969. if (val)
  1970. s->sctrl |= SCTRL_P1SMB;
  1971. else
  1972. s->sctrl &= ~SCTRL_P1SMB;
  1973. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1974. spin_unlock_irqrestore(&s->lock, flags);
  1975. return 0;
  1976. case SNDCTL_DSP_CHANNELS:
  1977. if (get_user(val, p))
  1978. return -EFAULT;
  1979. if (val != 0) {
  1980. stop_dac1(s);
  1981. s->dma_dac1.ready = 0;
  1982. spin_lock_irqsave(&s->lock, flags);
  1983. if (val >= 2)
  1984. s->sctrl |= SCTRL_P1SMB;
  1985. else
  1986. s->sctrl &= ~SCTRL_P1SMB;
  1987. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  1988. spin_unlock_irqrestore(&s->lock, flags);
  1989. }
  1990. return put_user((s->sctrl & SCTRL_P1SMB) ? 2 : 1, p);
  1991. case SNDCTL_DSP_GETFMTS: /* Returns a mask */
  1992. return put_user(AFMT_S16_LE|AFMT_U8, p);
  1993. case SNDCTL_DSP_SETFMT: /* Selects ONE fmt*/
  1994. if (get_user(val, p))
  1995. return -EFAULT;
  1996. if (val != AFMT_QUERY) {
  1997. stop_dac1(s);
  1998. s->dma_dac1.ready = 0;
  1999. spin_lock_irqsave(&s->lock, flags);
  2000. if (val == AFMT_S16_LE)
  2001. s->sctrl |= SCTRL_P1SEB;
  2002. else
  2003. s->sctrl &= ~SCTRL_P1SEB;
  2004. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  2005. spin_unlock_irqrestore(&s->lock, flags);
  2006. }
  2007. return put_user((s->sctrl & SCTRL_P1SEB) ? AFMT_S16_LE : AFMT_U8, p);
  2008. case SNDCTL_DSP_POST:
  2009. return 0;
  2010. case SNDCTL_DSP_GETTRIGGER:
  2011. return put_user((s->ctrl & CTRL_DAC1_EN) ? PCM_ENABLE_OUTPUT : 0, p);
  2012. case SNDCTL_DSP_SETTRIGGER:
  2013. if (get_user(val, p))
  2014. return -EFAULT;
  2015. if (val & PCM_ENABLE_OUTPUT) {
  2016. if (!s->dma_dac1.ready && (ret = prog_dmabuf_dac1(s)))
  2017. return ret;
  2018. s->dma_dac1.enabled = 1;
  2019. start_dac1(s);
  2020. } else {
  2021. s->dma_dac1.enabled = 0;
  2022. stop_dac1(s);
  2023. }
  2024. return 0;
  2025. case SNDCTL_DSP_GETOSPACE:
  2026. if (!s->dma_dac1.ready && (val = prog_dmabuf_dac1(s)) != 0)
  2027. return val;
  2028. spin_lock_irqsave(&s->lock, flags);
  2029. es1371_update_ptr(s);
  2030. abinfo.fragsize = s->dma_dac1.fragsize;
  2031. count = s->dma_dac1.count;
  2032. if (count < 0)
  2033. count = 0;
  2034. abinfo.bytes = s->dma_dac1.dmasize - count;
  2035. abinfo.fragstotal = s->dma_dac1.numfrag;
  2036. abinfo.fragments = abinfo.bytes >> s->dma_dac1.fragshift;
  2037. spin_unlock_irqrestore(&s->lock, flags);
  2038. return copy_to_user((void __user *)arg, &abinfo, sizeof(abinfo)) ? -EFAULT : 0;
  2039. case SNDCTL_DSP_NONBLOCK:
  2040. file->f_flags |= O_NONBLOCK;
  2041. return 0;
  2042. case SNDCTL_DSP_GETODELAY:
  2043. if (!s->dma_dac1.ready && (val = prog_dmabuf_dac1(s)) != 0)
  2044. return val;
  2045. spin_lock_irqsave(&s->lock, flags);
  2046. es1371_update_ptr(s);
  2047. count = s->dma_dac1.count;
  2048. spin_unlock_irqrestore(&s->lock, flags);
  2049. if (count < 0)
  2050. count = 0;
  2051. return put_user(count, p);
  2052. case SNDCTL_DSP_GETOPTR:
  2053. if (!s->dma_dac1.ready && (val = prog_dmabuf_dac1(s)) != 0)
  2054. return val;
  2055. spin_lock_irqsave(&s->lock, flags);
  2056. es1371_update_ptr(s);
  2057. cinfo.bytes = s->dma_dac1.total_bytes;
  2058. count = s->dma_dac1.count;
  2059. if (count < 0)
  2060. count = 0;
  2061. cinfo.blocks = count >> s->dma_dac1.fragshift;
  2062. cinfo.ptr = s->dma_dac1.hwptr;
  2063. if (s->dma_dac1.mapped)
  2064. s->dma_dac1.count &= s->dma_dac1.fragsize-1;
  2065. spin_unlock_irqrestore(&s->lock, flags);
  2066. if (copy_to_user((void __user *)arg, &cinfo, sizeof(cinfo)))
  2067. return -EFAULT;
  2068. return 0;
  2069. case SNDCTL_DSP_GETBLKSIZE:
  2070. if ((val = prog_dmabuf_dac1(s)))
  2071. return val;
  2072. return put_user(s->dma_dac1.fragsize, p);
  2073. case SNDCTL_DSP_SETFRAGMENT:
  2074. if (get_user(val, p))
  2075. return -EFAULT;
  2076. s->dma_dac1.ossfragshift = val & 0xffff;
  2077. s->dma_dac1.ossmaxfrags = (val >> 16) & 0xffff;
  2078. if (s->dma_dac1.ossfragshift < 4)
  2079. s->dma_dac1.ossfragshift = 4;
  2080. if (s->dma_dac1.ossfragshift > 15)
  2081. s->dma_dac1.ossfragshift = 15;
  2082. if (s->dma_dac1.ossmaxfrags < 4)
  2083. s->dma_dac1.ossmaxfrags = 4;
  2084. return 0;
  2085. case SNDCTL_DSP_SUBDIVIDE:
  2086. if (s->dma_dac1.subdivision)
  2087. return -EINVAL;
  2088. if (get_user(val, p))
  2089. return -EFAULT;
  2090. if (val != 1 && val != 2 && val != 4)
  2091. return -EINVAL;
  2092. s->dma_dac1.subdivision = val;
  2093. return 0;
  2094. case SOUND_PCM_READ_RATE:
  2095. return put_user(s->dac1rate, p);
  2096. case SOUND_PCM_READ_CHANNELS:
  2097. return put_user((s->sctrl & SCTRL_P1SMB) ? 2 : 1, p);
  2098. case SOUND_PCM_READ_BITS:
  2099. return put_user((s->sctrl & SCTRL_P1SEB) ? 16 : 8, p);
  2100. case SOUND_PCM_WRITE_FILTER:
  2101. case SNDCTL_DSP_SETSYNCRO:
  2102. case SOUND_PCM_READ_FILTER:
  2103. return -EINVAL;
  2104. }
  2105. return mixdev_ioctl(s->codec, cmd, arg);
  2106. }
  2107. static int es1371_open_dac(struct inode *inode, struct file *file)
  2108. {
  2109. int minor = iminor(inode);
  2110. DECLARE_WAITQUEUE(wait, current);
  2111. unsigned long flags;
  2112. struct list_head *list;
  2113. struct es1371_state *s;
  2114. for (list = devs.next; ; list = list->next) {
  2115. if (list == &devs)
  2116. return -ENODEV;
  2117. s = list_entry(list, struct es1371_state, devs);
  2118. if (!((s->dev_dac ^ minor) & ~0xf))
  2119. break;
  2120. }
  2121. VALIDATE_STATE(s);
  2122. /* we allow opening with O_RDWR, most programs do it although they will only write */
  2123. #if 0
  2124. if (file->f_mode & FMODE_READ)
  2125. return -EPERM;
  2126. #endif
  2127. if (!(file->f_mode & FMODE_WRITE))
  2128. return -EINVAL;
  2129. file->private_data = s;
  2130. /* wait for device to become free */
  2131. down(&s->open_sem);
  2132. while (s->open_mode & FMODE_DAC) {
  2133. if (file->f_flags & O_NONBLOCK) {
  2134. up(&s->open_sem);
  2135. return -EBUSY;
  2136. }
  2137. add_wait_queue(&s->open_wait, &wait);
  2138. __set_current_state(TASK_INTERRUPTIBLE);
  2139. up(&s->open_sem);
  2140. schedule();
  2141. remove_wait_queue(&s->open_wait, &wait);
  2142. set_current_state(TASK_RUNNING);
  2143. if (signal_pending(current))
  2144. return -ERESTARTSYS;
  2145. down(&s->open_sem);
  2146. }
  2147. s->dma_dac1.ossfragshift = s->dma_dac1.ossmaxfrags = s->dma_dac1.subdivision = 0;
  2148. s->dma_dac1.enabled = 1;
  2149. set_dac1_rate(s, 8000);
  2150. spin_lock_irqsave(&s->lock, flags);
  2151. s->sctrl &= ~SCTRL_P1FMT;
  2152. if ((minor & 0xf) == SND_DEV_DSP16)
  2153. s->sctrl |= ES1371_FMT_S16_MONO << SCTRL_SH_P1FMT;
  2154. else
  2155. s->sctrl |= ES1371_FMT_U8_MONO << SCTRL_SH_P1FMT;
  2156. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  2157. spin_unlock_irqrestore(&s->lock, flags);
  2158. s->open_mode |= FMODE_DAC;
  2159. up(&s->open_sem);
  2160. return nonseekable_open(inode, file);
  2161. }
  2162. static int es1371_release_dac(struct inode *inode, struct file *file)
  2163. {
  2164. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2165. VALIDATE_STATE(s);
  2166. lock_kernel();
  2167. drain_dac1(s, file->f_flags & O_NONBLOCK);
  2168. down(&s->open_sem);
  2169. stop_dac1(s);
  2170. dealloc_dmabuf(s, &s->dma_dac1);
  2171. s->open_mode &= ~FMODE_DAC;
  2172. up(&s->open_sem);
  2173. wake_up(&s->open_wait);
  2174. unlock_kernel();
  2175. return 0;
  2176. }
  2177. static /*const*/ struct file_operations es1371_dac_fops = {
  2178. .owner = THIS_MODULE,
  2179. .llseek = no_llseek,
  2180. .write = es1371_write_dac,
  2181. .poll = es1371_poll_dac,
  2182. .ioctl = es1371_ioctl_dac,
  2183. .mmap = es1371_mmap_dac,
  2184. .open = es1371_open_dac,
  2185. .release = es1371_release_dac,
  2186. };
  2187. /* --------------------------------------------------------------------- */
  2188. static ssize_t es1371_midi_read(struct file *file, char __user *buffer, size_t count, loff_t *ppos)
  2189. {
  2190. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2191. DECLARE_WAITQUEUE(wait, current);
  2192. ssize_t ret;
  2193. unsigned long flags;
  2194. unsigned ptr;
  2195. int cnt;
  2196. VALIDATE_STATE(s);
  2197. if (!access_ok(VERIFY_WRITE, buffer, count))
  2198. return -EFAULT;
  2199. if (count == 0)
  2200. return 0;
  2201. ret = 0;
  2202. add_wait_queue(&s->midi.iwait, &wait);
  2203. while (count > 0) {
  2204. spin_lock_irqsave(&s->lock, flags);
  2205. ptr = s->midi.ird;
  2206. cnt = MIDIINBUF - ptr;
  2207. if (s->midi.icnt < cnt)
  2208. cnt = s->midi.icnt;
  2209. if (cnt <= 0)
  2210. __set_current_state(TASK_INTERRUPTIBLE);
  2211. spin_unlock_irqrestore(&s->lock, flags);
  2212. if (cnt > count)
  2213. cnt = count;
  2214. if (cnt <= 0) {
  2215. if (file->f_flags & O_NONBLOCK) {
  2216. if (!ret)
  2217. ret = -EAGAIN;
  2218. break;
  2219. }
  2220. schedule();
  2221. if (signal_pending(current)) {
  2222. if (!ret)
  2223. ret = -ERESTARTSYS;
  2224. break;
  2225. }
  2226. continue;
  2227. }
  2228. if (copy_to_user(buffer, s->midi.ibuf + ptr, cnt)) {
  2229. if (!ret)
  2230. ret = -EFAULT;
  2231. break;
  2232. }
  2233. ptr = (ptr + cnt) % MIDIINBUF;
  2234. spin_lock_irqsave(&s->lock, flags);
  2235. s->midi.ird = ptr;
  2236. s->midi.icnt -= cnt;
  2237. spin_unlock_irqrestore(&s->lock, flags);
  2238. count -= cnt;
  2239. buffer += cnt;
  2240. ret += cnt;
  2241. break;
  2242. }
  2243. __set_current_state(TASK_RUNNING);
  2244. remove_wait_queue(&s->midi.iwait, &wait);
  2245. return ret;
  2246. }
  2247. static ssize_t es1371_midi_write(struct file *file, const char __user *buffer, size_t count, loff_t *ppos)
  2248. {
  2249. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2250. DECLARE_WAITQUEUE(wait, current);
  2251. ssize_t ret;
  2252. unsigned long flags;
  2253. unsigned ptr;
  2254. int cnt;
  2255. VALIDATE_STATE(s);
  2256. if (!access_ok(VERIFY_READ, buffer, count))
  2257. return -EFAULT;
  2258. if (count == 0)
  2259. return 0;
  2260. ret = 0;
  2261. add_wait_queue(&s->midi.owait, &wait);
  2262. while (count > 0) {
  2263. spin_lock_irqsave(&s->lock, flags);
  2264. ptr = s->midi.owr;
  2265. cnt = MIDIOUTBUF - ptr;
  2266. if (s->midi.ocnt + cnt > MIDIOUTBUF)
  2267. cnt = MIDIOUTBUF - s->midi.ocnt;
  2268. if (cnt <= 0) {
  2269. __set_current_state(TASK_INTERRUPTIBLE);
  2270. es1371_handle_midi(s);
  2271. }
  2272. spin_unlock_irqrestore(&s->lock, flags);
  2273. if (cnt > count)
  2274. cnt = count;
  2275. if (cnt <= 0) {
  2276. if (file->f_flags & O_NONBLOCK) {
  2277. if (!ret)
  2278. ret = -EAGAIN;
  2279. break;
  2280. }
  2281. schedule();
  2282. if (signal_pending(current)) {
  2283. if (!ret)
  2284. ret = -ERESTARTSYS;
  2285. break;
  2286. }
  2287. continue;
  2288. }
  2289. if (copy_from_user(s->midi.obuf + ptr, buffer, cnt)) {
  2290. if (!ret)
  2291. ret = -EFAULT;
  2292. break;
  2293. }
  2294. ptr = (ptr + cnt) % MIDIOUTBUF;
  2295. spin_lock_irqsave(&s->lock, flags);
  2296. s->midi.owr = ptr;
  2297. s->midi.ocnt += cnt;
  2298. spin_unlock_irqrestore(&s->lock, flags);
  2299. count -= cnt;
  2300. buffer += cnt;
  2301. ret += cnt;
  2302. spin_lock_irqsave(&s->lock, flags);
  2303. es1371_handle_midi(s);
  2304. spin_unlock_irqrestore(&s->lock, flags);
  2305. }
  2306. __set_current_state(TASK_RUNNING);
  2307. remove_wait_queue(&s->midi.owait, &wait);
  2308. return ret;
  2309. }
  2310. /* No kernel lock - we have our own spinlock */
  2311. static unsigned int es1371_midi_poll(struct file *file, struct poll_table_struct *wait)
  2312. {
  2313. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2314. unsigned long flags;
  2315. unsigned int mask = 0;
  2316. VALIDATE_STATE(s);
  2317. if (file->f_mode & FMODE_WRITE)
  2318. poll_wait(file, &s->midi.owait, wait);
  2319. if (file->f_mode & FMODE_READ)
  2320. poll_wait(file, &s->midi.iwait, wait);
  2321. spin_lock_irqsave(&s->lock, flags);
  2322. if (file->f_mode & FMODE_READ) {
  2323. if (s->midi.icnt > 0)
  2324. mask |= POLLIN | POLLRDNORM;
  2325. }
  2326. if (file->f_mode & FMODE_WRITE) {
  2327. if (s->midi.ocnt < MIDIOUTBUF)
  2328. mask |= POLLOUT | POLLWRNORM;
  2329. }
  2330. spin_unlock_irqrestore(&s->lock, flags);
  2331. return mask;
  2332. }
  2333. static int es1371_midi_open(struct inode *inode, struct file *file)
  2334. {
  2335. int minor = iminor(inode);
  2336. DECLARE_WAITQUEUE(wait, current);
  2337. unsigned long flags;
  2338. struct list_head *list;
  2339. struct es1371_state *s;
  2340. for (list = devs.next; ; list = list->next) {
  2341. if (list == &devs)
  2342. return -ENODEV;
  2343. s = list_entry(list, struct es1371_state, devs);
  2344. if (s->dev_midi == minor)
  2345. break;
  2346. }
  2347. VALIDATE_STATE(s);
  2348. file->private_data = s;
  2349. /* wait for device to become free */
  2350. down(&s->open_sem);
  2351. while (s->open_mode & (file->f_mode << FMODE_MIDI_SHIFT)) {
  2352. if (file->f_flags & O_NONBLOCK) {
  2353. up(&s->open_sem);
  2354. return -EBUSY;
  2355. }
  2356. add_wait_queue(&s->open_wait, &wait);
  2357. __set_current_state(TASK_INTERRUPTIBLE);
  2358. up(&s->open_sem);
  2359. schedule();
  2360. remove_wait_queue(&s->open_wait, &wait);
  2361. set_current_state(TASK_RUNNING);
  2362. if (signal_pending(current))
  2363. return -ERESTARTSYS;
  2364. down(&s->open_sem);
  2365. }
  2366. spin_lock_irqsave(&s->lock, flags);
  2367. if (!(s->open_mode & (FMODE_MIDI_READ | FMODE_MIDI_WRITE))) {
  2368. s->midi.ird = s->midi.iwr = s->midi.icnt = 0;
  2369. s->midi.ord = s->midi.owr = s->midi.ocnt = 0;
  2370. outb(UCTRL_CNTRL_SWR, s->io+ES1371_REG_UART_CONTROL);
  2371. outb(0, s->io+ES1371_REG_UART_CONTROL);
  2372. outb(0, s->io+ES1371_REG_UART_TEST);
  2373. }
  2374. if (file->f_mode & FMODE_READ) {
  2375. s->midi.ird = s->midi.iwr = s->midi.icnt = 0;
  2376. }
  2377. if (file->f_mode & FMODE_WRITE) {
  2378. s->midi.ord = s->midi.owr = s->midi.ocnt = 0;
  2379. }
  2380. s->ctrl |= CTRL_UART_EN;
  2381. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2382. es1371_handle_midi(s);
  2383. spin_unlock_irqrestore(&s->lock, flags);
  2384. s->open_mode |= (file->f_mode << FMODE_MIDI_SHIFT) & (FMODE_MIDI_READ | FMODE_MIDI_WRITE);
  2385. up(&s->open_sem);
  2386. return nonseekable_open(inode, file);
  2387. }
  2388. static int es1371_midi_release(struct inode *inode, struct file *file)
  2389. {
  2390. struct es1371_state *s = (struct es1371_state *)file->private_data;
  2391. DECLARE_WAITQUEUE(wait, current);
  2392. unsigned long flags;
  2393. unsigned count, tmo;
  2394. VALIDATE_STATE(s);
  2395. lock_kernel();
  2396. if (file->f_mode & FMODE_WRITE) {
  2397. add_wait_queue(&s->midi.owait, &wait);
  2398. for (;;) {
  2399. __set_current_state(TASK_INTERRUPTIBLE);
  2400. spin_lock_irqsave(&s->lock, flags);
  2401. count = s->midi.ocnt;
  2402. spin_unlock_irqrestore(&s->lock, flags);
  2403. if (count <= 0)
  2404. break;
  2405. if (signal_pending(current))
  2406. break;
  2407. if (file->f_flags & O_NONBLOCK)
  2408. break;
  2409. tmo = (count * HZ) / 3100;
  2410. if (!schedule_timeout(tmo ? : 1) && tmo)
  2411. printk(KERN_DEBUG PFX "midi timed out??\n");
  2412. }
  2413. remove_wait_queue(&s->midi.owait, &wait);
  2414. set_current_state(TASK_RUNNING);
  2415. }
  2416. down(&s->open_sem);
  2417. s->open_mode &= ~((file->f_mode << FMODE_MIDI_SHIFT) & (FMODE_MIDI_READ|FMODE_MIDI_WRITE));
  2418. spin_lock_irqsave(&s->lock, flags);
  2419. if (!(s->open_mode & (FMODE_MIDI_READ | FMODE_MIDI_WRITE))) {
  2420. s->ctrl &= ~CTRL_UART_EN;
  2421. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2422. }
  2423. spin_unlock_irqrestore(&s->lock, flags);
  2424. up(&s->open_sem);
  2425. wake_up(&s->open_wait);
  2426. unlock_kernel();
  2427. return 0;
  2428. }
  2429. static /*const*/ struct file_operations es1371_midi_fops = {
  2430. .owner = THIS_MODULE,
  2431. .llseek = no_llseek,
  2432. .read = es1371_midi_read,
  2433. .write = es1371_midi_write,
  2434. .poll = es1371_midi_poll,
  2435. .open = es1371_midi_open,
  2436. .release = es1371_midi_release,
  2437. };
  2438. /* --------------------------------------------------------------------- */
  2439. /*
  2440. * for debugging purposes, we'll create a proc device that dumps the
  2441. * CODEC chipstate
  2442. */
  2443. #ifdef ES1371_DEBUG
  2444. static int proc_es1371_dump (char *buf, char **start, off_t fpos, int length, int *eof, void *data)
  2445. {
  2446. struct es1371_state *s;
  2447. int cnt, len = 0;
  2448. if (list_empty(&devs))
  2449. return 0;
  2450. s = list_entry(devs.next, struct es1371_state, devs);
  2451. /* print out header */
  2452. len += sprintf(buf + len, "\t\tCreative ES137x Debug Dump-o-matic\n");
  2453. /* print out CODEC state */
  2454. len += sprintf (buf + len, "AC97 CODEC state\n");
  2455. for (cnt=0; cnt <= 0x7e; cnt = cnt +2)
  2456. len+= sprintf (buf + len, "reg:0x%02x val:0x%04x\n", cnt, rdcodec(s->codec, cnt));
  2457. if (fpos >=len){
  2458. *start = buf;
  2459. *eof =1;
  2460. return 0;
  2461. }
  2462. *start = buf + fpos;
  2463. if ((len -= fpos) > length)
  2464. return length;
  2465. *eof =1;
  2466. return len;
  2467. }
  2468. #endif /* ES1371_DEBUG */
  2469. /* --------------------------------------------------------------------- */
  2470. /* maximum number of devices; only used for command line params */
  2471. #define NR_DEVICE 5
  2472. static int spdif[NR_DEVICE];
  2473. static int nomix[NR_DEVICE];
  2474. static int amplifier[NR_DEVICE];
  2475. static unsigned int devindex;
  2476. module_param_array(spdif, bool, NULL, 0);
  2477. MODULE_PARM_DESC(spdif, "if 1 the output is in S/PDIF digital mode");
  2478. module_param_array(nomix, bool, NULL, 0);
  2479. MODULE_PARM_DESC(nomix, "if 1 no analog audio is mixed to the digital output");
  2480. module_param_array(amplifier, bool, NULL, 0);
  2481. MODULE_PARM_DESC(amplifier, "Set to 1 if the machine needs the amp control enabling (many laptops)");
  2482. MODULE_AUTHOR("Thomas M. Sailer, sailer@ife.ee.ethz.ch, hb9jnx@hb9w.che.eu");
  2483. MODULE_DESCRIPTION("ES1371 AudioPCI97 Driver");
  2484. MODULE_LICENSE("GPL");
  2485. /* --------------------------------------------------------------------- */
  2486. static struct initvol {
  2487. int mixch;
  2488. int vol;
  2489. } initvol[] __devinitdata = {
  2490. { SOUND_MIXER_WRITE_LINE, 0x4040 },
  2491. { SOUND_MIXER_WRITE_CD, 0x4040 },
  2492. { MIXER_WRITE(SOUND_MIXER_VIDEO), 0x4040 },
  2493. { SOUND_MIXER_WRITE_LINE1, 0x4040 },
  2494. { SOUND_MIXER_WRITE_PCM, 0x4040 },
  2495. { SOUND_MIXER_WRITE_VOLUME, 0x4040 },
  2496. { MIXER_WRITE(SOUND_MIXER_PHONEOUT), 0x4040 },
  2497. { SOUND_MIXER_WRITE_OGAIN, 0x4040 },
  2498. { MIXER_WRITE(SOUND_MIXER_PHONEIN), 0x4040 },
  2499. { SOUND_MIXER_WRITE_SPEAKER, 0x4040 },
  2500. { SOUND_MIXER_WRITE_MIC, 0x4040 },
  2501. { SOUND_MIXER_WRITE_RECLEV, 0x4040 },
  2502. { SOUND_MIXER_WRITE_IGAIN, 0x4040 }
  2503. };
  2504. static struct
  2505. {
  2506. short svid, sdid;
  2507. } amplifier_needed[] =
  2508. {
  2509. { 0x107B, 0x2150 }, /* Gateway Solo 2150 */
  2510. { 0x13BD, 0x100C }, /* Mebius PC-MJ100V */
  2511. { 0x1102, 0x5938 }, /* Targa Xtender 300 */
  2512. { 0x1102, 0x8938 }, /* IPC notebook */
  2513. { PCI_ANY_ID, PCI_ANY_ID }
  2514. };
  2515. #ifdef SUPPORT_JOYSTICK
  2516. static int __devinit es1371_register_gameport(struct es1371_state *s)
  2517. {
  2518. struct gameport *gp;
  2519. int gpio;
  2520. for (gpio = 0x218; gpio >= 0x200; gpio -= 0x08)
  2521. if (request_region(gpio, JOY_EXTENT, "es1371"))
  2522. break;
  2523. if (gpio < 0x200) {
  2524. printk(KERN_ERR PFX "no free joystick address found\n");
  2525. return -EBUSY;
  2526. }
  2527. s->gameport = gp = gameport_allocate_port();
  2528. if (!gp) {
  2529. printk(KERN_ERR PFX "can not allocate memory for gameport\n");
  2530. release_region(gpio, JOY_EXTENT);
  2531. return -ENOMEM;
  2532. }
  2533. gameport_set_name(gp, "ESS1371 Gameport");
  2534. gameport_set_phys(gp, "isa%04x/gameport0", gpio);
  2535. gp->dev.parent = &s->dev->dev;
  2536. gp->io = gpio;
  2537. s->ctrl |= CTRL_JYSTK_EN | (((gpio >> 3) & CTRL_JOY_MASK) << CTRL_JOY_SHIFT);
  2538. outl(s->ctrl, s->io + ES1371_REG_CONTROL);
  2539. gameport_register_port(gp);
  2540. return 0;
  2541. }
  2542. static inline void es1371_unregister_gameport(struct es1371_state *s)
  2543. {
  2544. if (s->gameport) {
  2545. int gpio = s->gameport->io;
  2546. gameport_unregister_port(s->gameport);
  2547. release_region(gpio, JOY_EXTENT);
  2548. }
  2549. }
  2550. #else
  2551. static inline int es1371_register_gameport(struct es1371_state *s) { return -ENOSYS; }
  2552. static inline void es1371_unregister_gameport(struct es1371_state *s) { }
  2553. #endif /* SUPPORT_JOYSTICK */
  2554. static int __devinit es1371_probe(struct pci_dev *pcidev, const struct pci_device_id *pciid)
  2555. {
  2556. struct es1371_state *s;
  2557. mm_segment_t fs;
  2558. int i, val, res = -1;
  2559. int idx;
  2560. unsigned long tmo;
  2561. signed long tmo2;
  2562. unsigned int cssr;
  2563. if ((res=pci_enable_device(pcidev)))
  2564. return res;
  2565. if (!(pci_resource_flags(pcidev, 0) & IORESOURCE_IO))
  2566. return -ENODEV;
  2567. if (pcidev->irq == 0)
  2568. return -ENODEV;
  2569. i = pci_set_dma_mask(pcidev, 0xffffffff);
  2570. if (i) {
  2571. printk(KERN_WARNING "es1371: architecture does not support 32bit PCI busmaster DMA\n");
  2572. return i;
  2573. }
  2574. if (!(s = kmalloc(sizeof(struct es1371_state), GFP_KERNEL))) {
  2575. printk(KERN_WARNING PFX "out of memory\n");
  2576. return -ENOMEM;
  2577. }
  2578. memset(s, 0, sizeof(struct es1371_state));
  2579. s->codec = ac97_alloc_codec();
  2580. if(s->codec == NULL)
  2581. goto err_codec;
  2582. init_waitqueue_head(&s->dma_adc.wait);
  2583. init_waitqueue_head(&s->dma_dac1.wait);
  2584. init_waitqueue_head(&s->dma_dac2.wait);
  2585. init_waitqueue_head(&s->open_wait);
  2586. init_waitqueue_head(&s->midi.iwait);
  2587. init_waitqueue_head(&s->midi.owait);
  2588. init_MUTEX(&s->open_sem);
  2589. spin_lock_init(&s->lock);
  2590. s->magic = ES1371_MAGIC;
  2591. s->dev = pcidev;
  2592. s->io = pci_resource_start(pcidev, 0);
  2593. s->irq = pcidev->irq;
  2594. s->vendor = pcidev->vendor;
  2595. s->device = pcidev->device;
  2596. pci_read_config_byte(pcidev, PCI_REVISION_ID, &s->rev);
  2597. s->codec->private_data = s;
  2598. s->codec->id = 0;
  2599. s->codec->codec_read = rdcodec;
  2600. s->codec->codec_write = wrcodec;
  2601. printk(KERN_INFO PFX "found chip, vendor id 0x%04x device id 0x%04x revision 0x%02x\n",
  2602. s->vendor, s->device, s->rev);
  2603. if (!request_region(s->io, ES1371_EXTENT, "es1371")) {
  2604. printk(KERN_ERR PFX "io ports %#lx-%#lx in use\n", s->io, s->io+ES1371_EXTENT-1);
  2605. res = -EBUSY;
  2606. goto err_region;
  2607. }
  2608. if ((res=request_irq(s->irq, es1371_interrupt, SA_SHIRQ, "es1371",s))) {
  2609. printk(KERN_ERR PFX "irq %u in use\n", s->irq);
  2610. goto err_irq;
  2611. }
  2612. printk(KERN_INFO PFX "found es1371 rev %d at io %#lx irq %u\n",
  2613. s->rev, s->io, s->irq);
  2614. /* register devices */
  2615. if ((res=(s->dev_audio = register_sound_dsp(&es1371_audio_fops,-1)))<0)
  2616. goto err_dev1;
  2617. if ((res=(s->codec->dev_mixer = register_sound_mixer(&es1371_mixer_fops, -1))) < 0)
  2618. goto err_dev2;
  2619. if ((res=(s->dev_dac = register_sound_dsp(&es1371_dac_fops, -1))) < 0)
  2620. goto err_dev3;
  2621. if ((res=(s->dev_midi = register_sound_midi(&es1371_midi_fops, -1)))<0 )
  2622. goto err_dev4;
  2623. #ifdef ES1371_DEBUG
  2624. /* initialize the debug proc device */
  2625. s->ps = create_proc_read_entry("es1371",0,NULL,proc_es1371_dump,NULL);
  2626. #endif /* ES1371_DEBUG */
  2627. /* initialize codec registers */
  2628. s->ctrl = 0;
  2629. /* Check amplifier requirements */
  2630. if (amplifier[devindex])
  2631. s->ctrl |= CTRL_GPIO_OUT0;
  2632. else for(idx = 0; amplifier_needed[idx].svid != PCI_ANY_ID; idx++)
  2633. {
  2634. if(pcidev->subsystem_vendor == amplifier_needed[idx].svid &&
  2635. pcidev->subsystem_device == amplifier_needed[idx].sdid)
  2636. {
  2637. s->ctrl |= CTRL_GPIO_OUT0; /* turn internal amplifier on */
  2638. printk(KERN_INFO PFX "Enabling internal amplifier.\n");
  2639. }
  2640. }
  2641. s->sctrl = 0;
  2642. cssr = 0;
  2643. s->spdif_volume = -1;
  2644. /* check to see if s/pdif mode is being requested */
  2645. if (spdif[devindex]) {
  2646. if (s->rev >= 4) {
  2647. printk(KERN_INFO PFX "enabling S/PDIF output\n");
  2648. s->spdif_volume = 0;
  2649. cssr |= STAT_EN_SPDIF;
  2650. s->ctrl |= CTRL_SPDIFEN_B;
  2651. if (nomix[devindex]) /* don't mix analog inputs to s/pdif output */
  2652. s->ctrl |= CTRL_RECEN_B;
  2653. } else {
  2654. printk(KERN_ERR PFX "revision %d does not support S/PDIF\n", s->rev);
  2655. }
  2656. }
  2657. /* initialize the chips */
  2658. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2659. outl(s->sctrl, s->io+ES1371_REG_SERIAL_CONTROL);
  2660. outl(LEGACY_JFAST, s->io+ES1371_REG_LEGACY);
  2661. pci_set_master(pcidev); /* enable bus mastering */
  2662. /* if we are a 5880 turn on the AC97 */
  2663. if (s->vendor == PCI_VENDOR_ID_ENSONIQ &&
  2664. ((s->device == PCI_DEVICE_ID_ENSONIQ_CT5880 && s->rev >= CT5880REV_CT5880_C) ||
  2665. (s->device == PCI_DEVICE_ID_ENSONIQ_ES1371 && s->rev == ES1371REV_CT5880_A) ||
  2666. (s->device == PCI_DEVICE_ID_ENSONIQ_ES1371 && s->rev == ES1371REV_ES1373_8))) {
  2667. cssr |= CSTAT_5880_AC97_RST;
  2668. outl(cssr, s->io+ES1371_REG_STATUS);
  2669. /* need to delay around 20ms(bleech) to give
  2670. some CODECs enough time to wakeup */
  2671. tmo = jiffies + (HZ / 50) + 1;
  2672. for (;;) {
  2673. tmo2 = tmo - jiffies;
  2674. if (tmo2 <= 0)
  2675. break;
  2676. schedule_timeout(tmo2);
  2677. }
  2678. }
  2679. /* AC97 warm reset to start the bitclk */
  2680. outl(s->ctrl | CTRL_SYNCRES, s->io+ES1371_REG_CONTROL);
  2681. udelay(2);
  2682. outl(s->ctrl, s->io+ES1371_REG_CONTROL);
  2683. /* init the sample rate converter */
  2684. src_init(s);
  2685. /* codec init */
  2686. if (!ac97_probe_codec(s->codec)) {
  2687. res = -ENODEV;
  2688. goto err_gp;
  2689. }
  2690. /* set default values */
  2691. fs = get_fs();
  2692. set_fs(KERNEL_DS);
  2693. val = SOUND_MASK_LINE;
  2694. mixdev_ioctl(s->codec, SOUND_MIXER_WRITE_RECSRC, (unsigned long)&val);
  2695. for (i = 0; i < sizeof(initvol)/sizeof(initvol[0]); i++) {
  2696. val = initvol[i].vol;
  2697. mixdev_ioctl(s->codec, initvol[i].mixch, (unsigned long)&val);
  2698. }
  2699. /* mute master and PCM when in S/PDIF mode */
  2700. if (s->spdif_volume != -1) {
  2701. val = 0x0000;
  2702. s->codec->mixer_ioctl(s->codec, SOUND_MIXER_WRITE_VOLUME, (unsigned long)&val);
  2703. s->codec->mixer_ioctl(s->codec, SOUND_MIXER_WRITE_PCM, (unsigned long)&val);
  2704. }
  2705. set_fs(fs);
  2706. /* turn on S/PDIF output driver if requested */
  2707. outl(cssr, s->io+ES1371_REG_STATUS);
  2708. es1371_register_gameport(s);
  2709. /* store it in the driver field */
  2710. pci_set_drvdata(pcidev, s);
  2711. /* put it into driver list */
  2712. list_add_tail(&s->devs, &devs);
  2713. /* increment devindex */
  2714. if (devindex < NR_DEVICE-1)
  2715. devindex++;
  2716. return 0;
  2717. err_gp:
  2718. #ifdef ES1371_DEBUG
  2719. if (s->ps)
  2720. remove_proc_entry("es1371", NULL);
  2721. #endif
  2722. unregister_sound_midi(s->dev_midi);
  2723. err_dev4:
  2724. unregister_sound_dsp(s->dev_dac);
  2725. err_dev3:
  2726. unregister_sound_mixer(s->codec->dev_mixer);
  2727. err_dev2:
  2728. unregister_sound_dsp(s->dev_audio);
  2729. err_dev1:
  2730. printk(KERN_ERR PFX "cannot register misc device\n");
  2731. free_irq(s->irq, s);
  2732. err_irq:
  2733. release_region(s->io, ES1371_EXTENT);
  2734. err_region:
  2735. err_codec:
  2736. ac97_release_codec(s->codec);
  2737. kfree(s);
  2738. return res;
  2739. }
  2740. static void __devexit es1371_remove(struct pci_dev *dev)
  2741. {
  2742. struct es1371_state *s = pci_get_drvdata(dev);
  2743. if (!s)
  2744. return;
  2745. list_del(&s->devs);
  2746. #ifdef ES1371_DEBUG
  2747. if (s->ps)
  2748. remove_proc_entry("es1371", NULL);
  2749. #endif /* ES1371_DEBUG */
  2750. outl(0, s->io+ES1371_REG_CONTROL); /* switch everything off */
  2751. outl(0, s->io+ES1371_REG_SERIAL_CONTROL); /* clear serial interrupts */
  2752. synchronize_irq(s->irq);
  2753. free_irq(s->irq, s);
  2754. es1371_unregister_gameport(s);
  2755. release_region(s->io, ES1371_EXTENT);
  2756. unregister_sound_dsp(s->dev_audio);
  2757. unregister_sound_mixer(s->codec->dev_mixer);
  2758. unregister_sound_dsp(s->dev_dac);
  2759. unregister_sound_midi(s->dev_midi);
  2760. ac97_release_codec(s->codec);
  2761. kfree(s);
  2762. pci_set_drvdata(dev, NULL);
  2763. }
  2764. static struct pci_device_id id_table[] = {
  2765. { PCI_VENDOR_ID_ENSONIQ, PCI_DEVICE_ID_ENSONIQ_ES1371, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
  2766. { PCI_VENDOR_ID_ENSONIQ, PCI_DEVICE_ID_ENSONIQ_CT5880, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
  2767. { PCI_VENDOR_ID_ECTIVA, PCI_DEVICE_ID_ECTIVA_EV1938, PCI_ANY_ID, PCI_ANY_ID, 0, 0 },
  2768. { 0, }
  2769. };
  2770. MODULE_DEVICE_TABLE(pci, id_table);
  2771. static struct pci_driver es1371_driver = {
  2772. .name = "es1371",
  2773. .id_table = id_table,
  2774. .probe = es1371_probe,
  2775. .remove = __devexit_p(es1371_remove),
  2776. };
  2777. static int __init init_es1371(void)
  2778. {
  2779. printk(KERN_INFO PFX "version v0.32 time " __TIME__ " " __DATE__ "\n");
  2780. return pci_module_init(&es1371_driver);
  2781. }
  2782. static void __exit cleanup_es1371(void)
  2783. {
  2784. printk(KERN_INFO PFX "unloading\n");
  2785. pci_unregister_driver(&es1371_driver);
  2786. }
  2787. module_init(init_es1371);
  2788. module_exit(cleanup_es1371);
  2789. /* --------------------------------------------------------------------- */
  2790. #ifndef MODULE
  2791. /* format is: es1371=[spdif,[nomix,[amplifier]]] */
  2792. static int __init es1371_setup(char *str)
  2793. {
  2794. static unsigned __initdata nr_dev = 0;
  2795. if (nr_dev >= NR_DEVICE)
  2796. return 0;
  2797. (void)
  2798. ((get_option(&str, &spdif[nr_dev]) == 2)
  2799. && (get_option(&str, &nomix[nr_dev]) == 2)
  2800. && (get_option(&str, &amplifier[nr_dev])));
  2801. nr_dev++;
  2802. return 1;
  2803. }
  2804. __setup("es1371=", es1371_setup);
  2805. #endif /* MODULE */