hdmi.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. /*
  2. * hdmi.c
  3. *
  4. * HDMI interface DSS driver setting for TI's OMAP4 family of processor.
  5. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/
  6. * Authors: Yong Zhi
  7. * Mythri pk <mythripk@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License version 2 as published by
  11. * the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * You should have received a copy of the GNU General Public License along with
  19. * this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #define DSS_SUBSYS_NAME "HDMI"
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/mutex.h>
  28. #include <linux/delay.h>
  29. #include <linux/string.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/clk.h>
  33. #include <linux/gpio.h>
  34. #include <linux/regulator/consumer.h>
  35. #include <video/omapdss.h>
  36. #include "ti_hdmi.h"
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #define HDMI_WP 0x0
  40. #define HDMI_CORE_SYS 0x400
  41. #define HDMI_CORE_AV 0x900
  42. #define HDMI_PLLCTRL 0x200
  43. #define HDMI_PHY 0x300
  44. /* HDMI EDID Length move this */
  45. #define HDMI_EDID_MAX_LENGTH 256
  46. #define EDID_TIMING_DESCRIPTOR_SIZE 0x12
  47. #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36
  48. #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80
  49. #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4
  50. #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4
  51. #define HDMI_DEFAULT_REGN 16
  52. #define HDMI_DEFAULT_REGM2 1
  53. static struct {
  54. struct mutex lock;
  55. struct platform_device *pdev;
  56. struct hdmi_ip_data ip_data;
  57. struct clk *sys_clk;
  58. struct regulator *vdda_hdmi_dac_reg;
  59. int ct_cp_hpd_gpio;
  60. int ls_oe_gpio;
  61. int hpd_gpio;
  62. struct omap_dss_device output;
  63. } hdmi;
  64. /*
  65. * Logic for the below structure :
  66. * user enters the CEA or VESA timings by specifying the HDMI/DVI code.
  67. * There is a correspondence between CEA/VESA timing and code, please
  68. * refer to section 6.3 in HDMI 1.3 specification for timing code.
  69. *
  70. * In the below structure, cea_vesa_timings corresponds to all OMAP4
  71. * supported CEA and VESA timing values.code_cea corresponds to the CEA
  72. * code, It is used to get the timing from cea_vesa_timing array.Similarly
  73. * with code_vesa. Code_index is used for back mapping, that is once EDID
  74. * is read from the TV, EDID is parsed to find the timing values and then
  75. * map it to corresponding CEA or VESA index.
  76. */
  77. static const struct hdmi_config cea_timings[] = {
  78. {
  79. { 640, 480, 25200, 96, 16, 48, 2, 10, 33,
  80. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  81. false, },
  82. { 1, HDMI_HDMI },
  83. },
  84. {
  85. { 720, 480, 27027, 62, 16, 60, 6, 9, 30,
  86. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  87. false, },
  88. { 2, HDMI_HDMI },
  89. },
  90. {
  91. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  92. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  93. false, },
  94. { 4, HDMI_HDMI },
  95. },
  96. {
  97. { 1920, 540, 74250, 44, 88, 148, 5, 2, 15,
  98. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  99. true, },
  100. { 5, HDMI_HDMI },
  101. },
  102. {
  103. { 1440, 240, 27027, 124, 38, 114, 3, 4, 15,
  104. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  105. true, },
  106. { 6, HDMI_HDMI },
  107. },
  108. {
  109. { 1920, 1080, 148500, 44, 88, 148, 5, 4, 36,
  110. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  111. false, },
  112. { 16, HDMI_HDMI },
  113. },
  114. {
  115. { 720, 576, 27000, 64, 12, 68, 5, 5, 39,
  116. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  117. false, },
  118. { 17, HDMI_HDMI },
  119. },
  120. {
  121. { 1280, 720, 74250, 40, 440, 220, 5, 5, 20,
  122. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  123. false, },
  124. { 19, HDMI_HDMI },
  125. },
  126. {
  127. { 1920, 540, 74250, 44, 528, 148, 5, 2, 15,
  128. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  129. true, },
  130. { 20, HDMI_HDMI },
  131. },
  132. {
  133. { 1440, 288, 27000, 126, 24, 138, 3, 2, 19,
  134. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  135. true, },
  136. { 21, HDMI_HDMI },
  137. },
  138. {
  139. { 1440, 576, 54000, 128, 24, 136, 5, 5, 39,
  140. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  141. false, },
  142. { 29, HDMI_HDMI },
  143. },
  144. {
  145. { 1920, 1080, 148500, 44, 528, 148, 5, 4, 36,
  146. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  147. false, },
  148. { 31, HDMI_HDMI },
  149. },
  150. {
  151. { 1920, 1080, 74250, 44, 638, 148, 5, 4, 36,
  152. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  153. false, },
  154. { 32, HDMI_HDMI },
  155. },
  156. {
  157. { 2880, 480, 108108, 248, 64, 240, 6, 9, 30,
  158. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  159. false, },
  160. { 35, HDMI_HDMI },
  161. },
  162. {
  163. { 2880, 576, 108000, 256, 48, 272, 5, 5, 39,
  164. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  165. false, },
  166. { 37, HDMI_HDMI },
  167. },
  168. };
  169. static const struct hdmi_config vesa_timings[] = {
  170. /* VESA From Here */
  171. {
  172. { 640, 480, 25175, 96, 16, 48, 2, 11, 31,
  173. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  174. false, },
  175. { 4, HDMI_DVI },
  176. },
  177. {
  178. { 800, 600, 40000, 128, 40, 88, 4, 1, 23,
  179. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  180. false, },
  181. { 9, HDMI_DVI },
  182. },
  183. {
  184. { 848, 480, 33750, 112, 16, 112, 8, 6, 23,
  185. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  186. false, },
  187. { 0xE, HDMI_DVI },
  188. },
  189. {
  190. { 1280, 768, 79500, 128, 64, 192, 7, 3, 20,
  191. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  192. false, },
  193. { 0x17, HDMI_DVI },
  194. },
  195. {
  196. { 1280, 800, 83500, 128, 72, 200, 6, 3, 22,
  197. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  198. false, },
  199. { 0x1C, HDMI_DVI },
  200. },
  201. {
  202. { 1360, 768, 85500, 112, 64, 256, 6, 3, 18,
  203. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  204. false, },
  205. { 0x27, HDMI_DVI },
  206. },
  207. {
  208. { 1280, 960, 108000, 112, 96, 312, 3, 1, 36,
  209. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  210. false, },
  211. { 0x20, HDMI_DVI },
  212. },
  213. {
  214. { 1280, 1024, 108000, 112, 48, 248, 3, 1, 38,
  215. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  216. false, },
  217. { 0x23, HDMI_DVI },
  218. },
  219. {
  220. { 1024, 768, 65000, 136, 24, 160, 6, 3, 29,
  221. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_LOW,
  222. false, },
  223. { 0x10, HDMI_DVI },
  224. },
  225. {
  226. { 1400, 1050, 121750, 144, 88, 232, 4, 3, 32,
  227. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  228. false, },
  229. { 0x2A, HDMI_DVI },
  230. },
  231. {
  232. { 1440, 900, 106500, 152, 80, 232, 6, 3, 25,
  233. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  234. false, },
  235. { 0x2F, HDMI_DVI },
  236. },
  237. {
  238. { 1680, 1050, 146250, 176 , 104, 280, 6, 3, 30,
  239. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_LOW,
  240. false, },
  241. { 0x3A, HDMI_DVI },
  242. },
  243. {
  244. { 1366, 768, 85500, 143, 70, 213, 3, 3, 24,
  245. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  246. false, },
  247. { 0x51, HDMI_DVI },
  248. },
  249. {
  250. { 1920, 1080, 148500, 44, 148, 80, 5, 4, 36,
  251. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  252. false, },
  253. { 0x52, HDMI_DVI },
  254. },
  255. {
  256. { 1280, 768, 68250, 32, 48, 80, 7, 3, 12,
  257. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  258. false, },
  259. { 0x16, HDMI_DVI },
  260. },
  261. {
  262. { 1400, 1050, 101000, 32, 48, 80, 4, 3, 23,
  263. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  264. false, },
  265. { 0x29, HDMI_DVI },
  266. },
  267. {
  268. { 1680, 1050, 119000, 32, 48, 80, 6, 3, 21,
  269. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  270. false, },
  271. { 0x39, HDMI_DVI },
  272. },
  273. {
  274. { 1280, 800, 79500, 32, 48, 80, 6, 3, 14,
  275. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  276. false, },
  277. { 0x1B, HDMI_DVI },
  278. },
  279. {
  280. { 1280, 720, 74250, 40, 110, 220, 5, 5, 20,
  281. OMAPDSS_SIG_ACTIVE_HIGH, OMAPDSS_SIG_ACTIVE_HIGH,
  282. false, },
  283. { 0x55, HDMI_DVI },
  284. },
  285. {
  286. { 1920, 1200, 154000, 32, 48, 80, 6, 3, 26,
  287. OMAPDSS_SIG_ACTIVE_LOW, OMAPDSS_SIG_ACTIVE_HIGH,
  288. false, },
  289. { 0x44, HDMI_DVI },
  290. },
  291. };
  292. static int hdmi_runtime_get(void)
  293. {
  294. int r;
  295. DSSDBG("hdmi_runtime_get\n");
  296. r = pm_runtime_get_sync(&hdmi.pdev->dev);
  297. WARN_ON(r < 0);
  298. if (r < 0)
  299. return r;
  300. return 0;
  301. }
  302. static void hdmi_runtime_put(void)
  303. {
  304. int r;
  305. DSSDBG("hdmi_runtime_put\n");
  306. r = pm_runtime_put_sync(&hdmi.pdev->dev);
  307. WARN_ON(r < 0 && r != -ENOSYS);
  308. }
  309. static int hdmi_init_regulator(void)
  310. {
  311. struct regulator *reg;
  312. if (hdmi.vdda_hdmi_dac_reg != NULL)
  313. return 0;
  314. reg = devm_regulator_get(&hdmi.pdev->dev, "vdda_hdmi_dac");
  315. /* DT HACK: try VDAC to make omapdss work for o4 sdp/panda */
  316. if (IS_ERR(reg))
  317. reg = devm_regulator_get(&hdmi.pdev->dev, "VDAC");
  318. if (IS_ERR(reg)) {
  319. DSSERR("can't get VDDA_HDMI_DAC regulator\n");
  320. return PTR_ERR(reg);
  321. }
  322. hdmi.vdda_hdmi_dac_reg = reg;
  323. return 0;
  324. }
  325. static int hdmi_init_display(struct omap_dss_device *dssdev)
  326. {
  327. int r;
  328. struct gpio gpios[] = {
  329. { hdmi.ct_cp_hpd_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ct_cp_hpd" },
  330. { hdmi.ls_oe_gpio, GPIOF_OUT_INIT_LOW, "hdmi_ls_oe" },
  331. { hdmi.hpd_gpio, GPIOF_DIR_IN, "hdmi_hpd" },
  332. };
  333. DSSDBG("init_display\n");
  334. dss_init_hdmi_ip_ops(&hdmi.ip_data, omapdss_get_version());
  335. r = hdmi_init_regulator();
  336. if (r)
  337. return r;
  338. r = gpio_request_array(gpios, ARRAY_SIZE(gpios));
  339. if (r)
  340. return r;
  341. return 0;
  342. }
  343. static void hdmi_uninit_display(struct omap_dss_device *dssdev)
  344. {
  345. DSSDBG("uninit_display\n");
  346. gpio_free(hdmi.ct_cp_hpd_gpio);
  347. gpio_free(hdmi.ls_oe_gpio);
  348. gpio_free(hdmi.hpd_gpio);
  349. }
  350. static const struct hdmi_config *hdmi_find_timing(
  351. const struct hdmi_config *timings_arr,
  352. int len)
  353. {
  354. int i;
  355. for (i = 0; i < len; i++) {
  356. if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code)
  357. return &timings_arr[i];
  358. }
  359. return NULL;
  360. }
  361. static const struct hdmi_config *hdmi_get_timings(void)
  362. {
  363. const struct hdmi_config *arr;
  364. int len;
  365. if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) {
  366. arr = vesa_timings;
  367. len = ARRAY_SIZE(vesa_timings);
  368. } else {
  369. arr = cea_timings;
  370. len = ARRAY_SIZE(cea_timings);
  371. }
  372. return hdmi_find_timing(arr, len);
  373. }
  374. static bool hdmi_timings_compare(struct omap_video_timings *timing1,
  375. const struct omap_video_timings *timing2)
  376. {
  377. int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync;
  378. if ((DIV_ROUND_CLOSEST(timing2->pixel_clock, 1000) ==
  379. DIV_ROUND_CLOSEST(timing1->pixel_clock, 1000)) &&
  380. (timing2->x_res == timing1->x_res) &&
  381. (timing2->y_res == timing1->y_res)) {
  382. timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp;
  383. timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp;
  384. timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  385. timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp;
  386. DSSDBG("timing1_hsync = %d timing1_vsync = %d"\
  387. "timing2_hsync = %d timing2_vsync = %d\n",
  388. timing1_hsync, timing1_vsync,
  389. timing2_hsync, timing2_vsync);
  390. if ((timing1_hsync == timing2_hsync) &&
  391. (timing1_vsync == timing2_vsync)) {
  392. return true;
  393. }
  394. }
  395. return false;
  396. }
  397. static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing)
  398. {
  399. int i;
  400. struct hdmi_cm cm = {-1};
  401. DSSDBG("hdmi_get_code\n");
  402. for (i = 0; i < ARRAY_SIZE(cea_timings); i++) {
  403. if (hdmi_timings_compare(timing, &cea_timings[i].timings)) {
  404. cm = cea_timings[i].cm;
  405. goto end;
  406. }
  407. }
  408. for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) {
  409. if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) {
  410. cm = vesa_timings[i].cm;
  411. goto end;
  412. }
  413. }
  414. end: return cm;
  415. }
  416. static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy,
  417. struct hdmi_pll_info *pi)
  418. {
  419. unsigned long clkin, refclk;
  420. u32 mf;
  421. clkin = clk_get_rate(hdmi.sys_clk) / 10000;
  422. /*
  423. * Input clock is predivided by N + 1
  424. * out put of which is reference clk
  425. */
  426. pi->regn = HDMI_DEFAULT_REGN;
  427. refclk = clkin / pi->regn;
  428. pi->regm2 = HDMI_DEFAULT_REGM2;
  429. /*
  430. * multiplier is pixel_clk/ref_clk
  431. * Multiplying by 100 to avoid fractional part removal
  432. */
  433. pi->regm = phy * pi->regm2 / refclk;
  434. /*
  435. * fractional multiplier is remainder of the difference between
  436. * multiplier and actual phy(required pixel clock thus should be
  437. * multiplied by 2^18(262144) divided by the reference clock
  438. */
  439. mf = (phy - pi->regm / pi->regm2 * refclk) * 262144;
  440. pi->regmf = pi->regm2 * mf / refclk;
  441. /*
  442. * Dcofreq should be set to 1 if required pixel clock
  443. * is greater than 1000MHz
  444. */
  445. pi->dcofreq = phy > 1000 * 100;
  446. pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10;
  447. /* Set the reference clock to sysclk reference */
  448. pi->refsel = HDMI_REFSEL_SYSCLK;
  449. DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf);
  450. DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd);
  451. }
  452. static int hdmi_power_on_core(struct omap_dss_device *dssdev)
  453. {
  454. int r;
  455. gpio_set_value(hdmi.ct_cp_hpd_gpio, 1);
  456. gpio_set_value(hdmi.ls_oe_gpio, 1);
  457. /* wait 300us after CT_CP_HPD for the 5V power output to reach 90% */
  458. udelay(300);
  459. r = regulator_enable(hdmi.vdda_hdmi_dac_reg);
  460. if (r)
  461. goto err_vdac_enable;
  462. r = hdmi_runtime_get();
  463. if (r)
  464. goto err_runtime_get;
  465. /* Make selection of HDMI in DSS */
  466. dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK);
  467. return 0;
  468. err_runtime_get:
  469. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  470. err_vdac_enable:
  471. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  472. gpio_set_value(hdmi.ls_oe_gpio, 0);
  473. return r;
  474. }
  475. static void hdmi_power_off_core(struct omap_dss_device *dssdev)
  476. {
  477. hdmi_runtime_put();
  478. regulator_disable(hdmi.vdda_hdmi_dac_reg);
  479. gpio_set_value(hdmi.ct_cp_hpd_gpio, 0);
  480. gpio_set_value(hdmi.ls_oe_gpio, 0);
  481. }
  482. static int hdmi_power_on_full(struct omap_dss_device *dssdev)
  483. {
  484. int r;
  485. struct omap_video_timings *p;
  486. struct omap_overlay_manager *mgr = hdmi.output.manager;
  487. unsigned long phy;
  488. r = hdmi_power_on_core(dssdev);
  489. if (r)
  490. return r;
  491. dss_mgr_disable(mgr);
  492. p = &hdmi.ip_data.cfg.timings;
  493. DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", p->x_res, p->y_res);
  494. phy = p->pixel_clock;
  495. hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data);
  496. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  497. /* config the PLL and PHY hdmi_set_pll_pwrfirst */
  498. r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data);
  499. if (r) {
  500. DSSDBG("Failed to lock PLL\n");
  501. goto err_pll_enable;
  502. }
  503. r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data);
  504. if (r) {
  505. DSSDBG("Failed to start PHY\n");
  506. goto err_phy_enable;
  507. }
  508. hdmi.ip_data.ops->video_configure(&hdmi.ip_data);
  509. /* bypass TV gamma table */
  510. dispc_enable_gamma_table(0);
  511. /* tv size */
  512. dss_mgr_set_timings(mgr, p);
  513. r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data);
  514. if (r)
  515. goto err_vid_enable;
  516. r = dss_mgr_enable(mgr);
  517. if (r)
  518. goto err_mgr_enable;
  519. return 0;
  520. err_mgr_enable:
  521. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  522. err_vid_enable:
  523. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  524. err_phy_enable:
  525. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  526. err_pll_enable:
  527. hdmi_power_off_core(dssdev);
  528. return -EIO;
  529. }
  530. static void hdmi_power_off_full(struct omap_dss_device *dssdev)
  531. {
  532. struct omap_overlay_manager *mgr = hdmi.output.manager;
  533. dss_mgr_disable(mgr);
  534. hdmi.ip_data.ops->video_disable(&hdmi.ip_data);
  535. hdmi.ip_data.ops->phy_disable(&hdmi.ip_data);
  536. hdmi.ip_data.ops->pll_disable(&hdmi.ip_data);
  537. hdmi_power_off_core(dssdev);
  538. }
  539. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  540. struct omap_video_timings *timings)
  541. {
  542. struct hdmi_cm cm;
  543. cm = hdmi_get_code(timings);
  544. if (cm.code == -1) {
  545. return -EINVAL;
  546. }
  547. return 0;
  548. }
  549. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  550. struct omap_video_timings *timings)
  551. {
  552. struct hdmi_cm cm;
  553. const struct hdmi_config *t;
  554. mutex_lock(&hdmi.lock);
  555. cm = hdmi_get_code(timings);
  556. hdmi.ip_data.cfg.cm = cm;
  557. t = hdmi_get_timings();
  558. if (t != NULL)
  559. hdmi.ip_data.cfg = *t;
  560. dispc_set_tv_pclk(t->timings.pixel_clock * 1000);
  561. mutex_unlock(&hdmi.lock);
  562. }
  563. static void hdmi_dump_regs(struct seq_file *s)
  564. {
  565. mutex_lock(&hdmi.lock);
  566. if (hdmi_runtime_get()) {
  567. mutex_unlock(&hdmi.lock);
  568. return;
  569. }
  570. hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s);
  571. hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s);
  572. hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s);
  573. hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s);
  574. hdmi_runtime_put();
  575. mutex_unlock(&hdmi.lock);
  576. }
  577. int omapdss_hdmi_read_edid(u8 *buf, int len)
  578. {
  579. int r;
  580. mutex_lock(&hdmi.lock);
  581. r = hdmi_runtime_get();
  582. BUG_ON(r);
  583. r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len);
  584. hdmi_runtime_put();
  585. mutex_unlock(&hdmi.lock);
  586. return r;
  587. }
  588. bool omapdss_hdmi_detect(void)
  589. {
  590. int r;
  591. mutex_lock(&hdmi.lock);
  592. r = hdmi_runtime_get();
  593. BUG_ON(r);
  594. r = gpio_get_value(hdmi.hpd_gpio);
  595. hdmi_runtime_put();
  596. mutex_unlock(&hdmi.lock);
  597. return r == 1;
  598. }
  599. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev)
  600. {
  601. struct omap_dss_device *out = &hdmi.output;
  602. int r = 0;
  603. DSSDBG("ENTER hdmi_display_enable\n");
  604. mutex_lock(&hdmi.lock);
  605. if (out == NULL || out->manager == NULL) {
  606. DSSERR("failed to enable display: no output/manager\n");
  607. r = -ENODEV;
  608. goto err0;
  609. }
  610. r = hdmi_power_on_full(dssdev);
  611. if (r) {
  612. DSSERR("failed to power on device\n");
  613. goto err0;
  614. }
  615. mutex_unlock(&hdmi.lock);
  616. return 0;
  617. err0:
  618. mutex_unlock(&hdmi.lock);
  619. return r;
  620. }
  621. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev)
  622. {
  623. DSSDBG("Enter hdmi_display_disable\n");
  624. mutex_lock(&hdmi.lock);
  625. hdmi_power_off_full(dssdev);
  626. mutex_unlock(&hdmi.lock);
  627. }
  628. int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev)
  629. {
  630. int r = 0;
  631. DSSDBG("ENTER omapdss_hdmi_core_enable\n");
  632. mutex_lock(&hdmi.lock);
  633. r = hdmi_power_on_core(dssdev);
  634. if (r) {
  635. DSSERR("failed to power on device\n");
  636. goto err0;
  637. }
  638. mutex_unlock(&hdmi.lock);
  639. return 0;
  640. err0:
  641. mutex_unlock(&hdmi.lock);
  642. return r;
  643. }
  644. void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev)
  645. {
  646. DSSDBG("Enter omapdss_hdmi_core_disable\n");
  647. mutex_lock(&hdmi.lock);
  648. hdmi_power_off_core(dssdev);
  649. mutex_unlock(&hdmi.lock);
  650. }
  651. static int hdmi_get_clocks(struct platform_device *pdev)
  652. {
  653. struct clk *clk;
  654. clk = devm_clk_get(&pdev->dev, "sys_clk");
  655. if (IS_ERR(clk)) {
  656. DSSERR("can't get sys_clk\n");
  657. return PTR_ERR(clk);
  658. }
  659. hdmi.sys_clk = clk;
  660. return 0;
  661. }
  662. #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO)
  663. int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts)
  664. {
  665. u32 deep_color;
  666. bool deep_color_correct = false;
  667. u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock;
  668. if (n == NULL || cts == NULL)
  669. return -EINVAL;
  670. /* TODO: When implemented, query deep color mode here. */
  671. deep_color = 100;
  672. /*
  673. * When using deep color, the default N value (as in the HDMI
  674. * specification) yields to an non-integer CTS. Hence, we
  675. * modify it while keeping the restrictions described in
  676. * section 7.2.1 of the HDMI 1.4a specification.
  677. */
  678. switch (sample_freq) {
  679. case 32000:
  680. case 48000:
  681. case 96000:
  682. case 192000:
  683. if (deep_color == 125)
  684. if (pclk == 27027 || pclk == 74250)
  685. deep_color_correct = true;
  686. if (deep_color == 150)
  687. if (pclk == 27027)
  688. deep_color_correct = true;
  689. break;
  690. case 44100:
  691. case 88200:
  692. case 176400:
  693. if (deep_color == 125)
  694. if (pclk == 27027)
  695. deep_color_correct = true;
  696. break;
  697. default:
  698. return -EINVAL;
  699. }
  700. if (deep_color_correct) {
  701. switch (sample_freq) {
  702. case 32000:
  703. *n = 8192;
  704. break;
  705. case 44100:
  706. *n = 12544;
  707. break;
  708. case 48000:
  709. *n = 8192;
  710. break;
  711. case 88200:
  712. *n = 25088;
  713. break;
  714. case 96000:
  715. *n = 16384;
  716. break;
  717. case 176400:
  718. *n = 50176;
  719. break;
  720. case 192000:
  721. *n = 32768;
  722. break;
  723. default:
  724. return -EINVAL;
  725. }
  726. } else {
  727. switch (sample_freq) {
  728. case 32000:
  729. *n = 4096;
  730. break;
  731. case 44100:
  732. *n = 6272;
  733. break;
  734. case 48000:
  735. *n = 6144;
  736. break;
  737. case 88200:
  738. *n = 12544;
  739. break;
  740. case 96000:
  741. *n = 12288;
  742. break;
  743. case 176400:
  744. *n = 25088;
  745. break;
  746. case 192000:
  747. *n = 24576;
  748. break;
  749. default:
  750. return -EINVAL;
  751. }
  752. }
  753. /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */
  754. *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10);
  755. return 0;
  756. }
  757. int hdmi_audio_enable(void)
  758. {
  759. DSSDBG("audio_enable\n");
  760. return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data);
  761. }
  762. void hdmi_audio_disable(void)
  763. {
  764. DSSDBG("audio_disable\n");
  765. hdmi.ip_data.ops->audio_disable(&hdmi.ip_data);
  766. }
  767. int hdmi_audio_start(void)
  768. {
  769. DSSDBG("audio_start\n");
  770. return hdmi.ip_data.ops->audio_start(&hdmi.ip_data);
  771. }
  772. void hdmi_audio_stop(void)
  773. {
  774. DSSDBG("audio_stop\n");
  775. hdmi.ip_data.ops->audio_stop(&hdmi.ip_data);
  776. }
  777. bool hdmi_mode_has_audio(void)
  778. {
  779. if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI)
  780. return true;
  781. else
  782. return false;
  783. }
  784. int hdmi_audio_config(struct omap_dss_audio *audio)
  785. {
  786. return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio);
  787. }
  788. #endif
  789. static struct omap_dss_device *hdmi_find_dssdev(struct platform_device *pdev)
  790. {
  791. struct omap_dss_board_info *pdata = pdev->dev.platform_data;
  792. const char *def_disp_name = omapdss_get_default_display_name();
  793. struct omap_dss_device *def_dssdev;
  794. int i;
  795. def_dssdev = NULL;
  796. for (i = 0; i < pdata->num_devices; ++i) {
  797. struct omap_dss_device *dssdev = pdata->devices[i];
  798. if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI)
  799. continue;
  800. if (def_dssdev == NULL)
  801. def_dssdev = dssdev;
  802. if (def_disp_name != NULL &&
  803. strcmp(dssdev->name, def_disp_name) == 0) {
  804. def_dssdev = dssdev;
  805. break;
  806. }
  807. }
  808. return def_dssdev;
  809. }
  810. static int hdmi_probe_pdata(struct platform_device *pdev)
  811. {
  812. struct omap_dss_device *plat_dssdev;
  813. struct omap_dss_device *dssdev;
  814. struct omap_dss_hdmi_data *priv;
  815. int r;
  816. plat_dssdev = hdmi_find_dssdev(pdev);
  817. if (!plat_dssdev)
  818. return 0;
  819. dssdev = dss_alloc_and_init_device(&pdev->dev);
  820. if (!dssdev)
  821. return -ENOMEM;
  822. dss_copy_device_pdata(dssdev, plat_dssdev);
  823. priv = dssdev->data;
  824. hdmi.ct_cp_hpd_gpio = priv->ct_cp_hpd_gpio;
  825. hdmi.ls_oe_gpio = priv->ls_oe_gpio;
  826. hdmi.hpd_gpio = priv->hpd_gpio;
  827. r = hdmi_init_display(dssdev);
  828. if (r) {
  829. DSSERR("device %s init failed: %d\n", dssdev->name, r);
  830. dss_put_device(dssdev);
  831. return r;
  832. }
  833. r = omapdss_output_set_device(&hdmi.output, dssdev);
  834. if (r) {
  835. DSSERR("failed to connect output to new device: %s\n",
  836. dssdev->name);
  837. dss_put_device(dssdev);
  838. return r;
  839. }
  840. r = dss_add_device(dssdev);
  841. if (r) {
  842. DSSERR("device %s register failed: %d\n", dssdev->name, r);
  843. omapdss_output_unset_device(&hdmi.output);
  844. hdmi_uninit_display(dssdev);
  845. dss_put_device(dssdev);
  846. return r;
  847. }
  848. return 0;
  849. }
  850. static void hdmi_init_output(struct platform_device *pdev)
  851. {
  852. struct omap_dss_device *out = &hdmi.output;
  853. out->dev = &pdev->dev;
  854. out->id = OMAP_DSS_OUTPUT_HDMI;
  855. out->output_type = OMAP_DISPLAY_TYPE_HDMI;
  856. out->name = "hdmi.0";
  857. out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
  858. out->owner = THIS_MODULE;
  859. omapdss_register_output(out);
  860. }
  861. static void __exit hdmi_uninit_output(struct platform_device *pdev)
  862. {
  863. struct omap_dss_device *out = &hdmi.output;
  864. omapdss_unregister_output(out);
  865. }
  866. /* HDMI HW IP initialisation */
  867. static int omapdss_hdmihw_probe(struct platform_device *pdev)
  868. {
  869. struct resource *res;
  870. int r;
  871. hdmi.pdev = pdev;
  872. mutex_init(&hdmi.lock);
  873. mutex_init(&hdmi.ip_data.lock);
  874. res = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0);
  875. /* Base address taken from platform */
  876. hdmi.ip_data.base_wp = devm_ioremap_resource(&pdev->dev, res);
  877. if (IS_ERR(hdmi.ip_data.base_wp))
  878. return PTR_ERR(hdmi.ip_data.base_wp);
  879. hdmi.ip_data.irq = platform_get_irq(pdev, 0);
  880. if (hdmi.ip_data.irq < 0) {
  881. DSSERR("platform_get_irq failed\n");
  882. return -ENODEV;
  883. }
  884. r = hdmi_get_clocks(pdev);
  885. if (r) {
  886. DSSERR("can't get clocks\n");
  887. return r;
  888. }
  889. pm_runtime_enable(&pdev->dev);
  890. hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS;
  891. hdmi.ip_data.core_av_offset = HDMI_CORE_AV;
  892. hdmi.ip_data.pll_offset = HDMI_PLLCTRL;
  893. hdmi.ip_data.phy_offset = HDMI_PHY;
  894. hdmi_init_output(pdev);
  895. r = hdmi_panel_init();
  896. if (r) {
  897. DSSERR("can't init panel\n");
  898. return r;
  899. }
  900. dss_debugfs_create_file("hdmi", hdmi_dump_regs);
  901. if (pdev->dev.platform_data) {
  902. r = hdmi_probe_pdata(pdev);
  903. if (r)
  904. goto err_probe;
  905. }
  906. return 0;
  907. err_probe:
  908. hdmi_panel_exit();
  909. hdmi_uninit_output(pdev);
  910. pm_runtime_disable(&pdev->dev);
  911. return r;
  912. }
  913. static int __exit hdmi_remove_child(struct device *dev, void *data)
  914. {
  915. struct omap_dss_device *dssdev = to_dss_device(dev);
  916. hdmi_uninit_display(dssdev);
  917. return 0;
  918. }
  919. static int __exit omapdss_hdmihw_remove(struct platform_device *pdev)
  920. {
  921. device_for_each_child(&pdev->dev, NULL, hdmi_remove_child);
  922. dss_unregister_child_devices(&pdev->dev);
  923. hdmi_panel_exit();
  924. hdmi_uninit_output(pdev);
  925. pm_runtime_disable(&pdev->dev);
  926. return 0;
  927. }
  928. static int hdmi_runtime_suspend(struct device *dev)
  929. {
  930. clk_disable_unprepare(hdmi.sys_clk);
  931. dispc_runtime_put();
  932. return 0;
  933. }
  934. static int hdmi_runtime_resume(struct device *dev)
  935. {
  936. int r;
  937. r = dispc_runtime_get();
  938. if (r < 0)
  939. return r;
  940. clk_prepare_enable(hdmi.sys_clk);
  941. return 0;
  942. }
  943. static const struct dev_pm_ops hdmi_pm_ops = {
  944. .runtime_suspend = hdmi_runtime_suspend,
  945. .runtime_resume = hdmi_runtime_resume,
  946. };
  947. static struct platform_driver omapdss_hdmihw_driver = {
  948. .probe = omapdss_hdmihw_probe,
  949. .remove = __exit_p(omapdss_hdmihw_remove),
  950. .driver = {
  951. .name = "omapdss_hdmi",
  952. .owner = THIS_MODULE,
  953. .pm = &hdmi_pm_ops,
  954. },
  955. };
  956. int __init hdmi_init_platform_driver(void)
  957. {
  958. return platform_driver_register(&omapdss_hdmihw_driver);
  959. }
  960. void __exit hdmi_uninit_platform_driver(void)
  961. {
  962. platform_driver_unregister(&omapdss_hdmihw_driver);
  963. }