i915_drv.h 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. #include <linux/backlight.h>
  38. /* General customization:
  39. */
  40. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  41. #define DRIVER_NAME "i915"
  42. #define DRIVER_DESC "Intel Graphics"
  43. #define DRIVER_DATE "20080730"
  44. enum pipe {
  45. PIPE_A = 0,
  46. PIPE_B,
  47. PIPE_C,
  48. I915_MAX_PIPES
  49. };
  50. #define pipe_name(p) ((p) + 'A')
  51. enum plane {
  52. PLANE_A = 0,
  53. PLANE_B,
  54. PLANE_C,
  55. };
  56. #define plane_name(p) ((p) + 'A')
  57. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  58. #define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
  59. /* Interface history:
  60. *
  61. * 1.1: Original.
  62. * 1.2: Add Power Management
  63. * 1.3: Add vblank support
  64. * 1.4: Fix cmdbuffer path, add heap destroy
  65. * 1.5: Add vblank pipe configuration
  66. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  67. * - Support vertical blank on secondary display pipe
  68. */
  69. #define DRIVER_MAJOR 1
  70. #define DRIVER_MINOR 6
  71. #define DRIVER_PATCHLEVEL 0
  72. #define WATCH_COHERENCY 0
  73. #define WATCH_LISTS 0
  74. #define I915_GEM_PHYS_CURSOR_0 1
  75. #define I915_GEM_PHYS_CURSOR_1 2
  76. #define I915_GEM_PHYS_OVERLAY_REGS 3
  77. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  78. struct drm_i915_gem_phys_object {
  79. int id;
  80. struct page **page_list;
  81. drm_dma_handle_t *handle;
  82. struct drm_i915_gem_object *cur_obj;
  83. };
  84. struct mem_block {
  85. struct mem_block *next;
  86. struct mem_block *prev;
  87. int start;
  88. int size;
  89. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  90. };
  91. struct opregion_header;
  92. struct opregion_acpi;
  93. struct opregion_swsci;
  94. struct opregion_asle;
  95. struct drm_i915_private;
  96. struct intel_opregion {
  97. struct opregion_header *header;
  98. struct opregion_acpi *acpi;
  99. struct opregion_swsci *swsci;
  100. struct opregion_asle *asle;
  101. void *vbt;
  102. u32 __iomem *lid_state;
  103. };
  104. #define OPREGION_SIZE (8*1024)
  105. struct intel_overlay;
  106. struct intel_overlay_error_state;
  107. struct drm_i915_master_private {
  108. drm_local_map_t *sarea;
  109. struct _drm_i915_sarea *sarea_priv;
  110. };
  111. #define I915_FENCE_REG_NONE -1
  112. #define I915_MAX_NUM_FENCES 16
  113. /* 16 fences + sign bit for FENCE_REG_NONE */
  114. #define I915_MAX_NUM_FENCE_BITS 5
  115. struct drm_i915_fence_reg {
  116. struct list_head lru_list;
  117. struct drm_i915_gem_object *obj;
  118. uint32_t setup_seqno;
  119. int pin_count;
  120. };
  121. struct sdvo_device_mapping {
  122. u8 initialized;
  123. u8 dvo_port;
  124. u8 slave_addr;
  125. u8 dvo_wiring;
  126. u8 i2c_pin;
  127. u8 ddc_pin;
  128. };
  129. struct intel_display_error_state;
  130. struct drm_i915_error_state {
  131. u32 eir;
  132. u32 pgtbl_er;
  133. u32 pipestat[I915_MAX_PIPES];
  134. u32 tail[I915_NUM_RINGS];
  135. u32 head[I915_NUM_RINGS];
  136. u32 ipeir[I915_NUM_RINGS];
  137. u32 ipehr[I915_NUM_RINGS];
  138. u32 instdone[I915_NUM_RINGS];
  139. u32 acthd[I915_NUM_RINGS];
  140. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  141. /* our own tracking of ring head and tail */
  142. u32 cpu_ring_head[I915_NUM_RINGS];
  143. u32 cpu_ring_tail[I915_NUM_RINGS];
  144. u32 error; /* gen6+ */
  145. u32 instpm[I915_NUM_RINGS];
  146. u32 instps[I915_NUM_RINGS];
  147. u32 instdone1;
  148. u32 seqno[I915_NUM_RINGS];
  149. u64 bbaddr;
  150. u32 fault_reg[I915_NUM_RINGS];
  151. u32 done_reg;
  152. u32 faddr[I915_NUM_RINGS];
  153. u64 fence[I915_MAX_NUM_FENCES];
  154. struct timeval time;
  155. struct drm_i915_error_ring {
  156. struct drm_i915_error_object {
  157. int page_count;
  158. u32 gtt_offset;
  159. u32 *pages[0];
  160. } *ringbuffer, *batchbuffer;
  161. struct drm_i915_error_request {
  162. long jiffies;
  163. u32 seqno;
  164. u32 tail;
  165. } *requests;
  166. int num_requests;
  167. } ring[I915_NUM_RINGS];
  168. struct drm_i915_error_buffer {
  169. u32 size;
  170. u32 name;
  171. u32 seqno;
  172. u32 gtt_offset;
  173. u32 read_domains;
  174. u32 write_domain;
  175. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  176. s32 pinned:2;
  177. u32 tiling:2;
  178. u32 dirty:1;
  179. u32 purgeable:1;
  180. s32 ring:4;
  181. u32 cache_level:2;
  182. } *active_bo, *pinned_bo;
  183. u32 active_bo_count, pinned_bo_count;
  184. struct intel_overlay_error_state *overlay;
  185. struct intel_display_error_state *display;
  186. };
  187. struct drm_i915_display_funcs {
  188. void (*dpms)(struct drm_crtc *crtc, int mode);
  189. bool (*fbc_enabled)(struct drm_device *dev);
  190. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  191. void (*disable_fbc)(struct drm_device *dev);
  192. int (*get_display_clock_speed)(struct drm_device *dev);
  193. int (*get_fifo_size)(struct drm_device *dev, int plane);
  194. void (*update_wm)(struct drm_device *dev);
  195. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  196. uint32_t sprite_width, int pixel_size);
  197. int (*crtc_mode_set)(struct drm_crtc *crtc,
  198. struct drm_display_mode *mode,
  199. struct drm_display_mode *adjusted_mode,
  200. int x, int y,
  201. struct drm_framebuffer *old_fb);
  202. void (*write_eld)(struct drm_connector *connector,
  203. struct drm_crtc *crtc);
  204. void (*fdi_link_train)(struct drm_crtc *crtc);
  205. void (*init_clock_gating)(struct drm_device *dev);
  206. void (*init_pch_clock_gating)(struct drm_device *dev);
  207. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  208. struct drm_framebuffer *fb,
  209. struct drm_i915_gem_object *obj);
  210. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  211. int x, int y);
  212. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  213. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  214. /* clock updates for mode set */
  215. /* cursor updates */
  216. /* render clock increase/decrease */
  217. /* display clock increase/decrease */
  218. /* pll clock increase/decrease */
  219. };
  220. struct intel_device_info {
  221. u8 gen;
  222. u8 is_mobile:1;
  223. u8 is_i85x:1;
  224. u8 is_i915g:1;
  225. u8 is_i945gm:1;
  226. u8 is_g33:1;
  227. u8 need_gfx_hws:1;
  228. u8 is_g4x:1;
  229. u8 is_pineview:1;
  230. u8 is_broadwater:1;
  231. u8 is_crestline:1;
  232. u8 is_ivybridge:1;
  233. u8 has_fbc:1;
  234. u8 has_pipe_cxsr:1;
  235. u8 has_hotplug:1;
  236. u8 cursor_needs_physical:1;
  237. u8 has_overlay:1;
  238. u8 overlay_needs_physical:1;
  239. u8 supports_tv:1;
  240. u8 has_bsd_ring:1;
  241. u8 has_blt_ring:1;
  242. u8 has_llc:1;
  243. };
  244. #define I915_PPGTT_PD_ENTRIES 512
  245. #define I915_PPGTT_PT_ENTRIES 1024
  246. struct i915_hw_ppgtt {
  247. unsigned num_pd_entries;
  248. struct page **pt_pages;
  249. uint32_t pd_offset;
  250. dma_addr_t *pt_dma_addr;
  251. dma_addr_t scratch_page_dma_addr;
  252. };
  253. enum no_fbc_reason {
  254. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  255. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  256. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  257. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  258. FBC_BAD_PLANE, /* fbc not supported on plane */
  259. FBC_NOT_TILED, /* buffer not tiled */
  260. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  261. FBC_MODULE_PARAM,
  262. };
  263. enum intel_pch {
  264. PCH_IBX, /* Ibexpeak PCH */
  265. PCH_CPT, /* Cougarpoint PCH */
  266. };
  267. #define QUIRK_PIPEA_FORCE (1<<0)
  268. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  269. struct intel_fbdev;
  270. struct intel_fbc_work;
  271. typedef struct drm_i915_private {
  272. struct drm_device *dev;
  273. const struct intel_device_info *info;
  274. int has_gem;
  275. int relative_constants_mode;
  276. void __iomem *regs;
  277. /** gt_fifo_count and the subsequent register write are synchronized
  278. * with dev->struct_mutex. */
  279. unsigned gt_fifo_count;
  280. /** forcewake_count is protected by gt_lock */
  281. unsigned forcewake_count;
  282. /** gt_lock is also taken in irq contexts. */
  283. struct spinlock gt_lock;
  284. struct intel_gmbus {
  285. struct i2c_adapter adapter;
  286. struct i2c_adapter *force_bit;
  287. u32 reg0;
  288. } *gmbus;
  289. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  290. * controller on different i2c buses. */
  291. struct mutex gmbus_mutex;
  292. struct pci_dev *bridge_dev;
  293. struct intel_ring_buffer ring[I915_NUM_RINGS];
  294. uint32_t next_seqno;
  295. drm_dma_handle_t *status_page_dmah;
  296. uint32_t counter;
  297. drm_local_map_t hws_map;
  298. struct drm_i915_gem_object *pwrctx;
  299. struct drm_i915_gem_object *renderctx;
  300. struct resource mch_res;
  301. unsigned int cpp;
  302. int back_offset;
  303. int front_offset;
  304. int current_page;
  305. int page_flipping;
  306. atomic_t irq_received;
  307. /* protects the irq masks */
  308. spinlock_t irq_lock;
  309. /** Cached value of IMR to avoid reads in updating the bitfield */
  310. u32 pipestat[2];
  311. u32 irq_mask;
  312. u32 gt_irq_mask;
  313. u32 pch_irq_mask;
  314. u32 hotplug_supported_mask;
  315. struct work_struct hotplug_work;
  316. int tex_lru_log_granularity;
  317. int allow_batchbuffer;
  318. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  319. int vblank_pipe;
  320. int num_pipe;
  321. /* For hangcheck timer */
  322. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  323. struct timer_list hangcheck_timer;
  324. int hangcheck_count;
  325. uint32_t last_acthd;
  326. uint32_t last_acthd_bsd;
  327. uint32_t last_acthd_blt;
  328. uint32_t last_instdone;
  329. uint32_t last_instdone1;
  330. unsigned long cfb_size;
  331. unsigned int cfb_fb;
  332. enum plane cfb_plane;
  333. int cfb_y;
  334. struct intel_fbc_work *fbc_work;
  335. struct intel_opregion opregion;
  336. /* overlay */
  337. struct intel_overlay *overlay;
  338. bool sprite_scaling_enabled;
  339. /* LVDS info */
  340. int backlight_level; /* restore backlight to this value */
  341. bool backlight_enabled;
  342. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  343. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  344. /* Feature bits from the VBIOS */
  345. unsigned int int_tv_support:1;
  346. unsigned int lvds_dither:1;
  347. unsigned int lvds_vbt:1;
  348. unsigned int int_crt_support:1;
  349. unsigned int lvds_use_ssc:1;
  350. unsigned int display_clock_mode:1;
  351. int lvds_ssc_freq;
  352. struct {
  353. int rate;
  354. int lanes;
  355. int preemphasis;
  356. int vswing;
  357. bool initialized;
  358. bool support;
  359. int bpp;
  360. struct edp_power_seq pps;
  361. } edp;
  362. bool no_aux_handshake;
  363. struct notifier_block lid_notifier;
  364. int crt_ddc_pin;
  365. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  366. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  367. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  368. unsigned int fsb_freq, mem_freq, is_ddr3;
  369. spinlock_t error_lock;
  370. struct drm_i915_error_state *first_error;
  371. struct work_struct error_work;
  372. struct completion error_completion;
  373. struct workqueue_struct *wq;
  374. /* Display functions */
  375. struct drm_i915_display_funcs display;
  376. /* PCH chipset type */
  377. enum intel_pch pch_type;
  378. unsigned long quirks;
  379. /* Register state */
  380. bool modeset_on_lid;
  381. u8 saveLBB;
  382. u32 saveDSPACNTR;
  383. u32 saveDSPBCNTR;
  384. u32 saveDSPARB;
  385. u32 saveHWS;
  386. u32 savePIPEACONF;
  387. u32 savePIPEBCONF;
  388. u32 savePIPEASRC;
  389. u32 savePIPEBSRC;
  390. u32 saveFPA0;
  391. u32 saveFPA1;
  392. u32 saveDPLL_A;
  393. u32 saveDPLL_A_MD;
  394. u32 saveHTOTAL_A;
  395. u32 saveHBLANK_A;
  396. u32 saveHSYNC_A;
  397. u32 saveVTOTAL_A;
  398. u32 saveVBLANK_A;
  399. u32 saveVSYNC_A;
  400. u32 saveBCLRPAT_A;
  401. u32 saveTRANSACONF;
  402. u32 saveTRANS_HTOTAL_A;
  403. u32 saveTRANS_HBLANK_A;
  404. u32 saveTRANS_HSYNC_A;
  405. u32 saveTRANS_VTOTAL_A;
  406. u32 saveTRANS_VBLANK_A;
  407. u32 saveTRANS_VSYNC_A;
  408. u32 savePIPEASTAT;
  409. u32 saveDSPASTRIDE;
  410. u32 saveDSPASIZE;
  411. u32 saveDSPAPOS;
  412. u32 saveDSPAADDR;
  413. u32 saveDSPASURF;
  414. u32 saveDSPATILEOFF;
  415. u32 savePFIT_PGM_RATIOS;
  416. u32 saveBLC_HIST_CTL;
  417. u32 saveBLC_PWM_CTL;
  418. u32 saveBLC_PWM_CTL2;
  419. u32 saveBLC_CPU_PWM_CTL;
  420. u32 saveBLC_CPU_PWM_CTL2;
  421. u32 saveFPB0;
  422. u32 saveFPB1;
  423. u32 saveDPLL_B;
  424. u32 saveDPLL_B_MD;
  425. u32 saveHTOTAL_B;
  426. u32 saveHBLANK_B;
  427. u32 saveHSYNC_B;
  428. u32 saveVTOTAL_B;
  429. u32 saveVBLANK_B;
  430. u32 saveVSYNC_B;
  431. u32 saveBCLRPAT_B;
  432. u32 saveTRANSBCONF;
  433. u32 saveTRANS_HTOTAL_B;
  434. u32 saveTRANS_HBLANK_B;
  435. u32 saveTRANS_HSYNC_B;
  436. u32 saveTRANS_VTOTAL_B;
  437. u32 saveTRANS_VBLANK_B;
  438. u32 saveTRANS_VSYNC_B;
  439. u32 savePIPEBSTAT;
  440. u32 saveDSPBSTRIDE;
  441. u32 saveDSPBSIZE;
  442. u32 saveDSPBPOS;
  443. u32 saveDSPBADDR;
  444. u32 saveDSPBSURF;
  445. u32 saveDSPBTILEOFF;
  446. u32 saveVGA0;
  447. u32 saveVGA1;
  448. u32 saveVGA_PD;
  449. u32 saveVGACNTRL;
  450. u32 saveADPA;
  451. u32 saveLVDS;
  452. u32 savePP_ON_DELAYS;
  453. u32 savePP_OFF_DELAYS;
  454. u32 saveDVOA;
  455. u32 saveDVOB;
  456. u32 saveDVOC;
  457. u32 savePP_ON;
  458. u32 savePP_OFF;
  459. u32 savePP_CONTROL;
  460. u32 savePP_DIVISOR;
  461. u32 savePFIT_CONTROL;
  462. u32 save_palette_a[256];
  463. u32 save_palette_b[256];
  464. u32 saveDPFC_CB_BASE;
  465. u32 saveFBC_CFB_BASE;
  466. u32 saveFBC_LL_BASE;
  467. u32 saveFBC_CONTROL;
  468. u32 saveFBC_CONTROL2;
  469. u32 saveIER;
  470. u32 saveIIR;
  471. u32 saveIMR;
  472. u32 saveDEIER;
  473. u32 saveDEIMR;
  474. u32 saveGTIER;
  475. u32 saveGTIMR;
  476. u32 saveFDI_RXA_IMR;
  477. u32 saveFDI_RXB_IMR;
  478. u32 saveCACHE_MODE_0;
  479. u32 saveMI_ARB_STATE;
  480. u32 saveSWF0[16];
  481. u32 saveSWF1[16];
  482. u32 saveSWF2[3];
  483. u8 saveMSR;
  484. u8 saveSR[8];
  485. u8 saveGR[25];
  486. u8 saveAR_INDEX;
  487. u8 saveAR[21];
  488. u8 saveDACMASK;
  489. u8 saveCR[37];
  490. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  491. u32 saveCURACNTR;
  492. u32 saveCURAPOS;
  493. u32 saveCURABASE;
  494. u32 saveCURBCNTR;
  495. u32 saveCURBPOS;
  496. u32 saveCURBBASE;
  497. u32 saveCURSIZE;
  498. u32 saveDP_B;
  499. u32 saveDP_C;
  500. u32 saveDP_D;
  501. u32 savePIPEA_GMCH_DATA_M;
  502. u32 savePIPEB_GMCH_DATA_M;
  503. u32 savePIPEA_GMCH_DATA_N;
  504. u32 savePIPEB_GMCH_DATA_N;
  505. u32 savePIPEA_DP_LINK_M;
  506. u32 savePIPEB_DP_LINK_M;
  507. u32 savePIPEA_DP_LINK_N;
  508. u32 savePIPEB_DP_LINK_N;
  509. u32 saveFDI_RXA_CTL;
  510. u32 saveFDI_TXA_CTL;
  511. u32 saveFDI_RXB_CTL;
  512. u32 saveFDI_TXB_CTL;
  513. u32 savePFA_CTL_1;
  514. u32 savePFB_CTL_1;
  515. u32 savePFA_WIN_SZ;
  516. u32 savePFB_WIN_SZ;
  517. u32 savePFA_WIN_POS;
  518. u32 savePFB_WIN_POS;
  519. u32 savePCH_DREF_CONTROL;
  520. u32 saveDISP_ARB_CTL;
  521. u32 savePIPEA_DATA_M1;
  522. u32 savePIPEA_DATA_N1;
  523. u32 savePIPEA_LINK_M1;
  524. u32 savePIPEA_LINK_N1;
  525. u32 savePIPEB_DATA_M1;
  526. u32 savePIPEB_DATA_N1;
  527. u32 savePIPEB_LINK_M1;
  528. u32 savePIPEB_LINK_N1;
  529. u32 saveMCHBAR_RENDER_STANDBY;
  530. u32 savePCH_PORT_HOTPLUG;
  531. struct {
  532. /** Bridge to intel-gtt-ko */
  533. const struct intel_gtt *gtt;
  534. /** Memory allocator for GTT stolen memory */
  535. struct drm_mm stolen;
  536. /** Memory allocator for GTT */
  537. struct drm_mm gtt_space;
  538. /** List of all objects in gtt_space. Used to restore gtt
  539. * mappings on resume */
  540. struct list_head gtt_list;
  541. /** Usable portion of the GTT for GEM */
  542. unsigned long gtt_start;
  543. unsigned long gtt_mappable_end;
  544. unsigned long gtt_end;
  545. struct io_mapping *gtt_mapping;
  546. int gtt_mtrr;
  547. /** PPGTT used for aliasing the PPGTT with the GTT */
  548. struct i915_hw_ppgtt *aliasing_ppgtt;
  549. struct shrinker inactive_shrinker;
  550. /**
  551. * List of objects currently involved in rendering.
  552. *
  553. * Includes buffers having the contents of their GPU caches
  554. * flushed, not necessarily primitives. last_rendering_seqno
  555. * represents when the rendering involved will be completed.
  556. *
  557. * A reference is held on the buffer while on this list.
  558. */
  559. struct list_head active_list;
  560. /**
  561. * List of objects which are not in the ringbuffer but which
  562. * still have a write_domain which needs to be flushed before
  563. * unbinding.
  564. *
  565. * last_rendering_seqno is 0 while an object is in this list.
  566. *
  567. * A reference is held on the buffer while on this list.
  568. */
  569. struct list_head flushing_list;
  570. /**
  571. * LRU list of objects which are not in the ringbuffer and
  572. * are ready to unbind, but are still in the GTT.
  573. *
  574. * last_rendering_seqno is 0 while an object is in this list.
  575. *
  576. * A reference is not held on the buffer while on this list,
  577. * as merely being GTT-bound shouldn't prevent its being
  578. * freed, and we'll pull it off the list in the free path.
  579. */
  580. struct list_head inactive_list;
  581. /**
  582. * LRU list of objects which are not in the ringbuffer but
  583. * are still pinned in the GTT.
  584. */
  585. struct list_head pinned_list;
  586. /** LRU list of objects with fence regs on them. */
  587. struct list_head fence_list;
  588. /**
  589. * List of objects currently pending being freed.
  590. *
  591. * These objects are no longer in use, but due to a signal
  592. * we were prevented from freeing them at the appointed time.
  593. */
  594. struct list_head deferred_free_list;
  595. /**
  596. * We leave the user IRQ off as much as possible,
  597. * but this means that requests will finish and never
  598. * be retired once the system goes idle. Set a timer to
  599. * fire periodically while the ring is running. When it
  600. * fires, go retire requests.
  601. */
  602. struct delayed_work retire_work;
  603. /**
  604. * Are we in a non-interruptible section of code like
  605. * modesetting?
  606. */
  607. bool interruptible;
  608. /**
  609. * Flag if the X Server, and thus DRM, is not currently in
  610. * control of the device.
  611. *
  612. * This is set between LeaveVT and EnterVT. It needs to be
  613. * replaced with a semaphore. It also needs to be
  614. * transitioned away from for kernel modesetting.
  615. */
  616. int suspended;
  617. /**
  618. * Flag if the hardware appears to be wedged.
  619. *
  620. * This is set when attempts to idle the device timeout.
  621. * It prevents command submission from occurring and makes
  622. * every pending request fail
  623. */
  624. atomic_t wedged;
  625. /** Bit 6 swizzling required for X tiling */
  626. uint32_t bit_6_swizzle_x;
  627. /** Bit 6 swizzling required for Y tiling */
  628. uint32_t bit_6_swizzle_y;
  629. /* storage for physical objects */
  630. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  631. /* accounting, useful for userland debugging */
  632. size_t gtt_total;
  633. size_t mappable_gtt_total;
  634. size_t object_memory;
  635. u32 object_count;
  636. } mm;
  637. struct sdvo_device_mapping sdvo_mappings[2];
  638. /* indicate whether the LVDS_BORDER should be enabled or not */
  639. unsigned int lvds_border_bits;
  640. /* Panel fitter placement and size for Ironlake+ */
  641. u32 pch_pf_pos, pch_pf_size;
  642. struct drm_crtc *plane_to_crtc_mapping[3];
  643. struct drm_crtc *pipe_to_crtc_mapping[3];
  644. wait_queue_head_t pending_flip_queue;
  645. bool flip_pending_is_done;
  646. /* Reclocking support */
  647. bool render_reclock_avail;
  648. bool lvds_downclock_avail;
  649. /* indicates the reduced downclock for LVDS*/
  650. int lvds_downclock;
  651. struct work_struct idle_work;
  652. struct timer_list idle_timer;
  653. bool busy;
  654. u16 orig_clock;
  655. int child_dev_num;
  656. struct child_device_config *child_dev;
  657. struct drm_connector *int_lvds_connector;
  658. struct drm_connector *int_edp_connector;
  659. bool mchbar_need_disable;
  660. struct work_struct rps_work;
  661. spinlock_t rps_lock;
  662. u32 pm_iir;
  663. u8 cur_delay;
  664. u8 min_delay;
  665. u8 max_delay;
  666. u8 fmax;
  667. u8 fstart;
  668. u64 last_count1;
  669. unsigned long last_time1;
  670. unsigned long chipset_power;
  671. u64 last_count2;
  672. struct timespec last_time2;
  673. unsigned long gfx_power;
  674. int c_m;
  675. int r_t;
  676. u8 corr;
  677. spinlock_t *mchdev_lock;
  678. enum no_fbc_reason no_fbc_reason;
  679. struct drm_mm_node *compressed_fb;
  680. struct drm_mm_node *compressed_llb;
  681. unsigned long last_gpu_reset;
  682. /* list of fbdev register on this device */
  683. struct intel_fbdev *fbdev;
  684. struct backlight_device *backlight;
  685. struct drm_property *broadcast_rgb_property;
  686. struct drm_property *force_audio_property;
  687. } drm_i915_private_t;
  688. enum hdmi_force_audio {
  689. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  690. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  691. HDMI_AUDIO_AUTO, /* trust EDID */
  692. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  693. };
  694. enum i915_cache_level {
  695. I915_CACHE_NONE,
  696. I915_CACHE_LLC,
  697. I915_CACHE_LLC_MLC, /* gen6+ */
  698. };
  699. struct drm_i915_gem_object {
  700. struct drm_gem_object base;
  701. /** Current space allocated to this object in the GTT, if any. */
  702. struct drm_mm_node *gtt_space;
  703. struct list_head gtt_list;
  704. /** This object's place on the active/flushing/inactive lists */
  705. struct list_head ring_list;
  706. struct list_head mm_list;
  707. /** This object's place on GPU write list */
  708. struct list_head gpu_write_list;
  709. /** This object's place in the batchbuffer or on the eviction list */
  710. struct list_head exec_list;
  711. /**
  712. * This is set if the object is on the active or flushing lists
  713. * (has pending rendering), and is not set if it's on inactive (ready
  714. * to be unbound).
  715. */
  716. unsigned int active:1;
  717. /**
  718. * This is set if the object has been written to since last bound
  719. * to the GTT
  720. */
  721. unsigned int dirty:1;
  722. /**
  723. * This is set if the object has been written to since the last
  724. * GPU flush.
  725. */
  726. unsigned int pending_gpu_write:1;
  727. /**
  728. * Fence register bits (if any) for this object. Will be set
  729. * as needed when mapped into the GTT.
  730. * Protected by dev->struct_mutex.
  731. */
  732. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  733. /**
  734. * Advice: are the backing pages purgeable?
  735. */
  736. unsigned int madv:2;
  737. /**
  738. * Current tiling mode for the object.
  739. */
  740. unsigned int tiling_mode:2;
  741. unsigned int tiling_changed:1;
  742. /** How many users have pinned this object in GTT space. The following
  743. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  744. * (via user_pin_count), execbuffer (objects are not allowed multiple
  745. * times for the same batchbuffer), and the framebuffer code. When
  746. * switching/pageflipping, the framebuffer code has at most two buffers
  747. * pinned per crtc.
  748. *
  749. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  750. * bits with absolutely no headroom. So use 4 bits. */
  751. unsigned int pin_count:4;
  752. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  753. /**
  754. * Is the object at the current location in the gtt mappable and
  755. * fenceable? Used to avoid costly recalculations.
  756. */
  757. unsigned int map_and_fenceable:1;
  758. /**
  759. * Whether the current gtt mapping needs to be mappable (and isn't just
  760. * mappable by accident). Track pin and fault separate for a more
  761. * accurate mappable working set.
  762. */
  763. unsigned int fault_mappable:1;
  764. unsigned int pin_mappable:1;
  765. /*
  766. * Is the GPU currently using a fence to access this buffer,
  767. */
  768. unsigned int pending_fenced_gpu_access:1;
  769. unsigned int fenced_gpu_access:1;
  770. unsigned int cache_level:2;
  771. unsigned int has_aliasing_ppgtt_mapping:1;
  772. struct page **pages;
  773. /**
  774. * DMAR support
  775. */
  776. struct scatterlist *sg_list;
  777. int num_sg;
  778. /**
  779. * Used for performing relocations during execbuffer insertion.
  780. */
  781. struct hlist_node exec_node;
  782. unsigned long exec_handle;
  783. struct drm_i915_gem_exec_object2 *exec_entry;
  784. /**
  785. * Current offset of the object in GTT space.
  786. *
  787. * This is the same as gtt_space->start
  788. */
  789. uint32_t gtt_offset;
  790. /** Breadcrumb of last rendering to the buffer. */
  791. uint32_t last_rendering_seqno;
  792. struct intel_ring_buffer *ring;
  793. /** Breadcrumb of last fenced GPU access to the buffer. */
  794. uint32_t last_fenced_seqno;
  795. struct intel_ring_buffer *last_fenced_ring;
  796. /** Current tiling stride for the object, if it's tiled. */
  797. uint32_t stride;
  798. /** Record of address bit 17 of each page at last unbind. */
  799. unsigned long *bit_17;
  800. /**
  801. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  802. * flags which individual pages are valid.
  803. */
  804. uint8_t *page_cpu_valid;
  805. /** User space pin count and filp owning the pin */
  806. uint32_t user_pin_count;
  807. struct drm_file *pin_filp;
  808. /** for phy allocated objects */
  809. struct drm_i915_gem_phys_object *phys_obj;
  810. /**
  811. * Number of crtcs where this object is currently the fb, but
  812. * will be page flipped away on the next vblank. When it
  813. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  814. */
  815. atomic_t pending_flip;
  816. };
  817. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  818. /**
  819. * Request queue structure.
  820. *
  821. * The request queue allows us to note sequence numbers that have been emitted
  822. * and may be associated with active buffers to be retired.
  823. *
  824. * By keeping this list, we can avoid having to do questionable
  825. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  826. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  827. */
  828. struct drm_i915_gem_request {
  829. /** On Which ring this request was generated */
  830. struct intel_ring_buffer *ring;
  831. /** GEM sequence number associated with this request. */
  832. uint32_t seqno;
  833. /** Postion in the ringbuffer of the end of the request */
  834. u32 tail;
  835. /** Time at which this request was emitted, in jiffies. */
  836. unsigned long emitted_jiffies;
  837. /** global list entry for this request */
  838. struct list_head list;
  839. struct drm_i915_file_private *file_priv;
  840. /** file_priv list entry for this request */
  841. struct list_head client_list;
  842. };
  843. struct drm_i915_file_private {
  844. struct {
  845. struct spinlock lock;
  846. struct list_head request_list;
  847. } mm;
  848. };
  849. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  850. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  851. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  852. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  853. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  854. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  855. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  856. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  857. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  858. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  859. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  860. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  861. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  862. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  863. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  864. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  865. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  866. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  867. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  868. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  869. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  870. /*
  871. * The genX designation typically refers to the render engine, so render
  872. * capability related checks should use IS_GEN, while display and other checks
  873. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  874. * chips, etc.).
  875. */
  876. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  877. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  878. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  879. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  880. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  881. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  882. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  883. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  884. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  885. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  886. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6)
  887. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  888. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  889. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  890. * rows, which changed the alignment requirements and fence programming.
  891. */
  892. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  893. IS_I915GM(dev)))
  894. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  895. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  896. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  897. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  898. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  899. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  900. /* dsparb controlled by hw only */
  901. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  902. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  903. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  904. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  905. #define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  906. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  907. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  908. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  909. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  910. #include "i915_trace.h"
  911. extern struct drm_ioctl_desc i915_ioctls[];
  912. extern int i915_max_ioctl;
  913. extern unsigned int i915_fbpercrtc __always_unused;
  914. extern int i915_panel_ignore_lid __read_mostly;
  915. extern unsigned int i915_powersave __read_mostly;
  916. extern int i915_semaphores __read_mostly;
  917. extern unsigned int i915_lvds_downclock __read_mostly;
  918. extern int i915_panel_use_ssc __read_mostly;
  919. extern int i915_vbt_sdvo_panel_type __read_mostly;
  920. extern int i915_enable_rc6 __read_mostly;
  921. extern int i915_enable_fbc __read_mostly;
  922. extern bool i915_enable_hangcheck __read_mostly;
  923. extern bool i915_enable_ppgtt __read_mostly;
  924. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  925. extern int i915_resume(struct drm_device *dev);
  926. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  927. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  928. /* i915_dma.c */
  929. extern void i915_kernel_lost_context(struct drm_device * dev);
  930. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  931. extern int i915_driver_unload(struct drm_device *);
  932. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  933. extern void i915_driver_lastclose(struct drm_device * dev);
  934. extern void i915_driver_preclose(struct drm_device *dev,
  935. struct drm_file *file_priv);
  936. extern void i915_driver_postclose(struct drm_device *dev,
  937. struct drm_file *file_priv);
  938. extern int i915_driver_device_is_agp(struct drm_device * dev);
  939. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  940. unsigned long arg);
  941. extern int i915_emit_box(struct drm_device *dev,
  942. struct drm_clip_rect *box,
  943. int DR1, int DR4);
  944. extern int i915_reset(struct drm_device *dev, u8 flags);
  945. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  946. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  947. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  948. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  949. /* i915_irq.c */
  950. void i915_hangcheck_elapsed(unsigned long data);
  951. void i915_handle_error(struct drm_device *dev, bool wedged);
  952. extern int i915_irq_emit(struct drm_device *dev, void *data,
  953. struct drm_file *file_priv);
  954. extern int i915_irq_wait(struct drm_device *dev, void *data,
  955. struct drm_file *file_priv);
  956. extern void intel_irq_init(struct drm_device *dev);
  957. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  958. struct drm_file *file_priv);
  959. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  960. struct drm_file *file_priv);
  961. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  962. struct drm_file *file_priv);
  963. void
  964. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  965. void
  966. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  967. void intel_enable_asle(struct drm_device *dev);
  968. #ifdef CONFIG_DEBUG_FS
  969. extern void i915_destroy_error_state(struct drm_device *dev);
  970. #else
  971. #define i915_destroy_error_state(x)
  972. #endif
  973. /* i915_gem.c */
  974. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  975. struct drm_file *file_priv);
  976. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  977. struct drm_file *file_priv);
  978. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  979. struct drm_file *file_priv);
  980. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  981. struct drm_file *file_priv);
  982. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  983. struct drm_file *file_priv);
  984. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  985. struct drm_file *file_priv);
  986. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  987. struct drm_file *file_priv);
  988. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  989. struct drm_file *file_priv);
  990. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  991. struct drm_file *file_priv);
  992. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  993. struct drm_file *file_priv);
  994. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  995. struct drm_file *file_priv);
  996. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  997. struct drm_file *file_priv);
  998. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  999. struct drm_file *file_priv);
  1000. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1001. struct drm_file *file_priv);
  1002. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1003. struct drm_file *file_priv);
  1004. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1005. struct drm_file *file_priv);
  1006. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1007. struct drm_file *file_priv);
  1008. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1009. struct drm_file *file_priv);
  1010. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1011. struct drm_file *file_priv);
  1012. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1013. struct drm_file *file_priv);
  1014. void i915_gem_load(struct drm_device *dev);
  1015. int i915_gem_init_object(struct drm_gem_object *obj);
  1016. int __must_check i915_gem_flush_ring(struct intel_ring_buffer *ring,
  1017. uint32_t invalidate_domains,
  1018. uint32_t flush_domains);
  1019. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1020. size_t size);
  1021. void i915_gem_free_object(struct drm_gem_object *obj);
  1022. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1023. uint32_t alignment,
  1024. bool map_and_fenceable);
  1025. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1026. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1027. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1028. void i915_gem_lastclose(struct drm_device *dev);
  1029. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1030. int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj);
  1031. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1032. struct intel_ring_buffer *ring,
  1033. u32 seqno);
  1034. int i915_gem_dumb_create(struct drm_file *file_priv,
  1035. struct drm_device *dev,
  1036. struct drm_mode_create_dumb *args);
  1037. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1038. uint32_t handle, uint64_t *offset);
  1039. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1040. uint32_t handle);
  1041. /**
  1042. * Returns true if seq1 is later than seq2.
  1043. */
  1044. static inline bool
  1045. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1046. {
  1047. return (int32_t)(seq1 - seq2) >= 0;
  1048. }
  1049. u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
  1050. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
  1051. struct intel_ring_buffer *pipelined);
  1052. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1053. static inline void
  1054. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1055. {
  1056. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1057. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1058. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1059. }
  1060. }
  1061. static inline void
  1062. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1063. {
  1064. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1065. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1066. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1067. }
  1068. }
  1069. void i915_gem_retire_requests(struct drm_device *dev);
  1070. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1071. void i915_gem_reset(struct drm_device *dev);
  1072. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1073. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1074. uint32_t read_domains,
  1075. uint32_t write_domain);
  1076. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1077. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1078. void i915_gem_init_swizzling(struct drm_device *dev);
  1079. void i915_gem_init_ppgtt(struct drm_device *dev);
  1080. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1081. void i915_gem_do_init(struct drm_device *dev,
  1082. unsigned long start,
  1083. unsigned long mappable_end,
  1084. unsigned long end);
  1085. int __must_check i915_gpu_idle(struct drm_device *dev, bool do_retire);
  1086. int __must_check i915_gem_idle(struct drm_device *dev);
  1087. int __must_check i915_add_request(struct intel_ring_buffer *ring,
  1088. struct drm_file *file,
  1089. struct drm_i915_gem_request *request);
  1090. int __must_check i915_wait_request(struct intel_ring_buffer *ring,
  1091. uint32_t seqno,
  1092. bool do_retire);
  1093. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1094. int __must_check
  1095. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1096. bool write);
  1097. int __must_check
  1098. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1099. u32 alignment,
  1100. struct intel_ring_buffer *pipelined);
  1101. int i915_gem_attach_phys_object(struct drm_device *dev,
  1102. struct drm_i915_gem_object *obj,
  1103. int id,
  1104. int align);
  1105. void i915_gem_detach_phys_object(struct drm_device *dev,
  1106. struct drm_i915_gem_object *obj);
  1107. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1108. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1109. uint32_t
  1110. i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
  1111. uint32_t size,
  1112. int tiling_mode);
  1113. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1114. enum i915_cache_level cache_level);
  1115. /* i915_gem_gtt.c */
  1116. int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
  1117. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1118. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1119. struct drm_i915_gem_object *obj,
  1120. enum i915_cache_level cache_level);
  1121. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1122. struct drm_i915_gem_object *obj);
  1123. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1124. int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
  1125. void i915_gem_gtt_rebind_object(struct drm_i915_gem_object *obj,
  1126. enum i915_cache_level cache_level);
  1127. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1128. /* i915_gem_evict.c */
  1129. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1130. unsigned alignment, bool mappable);
  1131. int __must_check i915_gem_evict_everything(struct drm_device *dev,
  1132. bool purgeable_only);
  1133. int __must_check i915_gem_evict_inactive(struct drm_device *dev,
  1134. bool purgeable_only);
  1135. /* i915_gem_tiling.c */
  1136. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1137. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1138. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1139. /* i915_gem_debug.c */
  1140. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1141. const char *where, uint32_t mark);
  1142. #if WATCH_LISTS
  1143. int i915_verify_lists(struct drm_device *dev);
  1144. #else
  1145. #define i915_verify_lists(dev) 0
  1146. #endif
  1147. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1148. int handle);
  1149. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1150. const char *where, uint32_t mark);
  1151. /* i915_debugfs.c */
  1152. int i915_debugfs_init(struct drm_minor *minor);
  1153. void i915_debugfs_cleanup(struct drm_minor *minor);
  1154. /* i915_suspend.c */
  1155. extern int i915_save_state(struct drm_device *dev);
  1156. extern int i915_restore_state(struct drm_device *dev);
  1157. /* i915_suspend.c */
  1158. extern int i915_save_state(struct drm_device *dev);
  1159. extern int i915_restore_state(struct drm_device *dev);
  1160. /* intel_i2c.c */
  1161. extern int intel_setup_gmbus(struct drm_device *dev);
  1162. extern void intel_teardown_gmbus(struct drm_device *dev);
  1163. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1164. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1165. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1166. {
  1167. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1168. }
  1169. extern void intel_i2c_reset(struct drm_device *dev);
  1170. /* intel_opregion.c */
  1171. extern int intel_opregion_setup(struct drm_device *dev);
  1172. #ifdef CONFIG_ACPI
  1173. extern void intel_opregion_init(struct drm_device *dev);
  1174. extern void intel_opregion_fini(struct drm_device *dev);
  1175. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1176. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1177. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1178. #else
  1179. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1180. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1181. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1182. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1183. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1184. #endif
  1185. /* intel_acpi.c */
  1186. #ifdef CONFIG_ACPI
  1187. extern void intel_register_dsm_handler(void);
  1188. extern void intel_unregister_dsm_handler(void);
  1189. #else
  1190. static inline void intel_register_dsm_handler(void) { return; }
  1191. static inline void intel_unregister_dsm_handler(void) { return; }
  1192. #endif /* CONFIG_ACPI */
  1193. /* modesetting */
  1194. extern void intel_modeset_init(struct drm_device *dev);
  1195. extern void intel_modeset_gem_init(struct drm_device *dev);
  1196. extern void intel_modeset_cleanup(struct drm_device *dev);
  1197. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1198. extern bool intel_fbc_enabled(struct drm_device *dev);
  1199. extern void intel_disable_fbc(struct drm_device *dev);
  1200. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1201. extern void ironlake_init_pch_refclk(struct drm_device *dev);
  1202. extern void ironlake_enable_rc6(struct drm_device *dev);
  1203. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1204. extern void intel_detect_pch(struct drm_device *dev);
  1205. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1206. extern void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1207. extern void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv);
  1208. extern void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1209. extern void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv);
  1210. /* overlay */
  1211. #ifdef CONFIG_DEBUG_FS
  1212. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1213. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1214. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1215. extern void intel_display_print_error_state(struct seq_file *m,
  1216. struct drm_device *dev,
  1217. struct intel_display_error_state *error);
  1218. #endif
  1219. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  1220. #define BEGIN_LP_RING(n) \
  1221. intel_ring_begin(LP_RING(dev_priv), (n))
  1222. #define OUT_RING(x) \
  1223. intel_ring_emit(LP_RING(dev_priv), x)
  1224. #define ADVANCE_LP_RING() \
  1225. intel_ring_advance(LP_RING(dev_priv))
  1226. /**
  1227. * Lock test for when it's just for synchronization of ring access.
  1228. *
  1229. * In that case, we don't need to do it when GEM is initialized as nobody else
  1230. * has access to the ring.
  1231. */
  1232. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  1233. if (LP_RING(dev->dev_private)->obj == NULL) \
  1234. LOCK_TEST_WITH_RETURN(dev, file); \
  1235. } while (0)
  1236. /* On SNB platform, before reading ring registers forcewake bit
  1237. * must be set to prevent GT core from power down and stale values being
  1238. * returned.
  1239. */
  1240. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1241. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1242. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1243. /* We give fast paths for the really cool registers */
  1244. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1245. (((dev_priv)->info->gen >= 6) && \
  1246. ((reg) < 0x40000) && \
  1247. ((reg) != FORCEWAKE))
  1248. #define __i915_read(x, y) \
  1249. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1250. __i915_read(8, b)
  1251. __i915_read(16, w)
  1252. __i915_read(32, l)
  1253. __i915_read(64, q)
  1254. #undef __i915_read
  1255. #define __i915_write(x, y) \
  1256. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1257. __i915_write(8, b)
  1258. __i915_write(16, w)
  1259. __i915_write(32, l)
  1260. __i915_write(64, q)
  1261. #undef __i915_write
  1262. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1263. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1264. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1265. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1266. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1267. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1268. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1269. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1270. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1271. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1272. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1273. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1274. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1275. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1276. #endif