main.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989
  1. /*
  2. * This file is part of wl1271
  3. *
  4. * Copyright (C) 2008-2010 Nokia Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/err.h>
  24. #include <linux/wl12xx.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/io.h"
  32. #include "../wlcore/boot.h"
  33. #include "reg.h"
  34. #include "cmd.h"
  35. #include "acx.h"
  36. #define WL12XX_TX_HW_BLOCK_SPARE_DEFAULT 1
  37. #define WL12XX_TX_HW_BLOCK_GEM_SPARE 2
  38. #define WL12XX_TX_HW_BLOCK_SIZE 252
  39. static const u8 wl12xx_rate_to_idx_2ghz[] = {
  40. /* MCS rates are used only with 11n */
  41. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  42. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  43. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  44. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  45. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  46. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  47. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  48. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  49. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  50. 11, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  51. 10, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  52. 9, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  53. 8, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  54. /* TI-specific rate */
  55. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  56. 7, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  57. 6, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  58. 3, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  59. 5, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  60. 4, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  61. 2, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  62. 1, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  63. 0 /* WL12XX_CONF_HW_RXTX_RATE_1 */
  64. };
  65. static const u8 wl12xx_rate_to_idx_5ghz[] = {
  66. /* MCS rates are used only with 11n */
  67. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI */
  68. 7, /* WL12XX_CONF_HW_RXTX_RATE_MCS7 */
  69. 6, /* WL12XX_CONF_HW_RXTX_RATE_MCS6 */
  70. 5, /* WL12XX_CONF_HW_RXTX_RATE_MCS5 */
  71. 4, /* WL12XX_CONF_HW_RXTX_RATE_MCS4 */
  72. 3, /* WL12XX_CONF_HW_RXTX_RATE_MCS3 */
  73. 2, /* WL12XX_CONF_HW_RXTX_RATE_MCS2 */
  74. 1, /* WL12XX_CONF_HW_RXTX_RATE_MCS1 */
  75. 0, /* WL12XX_CONF_HW_RXTX_RATE_MCS0 */
  76. 7, /* WL12XX_CONF_HW_RXTX_RATE_54 */
  77. 6, /* WL12XX_CONF_HW_RXTX_RATE_48 */
  78. 5, /* WL12XX_CONF_HW_RXTX_RATE_36 */
  79. 4, /* WL12XX_CONF_HW_RXTX_RATE_24 */
  80. /* TI-specific rate */
  81. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_22 */
  82. 3, /* WL12XX_CONF_HW_RXTX_RATE_18 */
  83. 2, /* WL12XX_CONF_HW_RXTX_RATE_12 */
  84. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_11 */
  85. 1, /* WL12XX_CONF_HW_RXTX_RATE_9 */
  86. 0, /* WL12XX_CONF_HW_RXTX_RATE_6 */
  87. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_5_5 */
  88. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL12XX_CONF_HW_RXTX_RATE_2 */
  89. CONF_HW_RXTX_RATE_UNSUPPORTED /* WL12XX_CONF_HW_RXTX_RATE_1 */
  90. };
  91. static const u8 *wl12xx_band_rate_to_idx[] = {
  92. [IEEE80211_BAND_2GHZ] = wl12xx_rate_to_idx_2ghz,
  93. [IEEE80211_BAND_5GHZ] = wl12xx_rate_to_idx_5ghz
  94. };
  95. enum wl12xx_hw_rates {
  96. WL12XX_CONF_HW_RXTX_RATE_MCS7_SGI = 0,
  97. WL12XX_CONF_HW_RXTX_RATE_MCS7,
  98. WL12XX_CONF_HW_RXTX_RATE_MCS6,
  99. WL12XX_CONF_HW_RXTX_RATE_MCS5,
  100. WL12XX_CONF_HW_RXTX_RATE_MCS4,
  101. WL12XX_CONF_HW_RXTX_RATE_MCS3,
  102. WL12XX_CONF_HW_RXTX_RATE_MCS2,
  103. WL12XX_CONF_HW_RXTX_RATE_MCS1,
  104. WL12XX_CONF_HW_RXTX_RATE_MCS0,
  105. WL12XX_CONF_HW_RXTX_RATE_54,
  106. WL12XX_CONF_HW_RXTX_RATE_48,
  107. WL12XX_CONF_HW_RXTX_RATE_36,
  108. WL12XX_CONF_HW_RXTX_RATE_24,
  109. WL12XX_CONF_HW_RXTX_RATE_22,
  110. WL12XX_CONF_HW_RXTX_RATE_18,
  111. WL12XX_CONF_HW_RXTX_RATE_12,
  112. WL12XX_CONF_HW_RXTX_RATE_11,
  113. WL12XX_CONF_HW_RXTX_RATE_9,
  114. WL12XX_CONF_HW_RXTX_RATE_6,
  115. WL12XX_CONF_HW_RXTX_RATE_5_5,
  116. WL12XX_CONF_HW_RXTX_RATE_2,
  117. WL12XX_CONF_HW_RXTX_RATE_1,
  118. WL12XX_CONF_HW_RXTX_RATE_MAX,
  119. };
  120. static struct wlcore_partition_set wl12xx_ptable[PART_TABLE_LEN] = {
  121. [PART_DOWN] = {
  122. .mem = {
  123. .start = 0x00000000,
  124. .size = 0x000177c0
  125. },
  126. .reg = {
  127. .start = REGISTERS_BASE,
  128. .size = 0x00008800
  129. },
  130. .mem2 = {
  131. .start = 0x00000000,
  132. .size = 0x00000000
  133. },
  134. .mem3 = {
  135. .start = 0x00000000,
  136. .size = 0x00000000
  137. },
  138. },
  139. [PART_BOOT] = { /* in wl12xx we can use a mix of work and down
  140. * partition here */
  141. .mem = {
  142. .start = 0x00040000,
  143. .size = 0x00014fc0
  144. },
  145. .reg = {
  146. .start = REGISTERS_BASE,
  147. .size = 0x00008800
  148. },
  149. .mem2 = {
  150. .start = 0x00000000,
  151. .size = 0x00000000
  152. },
  153. .mem3 = {
  154. .start = 0x00000000,
  155. .size = 0x00000000
  156. },
  157. },
  158. [PART_WORK] = {
  159. .mem = {
  160. .start = 0x00040000,
  161. .size = 0x00014fc0
  162. },
  163. .reg = {
  164. .start = REGISTERS_BASE,
  165. .size = 0x0000a000
  166. },
  167. .mem2 = {
  168. .start = 0x003004f8,
  169. .size = 0x00000004
  170. },
  171. .mem3 = {
  172. .start = 0x00040404,
  173. .size = 0x00000000
  174. },
  175. },
  176. [PART_DRPW] = {
  177. .mem = {
  178. .start = 0x00040000,
  179. .size = 0x00014fc0
  180. },
  181. .reg = {
  182. .start = DRPW_BASE,
  183. .size = 0x00006000
  184. },
  185. .mem2 = {
  186. .start = 0x00000000,
  187. .size = 0x00000000
  188. },
  189. .mem3 = {
  190. .start = 0x00000000,
  191. .size = 0x00000000
  192. }
  193. }
  194. };
  195. static const int wl12xx_rtable[REG_TABLE_LEN] = {
  196. [REG_ECPU_CONTROL] = WL12XX_REG_ECPU_CONTROL,
  197. [REG_INTERRUPT_NO_CLEAR] = WL12XX_REG_INTERRUPT_NO_CLEAR,
  198. [REG_INTERRUPT_ACK] = WL12XX_REG_INTERRUPT_ACK,
  199. [REG_COMMAND_MAILBOX_PTR] = WL12XX_REG_COMMAND_MAILBOX_PTR,
  200. [REG_EVENT_MAILBOX_PTR] = WL12XX_REG_EVENT_MAILBOX_PTR,
  201. [REG_INTERRUPT_TRIG] = WL12XX_REG_INTERRUPT_TRIG,
  202. [REG_INTERRUPT_MASK] = WL12XX_REG_INTERRUPT_MASK,
  203. [REG_PC_ON_RECOVERY] = WL12XX_SCR_PAD4,
  204. [REG_CHIP_ID_B] = WL12XX_CHIP_ID_B,
  205. [REG_CMD_MBOX_ADDRESS] = WL12XX_CMD_MBOX_ADDRESS,
  206. /* data access memory addresses, used with partition translation */
  207. [REG_SLV_MEM_DATA] = WL1271_SLV_MEM_DATA,
  208. [REG_SLV_REG_DATA] = WL1271_SLV_REG_DATA,
  209. /* raw data access memory addresses */
  210. [REG_RAW_FW_STATUS_ADDR] = FW_STATUS_ADDR,
  211. };
  212. /* TODO: maybe move to a new header file? */
  213. #define WL127X_FW_NAME_MULTI "ti-connectivity/wl127x-fw-4-mr.bin"
  214. #define WL127X_FW_NAME_SINGLE "ti-connectivity/wl127x-fw-4-sr.bin"
  215. #define WL127X_PLT_FW_NAME "ti-connectivity/wl127x-fw-4-plt.bin"
  216. #define WL128X_FW_NAME_MULTI "ti-connectivity/wl128x-fw-4-mr.bin"
  217. #define WL128X_FW_NAME_SINGLE "ti-connectivity/wl128x-fw-4-sr.bin"
  218. #define WL128X_PLT_FW_NAME "ti-connectivity/wl128x-fw-4-plt.bin"
  219. static void wl127x_prepare_read(struct wl1271 *wl, u32 rx_desc, u32 len)
  220. {
  221. if (wl->chip.id != CHIP_ID_1283_PG20) {
  222. struct wl1271_acx_mem_map *wl_mem_map = wl->target_mem_map;
  223. struct wl1271_rx_mem_pool_addr rx_mem_addr;
  224. /*
  225. * Choose the block we want to read
  226. * For aggregated packets, only the first memory block
  227. * should be retrieved. The FW takes care of the rest.
  228. */
  229. u32 mem_block = rx_desc & RX_MEM_BLOCK_MASK;
  230. rx_mem_addr.addr = (mem_block << 8) +
  231. le32_to_cpu(wl_mem_map->packet_memory_pool_start);
  232. rx_mem_addr.addr_extra = rx_mem_addr.addr + 4;
  233. wl1271_write(wl, WL1271_SLV_REG_DATA,
  234. &rx_mem_addr, sizeof(rx_mem_addr), false);
  235. }
  236. }
  237. static int wl12xx_identify_chip(struct wl1271 *wl)
  238. {
  239. int ret = 0;
  240. switch (wl->chip.id) {
  241. case CHIP_ID_1271_PG10:
  242. wl1271_warning("chip id 0x%x (1271 PG10) support is obsolete",
  243. wl->chip.id);
  244. /* clear the alignment quirk, since we don't support it */
  245. wl->quirks &= ~WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN;
  246. wl->quirks |= WLCORE_QUIRK_LEGACY_NVS;
  247. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  248. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  249. /* read data preparation is only needed by wl127x */
  250. wl->ops->prepare_read = wl127x_prepare_read;
  251. break;
  252. case CHIP_ID_1271_PG20:
  253. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1271 PG20)",
  254. wl->chip.id);
  255. /* clear the alignment quirk, since we don't support it */
  256. wl->quirks &= ~WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN;
  257. wl->quirks |= WLCORE_QUIRK_LEGACY_NVS;
  258. wl->plt_fw_name = WL127X_PLT_FW_NAME;
  259. wl->sr_fw_name = WL127X_FW_NAME_SINGLE;
  260. wl->mr_fw_name = WL127X_FW_NAME_MULTI;
  261. /* read data preparation is only needed by wl127x */
  262. wl->ops->prepare_read = wl127x_prepare_read;
  263. break;
  264. case CHIP_ID_1283_PG20:
  265. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (1283 PG20)",
  266. wl->chip.id);
  267. wl->plt_fw_name = WL128X_PLT_FW_NAME;
  268. wl->sr_fw_name = WL128X_FW_NAME_SINGLE;
  269. wl->mr_fw_name = WL128X_FW_NAME_MULTI;
  270. break;
  271. case CHIP_ID_1283_PG10:
  272. default:
  273. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  274. ret = -ENODEV;
  275. goto out;
  276. }
  277. out:
  278. return ret;
  279. }
  280. static void wl12xx_top_reg_write(struct wl1271 *wl, int addr, u16 val)
  281. {
  282. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  283. addr = (addr >> 1) + 0x30000;
  284. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  285. /* write value to OCP_POR_WDATA */
  286. wl1271_write32(wl, WL12XX_OCP_DATA_WRITE, val);
  287. /* write 1 to OCP_CMD */
  288. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_WRITE);
  289. }
  290. static u16 wl12xx_top_reg_read(struct wl1271 *wl, int addr)
  291. {
  292. u32 val;
  293. int timeout = OCP_CMD_LOOP;
  294. /* write address >> 1 + 0x30000 to OCP_POR_CTR */
  295. addr = (addr >> 1) + 0x30000;
  296. wl1271_write32(wl, WL12XX_OCP_POR_CTR, addr);
  297. /* write 2 to OCP_CMD */
  298. wl1271_write32(wl, WL12XX_OCP_CMD, OCP_CMD_READ);
  299. /* poll for data ready */
  300. do {
  301. val = wl1271_read32(wl, WL12XX_OCP_DATA_READ);
  302. } while (!(val & OCP_READY_MASK) && --timeout);
  303. if (!timeout) {
  304. wl1271_warning("Top register access timed out.");
  305. return 0xffff;
  306. }
  307. /* check data status and return if OK */
  308. if ((val & OCP_STATUS_MASK) == OCP_STATUS_OK)
  309. return val & 0xffff;
  310. else {
  311. wl1271_warning("Top register access returned error.");
  312. return 0xffff;
  313. }
  314. }
  315. static int wl128x_switch_tcxo_to_fref(struct wl1271 *wl)
  316. {
  317. u16 spare_reg;
  318. /* Mask bits [2] & [8:4] in the sys_clk_cfg register */
  319. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  320. if (spare_reg == 0xFFFF)
  321. return -EFAULT;
  322. spare_reg |= (BIT(3) | BIT(5) | BIT(6));
  323. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  324. /* Enable FREF_CLK_REQ & mux MCS and coex PLLs to FREF */
  325. wl12xx_top_reg_write(wl, SYS_CLK_CFG_REG,
  326. WL_CLK_REQ_TYPE_PG2 | MCS_PLL_CLK_SEL_FREF);
  327. /* Delay execution for 15msec, to let the HW settle */
  328. mdelay(15);
  329. return 0;
  330. }
  331. static bool wl128x_is_tcxo_valid(struct wl1271 *wl)
  332. {
  333. u16 tcxo_detection;
  334. tcxo_detection = wl12xx_top_reg_read(wl, TCXO_CLK_DETECT_REG);
  335. if (tcxo_detection & TCXO_DET_FAILED)
  336. return false;
  337. return true;
  338. }
  339. static bool wl128x_is_fref_valid(struct wl1271 *wl)
  340. {
  341. u16 fref_detection;
  342. fref_detection = wl12xx_top_reg_read(wl, FREF_CLK_DETECT_REG);
  343. if (fref_detection & FREF_CLK_DETECT_FAIL)
  344. return false;
  345. return true;
  346. }
  347. static int wl128x_manually_configure_mcs_pll(struct wl1271 *wl)
  348. {
  349. wl12xx_top_reg_write(wl, MCS_PLL_M_REG, MCS_PLL_M_REG_VAL);
  350. wl12xx_top_reg_write(wl, MCS_PLL_N_REG, MCS_PLL_N_REG_VAL);
  351. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, MCS_PLL_CONFIG_REG_VAL);
  352. return 0;
  353. }
  354. static int wl128x_configure_mcs_pll(struct wl1271 *wl, int clk)
  355. {
  356. u16 spare_reg;
  357. u16 pll_config;
  358. u8 input_freq;
  359. /* Mask bits [3:1] in the sys_clk_cfg register */
  360. spare_reg = wl12xx_top_reg_read(wl, WL_SPARE_REG);
  361. if (spare_reg == 0xFFFF)
  362. return -EFAULT;
  363. spare_reg |= BIT(2);
  364. wl12xx_top_reg_write(wl, WL_SPARE_REG, spare_reg);
  365. /* Handle special cases of the TCXO clock */
  366. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_8 ||
  367. wl->tcxo_clock == WL12XX_TCXOCLOCK_33_6)
  368. return wl128x_manually_configure_mcs_pll(wl);
  369. /* Set the input frequency according to the selected clock source */
  370. input_freq = (clk & 1) + 1;
  371. pll_config = wl12xx_top_reg_read(wl, MCS_PLL_CONFIG_REG);
  372. if (pll_config == 0xFFFF)
  373. return -EFAULT;
  374. pll_config |= (input_freq << MCS_SEL_IN_FREQ_SHIFT);
  375. pll_config |= MCS_PLL_ENABLE_HP;
  376. wl12xx_top_reg_write(wl, MCS_PLL_CONFIG_REG, pll_config);
  377. return 0;
  378. }
  379. /*
  380. * WL128x has two clocks input - TCXO and FREF.
  381. * TCXO is the main clock of the device, while FREF is used to sync
  382. * between the GPS and the cellular modem.
  383. * In cases where TCXO is 32.736MHz or 16.368MHz, the FREF will be used
  384. * as the WLAN/BT main clock.
  385. */
  386. static int wl128x_boot_clk(struct wl1271 *wl, int *selected_clock)
  387. {
  388. u16 sys_clk_cfg;
  389. /* For XTAL-only modes, FREF will be used after switching from TCXO */
  390. if (wl->ref_clock == WL12XX_REFCLOCK_26_XTAL ||
  391. wl->ref_clock == WL12XX_REFCLOCK_38_XTAL) {
  392. if (!wl128x_switch_tcxo_to_fref(wl))
  393. return -EINVAL;
  394. goto fref_clk;
  395. }
  396. /* Query the HW, to determine which clock source we should use */
  397. sys_clk_cfg = wl12xx_top_reg_read(wl, SYS_CLK_CFG_REG);
  398. if (sys_clk_cfg == 0xFFFF)
  399. return -EINVAL;
  400. if (sys_clk_cfg & PRCM_CM_EN_MUX_WLAN_FREF)
  401. goto fref_clk;
  402. /* If TCXO is either 32.736MHz or 16.368MHz, switch to FREF */
  403. if (wl->tcxo_clock == WL12XX_TCXOCLOCK_16_368 ||
  404. wl->tcxo_clock == WL12XX_TCXOCLOCK_32_736) {
  405. if (!wl128x_switch_tcxo_to_fref(wl))
  406. return -EINVAL;
  407. goto fref_clk;
  408. }
  409. /* TCXO clock is selected */
  410. if (!wl128x_is_tcxo_valid(wl))
  411. return -EINVAL;
  412. *selected_clock = wl->tcxo_clock;
  413. goto config_mcs_pll;
  414. fref_clk:
  415. /* FREF clock is selected */
  416. if (!wl128x_is_fref_valid(wl))
  417. return -EINVAL;
  418. *selected_clock = wl->ref_clock;
  419. config_mcs_pll:
  420. return wl128x_configure_mcs_pll(wl, *selected_clock);
  421. }
  422. static int wl127x_boot_clk(struct wl1271 *wl)
  423. {
  424. u32 pause;
  425. u32 clk;
  426. if (WL127X_PG_GET_MAJOR(wl->hw_pg_ver) < 3)
  427. wl->quirks |= WLCORE_QUIRK_END_OF_TRANSACTION;
  428. if (wl->ref_clock == CONF_REF_CLK_19_2_E ||
  429. wl->ref_clock == CONF_REF_CLK_38_4_E ||
  430. wl->ref_clock == CONF_REF_CLK_38_4_M_XTAL)
  431. /* ref clk: 19.2/38.4/38.4-XTAL */
  432. clk = 0x3;
  433. else if (wl->ref_clock == CONF_REF_CLK_26_E ||
  434. wl->ref_clock == CONF_REF_CLK_52_E)
  435. /* ref clk: 26/52 */
  436. clk = 0x5;
  437. else
  438. return -EINVAL;
  439. if (wl->ref_clock != CONF_REF_CLK_19_2_E) {
  440. u16 val;
  441. /* Set clock type (open drain) */
  442. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_TYPE);
  443. val &= FREF_CLK_TYPE_BITS;
  444. wl12xx_top_reg_write(wl, OCP_REG_CLK_TYPE, val);
  445. /* Set clock pull mode (no pull) */
  446. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_PULL);
  447. val |= NO_PULL;
  448. wl12xx_top_reg_write(wl, OCP_REG_CLK_PULL, val);
  449. } else {
  450. u16 val;
  451. /* Set clock polarity */
  452. val = wl12xx_top_reg_read(wl, OCP_REG_CLK_POLARITY);
  453. val &= FREF_CLK_POLARITY_BITS;
  454. val |= CLK_REQ_OUTN_SEL;
  455. wl12xx_top_reg_write(wl, OCP_REG_CLK_POLARITY, val);
  456. }
  457. wl1271_write32(wl, WL12XX_PLL_PARAMETERS, clk);
  458. pause = wl1271_read32(wl, WL12XX_PLL_PARAMETERS);
  459. wl1271_debug(DEBUG_BOOT, "pause1 0x%x", pause);
  460. pause &= ~(WU_COUNTER_PAUSE_VAL);
  461. pause |= WU_COUNTER_PAUSE_VAL;
  462. wl1271_write32(wl, WL12XX_WU_COUNTER_PAUSE, pause);
  463. return 0;
  464. }
  465. static int wl1271_boot_soft_reset(struct wl1271 *wl)
  466. {
  467. unsigned long timeout;
  468. u32 boot_data;
  469. /* perform soft reset */
  470. wl1271_write32(wl, WL12XX_SLV_SOFT_RESET, ACX_SLV_SOFT_RESET_BIT);
  471. /* SOFT_RESET is self clearing */
  472. timeout = jiffies + usecs_to_jiffies(SOFT_RESET_MAX_TIME);
  473. while (1) {
  474. boot_data = wl1271_read32(wl, WL12XX_SLV_SOFT_RESET);
  475. wl1271_debug(DEBUG_BOOT, "soft reset bootdata 0x%x", boot_data);
  476. if ((boot_data & ACX_SLV_SOFT_RESET_BIT) == 0)
  477. break;
  478. if (time_after(jiffies, timeout)) {
  479. /* 1.2 check pWhalBus->uSelfClearTime if the
  480. * timeout was reached */
  481. wl1271_error("soft reset timeout");
  482. return -1;
  483. }
  484. udelay(SOFT_RESET_STALL_TIME);
  485. }
  486. /* disable Rx/Tx */
  487. wl1271_write32(wl, WL12XX_ENABLE, 0x0);
  488. /* disable auto calibration on start*/
  489. wl1271_write32(wl, WL12XX_SPARE_A2, 0xffff);
  490. return 0;
  491. }
  492. static int wl12xx_pre_boot(struct wl1271 *wl)
  493. {
  494. int ret = 0;
  495. u32 clk;
  496. int selected_clock = -1;
  497. if (wl->chip.id == CHIP_ID_1283_PG20) {
  498. ret = wl128x_boot_clk(wl, &selected_clock);
  499. if (ret < 0)
  500. goto out;
  501. } else {
  502. ret = wl127x_boot_clk(wl);
  503. if (ret < 0)
  504. goto out;
  505. }
  506. /* Continue the ELP wake up sequence */
  507. wl1271_write32(wl, WL12XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  508. udelay(500);
  509. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  510. /* Read-modify-write DRPW_SCRATCH_START register (see next state)
  511. to be used by DRPw FW. The RTRIM value will be added by the FW
  512. before taking DRPw out of reset */
  513. clk = wl1271_read32(wl, WL12XX_DRPW_SCRATCH_START);
  514. wl1271_debug(DEBUG_BOOT, "clk2 0x%x", clk);
  515. if (wl->chip.id == CHIP_ID_1283_PG20)
  516. clk |= ((selected_clock & 0x3) << 1) << 4;
  517. else
  518. clk |= (wl->ref_clock << 1) << 4;
  519. wl1271_write32(wl, WL12XX_DRPW_SCRATCH_START, clk);
  520. wlcore_set_partition(wl, &wl->ptable[PART_WORK]);
  521. /* Disable interrupts */
  522. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  523. ret = wl1271_boot_soft_reset(wl);
  524. if (ret < 0)
  525. goto out;
  526. out:
  527. return ret;
  528. }
  529. static void wl12xx_pre_upload(struct wl1271 *wl)
  530. {
  531. u32 tmp;
  532. /* write firmware's last address (ie. it's length) to
  533. * ACX_EEPROMLESS_IND_REG */
  534. wl1271_debug(DEBUG_BOOT, "ACX_EEPROMLESS_IND_REG");
  535. wl1271_write32(wl, WL12XX_EEPROMLESS_IND, WL12XX_EEPROMLESS_IND);
  536. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  537. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  538. /* 6. read the EEPROM parameters */
  539. tmp = wl1271_read32(wl, WL12XX_SCR_PAD2);
  540. /* WL1271: The reference driver skips steps 7 to 10 (jumps directly
  541. * to upload_fw) */
  542. if (wl->chip.id == CHIP_ID_1283_PG20)
  543. wl12xx_top_reg_write(wl, SDIO_IO_DS, HCI_IO_DS_6MA);
  544. }
  545. static void wl12xx_enable_interrupts(struct wl1271 *wl)
  546. {
  547. u32 polarity;
  548. polarity = wl12xx_top_reg_read(wl, OCP_REG_POLARITY);
  549. /* We use HIGH polarity, so unset the LOW bit */
  550. polarity &= ~POLARITY_LOW;
  551. wl12xx_top_reg_write(wl, OCP_REG_POLARITY, polarity);
  552. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  553. wlcore_enable_interrupts(wl);
  554. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  555. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  556. wl1271_write32(wl, WL12XX_HI_CFG, HI_CFG_DEF_VAL);
  557. }
  558. static int wl12xx_boot(struct wl1271 *wl)
  559. {
  560. int ret;
  561. ret = wl12xx_pre_boot(wl);
  562. if (ret < 0)
  563. goto out;
  564. ret = wlcore_boot_upload_nvs(wl);
  565. if (ret < 0)
  566. goto out;
  567. wl12xx_pre_upload(wl);
  568. ret = wlcore_boot_upload_firmware(wl);
  569. if (ret < 0)
  570. goto out;
  571. ret = wlcore_boot_run_firmware(wl);
  572. if (ret < 0)
  573. goto out;
  574. wl12xx_enable_interrupts(wl);
  575. out:
  576. return ret;
  577. }
  578. static void wl12xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  579. void *buf, size_t len)
  580. {
  581. wl1271_write(wl, cmd_box_addr, buf, len, false);
  582. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_CMD);
  583. }
  584. static void wl12xx_ack_event(struct wl1271 *wl)
  585. {
  586. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL12XX_INTR_TRIG_EVENT_ACK);
  587. }
  588. static u32 wl12xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  589. {
  590. u32 blk_size = WL12XX_TX_HW_BLOCK_SIZE;
  591. u32 align_len = wlcore_calc_packet_alignment(wl, len);
  592. return (align_len + blk_size - 1) / blk_size + spare_blks;
  593. }
  594. static void
  595. wl12xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  596. u32 blks, u32 spare_blks)
  597. {
  598. if (wl->chip.id == CHIP_ID_1283_PG20) {
  599. desc->wl128x_mem.total_mem_blocks = blks;
  600. } else {
  601. desc->wl127x_mem.extra_blocks = spare_blks;
  602. desc->wl127x_mem.total_mem_blocks = blks;
  603. }
  604. }
  605. static void
  606. wl12xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  607. struct sk_buff *skb)
  608. {
  609. u32 aligned_len = wlcore_calc_packet_alignment(wl, skb->len);
  610. if (wl->chip.id == CHIP_ID_1283_PG20) {
  611. desc->wl128x_mem.extra_bytes = aligned_len - skb->len;
  612. desc->length = cpu_to_le16(aligned_len >> 2);
  613. wl1271_debug(DEBUG_TX,
  614. "tx_fill_hdr: hlid: %d len: %d life: %d mem: %d extra: %d",
  615. desc->hlid,
  616. le16_to_cpu(desc->length),
  617. le16_to_cpu(desc->life_time),
  618. desc->wl128x_mem.total_mem_blocks,
  619. desc->wl128x_mem.extra_bytes);
  620. } else {
  621. /* calculate number of padding bytes */
  622. int pad = aligned_len - skb->len;
  623. desc->tx_attr |=
  624. cpu_to_le16(pad << TX_HW_ATTR_OFST_LAST_WORD_PAD);
  625. /* Store the aligned length in terms of words */
  626. desc->length = cpu_to_le16(aligned_len >> 2);
  627. wl1271_debug(DEBUG_TX,
  628. "tx_fill_hdr: pad: %d hlid: %d len: %d life: %d mem: %d",
  629. pad, desc->hlid,
  630. le16_to_cpu(desc->length),
  631. le16_to_cpu(desc->life_time),
  632. desc->wl127x_mem.total_mem_blocks);
  633. }
  634. }
  635. static enum wl_rx_buf_align
  636. wl12xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  637. {
  638. if (rx_desc & RX_BUF_UNALIGNED_PAYLOAD)
  639. return WLCORE_RX_BUF_UNALIGNED;
  640. return WLCORE_RX_BUF_ALIGNED;
  641. }
  642. static u32 wl12xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  643. u32 data_len)
  644. {
  645. struct wl1271_rx_descriptor *desc = rx_data;
  646. /* invalid packet */
  647. if (data_len < sizeof(*desc) ||
  648. data_len < sizeof(*desc) + desc->pad_len)
  649. return 0;
  650. return data_len - sizeof(*desc) - desc->pad_len;
  651. }
  652. static void wl12xx_tx_delayed_compl(struct wl1271 *wl)
  653. {
  654. if (wl->fw_status->tx_results_counter == (wl->tx_results_count & 0xff))
  655. return;
  656. wl1271_tx_complete(wl);
  657. }
  658. static int wl12xx_hw_init(struct wl1271 *wl)
  659. {
  660. int ret;
  661. if (wl->chip.id == CHIP_ID_1283_PG20) {
  662. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE;
  663. ret = wl128x_cmd_general_parms(wl);
  664. if (ret < 0)
  665. goto out;
  666. ret = wl128x_cmd_radio_parms(wl);
  667. if (ret < 0)
  668. goto out;
  669. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN)
  670. /* Enable SDIO padding */
  671. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  672. /* Must be before wl1271_acx_init_mem_config() */
  673. ret = wl1271_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap);
  674. if (ret < 0)
  675. goto out;
  676. } else {
  677. ret = wl1271_cmd_general_parms(wl);
  678. if (ret < 0)
  679. goto out;
  680. ret = wl1271_cmd_radio_parms(wl);
  681. if (ret < 0)
  682. goto out;
  683. ret = wl1271_cmd_ext_radio_parms(wl);
  684. if (ret < 0)
  685. goto out;
  686. }
  687. out:
  688. return ret;
  689. }
  690. static bool wl12xx_mac_in_fuse(struct wl1271 *wl)
  691. {
  692. bool supported = false;
  693. u8 major, minor;
  694. if (wl->chip.id == CHIP_ID_1283_PG20) {
  695. major = WL128X_PG_GET_MAJOR(wl->hw_pg_ver);
  696. minor = WL128X_PG_GET_MINOR(wl->hw_pg_ver);
  697. /* in wl128x we have the MAC address if the PG is >= (2, 1) */
  698. if (major > 2 || (major == 2 && minor >= 1))
  699. supported = true;
  700. } else {
  701. major = WL127X_PG_GET_MAJOR(wl->hw_pg_ver);
  702. minor = WL127X_PG_GET_MINOR(wl->hw_pg_ver);
  703. /* in wl127x we have the MAC address if the PG is >= (3, 1) */
  704. if (major == 3 && minor >= 1)
  705. supported = true;
  706. }
  707. wl1271_debug(DEBUG_PROBE,
  708. "PG Ver major = %d minor = %d, MAC %s present",
  709. major, minor, supported ? "is" : "is not");
  710. return supported;
  711. }
  712. static void wl12xx_get_fuse_mac(struct wl1271 *wl)
  713. {
  714. u32 mac1, mac2;
  715. wlcore_set_partition(wl, &wl->ptable[PART_DRPW]);
  716. mac1 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_1);
  717. mac2 = wl1271_read32(wl, WL12XX_REG_FUSE_BD_ADDR_2);
  718. /* these are the two parts of the BD_ADDR */
  719. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  720. ((mac1 & 0xff000000) >> 24);
  721. wl->fuse_nic_addr = mac1 & 0xffffff;
  722. wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  723. }
  724. static s8 wl12xx_get_pg_ver(struct wl1271 *wl)
  725. {
  726. u32 die_info;
  727. if (wl->chip.id == CHIP_ID_1283_PG20)
  728. die_info = wl12xx_top_reg_read(wl, WL128X_REG_FUSE_DATA_2_1);
  729. else
  730. die_info = wl12xx_top_reg_read(wl, WL127X_REG_FUSE_DATA_2_1);
  731. return (s8) (die_info & PG_VER_MASK) >> PG_VER_OFFSET;
  732. }
  733. static void wl12xx_get_mac(struct wl1271 *wl)
  734. {
  735. if (wl12xx_mac_in_fuse(wl))
  736. wl12xx_get_fuse_mac(wl);
  737. }
  738. static struct wlcore_ops wl12xx_ops = {
  739. .identify_chip = wl12xx_identify_chip,
  740. .boot = wl12xx_boot,
  741. .trigger_cmd = wl12xx_trigger_cmd,
  742. .ack_event = wl12xx_ack_event,
  743. .calc_tx_blocks = wl12xx_calc_tx_blocks,
  744. .set_tx_desc_blocks = wl12xx_set_tx_desc_blocks,
  745. .set_tx_desc_data_len = wl12xx_set_tx_desc_data_len,
  746. .get_rx_buf_align = wl12xx_get_rx_buf_align,
  747. .get_rx_packet_len = wl12xx_get_rx_packet_len,
  748. .tx_immediate_compl = NULL,
  749. .tx_delayed_compl = wl12xx_tx_delayed_compl,
  750. .hw_init = wl12xx_hw_init,
  751. .init_vif = NULL,
  752. .get_pg_ver = wl12xx_get_pg_ver,
  753. .get_mac = wl12xx_get_mac,
  754. };
  755. struct wl12xx_priv {
  756. };
  757. static int __devinit wl12xx_probe(struct platform_device *pdev)
  758. {
  759. struct wl1271 *wl;
  760. struct ieee80211_hw *hw;
  761. struct wl12xx_priv *priv;
  762. hw = wlcore_alloc_hw(sizeof(*priv));
  763. if (IS_ERR(hw)) {
  764. wl1271_error("can't allocate hw");
  765. return PTR_ERR(hw);
  766. }
  767. wl = hw->priv;
  768. wl->ops = &wl12xx_ops;
  769. wl->ptable = wl12xx_ptable;
  770. wl->rtable = wl12xx_rtable;
  771. wl->num_tx_desc = 16;
  772. wl->normal_tx_spare = WL12XX_TX_HW_BLOCK_SPARE_DEFAULT;
  773. wl->gem_tx_spare = WL12XX_TX_HW_BLOCK_GEM_SPARE;
  774. wl->band_rate_to_idx = wl12xx_band_rate_to_idx;
  775. wl->hw_tx_rate_tbl_size = WL12XX_CONF_HW_RXTX_RATE_MAX;
  776. wl->hw_min_ht_rate = WL12XX_CONF_HW_RXTX_RATE_MCS0;
  777. return wlcore_probe(wl, pdev);
  778. }
  779. static const struct platform_device_id wl12xx_id_table[] __devinitconst = {
  780. { "wl12xx", 0 },
  781. { } /* Terminating Entry */
  782. };
  783. MODULE_DEVICE_TABLE(platform, wl12xx_id_table);
  784. static struct platform_driver wl12xx_driver = {
  785. .probe = wl12xx_probe,
  786. .remove = __devexit_p(wlcore_remove),
  787. .id_table = wl12xx_id_table,
  788. .driver = {
  789. .name = "wl12xx_driver",
  790. .owner = THIS_MODULE,
  791. }
  792. };
  793. static int __init wl12xx_init(void)
  794. {
  795. return platform_driver_register(&wl12xx_driver);
  796. }
  797. module_init(wl12xx_init);
  798. static void __exit wl12xx_exit(void)
  799. {
  800. platform_driver_unregister(&wl12xx_driver);
  801. }
  802. module_exit(wl12xx_exit);
  803. MODULE_LICENSE("GPL v2");
  804. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  805. MODULE_FIRMWARE(WL127X_FW_NAME_SINGLE);
  806. MODULE_FIRMWARE(WL127X_FW_NAME_MULTI);
  807. MODULE_FIRMWARE(WL127X_PLT_FW_NAME);
  808. MODULE_FIRMWARE(WL128X_FW_NAME_SINGLE);
  809. MODULE_FIRMWARE(WL128X_FW_NAME_MULTI);
  810. MODULE_FIRMWARE(WL128X_PLT_FW_NAME);