rtc-davinci.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673
  1. /*
  2. * DaVinci Power Management and Real Time Clock Driver for TI platforms
  3. *
  4. * Copyright (C) 2009 Texas Instruments, Inc
  5. *
  6. * Author: Miguel Aguilar <miguel.aguilar@ridgerun.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/init.h>
  24. #include <linux/module.h>
  25. #include <linux/ioport.h>
  26. #include <linux/delay.h>
  27. #include <linux/spinlock.h>
  28. #include <linux/rtc.h>
  29. #include <linux/bcd.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/io.h>
  32. /*
  33. * The DaVinci RTC is a simple RTC with the following
  34. * Sec: 0 - 59 : BCD count
  35. * Min: 0 - 59 : BCD count
  36. * Hour: 0 - 23 : BCD count
  37. * Day: 0 - 0x7FFF(32767) : Binary count ( Over 89 years )
  38. */
  39. /* PRTC interface registers */
  40. #define DAVINCI_PRTCIF_PID 0x00
  41. #define PRTCIF_CTLR 0x04
  42. #define PRTCIF_LDATA 0x08
  43. #define PRTCIF_UDATA 0x0C
  44. #define PRTCIF_INTEN 0x10
  45. #define PRTCIF_INTFLG 0x14
  46. /* PRTCIF_CTLR bit fields */
  47. #define PRTCIF_CTLR_BUSY BIT(31)
  48. #define PRTCIF_CTLR_SIZE BIT(25)
  49. #define PRTCIF_CTLR_DIR BIT(24)
  50. #define PRTCIF_CTLR_BENU_MSB BIT(23)
  51. #define PRTCIF_CTLR_BENU_3RD_BYTE BIT(22)
  52. #define PRTCIF_CTLR_BENU_2ND_BYTE BIT(21)
  53. #define PRTCIF_CTLR_BENU_LSB BIT(20)
  54. #define PRTCIF_CTLR_BENU_MASK (0x00F00000)
  55. #define PRTCIF_CTLR_BENL_MSB BIT(19)
  56. #define PRTCIF_CTLR_BENL_3RD_BYTE BIT(18)
  57. #define PRTCIF_CTLR_BENL_2ND_BYTE BIT(17)
  58. #define PRTCIF_CTLR_BENL_LSB BIT(16)
  59. #define PRTCIF_CTLR_BENL_MASK (0x000F0000)
  60. /* PRTCIF_INTEN bit fields */
  61. #define PRTCIF_INTEN_RTCSS BIT(1)
  62. #define PRTCIF_INTEN_RTCIF BIT(0)
  63. #define PRTCIF_INTEN_MASK (PRTCIF_INTEN_RTCSS \
  64. | PRTCIF_INTEN_RTCIF)
  65. /* PRTCIF_INTFLG bit fields */
  66. #define PRTCIF_INTFLG_RTCSS BIT(1)
  67. #define PRTCIF_INTFLG_RTCIF BIT(0)
  68. #define PRTCIF_INTFLG_MASK (PRTCIF_INTFLG_RTCSS \
  69. | PRTCIF_INTFLG_RTCIF)
  70. /* PRTC subsystem registers */
  71. #define PRTCSS_RTC_INTC_EXTENA1 (0x0C)
  72. #define PRTCSS_RTC_CTRL (0x10)
  73. #define PRTCSS_RTC_WDT (0x11)
  74. #define PRTCSS_RTC_TMR0 (0x12)
  75. #define PRTCSS_RTC_TMR1 (0x13)
  76. #define PRTCSS_RTC_CCTRL (0x14)
  77. #define PRTCSS_RTC_SEC (0x15)
  78. #define PRTCSS_RTC_MIN (0x16)
  79. #define PRTCSS_RTC_HOUR (0x17)
  80. #define PRTCSS_RTC_DAY0 (0x18)
  81. #define PRTCSS_RTC_DAY1 (0x19)
  82. #define PRTCSS_RTC_AMIN (0x1A)
  83. #define PRTCSS_RTC_AHOUR (0x1B)
  84. #define PRTCSS_RTC_ADAY0 (0x1C)
  85. #define PRTCSS_RTC_ADAY1 (0x1D)
  86. #define PRTCSS_RTC_CLKC_CNT (0x20)
  87. /* PRTCSS_RTC_INTC_EXTENA1 */
  88. #define PRTCSS_RTC_INTC_EXTENA1_MASK (0x07)
  89. /* PRTCSS_RTC_CTRL bit fields */
  90. #define PRTCSS_RTC_CTRL_WDTBUS BIT(7)
  91. #define PRTCSS_RTC_CTRL_WEN BIT(6)
  92. #define PRTCSS_RTC_CTRL_WDRT BIT(5)
  93. #define PRTCSS_RTC_CTRL_WDTFLG BIT(4)
  94. #define PRTCSS_RTC_CTRL_TE BIT(3)
  95. #define PRTCSS_RTC_CTRL_TIEN BIT(2)
  96. #define PRTCSS_RTC_CTRL_TMRFLG BIT(1)
  97. #define PRTCSS_RTC_CTRL_TMMD BIT(0)
  98. /* PRTCSS_RTC_CCTRL bit fields */
  99. #define PRTCSS_RTC_CCTRL_CALBUSY BIT(7)
  100. #define PRTCSS_RTC_CCTRL_DAEN BIT(5)
  101. #define PRTCSS_RTC_CCTRL_HAEN BIT(4)
  102. #define PRTCSS_RTC_CCTRL_MAEN BIT(3)
  103. #define PRTCSS_RTC_CCTRL_ALMFLG BIT(2)
  104. #define PRTCSS_RTC_CCTRL_AIEN BIT(1)
  105. #define PRTCSS_RTC_CCTRL_CAEN BIT(0)
  106. static DEFINE_SPINLOCK(davinci_rtc_lock);
  107. struct davinci_rtc {
  108. struct rtc_device *rtc;
  109. void __iomem *base;
  110. resource_size_t pbase;
  111. size_t base_size;
  112. int irq;
  113. };
  114. static inline void rtcif_write(struct davinci_rtc *davinci_rtc,
  115. u32 val, u32 addr)
  116. {
  117. writel(val, davinci_rtc->base + addr);
  118. }
  119. static inline u32 rtcif_read(struct davinci_rtc *davinci_rtc, u32 addr)
  120. {
  121. return readl(davinci_rtc->base + addr);
  122. }
  123. static inline void rtcif_wait(struct davinci_rtc *davinci_rtc)
  124. {
  125. while (rtcif_read(davinci_rtc, PRTCIF_CTLR) & PRTCIF_CTLR_BUSY)
  126. cpu_relax();
  127. }
  128. static inline void rtcss_write(struct davinci_rtc *davinci_rtc,
  129. unsigned long val, u8 addr)
  130. {
  131. rtcif_wait(davinci_rtc);
  132. rtcif_write(davinci_rtc, PRTCIF_CTLR_BENL_LSB | addr, PRTCIF_CTLR);
  133. rtcif_write(davinci_rtc, val, PRTCIF_LDATA);
  134. rtcif_wait(davinci_rtc);
  135. }
  136. static inline u8 rtcss_read(struct davinci_rtc *davinci_rtc, u8 addr)
  137. {
  138. rtcif_wait(davinci_rtc);
  139. rtcif_write(davinci_rtc, PRTCIF_CTLR_DIR | PRTCIF_CTLR_BENL_LSB | addr,
  140. PRTCIF_CTLR);
  141. rtcif_wait(davinci_rtc);
  142. return rtcif_read(davinci_rtc, PRTCIF_LDATA);
  143. }
  144. static inline void davinci_rtcss_calendar_wait(struct davinci_rtc *davinci_rtc)
  145. {
  146. while (rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
  147. PRTCSS_RTC_CCTRL_CALBUSY)
  148. cpu_relax();
  149. }
  150. static irqreturn_t davinci_rtc_interrupt(int irq, void *class_dev)
  151. {
  152. struct davinci_rtc *davinci_rtc = class_dev;
  153. unsigned long events = 0;
  154. u32 irq_flg;
  155. u8 alm_irq, tmr_irq;
  156. u8 rtc_ctrl, rtc_cctrl;
  157. int ret = IRQ_NONE;
  158. irq_flg = rtcif_read(davinci_rtc, PRTCIF_INTFLG) &
  159. PRTCIF_INTFLG_RTCSS;
  160. alm_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL) &
  161. PRTCSS_RTC_CCTRL_ALMFLG;
  162. tmr_irq = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL) &
  163. PRTCSS_RTC_CTRL_TMRFLG;
  164. if (irq_flg) {
  165. if (alm_irq) {
  166. events |= RTC_IRQF | RTC_AF;
  167. rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  168. rtc_cctrl |= PRTCSS_RTC_CCTRL_ALMFLG;
  169. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  170. } else if (tmr_irq) {
  171. events |= RTC_IRQF | RTC_PF;
  172. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  173. rtc_ctrl |= PRTCSS_RTC_CTRL_TMRFLG;
  174. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  175. }
  176. rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS,
  177. PRTCIF_INTFLG);
  178. rtc_update_irq(davinci_rtc->rtc, 1, events);
  179. ret = IRQ_HANDLED;
  180. }
  181. return ret;
  182. }
  183. static int
  184. davinci_rtc_ioctl(struct device *dev, unsigned int cmd, unsigned long arg)
  185. {
  186. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  187. u8 rtc_ctrl;
  188. unsigned long flags;
  189. int ret = 0;
  190. spin_lock_irqsave(&davinci_rtc_lock, flags);
  191. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  192. switch (cmd) {
  193. case RTC_WIE_ON:
  194. rtc_ctrl |= PRTCSS_RTC_CTRL_WEN | PRTCSS_RTC_CTRL_WDTFLG;
  195. break;
  196. case RTC_WIE_OFF:
  197. rtc_ctrl &= ~PRTCSS_RTC_CTRL_WEN;
  198. break;
  199. case RTC_UIE_OFF:
  200. case RTC_UIE_ON:
  201. ret = -ENOTTY;
  202. break;
  203. default:
  204. ret = -ENOIOCTLCMD;
  205. }
  206. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  207. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  208. return ret;
  209. }
  210. static int convertfromdays(u16 days, struct rtc_time *tm)
  211. {
  212. int tmp_days, year, mon;
  213. for (year = 2000;; year++) {
  214. tmp_days = rtc_year_days(1, 12, year);
  215. if (days >= tmp_days)
  216. days -= tmp_days;
  217. else {
  218. for (mon = 0;; mon++) {
  219. tmp_days = rtc_month_days(mon, year);
  220. if (days >= tmp_days) {
  221. days -= tmp_days;
  222. } else {
  223. tm->tm_year = year - 1900;
  224. tm->tm_mon = mon;
  225. tm->tm_mday = days + 1;
  226. break;
  227. }
  228. }
  229. break;
  230. }
  231. }
  232. return 0;
  233. }
  234. static int convert2days(u16 *days, struct rtc_time *tm)
  235. {
  236. int i;
  237. *days = 0;
  238. /* epoch == 1900 */
  239. if (tm->tm_year < 100 || tm->tm_year > 199)
  240. return -EINVAL;
  241. for (i = 2000; i < 1900 + tm->tm_year; i++)
  242. *days += rtc_year_days(1, 12, i);
  243. *days += rtc_year_days(tm->tm_mday, tm->tm_mon, 1900 + tm->tm_year);
  244. return 0;
  245. }
  246. static int davinci_rtc_read_time(struct device *dev, struct rtc_time *tm)
  247. {
  248. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  249. u16 days = 0;
  250. u8 day0, day1;
  251. unsigned long flags;
  252. spin_lock_irqsave(&davinci_rtc_lock, flags);
  253. davinci_rtcss_calendar_wait(davinci_rtc);
  254. tm->tm_sec = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_SEC));
  255. davinci_rtcss_calendar_wait(davinci_rtc);
  256. tm->tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_MIN));
  257. davinci_rtcss_calendar_wait(davinci_rtc);
  258. tm->tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_HOUR));
  259. davinci_rtcss_calendar_wait(davinci_rtc);
  260. day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY0);
  261. davinci_rtcss_calendar_wait(davinci_rtc);
  262. day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_DAY1);
  263. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  264. days |= day1;
  265. days <<= 8;
  266. days |= day0;
  267. if (convertfromdays(days, tm) < 0)
  268. return -EINVAL;
  269. return 0;
  270. }
  271. static int davinci_rtc_set_time(struct device *dev, struct rtc_time *tm)
  272. {
  273. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  274. u16 days;
  275. u8 rtc_cctrl;
  276. unsigned long flags;
  277. if (convert2days(&days, tm) < 0)
  278. return -EINVAL;
  279. spin_lock_irqsave(&davinci_rtc_lock, flags);
  280. davinci_rtcss_calendar_wait(davinci_rtc);
  281. rtcss_write(davinci_rtc, bin2bcd(tm->tm_sec), PRTCSS_RTC_SEC);
  282. davinci_rtcss_calendar_wait(davinci_rtc);
  283. rtcss_write(davinci_rtc, bin2bcd(tm->tm_min), PRTCSS_RTC_MIN);
  284. davinci_rtcss_calendar_wait(davinci_rtc);
  285. rtcss_write(davinci_rtc, bin2bcd(tm->tm_hour), PRTCSS_RTC_HOUR);
  286. davinci_rtcss_calendar_wait(davinci_rtc);
  287. rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_DAY0);
  288. davinci_rtcss_calendar_wait(davinci_rtc);
  289. rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_DAY1);
  290. rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  291. rtc_cctrl |= PRTCSS_RTC_CCTRL_CAEN;
  292. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  293. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  294. return 0;
  295. }
  296. static int davinci_rtc_alarm_irq_enable(struct device *dev,
  297. unsigned int enabled)
  298. {
  299. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  300. unsigned long flags;
  301. u8 rtc_cctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CCTRL);
  302. spin_lock_irqsave(&davinci_rtc_lock, flags);
  303. if (enabled)
  304. rtc_cctrl |= PRTCSS_RTC_CCTRL_DAEN |
  305. PRTCSS_RTC_CCTRL_HAEN |
  306. PRTCSS_RTC_CCTRL_MAEN |
  307. PRTCSS_RTC_CCTRL_ALMFLG |
  308. PRTCSS_RTC_CCTRL_AIEN;
  309. else
  310. rtc_cctrl &= ~PRTCSS_RTC_CCTRL_AIEN;
  311. davinci_rtcss_calendar_wait(davinci_rtc);
  312. rtcss_write(davinci_rtc, rtc_cctrl, PRTCSS_RTC_CCTRL);
  313. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  314. return 0;
  315. }
  316. static int davinci_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alm)
  317. {
  318. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  319. u16 days = 0;
  320. u8 day0, day1;
  321. unsigned long flags;
  322. spin_lock_irqsave(&davinci_rtc_lock, flags);
  323. davinci_rtcss_calendar_wait(davinci_rtc);
  324. alm->time.tm_min = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AMIN));
  325. davinci_rtcss_calendar_wait(davinci_rtc);
  326. alm->time.tm_hour = bcd2bin(rtcss_read(davinci_rtc, PRTCSS_RTC_AHOUR));
  327. davinci_rtcss_calendar_wait(davinci_rtc);
  328. day0 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY0);
  329. davinci_rtcss_calendar_wait(davinci_rtc);
  330. day1 = rtcss_read(davinci_rtc, PRTCSS_RTC_ADAY1);
  331. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  332. days |= day1;
  333. days <<= 8;
  334. days |= day0;
  335. if (convertfromdays(days, &alm->time) < 0)
  336. return -EINVAL;
  337. alm->pending = !!(rtcss_read(davinci_rtc,
  338. PRTCSS_RTC_CCTRL) &
  339. PRTCSS_RTC_CCTRL_AIEN);
  340. alm->enabled = alm->pending && device_may_wakeup(dev);
  341. return 0;
  342. }
  343. static int davinci_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alm)
  344. {
  345. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  346. unsigned long flags;
  347. u16 days;
  348. if (alm->time.tm_mday <= 0 && alm->time.tm_mon < 0
  349. && alm->time.tm_year < 0) {
  350. struct rtc_time tm;
  351. unsigned long now, then;
  352. davinci_rtc_read_time(dev, &tm);
  353. rtc_tm_to_time(&tm, &now);
  354. alm->time.tm_mday = tm.tm_mday;
  355. alm->time.tm_mon = tm.tm_mon;
  356. alm->time.tm_year = tm.tm_year;
  357. rtc_tm_to_time(&alm->time, &then);
  358. if (then < now) {
  359. rtc_time_to_tm(now + 24 * 60 * 60, &tm);
  360. alm->time.tm_mday = tm.tm_mday;
  361. alm->time.tm_mon = tm.tm_mon;
  362. alm->time.tm_year = tm.tm_year;
  363. }
  364. }
  365. if (convert2days(&days, &alm->time) < 0)
  366. return -EINVAL;
  367. spin_lock_irqsave(&davinci_rtc_lock, flags);
  368. davinci_rtcss_calendar_wait(davinci_rtc);
  369. rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_min), PRTCSS_RTC_AMIN);
  370. davinci_rtcss_calendar_wait(davinci_rtc);
  371. rtcss_write(davinci_rtc, bin2bcd(alm->time.tm_hour), PRTCSS_RTC_AHOUR);
  372. davinci_rtcss_calendar_wait(davinci_rtc);
  373. rtcss_write(davinci_rtc, days & 0xFF, PRTCSS_RTC_ADAY0);
  374. davinci_rtcss_calendar_wait(davinci_rtc);
  375. rtcss_write(davinci_rtc, (days & 0xFF00) >> 8, PRTCSS_RTC_ADAY1);
  376. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  377. return 0;
  378. }
  379. static int davinci_rtc_irq_set_state(struct device *dev, int enabled)
  380. {
  381. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  382. unsigned long flags;
  383. u8 rtc_ctrl;
  384. spin_lock_irqsave(&davinci_rtc_lock, flags);
  385. rtc_ctrl = rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL);
  386. if (enabled) {
  387. while (rtcss_read(davinci_rtc, PRTCSS_RTC_CTRL)
  388. & PRTCSS_RTC_CTRL_WDTBUS)
  389. cpu_relax();
  390. rtc_ctrl |= PRTCSS_RTC_CTRL_TE;
  391. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  392. rtcss_write(davinci_rtc, 0x0, PRTCSS_RTC_CLKC_CNT);
  393. rtc_ctrl |= PRTCSS_RTC_CTRL_TIEN |
  394. PRTCSS_RTC_CTRL_TMMD |
  395. PRTCSS_RTC_CTRL_TMRFLG;
  396. } else
  397. rtc_ctrl &= ~PRTCSS_RTC_CTRL_TIEN;
  398. rtcss_write(davinci_rtc, rtc_ctrl, PRTCSS_RTC_CTRL);
  399. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  400. return 0;
  401. }
  402. static int davinci_rtc_irq_set_freq(struct device *dev, int freq)
  403. {
  404. struct davinci_rtc *davinci_rtc = dev_get_drvdata(dev);
  405. unsigned long flags;
  406. u16 tmr_counter = (0x8000 >> (ffs(freq) - 1));
  407. spin_lock_irqsave(&davinci_rtc_lock, flags);
  408. rtcss_write(davinci_rtc, tmr_counter & 0xFF, PRTCSS_RTC_TMR0);
  409. rtcss_write(davinci_rtc, (tmr_counter & 0xFF00) >> 8, PRTCSS_RTC_TMR1);
  410. spin_unlock_irqrestore(&davinci_rtc_lock, flags);
  411. return 0;
  412. }
  413. static struct rtc_class_ops davinci_rtc_ops = {
  414. .ioctl = davinci_rtc_ioctl,
  415. .read_time = davinci_rtc_read_time,
  416. .set_time = davinci_rtc_set_time,
  417. .alarm_irq_enable = davinci_rtc_alarm_irq_enable,
  418. .read_alarm = davinci_rtc_read_alarm,
  419. .set_alarm = davinci_rtc_set_alarm,
  420. .irq_set_state = davinci_rtc_irq_set_state,
  421. .irq_set_freq = davinci_rtc_irq_set_freq,
  422. };
  423. static int __init davinci_rtc_probe(struct platform_device *pdev)
  424. {
  425. struct device *dev = &pdev->dev;
  426. struct davinci_rtc *davinci_rtc;
  427. struct resource *res, *mem;
  428. int ret = 0;
  429. davinci_rtc = kzalloc(sizeof(struct davinci_rtc), GFP_KERNEL);
  430. if (!davinci_rtc) {
  431. dev_dbg(dev, "could not allocate memory for private data\n");
  432. return -ENOMEM;
  433. }
  434. davinci_rtc->irq = platform_get_irq(pdev, 0);
  435. if (davinci_rtc->irq < 0) {
  436. dev_err(dev, "no RTC irq\n");
  437. ret = davinci_rtc->irq;
  438. goto fail1;
  439. }
  440. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  441. if (!res) {
  442. dev_err(dev, "no mem resource\n");
  443. ret = -EINVAL;
  444. goto fail1;
  445. }
  446. davinci_rtc->pbase = res->start;
  447. davinci_rtc->base_size = resource_size(res);
  448. mem = request_mem_region(davinci_rtc->pbase, davinci_rtc->base_size,
  449. pdev->name);
  450. if (!mem) {
  451. dev_err(dev, "RTC registers at %08x are not free\n",
  452. davinci_rtc->pbase);
  453. ret = -EBUSY;
  454. goto fail1;
  455. }
  456. davinci_rtc->base = ioremap(davinci_rtc->pbase, davinci_rtc->base_size);
  457. if (!davinci_rtc->base) {
  458. dev_err(dev, "unable to ioremap MEM resource\n");
  459. ret = -ENOMEM;
  460. goto fail2;
  461. }
  462. davinci_rtc->rtc = rtc_device_register(pdev->name, &pdev->dev,
  463. &davinci_rtc_ops, THIS_MODULE);
  464. if (IS_ERR(davinci_rtc->rtc)) {
  465. dev_err(dev, "unable to register RTC device, err %ld\n",
  466. PTR_ERR(davinci_rtc->rtc));
  467. goto fail3;
  468. }
  469. rtcif_write(davinci_rtc, PRTCIF_INTFLG_RTCSS, PRTCIF_INTFLG);
  470. rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
  471. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_INTC_EXTENA1);
  472. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CTRL);
  473. rtcss_write(davinci_rtc, 0, PRTCSS_RTC_CCTRL);
  474. ret = request_irq(davinci_rtc->irq, davinci_rtc_interrupt,
  475. IRQF_DISABLED, "davinci_rtc", davinci_rtc);
  476. if (ret < 0) {
  477. dev_err(dev, "unable to register davinci RTC interrupt\n");
  478. goto fail4;
  479. }
  480. /* Enable interrupts */
  481. rtcif_write(davinci_rtc, PRTCIF_INTEN_RTCSS, PRTCIF_INTEN);
  482. rtcss_write(davinci_rtc, PRTCSS_RTC_INTC_EXTENA1_MASK,
  483. PRTCSS_RTC_INTC_EXTENA1);
  484. rtcss_write(davinci_rtc, PRTCSS_RTC_CCTRL_CAEN, PRTCSS_RTC_CCTRL);
  485. platform_set_drvdata(pdev, davinci_rtc);
  486. device_init_wakeup(&pdev->dev, 0);
  487. return 0;
  488. fail4:
  489. rtc_device_unregister(davinci_rtc->rtc);
  490. fail3:
  491. iounmap(davinci_rtc->base);
  492. fail2:
  493. release_mem_region(davinci_rtc->pbase, davinci_rtc->base_size);
  494. fail1:
  495. kfree(davinci_rtc);
  496. return ret;
  497. }
  498. static int __devexit davinci_rtc_remove(struct platform_device *pdev)
  499. {
  500. struct davinci_rtc *davinci_rtc = platform_get_drvdata(pdev);
  501. device_init_wakeup(&pdev->dev, 0);
  502. rtcif_write(davinci_rtc, 0, PRTCIF_INTEN);
  503. free_irq(davinci_rtc->irq, davinci_rtc);
  504. rtc_device_unregister(davinci_rtc->rtc);
  505. iounmap(davinci_rtc->base);
  506. release_mem_region(davinci_rtc->pbase, davinci_rtc->base_size);
  507. platform_set_drvdata(pdev, NULL);
  508. kfree(davinci_rtc);
  509. return 0;
  510. }
  511. static struct platform_driver davinci_rtc_driver = {
  512. .probe = davinci_rtc_probe,
  513. .remove = __devexit_p(davinci_rtc_remove),
  514. .driver = {
  515. .name = "rtc_davinci",
  516. .owner = THIS_MODULE,
  517. },
  518. };
  519. static int __init rtc_init(void)
  520. {
  521. return platform_driver_probe(&davinci_rtc_driver, davinci_rtc_probe);
  522. }
  523. module_init(rtc_init);
  524. static void __exit rtc_exit(void)
  525. {
  526. platform_driver_unregister(&davinci_rtc_driver);
  527. }
  528. module_exit(rtc_exit);
  529. MODULE_AUTHOR("Miguel Aguilar <miguel.aguilar@ridgerun.com>");
  530. MODULE_DESCRIPTION("Texas Instruments DaVinci PRTC Driver");
  531. MODULE_LICENSE("GPL");