i915_debugfs.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. };
  44. static const char *yesno(int v)
  45. {
  46. return v ? "yes" : "no";
  47. }
  48. static int i915_capabilities(struct seq_file *m, void *data)
  49. {
  50. struct drm_info_node *node = (struct drm_info_node *) m->private;
  51. struct drm_device *dev = node->minor->dev;
  52. const struct intel_device_info *info = INTEL_INFO(dev);
  53. seq_printf(m, "gen: %d\n", info->gen);
  54. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  55. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. #define SEP_SEMICOLON ;
  57. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  58. #undef PRINT_FLAG
  59. #undef SEP_SEMICOLON
  60. return 0;
  61. }
  62. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  63. {
  64. if (obj->user_pin_count > 0)
  65. return "P";
  66. else if (obj->pin_count > 0)
  67. return "p";
  68. else
  69. return " ";
  70. }
  71. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  72. {
  73. switch (obj->tiling_mode) {
  74. default:
  75. case I915_TILING_NONE: return " ";
  76. case I915_TILING_X: return "X";
  77. case I915_TILING_Y: return "Y";
  78. }
  79. }
  80. static void
  81. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  82. {
  83. seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  84. &obj->base,
  85. get_pin_flag(obj),
  86. get_tiling_flag(obj),
  87. obj->base.size / 1024,
  88. obj->base.read_domains,
  89. obj->base.write_domain,
  90. obj->last_read_seqno,
  91. obj->last_write_seqno,
  92. obj->last_fenced_seqno,
  93. i915_cache_level_str(obj->cache_level),
  94. obj->dirty ? " dirty" : "",
  95. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  96. if (obj->base.name)
  97. seq_printf(m, " (name: %d)", obj->base.name);
  98. if (obj->pin_count)
  99. seq_printf(m, " (pinned x %d)", obj->pin_count);
  100. if (obj->fence_reg != I915_FENCE_REG_NONE)
  101. seq_printf(m, " (fence: %d)", obj->fence_reg);
  102. if (i915_gem_obj_ggtt_bound(obj))
  103. seq_printf(m, " (gtt offset: %08lx, size: %08x)",
  104. i915_gem_obj_ggtt_offset(obj), (unsigned int)i915_gem_obj_ggtt_size(obj));
  105. if (obj->stolen)
  106. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  107. if (obj->pin_mappable || obj->fault_mappable) {
  108. char s[3], *t = s;
  109. if (obj->pin_mappable)
  110. *t++ = 'p';
  111. if (obj->fault_mappable)
  112. *t++ = 'f';
  113. *t = '\0';
  114. seq_printf(m, " (%s mappable)", s);
  115. }
  116. if (obj->ring != NULL)
  117. seq_printf(m, " (%s)", obj->ring->name);
  118. }
  119. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  120. {
  121. struct drm_info_node *node = (struct drm_info_node *) m->private;
  122. uintptr_t list = (uintptr_t) node->info_ent->data;
  123. struct list_head *head;
  124. struct drm_device *dev = node->minor->dev;
  125. struct drm_i915_private *dev_priv = dev->dev_private;
  126. struct i915_address_space *vm = &dev_priv->gtt.base;
  127. struct drm_i915_gem_object *obj;
  128. size_t total_obj_size, total_gtt_size;
  129. int count, ret;
  130. ret = mutex_lock_interruptible(&dev->struct_mutex);
  131. if (ret)
  132. return ret;
  133. switch (list) {
  134. case ACTIVE_LIST:
  135. seq_puts(m, "Active:\n");
  136. head = &vm->active_list;
  137. break;
  138. case INACTIVE_LIST:
  139. seq_puts(m, "Inactive:\n");
  140. head = &vm->inactive_list;
  141. break;
  142. default:
  143. mutex_unlock(&dev->struct_mutex);
  144. return -EINVAL;
  145. }
  146. total_obj_size = total_gtt_size = count = 0;
  147. list_for_each_entry(obj, head, mm_list) {
  148. seq_puts(m, " ");
  149. describe_obj(m, obj);
  150. seq_putc(m, '\n');
  151. total_obj_size += obj->base.size;
  152. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  153. count++;
  154. }
  155. mutex_unlock(&dev->struct_mutex);
  156. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  157. count, total_obj_size, total_gtt_size);
  158. return 0;
  159. }
  160. #define count_objects(list, member) do { \
  161. list_for_each_entry(obj, list, member) { \
  162. size += i915_gem_obj_ggtt_size(obj); \
  163. ++count; \
  164. if (obj->map_and_fenceable) { \
  165. mappable_size += i915_gem_obj_ggtt_size(obj); \
  166. ++mappable_count; \
  167. } \
  168. } \
  169. } while (0)
  170. struct file_stats {
  171. int count;
  172. size_t total, active, inactive, unbound;
  173. };
  174. static int per_file_stats(int id, void *ptr, void *data)
  175. {
  176. struct drm_i915_gem_object *obj = ptr;
  177. struct file_stats *stats = data;
  178. stats->count++;
  179. stats->total += obj->base.size;
  180. if (i915_gem_obj_ggtt_bound(obj)) {
  181. if (!list_empty(&obj->ring_list))
  182. stats->active += obj->base.size;
  183. else
  184. stats->inactive += obj->base.size;
  185. } else {
  186. if (!list_empty(&obj->global_list))
  187. stats->unbound += obj->base.size;
  188. }
  189. return 0;
  190. }
  191. static int i915_gem_object_info(struct seq_file *m, void *data)
  192. {
  193. struct drm_info_node *node = (struct drm_info_node *) m->private;
  194. struct drm_device *dev = node->minor->dev;
  195. struct drm_i915_private *dev_priv = dev->dev_private;
  196. u32 count, mappable_count, purgeable_count;
  197. size_t size, mappable_size, purgeable_size;
  198. struct drm_i915_gem_object *obj;
  199. struct i915_address_space *vm = &dev_priv->gtt.base;
  200. struct drm_file *file;
  201. int ret;
  202. ret = mutex_lock_interruptible(&dev->struct_mutex);
  203. if (ret)
  204. return ret;
  205. seq_printf(m, "%u objects, %zu bytes\n",
  206. dev_priv->mm.object_count,
  207. dev_priv->mm.object_memory);
  208. size = count = mappable_size = mappable_count = 0;
  209. count_objects(&dev_priv->mm.bound_list, global_list);
  210. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  211. count, mappable_count, size, mappable_size);
  212. size = count = mappable_size = mappable_count = 0;
  213. count_objects(&vm->active_list, mm_list);
  214. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  215. count, mappable_count, size, mappable_size);
  216. size = count = mappable_size = mappable_count = 0;
  217. count_objects(&vm->inactive_list, mm_list);
  218. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  219. count, mappable_count, size, mappable_size);
  220. size = count = purgeable_size = purgeable_count = 0;
  221. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  222. size += obj->base.size, ++count;
  223. if (obj->madv == I915_MADV_DONTNEED)
  224. purgeable_size += obj->base.size, ++purgeable_count;
  225. }
  226. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  227. size = count = mappable_size = mappable_count = 0;
  228. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  229. if (obj->fault_mappable) {
  230. size += i915_gem_obj_ggtt_size(obj);
  231. ++count;
  232. }
  233. if (obj->pin_mappable) {
  234. mappable_size += i915_gem_obj_ggtt_size(obj);
  235. ++mappable_count;
  236. }
  237. if (obj->madv == I915_MADV_DONTNEED) {
  238. purgeable_size += obj->base.size;
  239. ++purgeable_count;
  240. }
  241. }
  242. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  243. purgeable_count, purgeable_size);
  244. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  245. mappable_count, mappable_size);
  246. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  247. count, size);
  248. seq_printf(m, "%zu [%lu] gtt total\n",
  249. dev_priv->gtt.base.total,
  250. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  251. seq_putc(m, '\n');
  252. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  253. struct file_stats stats;
  254. memset(&stats, 0, sizeof(stats));
  255. idr_for_each(&file->object_idr, per_file_stats, &stats);
  256. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  257. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  258. stats.count,
  259. stats.total,
  260. stats.active,
  261. stats.inactive,
  262. stats.unbound);
  263. }
  264. mutex_unlock(&dev->struct_mutex);
  265. return 0;
  266. }
  267. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  268. {
  269. struct drm_info_node *node = (struct drm_info_node *) m->private;
  270. struct drm_device *dev = node->minor->dev;
  271. uintptr_t list = (uintptr_t) node->info_ent->data;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. struct drm_i915_gem_object *obj;
  274. size_t total_obj_size, total_gtt_size;
  275. int count, ret;
  276. ret = mutex_lock_interruptible(&dev->struct_mutex);
  277. if (ret)
  278. return ret;
  279. total_obj_size = total_gtt_size = count = 0;
  280. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  281. if (list == PINNED_LIST && obj->pin_count == 0)
  282. continue;
  283. seq_puts(m, " ");
  284. describe_obj(m, obj);
  285. seq_putc(m, '\n');
  286. total_obj_size += obj->base.size;
  287. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  288. count++;
  289. }
  290. mutex_unlock(&dev->struct_mutex);
  291. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  292. count, total_obj_size, total_gtt_size);
  293. return 0;
  294. }
  295. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  296. {
  297. struct drm_info_node *node = (struct drm_info_node *) m->private;
  298. struct drm_device *dev = node->minor->dev;
  299. unsigned long flags;
  300. struct intel_crtc *crtc;
  301. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  302. const char pipe = pipe_name(crtc->pipe);
  303. const char plane = plane_name(crtc->plane);
  304. struct intel_unpin_work *work;
  305. spin_lock_irqsave(&dev->event_lock, flags);
  306. work = crtc->unpin_work;
  307. if (work == NULL) {
  308. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  309. pipe, plane);
  310. } else {
  311. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  312. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  313. pipe, plane);
  314. } else {
  315. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  316. pipe, plane);
  317. }
  318. if (work->enable_stall_check)
  319. seq_puts(m, "Stall check enabled, ");
  320. else
  321. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  322. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  323. if (work->old_fb_obj) {
  324. struct drm_i915_gem_object *obj = work->old_fb_obj;
  325. if (obj)
  326. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  327. i915_gem_obj_ggtt_offset(obj));
  328. }
  329. if (work->pending_flip_obj) {
  330. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  331. if (obj)
  332. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  333. i915_gem_obj_ggtt_offset(obj));
  334. }
  335. }
  336. spin_unlock_irqrestore(&dev->event_lock, flags);
  337. }
  338. return 0;
  339. }
  340. static int i915_gem_request_info(struct seq_file *m, void *data)
  341. {
  342. struct drm_info_node *node = (struct drm_info_node *) m->private;
  343. struct drm_device *dev = node->minor->dev;
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. struct intel_ring_buffer *ring;
  346. struct drm_i915_gem_request *gem_request;
  347. int ret, count, i;
  348. ret = mutex_lock_interruptible(&dev->struct_mutex);
  349. if (ret)
  350. return ret;
  351. count = 0;
  352. for_each_ring(ring, dev_priv, i) {
  353. if (list_empty(&ring->request_list))
  354. continue;
  355. seq_printf(m, "%s requests:\n", ring->name);
  356. list_for_each_entry(gem_request,
  357. &ring->request_list,
  358. list) {
  359. seq_printf(m, " %d @ %d\n",
  360. gem_request->seqno,
  361. (int) (jiffies - gem_request->emitted_jiffies));
  362. }
  363. count++;
  364. }
  365. mutex_unlock(&dev->struct_mutex);
  366. if (count == 0)
  367. seq_puts(m, "No requests\n");
  368. return 0;
  369. }
  370. static void i915_ring_seqno_info(struct seq_file *m,
  371. struct intel_ring_buffer *ring)
  372. {
  373. if (ring->get_seqno) {
  374. seq_printf(m, "Current sequence (%s): %u\n",
  375. ring->name, ring->get_seqno(ring, false));
  376. }
  377. }
  378. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  379. {
  380. struct drm_info_node *node = (struct drm_info_node *) m->private;
  381. struct drm_device *dev = node->minor->dev;
  382. drm_i915_private_t *dev_priv = dev->dev_private;
  383. struct intel_ring_buffer *ring;
  384. int ret, i;
  385. ret = mutex_lock_interruptible(&dev->struct_mutex);
  386. if (ret)
  387. return ret;
  388. for_each_ring(ring, dev_priv, i)
  389. i915_ring_seqno_info(m, ring);
  390. mutex_unlock(&dev->struct_mutex);
  391. return 0;
  392. }
  393. static int i915_interrupt_info(struct seq_file *m, void *data)
  394. {
  395. struct drm_info_node *node = (struct drm_info_node *) m->private;
  396. struct drm_device *dev = node->minor->dev;
  397. drm_i915_private_t *dev_priv = dev->dev_private;
  398. struct intel_ring_buffer *ring;
  399. int ret, i, pipe;
  400. ret = mutex_lock_interruptible(&dev->struct_mutex);
  401. if (ret)
  402. return ret;
  403. if (IS_VALLEYVIEW(dev)) {
  404. seq_printf(m, "Display IER:\t%08x\n",
  405. I915_READ(VLV_IER));
  406. seq_printf(m, "Display IIR:\t%08x\n",
  407. I915_READ(VLV_IIR));
  408. seq_printf(m, "Display IIR_RW:\t%08x\n",
  409. I915_READ(VLV_IIR_RW));
  410. seq_printf(m, "Display IMR:\t%08x\n",
  411. I915_READ(VLV_IMR));
  412. for_each_pipe(pipe)
  413. seq_printf(m, "Pipe %c stat:\t%08x\n",
  414. pipe_name(pipe),
  415. I915_READ(PIPESTAT(pipe)));
  416. seq_printf(m, "Master IER:\t%08x\n",
  417. I915_READ(VLV_MASTER_IER));
  418. seq_printf(m, "Render IER:\t%08x\n",
  419. I915_READ(GTIER));
  420. seq_printf(m, "Render IIR:\t%08x\n",
  421. I915_READ(GTIIR));
  422. seq_printf(m, "Render IMR:\t%08x\n",
  423. I915_READ(GTIMR));
  424. seq_printf(m, "PM IER:\t\t%08x\n",
  425. I915_READ(GEN6_PMIER));
  426. seq_printf(m, "PM IIR:\t\t%08x\n",
  427. I915_READ(GEN6_PMIIR));
  428. seq_printf(m, "PM IMR:\t\t%08x\n",
  429. I915_READ(GEN6_PMIMR));
  430. seq_printf(m, "Port hotplug:\t%08x\n",
  431. I915_READ(PORT_HOTPLUG_EN));
  432. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  433. I915_READ(VLV_DPFLIPSTAT));
  434. seq_printf(m, "DPINVGTT:\t%08x\n",
  435. I915_READ(DPINVGTT));
  436. } else if (!HAS_PCH_SPLIT(dev)) {
  437. seq_printf(m, "Interrupt enable: %08x\n",
  438. I915_READ(IER));
  439. seq_printf(m, "Interrupt identity: %08x\n",
  440. I915_READ(IIR));
  441. seq_printf(m, "Interrupt mask: %08x\n",
  442. I915_READ(IMR));
  443. for_each_pipe(pipe)
  444. seq_printf(m, "Pipe %c stat: %08x\n",
  445. pipe_name(pipe),
  446. I915_READ(PIPESTAT(pipe)));
  447. } else {
  448. seq_printf(m, "North Display Interrupt enable: %08x\n",
  449. I915_READ(DEIER));
  450. seq_printf(m, "North Display Interrupt identity: %08x\n",
  451. I915_READ(DEIIR));
  452. seq_printf(m, "North Display Interrupt mask: %08x\n",
  453. I915_READ(DEIMR));
  454. seq_printf(m, "South Display Interrupt enable: %08x\n",
  455. I915_READ(SDEIER));
  456. seq_printf(m, "South Display Interrupt identity: %08x\n",
  457. I915_READ(SDEIIR));
  458. seq_printf(m, "South Display Interrupt mask: %08x\n",
  459. I915_READ(SDEIMR));
  460. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  461. I915_READ(GTIER));
  462. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  463. I915_READ(GTIIR));
  464. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  465. I915_READ(GTIMR));
  466. }
  467. seq_printf(m, "Interrupts received: %d\n",
  468. atomic_read(&dev_priv->irq_received));
  469. for_each_ring(ring, dev_priv, i) {
  470. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  471. seq_printf(m,
  472. "Graphics Interrupt mask (%s): %08x\n",
  473. ring->name, I915_READ_IMR(ring));
  474. }
  475. i915_ring_seqno_info(m, ring);
  476. }
  477. mutex_unlock(&dev->struct_mutex);
  478. return 0;
  479. }
  480. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  481. {
  482. struct drm_info_node *node = (struct drm_info_node *) m->private;
  483. struct drm_device *dev = node->minor->dev;
  484. drm_i915_private_t *dev_priv = dev->dev_private;
  485. int i, ret;
  486. ret = mutex_lock_interruptible(&dev->struct_mutex);
  487. if (ret)
  488. return ret;
  489. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  490. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  491. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  492. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  493. seq_printf(m, "Fence %d, pin count = %d, object = ",
  494. i, dev_priv->fence_regs[i].pin_count);
  495. if (obj == NULL)
  496. seq_puts(m, "unused");
  497. else
  498. describe_obj(m, obj);
  499. seq_putc(m, '\n');
  500. }
  501. mutex_unlock(&dev->struct_mutex);
  502. return 0;
  503. }
  504. static int i915_hws_info(struct seq_file *m, void *data)
  505. {
  506. struct drm_info_node *node = (struct drm_info_node *) m->private;
  507. struct drm_device *dev = node->minor->dev;
  508. drm_i915_private_t *dev_priv = dev->dev_private;
  509. struct intel_ring_buffer *ring;
  510. const u32 *hws;
  511. int i;
  512. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  513. hws = ring->status_page.page_addr;
  514. if (hws == NULL)
  515. return 0;
  516. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  517. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  518. i * 4,
  519. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  520. }
  521. return 0;
  522. }
  523. static ssize_t
  524. i915_error_state_write(struct file *filp,
  525. const char __user *ubuf,
  526. size_t cnt,
  527. loff_t *ppos)
  528. {
  529. struct i915_error_state_file_priv *error_priv = filp->private_data;
  530. struct drm_device *dev = error_priv->dev;
  531. int ret;
  532. DRM_DEBUG_DRIVER("Resetting error state\n");
  533. ret = mutex_lock_interruptible(&dev->struct_mutex);
  534. if (ret)
  535. return ret;
  536. i915_destroy_error_state(dev);
  537. mutex_unlock(&dev->struct_mutex);
  538. return cnt;
  539. }
  540. static int i915_error_state_open(struct inode *inode, struct file *file)
  541. {
  542. struct drm_device *dev = inode->i_private;
  543. struct i915_error_state_file_priv *error_priv;
  544. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  545. if (!error_priv)
  546. return -ENOMEM;
  547. error_priv->dev = dev;
  548. i915_error_state_get(dev, error_priv);
  549. file->private_data = error_priv;
  550. return 0;
  551. }
  552. static int i915_error_state_release(struct inode *inode, struct file *file)
  553. {
  554. struct i915_error_state_file_priv *error_priv = file->private_data;
  555. i915_error_state_put(error_priv);
  556. kfree(error_priv);
  557. return 0;
  558. }
  559. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  560. size_t count, loff_t *pos)
  561. {
  562. struct i915_error_state_file_priv *error_priv = file->private_data;
  563. struct drm_i915_error_state_buf error_str;
  564. loff_t tmp_pos = 0;
  565. ssize_t ret_count = 0;
  566. int ret;
  567. ret = i915_error_state_buf_init(&error_str, count, *pos);
  568. if (ret)
  569. return ret;
  570. ret = i915_error_state_to_str(&error_str, error_priv);
  571. if (ret)
  572. goto out;
  573. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  574. error_str.buf,
  575. error_str.bytes);
  576. if (ret_count < 0)
  577. ret = ret_count;
  578. else
  579. *pos = error_str.start + ret_count;
  580. out:
  581. i915_error_state_buf_release(&error_str);
  582. return ret ?: ret_count;
  583. }
  584. static const struct file_operations i915_error_state_fops = {
  585. .owner = THIS_MODULE,
  586. .open = i915_error_state_open,
  587. .read = i915_error_state_read,
  588. .write = i915_error_state_write,
  589. .llseek = default_llseek,
  590. .release = i915_error_state_release,
  591. };
  592. static int
  593. i915_next_seqno_get(void *data, u64 *val)
  594. {
  595. struct drm_device *dev = data;
  596. drm_i915_private_t *dev_priv = dev->dev_private;
  597. int ret;
  598. ret = mutex_lock_interruptible(&dev->struct_mutex);
  599. if (ret)
  600. return ret;
  601. *val = dev_priv->next_seqno;
  602. mutex_unlock(&dev->struct_mutex);
  603. return 0;
  604. }
  605. static int
  606. i915_next_seqno_set(void *data, u64 val)
  607. {
  608. struct drm_device *dev = data;
  609. int ret;
  610. ret = mutex_lock_interruptible(&dev->struct_mutex);
  611. if (ret)
  612. return ret;
  613. ret = i915_gem_set_seqno(dev, val);
  614. mutex_unlock(&dev->struct_mutex);
  615. return ret;
  616. }
  617. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  618. i915_next_seqno_get, i915_next_seqno_set,
  619. "0x%llx\n");
  620. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  621. {
  622. struct drm_info_node *node = (struct drm_info_node *) m->private;
  623. struct drm_device *dev = node->minor->dev;
  624. drm_i915_private_t *dev_priv = dev->dev_private;
  625. u16 crstanddelay;
  626. int ret;
  627. ret = mutex_lock_interruptible(&dev->struct_mutex);
  628. if (ret)
  629. return ret;
  630. crstanddelay = I915_READ16(CRSTANDVID);
  631. mutex_unlock(&dev->struct_mutex);
  632. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  633. return 0;
  634. }
  635. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  636. {
  637. struct drm_info_node *node = (struct drm_info_node *) m->private;
  638. struct drm_device *dev = node->minor->dev;
  639. drm_i915_private_t *dev_priv = dev->dev_private;
  640. int ret;
  641. if (IS_GEN5(dev)) {
  642. u16 rgvswctl = I915_READ16(MEMSWCTL);
  643. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  644. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  645. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  646. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  647. MEMSTAT_VID_SHIFT);
  648. seq_printf(m, "Current P-state: %d\n",
  649. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  650. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  651. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  652. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  653. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  654. u32 rpstat, cagf;
  655. u32 rpupei, rpcurup, rpprevup;
  656. u32 rpdownei, rpcurdown, rpprevdown;
  657. int max_freq;
  658. /* RPSTAT1 is in the GT power well */
  659. ret = mutex_lock_interruptible(&dev->struct_mutex);
  660. if (ret)
  661. return ret;
  662. gen6_gt_force_wake_get(dev_priv);
  663. rpstat = I915_READ(GEN6_RPSTAT1);
  664. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  665. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  666. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  667. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  668. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  669. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  670. if (IS_HASWELL(dev))
  671. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  672. else
  673. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  674. cagf *= GT_FREQUENCY_MULTIPLIER;
  675. gen6_gt_force_wake_put(dev_priv);
  676. mutex_unlock(&dev->struct_mutex);
  677. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  678. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  679. seq_printf(m, "Render p-state ratio: %d\n",
  680. (gt_perf_status & 0xff00) >> 8);
  681. seq_printf(m, "Render p-state VID: %d\n",
  682. gt_perf_status & 0xff);
  683. seq_printf(m, "Render p-state limit: %d\n",
  684. rp_state_limits & 0xff);
  685. seq_printf(m, "CAGF: %dMHz\n", cagf);
  686. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  687. GEN6_CURICONT_MASK);
  688. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  689. GEN6_CURBSYTAVG_MASK);
  690. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  691. GEN6_CURBSYTAVG_MASK);
  692. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  693. GEN6_CURIAVG_MASK);
  694. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  695. GEN6_CURBSYTAVG_MASK);
  696. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  697. GEN6_CURBSYTAVG_MASK);
  698. max_freq = (rp_state_cap & 0xff0000) >> 16;
  699. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  700. max_freq * GT_FREQUENCY_MULTIPLIER);
  701. max_freq = (rp_state_cap & 0xff00) >> 8;
  702. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  703. max_freq * GT_FREQUENCY_MULTIPLIER);
  704. max_freq = rp_state_cap & 0xff;
  705. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  706. max_freq * GT_FREQUENCY_MULTIPLIER);
  707. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  708. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  709. } else if (IS_VALLEYVIEW(dev)) {
  710. u32 freq_sts, val;
  711. mutex_lock(&dev_priv->rps.hw_lock);
  712. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  713. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  714. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  715. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  716. seq_printf(m, "max GPU freq: %d MHz\n",
  717. vlv_gpu_freq(dev_priv->mem_freq, val));
  718. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  719. seq_printf(m, "min GPU freq: %d MHz\n",
  720. vlv_gpu_freq(dev_priv->mem_freq, val));
  721. seq_printf(m, "current GPU freq: %d MHz\n",
  722. vlv_gpu_freq(dev_priv->mem_freq,
  723. (freq_sts >> 8) & 0xff));
  724. mutex_unlock(&dev_priv->rps.hw_lock);
  725. } else {
  726. seq_puts(m, "no P-state info available\n");
  727. }
  728. return 0;
  729. }
  730. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  731. {
  732. struct drm_info_node *node = (struct drm_info_node *) m->private;
  733. struct drm_device *dev = node->minor->dev;
  734. drm_i915_private_t *dev_priv = dev->dev_private;
  735. u32 delayfreq;
  736. int ret, i;
  737. ret = mutex_lock_interruptible(&dev->struct_mutex);
  738. if (ret)
  739. return ret;
  740. for (i = 0; i < 16; i++) {
  741. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  742. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  743. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  744. }
  745. mutex_unlock(&dev->struct_mutex);
  746. return 0;
  747. }
  748. static inline int MAP_TO_MV(int map)
  749. {
  750. return 1250 - (map * 25);
  751. }
  752. static int i915_inttoext_table(struct seq_file *m, void *unused)
  753. {
  754. struct drm_info_node *node = (struct drm_info_node *) m->private;
  755. struct drm_device *dev = node->minor->dev;
  756. drm_i915_private_t *dev_priv = dev->dev_private;
  757. u32 inttoext;
  758. int ret, i;
  759. ret = mutex_lock_interruptible(&dev->struct_mutex);
  760. if (ret)
  761. return ret;
  762. for (i = 1; i <= 32; i++) {
  763. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  764. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  765. }
  766. mutex_unlock(&dev->struct_mutex);
  767. return 0;
  768. }
  769. static int ironlake_drpc_info(struct seq_file *m)
  770. {
  771. struct drm_info_node *node = (struct drm_info_node *) m->private;
  772. struct drm_device *dev = node->minor->dev;
  773. drm_i915_private_t *dev_priv = dev->dev_private;
  774. u32 rgvmodectl, rstdbyctl;
  775. u16 crstandvid;
  776. int ret;
  777. ret = mutex_lock_interruptible(&dev->struct_mutex);
  778. if (ret)
  779. return ret;
  780. rgvmodectl = I915_READ(MEMMODECTL);
  781. rstdbyctl = I915_READ(RSTDBYCTL);
  782. crstandvid = I915_READ16(CRSTANDVID);
  783. mutex_unlock(&dev->struct_mutex);
  784. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  785. "yes" : "no");
  786. seq_printf(m, "Boost freq: %d\n",
  787. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  788. MEMMODE_BOOST_FREQ_SHIFT);
  789. seq_printf(m, "HW control enabled: %s\n",
  790. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  791. seq_printf(m, "SW control enabled: %s\n",
  792. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  793. seq_printf(m, "Gated voltage change: %s\n",
  794. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  795. seq_printf(m, "Starting frequency: P%d\n",
  796. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  797. seq_printf(m, "Max P-state: P%d\n",
  798. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  799. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  800. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  801. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  802. seq_printf(m, "Render standby enabled: %s\n",
  803. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  804. seq_puts(m, "Current RS state: ");
  805. switch (rstdbyctl & RSX_STATUS_MASK) {
  806. case RSX_STATUS_ON:
  807. seq_puts(m, "on\n");
  808. break;
  809. case RSX_STATUS_RC1:
  810. seq_puts(m, "RC1\n");
  811. break;
  812. case RSX_STATUS_RC1E:
  813. seq_puts(m, "RC1E\n");
  814. break;
  815. case RSX_STATUS_RS1:
  816. seq_puts(m, "RS1\n");
  817. break;
  818. case RSX_STATUS_RS2:
  819. seq_puts(m, "RS2 (RC6)\n");
  820. break;
  821. case RSX_STATUS_RS3:
  822. seq_puts(m, "RC3 (RC6+)\n");
  823. break;
  824. default:
  825. seq_puts(m, "unknown\n");
  826. break;
  827. }
  828. return 0;
  829. }
  830. static int gen6_drpc_info(struct seq_file *m)
  831. {
  832. struct drm_info_node *node = (struct drm_info_node *) m->private;
  833. struct drm_device *dev = node->minor->dev;
  834. struct drm_i915_private *dev_priv = dev->dev_private;
  835. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  836. unsigned forcewake_count;
  837. int count = 0, ret;
  838. ret = mutex_lock_interruptible(&dev->struct_mutex);
  839. if (ret)
  840. return ret;
  841. spin_lock_irq(&dev_priv->gt_lock);
  842. forcewake_count = dev_priv->forcewake_count;
  843. spin_unlock_irq(&dev_priv->gt_lock);
  844. if (forcewake_count) {
  845. seq_puts(m, "RC information inaccurate because somebody "
  846. "holds a forcewake reference \n");
  847. } else {
  848. /* NB: we cannot use forcewake, else we read the wrong values */
  849. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  850. udelay(10);
  851. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  852. }
  853. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  854. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  855. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  856. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  857. mutex_unlock(&dev->struct_mutex);
  858. mutex_lock(&dev_priv->rps.hw_lock);
  859. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  860. mutex_unlock(&dev_priv->rps.hw_lock);
  861. seq_printf(m, "Video Turbo Mode: %s\n",
  862. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  863. seq_printf(m, "HW control enabled: %s\n",
  864. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  865. seq_printf(m, "SW control enabled: %s\n",
  866. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  867. GEN6_RP_MEDIA_SW_MODE));
  868. seq_printf(m, "RC1e Enabled: %s\n",
  869. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  870. seq_printf(m, "RC6 Enabled: %s\n",
  871. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  872. seq_printf(m, "Deep RC6 Enabled: %s\n",
  873. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  874. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  875. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  876. seq_puts(m, "Current RC state: ");
  877. switch (gt_core_status & GEN6_RCn_MASK) {
  878. case GEN6_RC0:
  879. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  880. seq_puts(m, "Core Power Down\n");
  881. else
  882. seq_puts(m, "on\n");
  883. break;
  884. case GEN6_RC3:
  885. seq_puts(m, "RC3\n");
  886. break;
  887. case GEN6_RC6:
  888. seq_puts(m, "RC6\n");
  889. break;
  890. case GEN6_RC7:
  891. seq_puts(m, "RC7\n");
  892. break;
  893. default:
  894. seq_puts(m, "Unknown\n");
  895. break;
  896. }
  897. seq_printf(m, "Core Power Down: %s\n",
  898. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  899. /* Not exactly sure what this is */
  900. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  901. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  902. seq_printf(m, "RC6 residency since boot: %u\n",
  903. I915_READ(GEN6_GT_GFX_RC6));
  904. seq_printf(m, "RC6+ residency since boot: %u\n",
  905. I915_READ(GEN6_GT_GFX_RC6p));
  906. seq_printf(m, "RC6++ residency since boot: %u\n",
  907. I915_READ(GEN6_GT_GFX_RC6pp));
  908. seq_printf(m, "RC6 voltage: %dmV\n",
  909. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  910. seq_printf(m, "RC6+ voltage: %dmV\n",
  911. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  912. seq_printf(m, "RC6++ voltage: %dmV\n",
  913. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  914. return 0;
  915. }
  916. static int i915_drpc_info(struct seq_file *m, void *unused)
  917. {
  918. struct drm_info_node *node = (struct drm_info_node *) m->private;
  919. struct drm_device *dev = node->minor->dev;
  920. if (IS_GEN6(dev) || IS_GEN7(dev))
  921. return gen6_drpc_info(m);
  922. else
  923. return ironlake_drpc_info(m);
  924. }
  925. static int i915_fbc_status(struct seq_file *m, void *unused)
  926. {
  927. struct drm_info_node *node = (struct drm_info_node *) m->private;
  928. struct drm_device *dev = node->minor->dev;
  929. drm_i915_private_t *dev_priv = dev->dev_private;
  930. if (!I915_HAS_FBC(dev)) {
  931. seq_puts(m, "FBC unsupported on this chipset\n");
  932. return 0;
  933. }
  934. if (intel_fbc_enabled(dev)) {
  935. seq_puts(m, "FBC enabled\n");
  936. } else {
  937. seq_puts(m, "FBC disabled: ");
  938. switch (dev_priv->fbc.no_fbc_reason) {
  939. case FBC_NO_OUTPUT:
  940. seq_puts(m, "no outputs");
  941. break;
  942. case FBC_STOLEN_TOO_SMALL:
  943. seq_puts(m, "not enough stolen memory");
  944. break;
  945. case FBC_UNSUPPORTED_MODE:
  946. seq_puts(m, "mode not supported");
  947. break;
  948. case FBC_MODE_TOO_LARGE:
  949. seq_puts(m, "mode too large");
  950. break;
  951. case FBC_BAD_PLANE:
  952. seq_puts(m, "FBC unsupported on plane");
  953. break;
  954. case FBC_NOT_TILED:
  955. seq_puts(m, "scanout buffer not tiled");
  956. break;
  957. case FBC_MULTIPLE_PIPES:
  958. seq_puts(m, "multiple pipes are enabled");
  959. break;
  960. case FBC_MODULE_PARAM:
  961. seq_puts(m, "disabled per module param (default off)");
  962. break;
  963. case FBC_CHIP_DEFAULT:
  964. seq_puts(m, "disabled per chip default");
  965. break;
  966. default:
  967. seq_puts(m, "unknown reason");
  968. }
  969. seq_putc(m, '\n');
  970. }
  971. return 0;
  972. }
  973. static int i915_ips_status(struct seq_file *m, void *unused)
  974. {
  975. struct drm_info_node *node = (struct drm_info_node *) m->private;
  976. struct drm_device *dev = node->minor->dev;
  977. struct drm_i915_private *dev_priv = dev->dev_private;
  978. if (!HAS_IPS(dev)) {
  979. seq_puts(m, "not supported\n");
  980. return 0;
  981. }
  982. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  983. seq_puts(m, "enabled\n");
  984. else
  985. seq_puts(m, "disabled\n");
  986. return 0;
  987. }
  988. static int i915_sr_status(struct seq_file *m, void *unused)
  989. {
  990. struct drm_info_node *node = (struct drm_info_node *) m->private;
  991. struct drm_device *dev = node->minor->dev;
  992. drm_i915_private_t *dev_priv = dev->dev_private;
  993. bool sr_enabled = false;
  994. if (HAS_PCH_SPLIT(dev))
  995. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  996. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  997. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  998. else if (IS_I915GM(dev))
  999. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1000. else if (IS_PINEVIEW(dev))
  1001. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1002. seq_printf(m, "self-refresh: %s\n",
  1003. sr_enabled ? "enabled" : "disabled");
  1004. return 0;
  1005. }
  1006. static int i915_emon_status(struct seq_file *m, void *unused)
  1007. {
  1008. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1009. struct drm_device *dev = node->minor->dev;
  1010. drm_i915_private_t *dev_priv = dev->dev_private;
  1011. unsigned long temp, chipset, gfx;
  1012. int ret;
  1013. if (!IS_GEN5(dev))
  1014. return -ENODEV;
  1015. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1016. if (ret)
  1017. return ret;
  1018. temp = i915_mch_val(dev_priv);
  1019. chipset = i915_chipset_val(dev_priv);
  1020. gfx = i915_gfx_val(dev_priv);
  1021. mutex_unlock(&dev->struct_mutex);
  1022. seq_printf(m, "GMCH temp: %ld\n", temp);
  1023. seq_printf(m, "Chipset power: %ld\n", chipset);
  1024. seq_printf(m, "GFX power: %ld\n", gfx);
  1025. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1026. return 0;
  1027. }
  1028. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1029. {
  1030. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1031. struct drm_device *dev = node->minor->dev;
  1032. drm_i915_private_t *dev_priv = dev->dev_private;
  1033. int ret;
  1034. int gpu_freq, ia_freq;
  1035. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1036. seq_puts(m, "unsupported on this chipset\n");
  1037. return 0;
  1038. }
  1039. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1040. if (ret)
  1041. return ret;
  1042. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1043. for (gpu_freq = dev_priv->rps.min_delay;
  1044. gpu_freq <= dev_priv->rps.max_delay;
  1045. gpu_freq++) {
  1046. ia_freq = gpu_freq;
  1047. sandybridge_pcode_read(dev_priv,
  1048. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1049. &ia_freq);
  1050. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1051. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1052. ((ia_freq >> 0) & 0xff) * 100,
  1053. ((ia_freq >> 8) & 0xff) * 100);
  1054. }
  1055. mutex_unlock(&dev_priv->rps.hw_lock);
  1056. return 0;
  1057. }
  1058. static int i915_gfxec(struct seq_file *m, void *unused)
  1059. {
  1060. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1061. struct drm_device *dev = node->minor->dev;
  1062. drm_i915_private_t *dev_priv = dev->dev_private;
  1063. int ret;
  1064. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1065. if (ret)
  1066. return ret;
  1067. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1068. mutex_unlock(&dev->struct_mutex);
  1069. return 0;
  1070. }
  1071. static int i915_opregion(struct seq_file *m, void *unused)
  1072. {
  1073. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1074. struct drm_device *dev = node->minor->dev;
  1075. drm_i915_private_t *dev_priv = dev->dev_private;
  1076. struct intel_opregion *opregion = &dev_priv->opregion;
  1077. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1078. int ret;
  1079. if (data == NULL)
  1080. return -ENOMEM;
  1081. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1082. if (ret)
  1083. goto out;
  1084. if (opregion->header) {
  1085. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1086. seq_write(m, data, OPREGION_SIZE);
  1087. }
  1088. mutex_unlock(&dev->struct_mutex);
  1089. out:
  1090. kfree(data);
  1091. return 0;
  1092. }
  1093. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1094. {
  1095. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1096. struct drm_device *dev = node->minor->dev;
  1097. drm_i915_private_t *dev_priv = dev->dev_private;
  1098. struct intel_fbdev *ifbdev;
  1099. struct intel_framebuffer *fb;
  1100. int ret;
  1101. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1102. if (ret)
  1103. return ret;
  1104. ifbdev = dev_priv->fbdev;
  1105. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1106. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1107. fb->base.width,
  1108. fb->base.height,
  1109. fb->base.depth,
  1110. fb->base.bits_per_pixel,
  1111. atomic_read(&fb->base.refcount.refcount));
  1112. describe_obj(m, fb->obj);
  1113. seq_putc(m, '\n');
  1114. mutex_unlock(&dev->mode_config.mutex);
  1115. mutex_lock(&dev->mode_config.fb_lock);
  1116. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1117. if (&fb->base == ifbdev->helper.fb)
  1118. continue;
  1119. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1120. fb->base.width,
  1121. fb->base.height,
  1122. fb->base.depth,
  1123. fb->base.bits_per_pixel,
  1124. atomic_read(&fb->base.refcount.refcount));
  1125. describe_obj(m, fb->obj);
  1126. seq_putc(m, '\n');
  1127. }
  1128. mutex_unlock(&dev->mode_config.fb_lock);
  1129. return 0;
  1130. }
  1131. static int i915_context_status(struct seq_file *m, void *unused)
  1132. {
  1133. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1134. struct drm_device *dev = node->minor->dev;
  1135. drm_i915_private_t *dev_priv = dev->dev_private;
  1136. struct intel_ring_buffer *ring;
  1137. int ret, i;
  1138. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1139. if (ret)
  1140. return ret;
  1141. if (dev_priv->ips.pwrctx) {
  1142. seq_puts(m, "power context ");
  1143. describe_obj(m, dev_priv->ips.pwrctx);
  1144. seq_putc(m, '\n');
  1145. }
  1146. if (dev_priv->ips.renderctx) {
  1147. seq_puts(m, "render context ");
  1148. describe_obj(m, dev_priv->ips.renderctx);
  1149. seq_putc(m, '\n');
  1150. }
  1151. for_each_ring(ring, dev_priv, i) {
  1152. if (ring->default_context) {
  1153. seq_printf(m, "HW default context %s ring ", ring->name);
  1154. describe_obj(m, ring->default_context->obj);
  1155. seq_putc(m, '\n');
  1156. }
  1157. }
  1158. mutex_unlock(&dev->mode_config.mutex);
  1159. return 0;
  1160. }
  1161. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1162. {
  1163. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1164. struct drm_device *dev = node->minor->dev;
  1165. struct drm_i915_private *dev_priv = dev->dev_private;
  1166. unsigned forcewake_count;
  1167. spin_lock_irq(&dev_priv->gt_lock);
  1168. forcewake_count = dev_priv->forcewake_count;
  1169. spin_unlock_irq(&dev_priv->gt_lock);
  1170. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1171. return 0;
  1172. }
  1173. static const char *swizzle_string(unsigned swizzle)
  1174. {
  1175. switch (swizzle) {
  1176. case I915_BIT_6_SWIZZLE_NONE:
  1177. return "none";
  1178. case I915_BIT_6_SWIZZLE_9:
  1179. return "bit9";
  1180. case I915_BIT_6_SWIZZLE_9_10:
  1181. return "bit9/bit10";
  1182. case I915_BIT_6_SWIZZLE_9_11:
  1183. return "bit9/bit11";
  1184. case I915_BIT_6_SWIZZLE_9_10_11:
  1185. return "bit9/bit10/bit11";
  1186. case I915_BIT_6_SWIZZLE_9_17:
  1187. return "bit9/bit17";
  1188. case I915_BIT_6_SWIZZLE_9_10_17:
  1189. return "bit9/bit10/bit17";
  1190. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1191. return "unknown";
  1192. }
  1193. return "bug";
  1194. }
  1195. static int i915_swizzle_info(struct seq_file *m, void *data)
  1196. {
  1197. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1198. struct drm_device *dev = node->minor->dev;
  1199. struct drm_i915_private *dev_priv = dev->dev_private;
  1200. int ret;
  1201. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1202. if (ret)
  1203. return ret;
  1204. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1205. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1206. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1207. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1208. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1209. seq_printf(m, "DDC = 0x%08x\n",
  1210. I915_READ(DCC));
  1211. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1212. I915_READ16(C0DRB3));
  1213. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1214. I915_READ16(C1DRB3));
  1215. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1216. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1217. I915_READ(MAD_DIMM_C0));
  1218. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1219. I915_READ(MAD_DIMM_C1));
  1220. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1221. I915_READ(MAD_DIMM_C2));
  1222. seq_printf(m, "TILECTL = 0x%08x\n",
  1223. I915_READ(TILECTL));
  1224. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1225. I915_READ(ARB_MODE));
  1226. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1227. I915_READ(DISP_ARB_CTL));
  1228. }
  1229. mutex_unlock(&dev->struct_mutex);
  1230. return 0;
  1231. }
  1232. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1233. {
  1234. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1235. struct drm_device *dev = node->minor->dev;
  1236. struct drm_i915_private *dev_priv = dev->dev_private;
  1237. struct intel_ring_buffer *ring;
  1238. int i, ret;
  1239. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1240. if (ret)
  1241. return ret;
  1242. if (INTEL_INFO(dev)->gen == 6)
  1243. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1244. for_each_ring(ring, dev_priv, i) {
  1245. seq_printf(m, "%s\n", ring->name);
  1246. if (INTEL_INFO(dev)->gen == 7)
  1247. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1248. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1249. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1250. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1251. }
  1252. if (dev_priv->mm.aliasing_ppgtt) {
  1253. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1254. seq_puts(m, "aliasing PPGTT:\n");
  1255. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1256. }
  1257. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1258. mutex_unlock(&dev->struct_mutex);
  1259. return 0;
  1260. }
  1261. static int i915_dpio_info(struct seq_file *m, void *data)
  1262. {
  1263. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1264. struct drm_device *dev = node->minor->dev;
  1265. struct drm_i915_private *dev_priv = dev->dev_private;
  1266. int ret;
  1267. if (!IS_VALLEYVIEW(dev)) {
  1268. seq_puts(m, "unsupported\n");
  1269. return 0;
  1270. }
  1271. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1272. if (ret)
  1273. return ret;
  1274. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1275. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1276. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1277. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1278. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1279. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1280. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1281. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1282. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1283. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1284. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1285. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1286. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1287. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1288. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1289. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1290. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1291. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1292. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1293. mutex_unlock(&dev_priv->dpio_lock);
  1294. return 0;
  1295. }
  1296. static int i915_llc(struct seq_file *m, void *data)
  1297. {
  1298. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1299. struct drm_device *dev = node->minor->dev;
  1300. struct drm_i915_private *dev_priv = dev->dev_private;
  1301. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1302. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1303. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1304. return 0;
  1305. }
  1306. static int
  1307. i915_wedged_get(void *data, u64 *val)
  1308. {
  1309. struct drm_device *dev = data;
  1310. drm_i915_private_t *dev_priv = dev->dev_private;
  1311. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1312. return 0;
  1313. }
  1314. static int
  1315. i915_wedged_set(void *data, u64 val)
  1316. {
  1317. struct drm_device *dev = data;
  1318. DRM_INFO("Manually setting wedged to %llu\n", val);
  1319. i915_handle_error(dev, val);
  1320. return 0;
  1321. }
  1322. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1323. i915_wedged_get, i915_wedged_set,
  1324. "%llu\n");
  1325. static int
  1326. i915_ring_stop_get(void *data, u64 *val)
  1327. {
  1328. struct drm_device *dev = data;
  1329. drm_i915_private_t *dev_priv = dev->dev_private;
  1330. *val = dev_priv->gpu_error.stop_rings;
  1331. return 0;
  1332. }
  1333. static int
  1334. i915_ring_stop_set(void *data, u64 val)
  1335. {
  1336. struct drm_device *dev = data;
  1337. struct drm_i915_private *dev_priv = dev->dev_private;
  1338. int ret;
  1339. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1340. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1341. if (ret)
  1342. return ret;
  1343. dev_priv->gpu_error.stop_rings = val;
  1344. mutex_unlock(&dev->struct_mutex);
  1345. return 0;
  1346. }
  1347. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1348. i915_ring_stop_get, i915_ring_stop_set,
  1349. "0x%08llx\n");
  1350. #define DROP_UNBOUND 0x1
  1351. #define DROP_BOUND 0x2
  1352. #define DROP_RETIRE 0x4
  1353. #define DROP_ACTIVE 0x8
  1354. #define DROP_ALL (DROP_UNBOUND | \
  1355. DROP_BOUND | \
  1356. DROP_RETIRE | \
  1357. DROP_ACTIVE)
  1358. static int
  1359. i915_drop_caches_get(void *data, u64 *val)
  1360. {
  1361. *val = DROP_ALL;
  1362. return 0;
  1363. }
  1364. static int
  1365. i915_drop_caches_set(void *data, u64 val)
  1366. {
  1367. struct drm_device *dev = data;
  1368. struct drm_i915_private *dev_priv = dev->dev_private;
  1369. struct drm_i915_gem_object *obj, *next;
  1370. struct i915_address_space *vm = &dev_priv->gtt.base;
  1371. int ret;
  1372. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1373. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1374. * on ioctls on -EAGAIN. */
  1375. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1376. if (ret)
  1377. return ret;
  1378. if (val & DROP_ACTIVE) {
  1379. ret = i915_gpu_idle(dev);
  1380. if (ret)
  1381. goto unlock;
  1382. }
  1383. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1384. i915_gem_retire_requests(dev);
  1385. if (val & DROP_BOUND) {
  1386. list_for_each_entry_safe(obj, next, &vm->inactive_list,
  1387. mm_list)
  1388. if (obj->pin_count == 0) {
  1389. ret = i915_gem_object_unbind(obj);
  1390. if (ret)
  1391. goto unlock;
  1392. }
  1393. }
  1394. if (val & DROP_UNBOUND) {
  1395. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1396. global_list)
  1397. if (obj->pages_pin_count == 0) {
  1398. ret = i915_gem_object_put_pages(obj);
  1399. if (ret)
  1400. goto unlock;
  1401. }
  1402. }
  1403. unlock:
  1404. mutex_unlock(&dev->struct_mutex);
  1405. return ret;
  1406. }
  1407. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1408. i915_drop_caches_get, i915_drop_caches_set,
  1409. "0x%08llx\n");
  1410. static int
  1411. i915_max_freq_get(void *data, u64 *val)
  1412. {
  1413. struct drm_device *dev = data;
  1414. drm_i915_private_t *dev_priv = dev->dev_private;
  1415. int ret;
  1416. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1417. return -ENODEV;
  1418. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1419. if (ret)
  1420. return ret;
  1421. if (IS_VALLEYVIEW(dev))
  1422. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1423. dev_priv->rps.max_delay);
  1424. else
  1425. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1426. mutex_unlock(&dev_priv->rps.hw_lock);
  1427. return 0;
  1428. }
  1429. static int
  1430. i915_max_freq_set(void *data, u64 val)
  1431. {
  1432. struct drm_device *dev = data;
  1433. struct drm_i915_private *dev_priv = dev->dev_private;
  1434. int ret;
  1435. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1436. return -ENODEV;
  1437. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1438. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1439. if (ret)
  1440. return ret;
  1441. /*
  1442. * Turbo will still be enabled, but won't go above the set value.
  1443. */
  1444. if (IS_VALLEYVIEW(dev)) {
  1445. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1446. dev_priv->rps.max_delay = val;
  1447. gen6_set_rps(dev, val);
  1448. } else {
  1449. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1450. dev_priv->rps.max_delay = val;
  1451. gen6_set_rps(dev, val);
  1452. }
  1453. mutex_unlock(&dev_priv->rps.hw_lock);
  1454. return 0;
  1455. }
  1456. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1457. i915_max_freq_get, i915_max_freq_set,
  1458. "%llu\n");
  1459. static int
  1460. i915_min_freq_get(void *data, u64 *val)
  1461. {
  1462. struct drm_device *dev = data;
  1463. drm_i915_private_t *dev_priv = dev->dev_private;
  1464. int ret;
  1465. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1466. return -ENODEV;
  1467. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1468. if (ret)
  1469. return ret;
  1470. if (IS_VALLEYVIEW(dev))
  1471. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1472. dev_priv->rps.min_delay);
  1473. else
  1474. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1475. mutex_unlock(&dev_priv->rps.hw_lock);
  1476. return 0;
  1477. }
  1478. static int
  1479. i915_min_freq_set(void *data, u64 val)
  1480. {
  1481. struct drm_device *dev = data;
  1482. struct drm_i915_private *dev_priv = dev->dev_private;
  1483. int ret;
  1484. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1485. return -ENODEV;
  1486. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1487. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1488. if (ret)
  1489. return ret;
  1490. /*
  1491. * Turbo will still be enabled, but won't go below the set value.
  1492. */
  1493. if (IS_VALLEYVIEW(dev)) {
  1494. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1495. dev_priv->rps.min_delay = val;
  1496. valleyview_set_rps(dev, val);
  1497. } else {
  1498. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1499. dev_priv->rps.min_delay = val;
  1500. gen6_set_rps(dev, val);
  1501. }
  1502. mutex_unlock(&dev_priv->rps.hw_lock);
  1503. return 0;
  1504. }
  1505. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1506. i915_min_freq_get, i915_min_freq_set,
  1507. "%llu\n");
  1508. static int
  1509. i915_cache_sharing_get(void *data, u64 *val)
  1510. {
  1511. struct drm_device *dev = data;
  1512. drm_i915_private_t *dev_priv = dev->dev_private;
  1513. u32 snpcr;
  1514. int ret;
  1515. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1516. return -ENODEV;
  1517. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1518. if (ret)
  1519. return ret;
  1520. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1521. mutex_unlock(&dev_priv->dev->struct_mutex);
  1522. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1523. return 0;
  1524. }
  1525. static int
  1526. i915_cache_sharing_set(void *data, u64 val)
  1527. {
  1528. struct drm_device *dev = data;
  1529. struct drm_i915_private *dev_priv = dev->dev_private;
  1530. u32 snpcr;
  1531. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1532. return -ENODEV;
  1533. if (val > 3)
  1534. return -EINVAL;
  1535. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1536. /* Update the cache sharing policy here as well */
  1537. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1538. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1539. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1540. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1541. return 0;
  1542. }
  1543. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1544. i915_cache_sharing_get, i915_cache_sharing_set,
  1545. "%llu\n");
  1546. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1547. * allocated we need to hook into the minor for release. */
  1548. static int
  1549. drm_add_fake_info_node(struct drm_minor *minor,
  1550. struct dentry *ent,
  1551. const void *key)
  1552. {
  1553. struct drm_info_node *node;
  1554. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1555. if (node == NULL) {
  1556. debugfs_remove(ent);
  1557. return -ENOMEM;
  1558. }
  1559. node->minor = minor;
  1560. node->dent = ent;
  1561. node->info_ent = (void *) key;
  1562. mutex_lock(&minor->debugfs_lock);
  1563. list_add(&node->list, &minor->debugfs_list);
  1564. mutex_unlock(&minor->debugfs_lock);
  1565. return 0;
  1566. }
  1567. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1568. {
  1569. struct drm_device *dev = inode->i_private;
  1570. struct drm_i915_private *dev_priv = dev->dev_private;
  1571. if (INTEL_INFO(dev)->gen < 6)
  1572. return 0;
  1573. gen6_gt_force_wake_get(dev_priv);
  1574. return 0;
  1575. }
  1576. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1577. {
  1578. struct drm_device *dev = inode->i_private;
  1579. struct drm_i915_private *dev_priv = dev->dev_private;
  1580. if (INTEL_INFO(dev)->gen < 6)
  1581. return 0;
  1582. gen6_gt_force_wake_put(dev_priv);
  1583. return 0;
  1584. }
  1585. static const struct file_operations i915_forcewake_fops = {
  1586. .owner = THIS_MODULE,
  1587. .open = i915_forcewake_open,
  1588. .release = i915_forcewake_release,
  1589. };
  1590. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1591. {
  1592. struct drm_device *dev = minor->dev;
  1593. struct dentry *ent;
  1594. ent = debugfs_create_file("i915_forcewake_user",
  1595. S_IRUSR,
  1596. root, dev,
  1597. &i915_forcewake_fops);
  1598. if (IS_ERR(ent))
  1599. return PTR_ERR(ent);
  1600. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1601. }
  1602. static int i915_debugfs_create(struct dentry *root,
  1603. struct drm_minor *minor,
  1604. const char *name,
  1605. const struct file_operations *fops)
  1606. {
  1607. struct drm_device *dev = minor->dev;
  1608. struct dentry *ent;
  1609. ent = debugfs_create_file(name,
  1610. S_IRUGO | S_IWUSR,
  1611. root, dev,
  1612. fops);
  1613. if (IS_ERR(ent))
  1614. return PTR_ERR(ent);
  1615. return drm_add_fake_info_node(minor, ent, fops);
  1616. }
  1617. static struct drm_info_list i915_debugfs_list[] = {
  1618. {"i915_capabilities", i915_capabilities, 0},
  1619. {"i915_gem_objects", i915_gem_object_info, 0},
  1620. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1621. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1622. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1623. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1624. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1625. {"i915_gem_request", i915_gem_request_info, 0},
  1626. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1627. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1628. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1629. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1630. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1631. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1632. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1633. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1634. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1635. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1636. {"i915_inttoext_table", i915_inttoext_table, 0},
  1637. {"i915_drpc_info", i915_drpc_info, 0},
  1638. {"i915_emon_status", i915_emon_status, 0},
  1639. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1640. {"i915_gfxec", i915_gfxec, 0},
  1641. {"i915_fbc_status", i915_fbc_status, 0},
  1642. {"i915_ips_status", i915_ips_status, 0},
  1643. {"i915_sr_status", i915_sr_status, 0},
  1644. {"i915_opregion", i915_opregion, 0},
  1645. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1646. {"i915_context_status", i915_context_status, 0},
  1647. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1648. {"i915_swizzle_info", i915_swizzle_info, 0},
  1649. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1650. {"i915_dpio", i915_dpio_info, 0},
  1651. {"i915_llc", i915_llc, 0},
  1652. };
  1653. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1654. struct i915_debugfs_files {
  1655. const char *name;
  1656. const struct file_operations *fops;
  1657. } i915_debugfs_files[] = {
  1658. {"i915_wedged", &i915_wedged_fops},
  1659. {"i915_max_freq", &i915_max_freq_fops},
  1660. {"i915_min_freq", &i915_min_freq_fops},
  1661. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1662. {"i915_ring_stop", &i915_ring_stop_fops},
  1663. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1664. {"i915_error_state", &i915_error_state_fops},
  1665. {"i915_next_seqno", &i915_next_seqno_fops},
  1666. };
  1667. int i915_debugfs_init(struct drm_minor *minor)
  1668. {
  1669. int ret, i;
  1670. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1671. if (ret)
  1672. return ret;
  1673. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1674. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1675. i915_debugfs_files[i].name,
  1676. i915_debugfs_files[i].fops);
  1677. if (ret)
  1678. return ret;
  1679. }
  1680. return drm_debugfs_create_files(i915_debugfs_list,
  1681. I915_DEBUGFS_ENTRIES,
  1682. minor->debugfs_root, minor);
  1683. }
  1684. void i915_debugfs_cleanup(struct drm_minor *minor)
  1685. {
  1686. int i;
  1687. drm_debugfs_remove_files(i915_debugfs_list,
  1688. I915_DEBUGFS_ENTRIES, minor);
  1689. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1690. 1, minor);
  1691. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1692. struct drm_info_list *info_list =
  1693. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1694. drm_debugfs_remove_files(info_list, 1, minor);
  1695. }
  1696. }
  1697. #endif /* CONFIG_DEBUG_FS */