atombios_crtc.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  48. args.usOverscanBottom = (adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2;
  49. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  50. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2;
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  57. args.usOverscanRight = (adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2;
  58. } else if (a2 > a1) {
  59. args.usOverscanLeft = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  60. args.usOverscanRight = (adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2;
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = radeon_crtc->h_border;
  66. args.usOverscanLeft = radeon_crtc->h_border;
  67. args.usOverscanBottom = radeon_crtc->v_border;
  68. args.usOverscanTop = radeon_crtc->v_border;
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. atombios_blank_crtc(crtc, ATOM_ENABLE);
  227. if (ASIC_IS_DCE3(rdev))
  228. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  229. atombios_enable_crtc(crtc, ATOM_DISABLE);
  230. radeon_crtc->enabled = false;
  231. /* adjust pm to dpms changes AFTER disabling crtcs */
  232. radeon_pm_compute_clocks(rdev);
  233. break;
  234. }
  235. }
  236. static void
  237. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  238. struct drm_display_mode *mode)
  239. {
  240. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  241. struct drm_device *dev = crtc->dev;
  242. struct radeon_device *rdev = dev->dev_private;
  243. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  244. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  245. u16 misc = 0;
  246. memset(&args, 0, sizeof(args));
  247. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  248. args.usH_Blanking_Time =
  249. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  250. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  251. args.usV_Blanking_Time =
  252. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  253. args.usH_SyncOffset =
  254. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  255. args.usH_SyncWidth =
  256. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  257. args.usV_SyncOffset =
  258. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  259. args.usV_SyncWidth =
  260. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  261. args.ucH_Border = radeon_crtc->h_border;
  262. args.ucV_Border = radeon_crtc->v_border;
  263. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  264. misc |= ATOM_VSYNC_POLARITY;
  265. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  266. misc |= ATOM_HSYNC_POLARITY;
  267. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  268. misc |= ATOM_COMPOSITESYNC;
  269. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  270. misc |= ATOM_INTERLACE;
  271. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  272. misc |= ATOM_DOUBLE_CLOCK_MODE;
  273. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  274. args.ucCRTC = radeon_crtc->crtc_id;
  275. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  276. }
  277. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  278. struct drm_display_mode *mode)
  279. {
  280. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  281. struct drm_device *dev = crtc->dev;
  282. struct radeon_device *rdev = dev->dev_private;
  283. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  284. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  285. u16 misc = 0;
  286. memset(&args, 0, sizeof(args));
  287. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  288. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  289. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  290. args.usH_SyncWidth =
  291. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  292. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  293. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  294. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  295. args.usV_SyncWidth =
  296. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  297. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  298. misc |= ATOM_VSYNC_POLARITY;
  299. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  300. misc |= ATOM_HSYNC_POLARITY;
  301. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  302. misc |= ATOM_COMPOSITESYNC;
  303. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  304. misc |= ATOM_INTERLACE;
  305. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  306. misc |= ATOM_DOUBLE_CLOCK_MODE;
  307. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  308. args.ucCRTC = radeon_crtc->crtc_id;
  309. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  310. }
  311. static void atombios_disable_ss(struct drm_crtc *crtc)
  312. {
  313. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  314. struct drm_device *dev = crtc->dev;
  315. struct radeon_device *rdev = dev->dev_private;
  316. u32 ss_cntl;
  317. if (ASIC_IS_DCE4(rdev)) {
  318. switch (radeon_crtc->pll_id) {
  319. case ATOM_PPLL1:
  320. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  321. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  322. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  323. break;
  324. case ATOM_PPLL2:
  325. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_DCPLL:
  330. case ATOM_PPLL_INVALID:
  331. return;
  332. }
  333. } else if (ASIC_IS_AVIVO(rdev)) {
  334. switch (radeon_crtc->pll_id) {
  335. case ATOM_PPLL1:
  336. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  337. ss_cntl &= ~1;
  338. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  339. break;
  340. case ATOM_PPLL2:
  341. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_DCPLL:
  346. case ATOM_PPLL_INVALID:
  347. return;
  348. }
  349. }
  350. }
  351. union atom_enable_ss {
  352. ENABLE_LVDS_SS_PARAMETERS legacy;
  353. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  354. };
  355. static void atombios_enable_ss(struct drm_crtc *crtc)
  356. {
  357. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  358. struct drm_device *dev = crtc->dev;
  359. struct radeon_device *rdev = dev->dev_private;
  360. struct drm_encoder *encoder = NULL;
  361. struct radeon_encoder *radeon_encoder = NULL;
  362. struct radeon_encoder_atom_dig *dig = NULL;
  363. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  364. union atom_enable_ss args;
  365. uint16_t percentage = 0;
  366. uint8_t type = 0, step = 0, delay = 0, range = 0;
  367. /* XXX add ss support for DCE4 */
  368. if (ASIC_IS_DCE4(rdev))
  369. return;
  370. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  371. if (encoder->crtc == crtc) {
  372. radeon_encoder = to_radeon_encoder(encoder);
  373. /* only enable spread spectrum on LVDS */
  374. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  375. dig = radeon_encoder->enc_priv;
  376. if (dig && dig->ss) {
  377. percentage = dig->ss->percentage;
  378. type = dig->ss->type;
  379. step = dig->ss->step;
  380. delay = dig->ss->delay;
  381. range = dig->ss->range;
  382. } else
  383. return;
  384. } else
  385. return;
  386. break;
  387. }
  388. }
  389. if (!radeon_encoder)
  390. return;
  391. memset(&args, 0, sizeof(args));
  392. if (ASIC_IS_AVIVO(rdev)) {
  393. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  394. args.v1.ucSpreadSpectrumType = type;
  395. args.v1.ucSpreadSpectrumStep = step;
  396. args.v1.ucSpreadSpectrumDelay = delay;
  397. args.v1.ucSpreadSpectrumRange = range;
  398. args.v1.ucPpll = radeon_crtc->crtc_id ? ATOM_PPLL2 : ATOM_PPLL1;
  399. args.v1.ucEnable = ATOM_ENABLE;
  400. } else {
  401. args.legacy.usSpreadSpectrumPercentage = cpu_to_le16(percentage);
  402. args.legacy.ucSpreadSpectrumType = type;
  403. args.legacy.ucSpreadSpectrumStepSize_Delay = (step & 3) << 2;
  404. args.legacy.ucSpreadSpectrumStepSize_Delay |= (delay & 7) << 4;
  405. args.legacy.ucEnable = ATOM_ENABLE;
  406. }
  407. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  408. }
  409. union adjust_pixel_clock {
  410. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  411. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  412. };
  413. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  414. struct drm_display_mode *mode,
  415. struct radeon_pll *pll)
  416. {
  417. struct drm_device *dev = crtc->dev;
  418. struct radeon_device *rdev = dev->dev_private;
  419. struct drm_encoder *encoder = NULL;
  420. struct radeon_encoder *radeon_encoder = NULL;
  421. u32 adjusted_clock = mode->clock;
  422. int encoder_mode = 0;
  423. u32 dp_clock = mode->clock;
  424. int bpc = 8;
  425. /* reset the pll flags */
  426. pll->flags = 0;
  427. /* select the PLL algo */
  428. if (ASIC_IS_AVIVO(rdev)) {
  429. if (radeon_new_pll == 0)
  430. pll->algo = PLL_ALGO_LEGACY;
  431. else
  432. pll->algo = PLL_ALGO_NEW;
  433. } else {
  434. if (radeon_new_pll == 1)
  435. pll->algo = PLL_ALGO_NEW;
  436. else
  437. pll->algo = PLL_ALGO_LEGACY;
  438. }
  439. if (ASIC_IS_AVIVO(rdev)) {
  440. if ((rdev->family == CHIP_RS600) ||
  441. (rdev->family == CHIP_RS690) ||
  442. (rdev->family == CHIP_RS740))
  443. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  444. RADEON_PLL_PREFER_CLOSEST_LOWER);
  445. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  446. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  447. else
  448. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  449. } else {
  450. pll->flags |= RADEON_PLL_LEGACY;
  451. if (mode->clock > 200000) /* range limits??? */
  452. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  453. else
  454. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  455. }
  456. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  457. if (encoder->crtc == crtc) {
  458. radeon_encoder = to_radeon_encoder(encoder);
  459. encoder_mode = atombios_get_encoder_mode(encoder);
  460. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  461. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  462. if (connector) {
  463. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  464. struct radeon_connector_atom_dig *dig_connector =
  465. radeon_connector->con_priv;
  466. dp_clock = dig_connector->dp_clock;
  467. }
  468. }
  469. if (ASIC_IS_AVIVO(rdev)) {
  470. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  471. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  472. adjusted_clock = mode->clock * 2;
  473. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  474. pll->algo = PLL_ALGO_LEGACY;
  475. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  476. }
  477. } else {
  478. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  479. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  480. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  481. pll->flags |= RADEON_PLL_USE_REF_DIV;
  482. }
  483. break;
  484. }
  485. }
  486. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  487. * accordingly based on the encoder/transmitter to work around
  488. * special hw requirements.
  489. */
  490. if (ASIC_IS_DCE3(rdev)) {
  491. union adjust_pixel_clock args;
  492. u8 frev, crev;
  493. int index;
  494. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  495. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  496. &crev))
  497. return adjusted_clock;
  498. memset(&args, 0, sizeof(args));
  499. switch (frev) {
  500. case 1:
  501. switch (crev) {
  502. case 1:
  503. case 2:
  504. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  505. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  506. args.v1.ucEncodeMode = encoder_mode;
  507. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  508. /* may want to enable SS on DP eventually */
  509. /* args.v1.ucConfig |=
  510. ADJUST_DISPLAY_CONFIG_SS_ENABLE;*/
  511. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  512. args.v1.ucConfig |=
  513. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  514. }
  515. atom_execute_table(rdev->mode_info.atom_context,
  516. index, (uint32_t *)&args);
  517. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  518. break;
  519. case 3:
  520. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  521. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  522. args.v3.sInput.ucEncodeMode = encoder_mode;
  523. args.v3.sInput.ucDispPllConfig = 0;
  524. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  525. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  526. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  527. /* may want to enable SS on DP/eDP eventually */
  528. /*args.v3.sInput.ucDispPllConfig |=
  529. DISPPLL_CONFIG_SS_ENABLE;*/
  530. args.v3.sInput.ucDispPllConfig |=
  531. DISPPLL_CONFIG_COHERENT_MODE;
  532. /* 16200 or 27000 */
  533. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  534. } else {
  535. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  536. /* deep color support */
  537. args.v3.sInput.usPixelClock =
  538. cpu_to_le16((mode->clock * bpc / 8) / 10);
  539. }
  540. if (dig->coherent_mode)
  541. args.v3.sInput.ucDispPllConfig |=
  542. DISPPLL_CONFIG_COHERENT_MODE;
  543. if (mode->clock > 165000)
  544. args.v3.sInput.ucDispPllConfig |=
  545. DISPPLL_CONFIG_DUAL_LINK;
  546. }
  547. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  548. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  549. /* may want to enable SS on DP/eDP eventually */
  550. /*args.v3.sInput.ucDispPllConfig |=
  551. DISPPLL_CONFIG_SS_ENABLE;*/
  552. args.v3.sInput.ucDispPllConfig |=
  553. DISPPLL_CONFIG_COHERENT_MODE;
  554. /* 16200 or 27000 */
  555. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  556. } else if (encoder_mode == ATOM_ENCODER_MODE_LVDS) {
  557. /* want to enable SS on LVDS eventually */
  558. /*args.v3.sInput.ucDispPllConfig |=
  559. DISPPLL_CONFIG_SS_ENABLE;*/
  560. } else {
  561. if (mode->clock > 165000)
  562. args.v3.sInput.ucDispPllConfig |=
  563. DISPPLL_CONFIG_DUAL_LINK;
  564. }
  565. }
  566. atom_execute_table(rdev->mode_info.atom_context,
  567. index, (uint32_t *)&args);
  568. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  569. if (args.v3.sOutput.ucRefDiv) {
  570. pll->flags |= RADEON_PLL_USE_REF_DIV;
  571. pll->reference_div = args.v3.sOutput.ucRefDiv;
  572. }
  573. if (args.v3.sOutput.ucPostDiv) {
  574. pll->flags |= RADEON_PLL_USE_POST_DIV;
  575. pll->post_div = args.v3.sOutput.ucPostDiv;
  576. }
  577. break;
  578. default:
  579. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  580. return adjusted_clock;
  581. }
  582. break;
  583. default:
  584. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  585. return adjusted_clock;
  586. }
  587. }
  588. return adjusted_clock;
  589. }
  590. union set_pixel_clock {
  591. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  592. PIXEL_CLOCK_PARAMETERS v1;
  593. PIXEL_CLOCK_PARAMETERS_V2 v2;
  594. PIXEL_CLOCK_PARAMETERS_V3 v3;
  595. PIXEL_CLOCK_PARAMETERS_V5 v5;
  596. };
  597. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc)
  598. {
  599. struct drm_device *dev = crtc->dev;
  600. struct radeon_device *rdev = dev->dev_private;
  601. u8 frev, crev;
  602. int index;
  603. union set_pixel_clock args;
  604. memset(&args, 0, sizeof(args));
  605. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  606. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  607. &crev))
  608. return;
  609. switch (frev) {
  610. case 1:
  611. switch (crev) {
  612. case 5:
  613. /* if the default dcpll clock is specified,
  614. * SetPixelClock provides the dividers
  615. */
  616. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  617. args.v5.usPixelClock = rdev->clock.default_dispclk;
  618. args.v5.ucPpll = ATOM_DCPLL;
  619. break;
  620. default:
  621. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  622. return;
  623. }
  624. break;
  625. default:
  626. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  627. return;
  628. }
  629. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  630. }
  631. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  632. int crtc_id,
  633. int pll_id,
  634. u32 encoder_mode,
  635. u32 encoder_id,
  636. u32 clock,
  637. u32 ref_div,
  638. u32 fb_div,
  639. u32 frac_fb_div,
  640. u32 post_div)
  641. {
  642. struct drm_device *dev = crtc->dev;
  643. struct radeon_device *rdev = dev->dev_private;
  644. u8 frev, crev;
  645. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  646. union set_pixel_clock args;
  647. memset(&args, 0, sizeof(args));
  648. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  649. &crev))
  650. return;
  651. switch (frev) {
  652. case 1:
  653. switch (crev) {
  654. case 1:
  655. if (clock == ATOM_DISABLE)
  656. return;
  657. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  658. args.v1.usRefDiv = cpu_to_le16(ref_div);
  659. args.v1.usFbDiv = cpu_to_le16(fb_div);
  660. args.v1.ucFracFbDiv = frac_fb_div;
  661. args.v1.ucPostDiv = post_div;
  662. args.v1.ucPpll = pll_id;
  663. args.v1.ucCRTC = crtc_id;
  664. args.v1.ucRefDivSrc = 1;
  665. break;
  666. case 2:
  667. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  668. args.v2.usRefDiv = cpu_to_le16(ref_div);
  669. args.v2.usFbDiv = cpu_to_le16(fb_div);
  670. args.v2.ucFracFbDiv = frac_fb_div;
  671. args.v2.ucPostDiv = post_div;
  672. args.v2.ucPpll = pll_id;
  673. args.v2.ucCRTC = crtc_id;
  674. args.v2.ucRefDivSrc = 1;
  675. break;
  676. case 3:
  677. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  678. args.v3.usRefDiv = cpu_to_le16(ref_div);
  679. args.v3.usFbDiv = cpu_to_le16(fb_div);
  680. args.v3.ucFracFbDiv = frac_fb_div;
  681. args.v3.ucPostDiv = post_div;
  682. args.v3.ucPpll = pll_id;
  683. args.v3.ucMiscInfo = (pll_id << 2);
  684. args.v3.ucTransmitterId = encoder_id;
  685. args.v3.ucEncoderMode = encoder_mode;
  686. break;
  687. case 5:
  688. args.v5.ucCRTC = crtc_id;
  689. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  690. args.v5.ucRefDiv = ref_div;
  691. args.v5.usFbDiv = cpu_to_le16(fb_div);
  692. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  693. args.v5.ucPostDiv = post_div;
  694. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  695. args.v5.ucTransmitterID = encoder_id;
  696. args.v5.ucEncoderMode = encoder_mode;
  697. args.v5.ucPpll = pll_id;
  698. break;
  699. default:
  700. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  701. return;
  702. }
  703. break;
  704. default:
  705. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  706. return;
  707. }
  708. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  709. }
  710. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  711. {
  712. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  713. struct drm_device *dev = crtc->dev;
  714. struct radeon_device *rdev = dev->dev_private;
  715. struct drm_encoder *encoder = NULL;
  716. struct radeon_encoder *radeon_encoder = NULL;
  717. u32 pll_clock = mode->clock;
  718. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  719. struct radeon_pll *pll;
  720. u32 adjusted_clock;
  721. int encoder_mode = 0;
  722. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  723. if (encoder->crtc == crtc) {
  724. radeon_encoder = to_radeon_encoder(encoder);
  725. encoder_mode = atombios_get_encoder_mode(encoder);
  726. break;
  727. }
  728. }
  729. if (!radeon_encoder)
  730. return;
  731. switch (radeon_crtc->pll_id) {
  732. case ATOM_PPLL1:
  733. pll = &rdev->clock.p1pll;
  734. break;
  735. case ATOM_PPLL2:
  736. pll = &rdev->clock.p2pll;
  737. break;
  738. case ATOM_DCPLL:
  739. case ATOM_PPLL_INVALID:
  740. default:
  741. pll = &rdev->clock.dcpll;
  742. break;
  743. }
  744. /* adjust pixel clock as needed */
  745. adjusted_clock = atombios_adjust_pll(crtc, mode, pll);
  746. radeon_compute_pll(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  747. &ref_div, &post_div);
  748. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  749. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  750. ref_div, fb_div, frac_fb_div, post_div);
  751. }
  752. static int evergreen_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  753. struct drm_framebuffer *old_fb)
  754. {
  755. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  756. struct drm_device *dev = crtc->dev;
  757. struct radeon_device *rdev = dev->dev_private;
  758. struct radeon_framebuffer *radeon_fb;
  759. struct drm_gem_object *obj;
  760. struct radeon_bo *rbo;
  761. uint64_t fb_location;
  762. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  763. int r;
  764. /* no fb bound */
  765. if (!crtc->fb) {
  766. DRM_DEBUG_KMS("No FB bound\n");
  767. return 0;
  768. }
  769. radeon_fb = to_radeon_framebuffer(crtc->fb);
  770. /* Pin framebuffer & get tilling informations */
  771. obj = radeon_fb->obj;
  772. rbo = obj->driver_private;
  773. r = radeon_bo_reserve(rbo, false);
  774. if (unlikely(r != 0))
  775. return r;
  776. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  777. if (unlikely(r != 0)) {
  778. radeon_bo_unreserve(rbo);
  779. return -EINVAL;
  780. }
  781. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  782. radeon_bo_unreserve(rbo);
  783. switch (crtc->fb->bits_per_pixel) {
  784. case 8:
  785. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  786. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  787. break;
  788. case 15:
  789. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  790. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  791. break;
  792. case 16:
  793. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  794. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  795. break;
  796. case 24:
  797. case 32:
  798. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  799. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  800. break;
  801. default:
  802. DRM_ERROR("Unsupported screen depth %d\n",
  803. crtc->fb->bits_per_pixel);
  804. return -EINVAL;
  805. }
  806. if (tiling_flags & RADEON_TILING_MACRO)
  807. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  808. else if (tiling_flags & RADEON_TILING_MICRO)
  809. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  810. switch (radeon_crtc->crtc_id) {
  811. case 0:
  812. WREG32(AVIVO_D1VGA_CONTROL, 0);
  813. break;
  814. case 1:
  815. WREG32(AVIVO_D2VGA_CONTROL, 0);
  816. break;
  817. case 2:
  818. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  819. break;
  820. case 3:
  821. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  822. break;
  823. case 4:
  824. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  825. break;
  826. case 5:
  827. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  828. break;
  829. default:
  830. break;
  831. }
  832. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  833. upper_32_bits(fb_location));
  834. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  835. upper_32_bits(fb_location));
  836. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  837. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  838. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  839. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  840. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  841. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  842. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  843. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  844. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  845. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  846. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  847. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  848. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  849. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  850. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  851. crtc->mode.vdisplay);
  852. x &= ~3;
  853. y &= ~1;
  854. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  855. (x << 16) | y);
  856. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  857. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  858. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  859. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  860. EVERGREEN_INTERLEAVE_EN);
  861. else
  862. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  863. if (old_fb && old_fb != crtc->fb) {
  864. radeon_fb = to_radeon_framebuffer(old_fb);
  865. rbo = radeon_fb->obj->driver_private;
  866. r = radeon_bo_reserve(rbo, false);
  867. if (unlikely(r != 0))
  868. return r;
  869. radeon_bo_unpin(rbo);
  870. radeon_bo_unreserve(rbo);
  871. }
  872. /* Bytes per pixel may have changed */
  873. radeon_bandwidth_update(rdev);
  874. return 0;
  875. }
  876. static int avivo_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  877. struct drm_framebuffer *old_fb)
  878. {
  879. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  880. struct drm_device *dev = crtc->dev;
  881. struct radeon_device *rdev = dev->dev_private;
  882. struct radeon_framebuffer *radeon_fb;
  883. struct drm_gem_object *obj;
  884. struct radeon_bo *rbo;
  885. uint64_t fb_location;
  886. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  887. int r;
  888. /* no fb bound */
  889. if (!crtc->fb) {
  890. DRM_DEBUG_KMS("No FB bound\n");
  891. return 0;
  892. }
  893. radeon_fb = to_radeon_framebuffer(crtc->fb);
  894. /* Pin framebuffer & get tilling informations */
  895. obj = radeon_fb->obj;
  896. rbo = obj->driver_private;
  897. r = radeon_bo_reserve(rbo, false);
  898. if (unlikely(r != 0))
  899. return r;
  900. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  901. if (unlikely(r != 0)) {
  902. radeon_bo_unreserve(rbo);
  903. return -EINVAL;
  904. }
  905. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  906. radeon_bo_unreserve(rbo);
  907. switch (crtc->fb->bits_per_pixel) {
  908. case 8:
  909. fb_format =
  910. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  911. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  912. break;
  913. case 15:
  914. fb_format =
  915. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  916. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  917. break;
  918. case 16:
  919. fb_format =
  920. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  921. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  922. break;
  923. case 24:
  924. case 32:
  925. fb_format =
  926. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  927. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  928. break;
  929. default:
  930. DRM_ERROR("Unsupported screen depth %d\n",
  931. crtc->fb->bits_per_pixel);
  932. return -EINVAL;
  933. }
  934. if (rdev->family >= CHIP_R600) {
  935. if (tiling_flags & RADEON_TILING_MACRO)
  936. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  937. else if (tiling_flags & RADEON_TILING_MICRO)
  938. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  939. } else {
  940. if (tiling_flags & RADEON_TILING_MACRO)
  941. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  942. if (tiling_flags & RADEON_TILING_MICRO)
  943. fb_format |= AVIVO_D1GRPH_TILED;
  944. }
  945. if (radeon_crtc->crtc_id == 0)
  946. WREG32(AVIVO_D1VGA_CONTROL, 0);
  947. else
  948. WREG32(AVIVO_D2VGA_CONTROL, 0);
  949. if (rdev->family >= CHIP_RV770) {
  950. if (radeon_crtc->crtc_id) {
  951. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  952. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  953. } else {
  954. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, 0);
  955. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, 0);
  956. }
  957. }
  958. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  959. (u32) fb_location);
  960. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  961. radeon_crtc->crtc_offset, (u32) fb_location);
  962. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  963. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  964. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  965. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  966. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  967. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, crtc->fb->width);
  968. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, crtc->fb->height);
  969. fb_pitch_pixels = crtc->fb->pitch / (crtc->fb->bits_per_pixel / 8);
  970. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  971. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  972. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  973. crtc->mode.vdisplay);
  974. x &= ~3;
  975. y &= ~1;
  976. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  977. (x << 16) | y);
  978. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  979. (crtc->mode.hdisplay << 16) | crtc->mode.vdisplay);
  980. if (crtc->mode.flags & DRM_MODE_FLAG_INTERLACE)
  981. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  982. AVIVO_D1MODE_INTERLEAVE_EN);
  983. else
  984. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  985. if (old_fb && old_fb != crtc->fb) {
  986. radeon_fb = to_radeon_framebuffer(old_fb);
  987. rbo = radeon_fb->obj->driver_private;
  988. r = radeon_bo_reserve(rbo, false);
  989. if (unlikely(r != 0))
  990. return r;
  991. radeon_bo_unpin(rbo);
  992. radeon_bo_unreserve(rbo);
  993. }
  994. /* Bytes per pixel may have changed */
  995. radeon_bandwidth_update(rdev);
  996. return 0;
  997. }
  998. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  999. struct drm_framebuffer *old_fb)
  1000. {
  1001. struct drm_device *dev = crtc->dev;
  1002. struct radeon_device *rdev = dev->dev_private;
  1003. if (ASIC_IS_DCE4(rdev))
  1004. return evergreen_crtc_set_base(crtc, x, y, old_fb);
  1005. else if (ASIC_IS_AVIVO(rdev))
  1006. return avivo_crtc_set_base(crtc, x, y, old_fb);
  1007. else
  1008. return radeon_crtc_set_base(crtc, x, y, old_fb);
  1009. }
  1010. /* properly set additional regs when using atombios */
  1011. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1012. {
  1013. struct drm_device *dev = crtc->dev;
  1014. struct radeon_device *rdev = dev->dev_private;
  1015. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1016. u32 disp_merge_cntl;
  1017. switch (radeon_crtc->crtc_id) {
  1018. case 0:
  1019. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1020. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1021. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1022. break;
  1023. case 1:
  1024. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1025. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1026. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1027. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1028. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1029. break;
  1030. }
  1031. }
  1032. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1033. {
  1034. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1035. struct drm_device *dev = crtc->dev;
  1036. struct radeon_device *rdev = dev->dev_private;
  1037. struct drm_encoder *test_encoder;
  1038. struct drm_crtc *test_crtc;
  1039. uint32_t pll_in_use = 0;
  1040. if (ASIC_IS_DCE4(rdev)) {
  1041. /* if crtc is driving DP and we have an ext clock, use that */
  1042. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1043. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1044. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1045. if (rdev->clock.dp_extclk)
  1046. return ATOM_PPLL_INVALID;
  1047. }
  1048. }
  1049. }
  1050. /* otherwise, pick one of the plls */
  1051. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1052. struct radeon_crtc *radeon_test_crtc;
  1053. if (crtc == test_crtc)
  1054. continue;
  1055. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1056. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1057. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1058. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1059. }
  1060. if (!(pll_in_use & 1))
  1061. return ATOM_PPLL1;
  1062. return ATOM_PPLL2;
  1063. } else
  1064. return radeon_crtc->crtc_id;
  1065. }
  1066. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1067. struct drm_display_mode *mode,
  1068. struct drm_display_mode *adjusted_mode,
  1069. int x, int y, struct drm_framebuffer *old_fb)
  1070. {
  1071. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1072. struct drm_device *dev = crtc->dev;
  1073. struct radeon_device *rdev = dev->dev_private;
  1074. /* TODO color tiling */
  1075. atombios_disable_ss(crtc);
  1076. /* always set DCPLL */
  1077. if (ASIC_IS_DCE4(rdev))
  1078. atombios_crtc_set_dcpll(crtc);
  1079. atombios_crtc_set_pll(crtc, adjusted_mode);
  1080. atombios_enable_ss(crtc);
  1081. if (ASIC_IS_AVIVO(rdev))
  1082. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1083. else {
  1084. atombios_crtc_set_timing(crtc, adjusted_mode);
  1085. if (radeon_crtc->crtc_id == 0)
  1086. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1087. radeon_legacy_atom_fixup(crtc);
  1088. }
  1089. atombios_crtc_set_base(crtc, x, y, old_fb);
  1090. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1091. atombios_scaler_setup(crtc);
  1092. return 0;
  1093. }
  1094. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1095. struct drm_display_mode *mode,
  1096. struct drm_display_mode *adjusted_mode)
  1097. {
  1098. struct drm_device *dev = crtc->dev;
  1099. struct radeon_device *rdev = dev->dev_private;
  1100. /* adjust pm to upcoming mode change */
  1101. radeon_pm_compute_clocks(rdev);
  1102. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1103. return false;
  1104. return true;
  1105. }
  1106. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1107. {
  1108. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1109. /* pick pll */
  1110. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1111. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1112. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1113. }
  1114. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1115. {
  1116. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1117. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1118. }
  1119. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1120. {
  1121. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1122. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1123. switch (radeon_crtc->pll_id) {
  1124. case ATOM_PPLL1:
  1125. case ATOM_PPLL2:
  1126. /* disable the ppll */
  1127. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1128. 0, 0, ATOM_DISABLE, 0, 0, 0, 0);
  1129. break;
  1130. default:
  1131. break;
  1132. }
  1133. radeon_crtc->pll_id = -1;
  1134. }
  1135. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1136. .dpms = atombios_crtc_dpms,
  1137. .mode_fixup = atombios_crtc_mode_fixup,
  1138. .mode_set = atombios_crtc_mode_set,
  1139. .mode_set_base = atombios_crtc_set_base,
  1140. .prepare = atombios_crtc_prepare,
  1141. .commit = atombios_crtc_commit,
  1142. .load_lut = radeon_crtc_load_lut,
  1143. .disable = atombios_crtc_disable,
  1144. };
  1145. void radeon_atombios_init_crtc(struct drm_device *dev,
  1146. struct radeon_crtc *radeon_crtc)
  1147. {
  1148. struct radeon_device *rdev = dev->dev_private;
  1149. if (ASIC_IS_DCE4(rdev)) {
  1150. switch (radeon_crtc->crtc_id) {
  1151. case 0:
  1152. default:
  1153. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1154. break;
  1155. case 1:
  1156. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1157. break;
  1158. case 2:
  1159. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1160. break;
  1161. case 3:
  1162. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1163. break;
  1164. case 4:
  1165. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1166. break;
  1167. case 5:
  1168. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1169. break;
  1170. }
  1171. } else {
  1172. if (radeon_crtc->crtc_id == 1)
  1173. radeon_crtc->crtc_offset =
  1174. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1175. else
  1176. radeon_crtc->crtc_offset = 0;
  1177. }
  1178. radeon_crtc->pll_id = -1;
  1179. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1180. }