i915_irq.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (IS_I965G(dev))
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  174. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  175. return 1;
  176. return 0;
  177. }
  178. /* Called from drm generic code, passed a 'crtc', which
  179. * we use as a pipe index
  180. */
  181. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  182. {
  183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  184. unsigned long high_frame;
  185. unsigned long low_frame;
  186. u32 high1, high2, low, count;
  187. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  188. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  189. if (!i915_pipe_enabled(dev, pipe)) {
  190. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  191. "pipe %d\n", pipe);
  192. return 0;
  193. }
  194. /*
  195. * High & low register fields aren't synchronized, so make sure
  196. * we get a low value that's stable across two reads of the high
  197. * register.
  198. */
  199. do {
  200. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  203. PIPE_FRAME_LOW_SHIFT);
  204. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  205. PIPE_FRAME_HIGH_SHIFT);
  206. } while (high1 != high2);
  207. count = (high1 << 8) | low;
  208. return count;
  209. }
  210. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  216. "pipe %d\n", pipe);
  217. return 0;
  218. }
  219. return I915_READ(reg);
  220. }
  221. /*
  222. * Handle hotplug events outside the interrupt handler proper.
  223. */
  224. static void i915_hotplug_work_func(struct work_struct *work)
  225. {
  226. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  227. hotplug_work);
  228. struct drm_device *dev = dev_priv->dev;
  229. struct drm_mode_config *mode_config = &dev->mode_config;
  230. struct drm_encoder *encoder;
  231. if (mode_config->num_encoder) {
  232. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  233. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  234. if (intel_encoder->hot_plug)
  235. (*intel_encoder->hot_plug) (intel_encoder);
  236. }
  237. }
  238. /* Just fire off a uevent and let userspace tell us what to do */
  239. drm_helper_hpd_irq_event(dev);
  240. }
  241. static void i915_handle_rps_change(struct drm_device *dev)
  242. {
  243. drm_i915_private_t *dev_priv = dev->dev_private;
  244. u32 busy_up, busy_down, max_avg, min_avg;
  245. u8 new_delay = dev_priv->cur_delay;
  246. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  247. busy_up = I915_READ(RCPREVBSYTUPAVG);
  248. busy_down = I915_READ(RCPREVBSYTDNAVG);
  249. max_avg = I915_READ(RCBMAXAVG);
  250. min_avg = I915_READ(RCBMINAVG);
  251. /* Handle RCS change request from hw */
  252. if (busy_up > max_avg) {
  253. if (dev_priv->cur_delay != dev_priv->max_delay)
  254. new_delay = dev_priv->cur_delay - 1;
  255. if (new_delay < dev_priv->max_delay)
  256. new_delay = dev_priv->max_delay;
  257. } else if (busy_down < min_avg) {
  258. if (dev_priv->cur_delay != dev_priv->min_delay)
  259. new_delay = dev_priv->cur_delay + 1;
  260. if (new_delay > dev_priv->min_delay)
  261. new_delay = dev_priv->min_delay;
  262. }
  263. if (ironlake_set_drps(dev, new_delay))
  264. dev_priv->cur_delay = new_delay;
  265. return;
  266. }
  267. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  268. {
  269. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  270. int ret = IRQ_NONE;
  271. u32 de_iir, gt_iir, de_ier, pch_iir;
  272. struct drm_i915_master_private *master_priv;
  273. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  274. /* disable master interrupt before clearing iir */
  275. de_ier = I915_READ(DEIER);
  276. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  277. (void)I915_READ(DEIER);
  278. de_iir = I915_READ(DEIIR);
  279. gt_iir = I915_READ(GTIIR);
  280. pch_iir = I915_READ(SDEIIR);
  281. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  282. goto done;
  283. ret = IRQ_HANDLED;
  284. if (dev->primary->master) {
  285. master_priv = dev->primary->master->driver_priv;
  286. if (master_priv->sarea_priv)
  287. master_priv->sarea_priv->last_dispatch =
  288. READ_BREADCRUMB(dev_priv);
  289. }
  290. if (gt_iir & GT_PIPE_NOTIFY) {
  291. u32 seqno = render_ring->get_gem_seqno(dev, render_ring);
  292. render_ring->irq_gem_seqno = seqno;
  293. trace_i915_gem_request_complete(dev, seqno);
  294. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  295. dev_priv->hangcheck_count = 0;
  296. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  297. }
  298. if (gt_iir & GT_BSD_USER_INTERRUPT)
  299. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  300. if (de_iir & DE_GSE)
  301. intel_opregion_gse_intr(dev);
  302. if (de_iir & DE_PLANEA_FLIP_DONE) {
  303. intel_prepare_page_flip(dev, 0);
  304. intel_finish_page_flip_plane(dev, 0);
  305. }
  306. if (de_iir & DE_PLANEB_FLIP_DONE) {
  307. intel_prepare_page_flip(dev, 1);
  308. intel_finish_page_flip_plane(dev, 1);
  309. }
  310. if (de_iir & DE_PIPEA_VBLANK)
  311. drm_handle_vblank(dev, 0);
  312. if (de_iir & DE_PIPEB_VBLANK)
  313. drm_handle_vblank(dev, 1);
  314. /* check event from PCH */
  315. if ((de_iir & DE_PCH_EVENT) &&
  316. (pch_iir & SDE_HOTPLUG_MASK)) {
  317. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  318. }
  319. if (de_iir & DE_PCU_EVENT) {
  320. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  321. i915_handle_rps_change(dev);
  322. }
  323. /* should clear PCH hotplug event before clear CPU irq */
  324. I915_WRITE(SDEIIR, pch_iir);
  325. I915_WRITE(GTIIR, gt_iir);
  326. I915_WRITE(DEIIR, de_iir);
  327. done:
  328. I915_WRITE(DEIER, de_ier);
  329. (void)I915_READ(DEIER);
  330. return ret;
  331. }
  332. /**
  333. * i915_error_work_func - do process context error handling work
  334. * @work: work struct
  335. *
  336. * Fire an error uevent so userspace can see that a hang or error
  337. * was detected.
  338. */
  339. static void i915_error_work_func(struct work_struct *work)
  340. {
  341. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  342. error_work);
  343. struct drm_device *dev = dev_priv->dev;
  344. char *error_event[] = { "ERROR=1", NULL };
  345. char *reset_event[] = { "RESET=1", NULL };
  346. char *reset_done_event[] = { "ERROR=0", NULL };
  347. DRM_DEBUG_DRIVER("generating error event\n");
  348. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  349. if (atomic_read(&dev_priv->mm.wedged)) {
  350. if (IS_I965G(dev)) {
  351. DRM_DEBUG_DRIVER("resetting chip\n");
  352. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  353. if (!i965_reset(dev, GDRST_RENDER)) {
  354. atomic_set(&dev_priv->mm.wedged, 0);
  355. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  356. }
  357. } else {
  358. DRM_DEBUG_DRIVER("reboot required\n");
  359. }
  360. }
  361. }
  362. static struct drm_i915_error_object *
  363. i915_error_object_create(struct drm_device *dev,
  364. struct drm_gem_object *src)
  365. {
  366. drm_i915_private_t *dev_priv = dev->dev_private;
  367. struct drm_i915_error_object *dst;
  368. struct drm_i915_gem_object *src_priv;
  369. int page, page_count;
  370. u32 reloc_offset;
  371. if (src == NULL)
  372. return NULL;
  373. src_priv = to_intel_bo(src);
  374. if (src_priv->pages == NULL)
  375. return NULL;
  376. page_count = src->size / PAGE_SIZE;
  377. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  378. if (dst == NULL)
  379. return NULL;
  380. reloc_offset = src_priv->gtt_offset;
  381. for (page = 0; page < page_count; page++) {
  382. unsigned long flags;
  383. void __iomem *s;
  384. void *d;
  385. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  386. if (d == NULL)
  387. goto unwind;
  388. local_irq_save(flags);
  389. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  390. reloc_offset,
  391. KM_IRQ0);
  392. memcpy_fromio(d, s, PAGE_SIZE);
  393. io_mapping_unmap_atomic(s, KM_IRQ0);
  394. local_irq_restore(flags);
  395. dst->pages[page] = d;
  396. reloc_offset += PAGE_SIZE;
  397. }
  398. dst->page_count = page_count;
  399. dst->gtt_offset = src_priv->gtt_offset;
  400. return dst;
  401. unwind:
  402. while (page--)
  403. kfree(dst->pages[page]);
  404. kfree(dst);
  405. return NULL;
  406. }
  407. static void
  408. i915_error_object_free(struct drm_i915_error_object *obj)
  409. {
  410. int page;
  411. if (obj == NULL)
  412. return;
  413. for (page = 0; page < obj->page_count; page++)
  414. kfree(obj->pages[page]);
  415. kfree(obj);
  416. }
  417. static void
  418. i915_error_state_free(struct drm_device *dev,
  419. struct drm_i915_error_state *error)
  420. {
  421. i915_error_object_free(error->batchbuffer[0]);
  422. i915_error_object_free(error->batchbuffer[1]);
  423. i915_error_object_free(error->ringbuffer);
  424. kfree(error->active_bo);
  425. kfree(error->overlay);
  426. kfree(error);
  427. }
  428. static u32
  429. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  430. {
  431. u32 cmd;
  432. if (IS_I830(dev) || IS_845G(dev))
  433. cmd = MI_BATCH_BUFFER;
  434. else if (IS_I965G(dev))
  435. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  436. MI_BATCH_NON_SECURE_I965);
  437. else
  438. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  439. return ring[0] == cmd ? ring[1] : 0;
  440. }
  441. static u32
  442. i915_ringbuffer_last_batch(struct drm_device *dev)
  443. {
  444. struct drm_i915_private *dev_priv = dev->dev_private;
  445. u32 head, bbaddr;
  446. u32 *ring;
  447. /* Locate the current position in the ringbuffer and walk back
  448. * to find the most recently dispatched batch buffer.
  449. */
  450. bbaddr = 0;
  451. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  452. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  453. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  454. bbaddr = i915_get_bbaddr(dev, ring);
  455. if (bbaddr)
  456. break;
  457. }
  458. if (bbaddr == 0) {
  459. ring = (u32 *)(dev_priv->render_ring.virtual_start
  460. + dev_priv->render_ring.size);
  461. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  462. bbaddr = i915_get_bbaddr(dev, ring);
  463. if (bbaddr)
  464. break;
  465. }
  466. }
  467. return bbaddr;
  468. }
  469. /**
  470. * i915_capture_error_state - capture an error record for later analysis
  471. * @dev: drm device
  472. *
  473. * Should be called when an error is detected (either a hang or an error
  474. * interrupt) to capture error state from the time of the error. Fills
  475. * out a structure which becomes available in debugfs for user level tools
  476. * to pick up.
  477. */
  478. static void i915_capture_error_state(struct drm_device *dev)
  479. {
  480. struct drm_i915_private *dev_priv = dev->dev_private;
  481. struct drm_i915_gem_object *obj_priv;
  482. struct drm_i915_error_state *error;
  483. struct drm_gem_object *batchbuffer[2];
  484. unsigned long flags;
  485. u32 bbaddr;
  486. int count;
  487. spin_lock_irqsave(&dev_priv->error_lock, flags);
  488. error = dev_priv->first_error;
  489. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  490. if (error)
  491. return;
  492. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  493. if (!error) {
  494. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  495. return;
  496. }
  497. error->seqno = i915_get_gem_seqno(dev, &dev_priv->render_ring);
  498. error->eir = I915_READ(EIR);
  499. error->pgtbl_er = I915_READ(PGTBL_ER);
  500. error->pipeastat = I915_READ(PIPEASTAT);
  501. error->pipebstat = I915_READ(PIPEBSTAT);
  502. error->instpm = I915_READ(INSTPM);
  503. if (!IS_I965G(dev)) {
  504. error->ipeir = I915_READ(IPEIR);
  505. error->ipehr = I915_READ(IPEHR);
  506. error->instdone = I915_READ(INSTDONE);
  507. error->acthd = I915_READ(ACTHD);
  508. error->bbaddr = 0;
  509. } else {
  510. error->ipeir = I915_READ(IPEIR_I965);
  511. error->ipehr = I915_READ(IPEHR_I965);
  512. error->instdone = I915_READ(INSTDONE_I965);
  513. error->instps = I915_READ(INSTPS);
  514. error->instdone1 = I915_READ(INSTDONE1);
  515. error->acthd = I915_READ(ACTHD_I965);
  516. error->bbaddr = I915_READ64(BB_ADDR);
  517. }
  518. bbaddr = i915_ringbuffer_last_batch(dev);
  519. /* Grab the current batchbuffer, most likely to have crashed. */
  520. batchbuffer[0] = NULL;
  521. batchbuffer[1] = NULL;
  522. count = 0;
  523. list_for_each_entry(obj_priv,
  524. &dev_priv->render_ring.active_list, list) {
  525. struct drm_gem_object *obj = &obj_priv->base;
  526. if (batchbuffer[0] == NULL &&
  527. bbaddr >= obj_priv->gtt_offset &&
  528. bbaddr < obj_priv->gtt_offset + obj->size)
  529. batchbuffer[0] = obj;
  530. if (batchbuffer[1] == NULL &&
  531. error->acthd >= obj_priv->gtt_offset &&
  532. error->acthd < obj_priv->gtt_offset + obj->size)
  533. batchbuffer[1] = obj;
  534. count++;
  535. }
  536. /* Scan the other lists for completeness for those bizarre errors. */
  537. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  538. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  539. struct drm_gem_object *obj = &obj_priv->base;
  540. if (batchbuffer[0] == NULL &&
  541. bbaddr >= obj_priv->gtt_offset &&
  542. bbaddr < obj_priv->gtt_offset + obj->size)
  543. batchbuffer[0] = obj;
  544. if (batchbuffer[1] == NULL &&
  545. error->acthd >= obj_priv->gtt_offset &&
  546. error->acthd < obj_priv->gtt_offset + obj->size)
  547. batchbuffer[1] = obj;
  548. if (batchbuffer[0] && batchbuffer[1])
  549. break;
  550. }
  551. }
  552. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  553. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  554. struct drm_gem_object *obj = &obj_priv->base;
  555. if (batchbuffer[0] == NULL &&
  556. bbaddr >= obj_priv->gtt_offset &&
  557. bbaddr < obj_priv->gtt_offset + obj->size)
  558. batchbuffer[0] = obj;
  559. if (batchbuffer[1] == NULL &&
  560. error->acthd >= obj_priv->gtt_offset &&
  561. error->acthd < obj_priv->gtt_offset + obj->size)
  562. batchbuffer[1] = obj;
  563. if (batchbuffer[0] && batchbuffer[1])
  564. break;
  565. }
  566. }
  567. /* We need to copy these to an anonymous buffer as the simplest
  568. * method to avoid being overwritten by userpace.
  569. */
  570. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  571. if (batchbuffer[1] != batchbuffer[0])
  572. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  573. else
  574. error->batchbuffer[1] = NULL;
  575. /* Record the ringbuffer */
  576. error->ringbuffer = i915_error_object_create(dev,
  577. dev_priv->render_ring.gem_object);
  578. /* Record buffers on the active list. */
  579. error->active_bo = NULL;
  580. error->active_bo_count = 0;
  581. if (count)
  582. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  583. GFP_ATOMIC);
  584. if (error->active_bo) {
  585. int i = 0;
  586. list_for_each_entry(obj_priv,
  587. &dev_priv->render_ring.active_list, list) {
  588. struct drm_gem_object *obj = &obj_priv->base;
  589. error->active_bo[i].size = obj->size;
  590. error->active_bo[i].name = obj->name;
  591. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  592. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  593. error->active_bo[i].read_domains = obj->read_domains;
  594. error->active_bo[i].write_domain = obj->write_domain;
  595. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  596. error->active_bo[i].pinned = 0;
  597. if (obj_priv->pin_count > 0)
  598. error->active_bo[i].pinned = 1;
  599. if (obj_priv->user_pin_count > 0)
  600. error->active_bo[i].pinned = -1;
  601. error->active_bo[i].tiling = obj_priv->tiling_mode;
  602. error->active_bo[i].dirty = obj_priv->dirty;
  603. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  604. if (++i == count)
  605. break;
  606. }
  607. error->active_bo_count = i;
  608. }
  609. do_gettimeofday(&error->time);
  610. error->overlay = intel_overlay_capture_error_state(dev);
  611. spin_lock_irqsave(&dev_priv->error_lock, flags);
  612. if (dev_priv->first_error == NULL) {
  613. dev_priv->first_error = error;
  614. error = NULL;
  615. }
  616. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  617. if (error)
  618. i915_error_state_free(dev, error);
  619. }
  620. void i915_destroy_error_state(struct drm_device *dev)
  621. {
  622. struct drm_i915_private *dev_priv = dev->dev_private;
  623. struct drm_i915_error_state *error;
  624. spin_lock(&dev_priv->error_lock);
  625. error = dev_priv->first_error;
  626. dev_priv->first_error = NULL;
  627. spin_unlock(&dev_priv->error_lock);
  628. if (error)
  629. i915_error_state_free(dev, error);
  630. }
  631. static void i915_report_and_clear_eir(struct drm_device *dev)
  632. {
  633. struct drm_i915_private *dev_priv = dev->dev_private;
  634. u32 eir = I915_READ(EIR);
  635. if (!eir)
  636. return;
  637. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  638. eir);
  639. if (IS_G4X(dev)) {
  640. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  641. u32 ipeir = I915_READ(IPEIR_I965);
  642. printk(KERN_ERR " IPEIR: 0x%08x\n",
  643. I915_READ(IPEIR_I965));
  644. printk(KERN_ERR " IPEHR: 0x%08x\n",
  645. I915_READ(IPEHR_I965));
  646. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  647. I915_READ(INSTDONE_I965));
  648. printk(KERN_ERR " INSTPS: 0x%08x\n",
  649. I915_READ(INSTPS));
  650. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  651. I915_READ(INSTDONE1));
  652. printk(KERN_ERR " ACTHD: 0x%08x\n",
  653. I915_READ(ACTHD_I965));
  654. I915_WRITE(IPEIR_I965, ipeir);
  655. (void)I915_READ(IPEIR_I965);
  656. }
  657. if (eir & GM45_ERROR_PAGE_TABLE) {
  658. u32 pgtbl_err = I915_READ(PGTBL_ER);
  659. printk(KERN_ERR "page table error\n");
  660. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  661. pgtbl_err);
  662. I915_WRITE(PGTBL_ER, pgtbl_err);
  663. (void)I915_READ(PGTBL_ER);
  664. }
  665. }
  666. if (IS_I9XX(dev)) {
  667. if (eir & I915_ERROR_PAGE_TABLE) {
  668. u32 pgtbl_err = I915_READ(PGTBL_ER);
  669. printk(KERN_ERR "page table error\n");
  670. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  671. pgtbl_err);
  672. I915_WRITE(PGTBL_ER, pgtbl_err);
  673. (void)I915_READ(PGTBL_ER);
  674. }
  675. }
  676. if (eir & I915_ERROR_MEMORY_REFRESH) {
  677. u32 pipea_stats = I915_READ(PIPEASTAT);
  678. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  679. printk(KERN_ERR "memory refresh error\n");
  680. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  681. pipea_stats);
  682. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  683. pipeb_stats);
  684. /* pipestat has already been acked */
  685. }
  686. if (eir & I915_ERROR_INSTRUCTION) {
  687. printk(KERN_ERR "instruction error\n");
  688. printk(KERN_ERR " INSTPM: 0x%08x\n",
  689. I915_READ(INSTPM));
  690. if (!IS_I965G(dev)) {
  691. u32 ipeir = I915_READ(IPEIR);
  692. printk(KERN_ERR " IPEIR: 0x%08x\n",
  693. I915_READ(IPEIR));
  694. printk(KERN_ERR " IPEHR: 0x%08x\n",
  695. I915_READ(IPEHR));
  696. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  697. I915_READ(INSTDONE));
  698. printk(KERN_ERR " ACTHD: 0x%08x\n",
  699. I915_READ(ACTHD));
  700. I915_WRITE(IPEIR, ipeir);
  701. (void)I915_READ(IPEIR);
  702. } else {
  703. u32 ipeir = I915_READ(IPEIR_I965);
  704. printk(KERN_ERR " IPEIR: 0x%08x\n",
  705. I915_READ(IPEIR_I965));
  706. printk(KERN_ERR " IPEHR: 0x%08x\n",
  707. I915_READ(IPEHR_I965));
  708. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  709. I915_READ(INSTDONE_I965));
  710. printk(KERN_ERR " INSTPS: 0x%08x\n",
  711. I915_READ(INSTPS));
  712. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  713. I915_READ(INSTDONE1));
  714. printk(KERN_ERR " ACTHD: 0x%08x\n",
  715. I915_READ(ACTHD_I965));
  716. I915_WRITE(IPEIR_I965, ipeir);
  717. (void)I915_READ(IPEIR_I965);
  718. }
  719. }
  720. I915_WRITE(EIR, eir);
  721. (void)I915_READ(EIR);
  722. eir = I915_READ(EIR);
  723. if (eir) {
  724. /*
  725. * some errors might have become stuck,
  726. * mask them.
  727. */
  728. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  729. I915_WRITE(EMR, I915_READ(EMR) | eir);
  730. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  731. }
  732. }
  733. /**
  734. * i915_handle_error - handle an error interrupt
  735. * @dev: drm device
  736. *
  737. * Do some basic checking of regsiter state at error interrupt time and
  738. * dump it to the syslog. Also call i915_capture_error_state() to make
  739. * sure we get a record and make it available in debugfs. Fire a uevent
  740. * so userspace knows something bad happened (should trigger collection
  741. * of a ring dump etc.).
  742. */
  743. static void i915_handle_error(struct drm_device *dev, bool wedged)
  744. {
  745. struct drm_i915_private *dev_priv = dev->dev_private;
  746. i915_capture_error_state(dev);
  747. i915_report_and_clear_eir(dev);
  748. if (wedged) {
  749. atomic_set(&dev_priv->mm.wedged, 1);
  750. /*
  751. * Wakeup waiting processes so they don't hang
  752. */
  753. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  754. }
  755. queue_work(dev_priv->wq, &dev_priv->error_work);
  756. }
  757. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  758. {
  759. drm_i915_private_t *dev_priv = dev->dev_private;
  760. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  761. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  762. struct drm_i915_gem_object *obj_priv;
  763. struct intel_unpin_work *work;
  764. unsigned long flags;
  765. bool stall_detected;
  766. /* Ignore early vblank irqs */
  767. if (intel_crtc == NULL)
  768. return;
  769. spin_lock_irqsave(&dev->event_lock, flags);
  770. work = intel_crtc->unpin_work;
  771. if (work == NULL || work->pending || !work->enable_stall_check) {
  772. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  773. spin_unlock_irqrestore(&dev->event_lock, flags);
  774. return;
  775. }
  776. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  777. obj_priv = to_intel_bo(work->pending_flip_obj);
  778. if(IS_I965G(dev)) {
  779. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  780. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  781. } else {
  782. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  783. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  784. crtc->y * crtc->fb->pitch +
  785. crtc->x * crtc->fb->bits_per_pixel/8);
  786. }
  787. spin_unlock_irqrestore(&dev->event_lock, flags);
  788. if (stall_detected) {
  789. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  790. intel_prepare_page_flip(dev, intel_crtc->plane);
  791. }
  792. }
  793. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  794. {
  795. struct drm_device *dev = (struct drm_device *) arg;
  796. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  797. struct drm_i915_master_private *master_priv;
  798. u32 iir, new_iir;
  799. u32 pipea_stats, pipeb_stats;
  800. u32 vblank_status;
  801. int vblank = 0;
  802. unsigned long irqflags;
  803. int irq_received;
  804. int ret = IRQ_NONE;
  805. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  806. atomic_inc(&dev_priv->irq_received);
  807. if (HAS_PCH_SPLIT(dev))
  808. return ironlake_irq_handler(dev);
  809. iir = I915_READ(IIR);
  810. if (IS_I965G(dev))
  811. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  812. else
  813. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  814. for (;;) {
  815. irq_received = iir != 0;
  816. /* Can't rely on pipestat interrupt bit in iir as it might
  817. * have been cleared after the pipestat interrupt was received.
  818. * It doesn't set the bit in iir again, but it still produces
  819. * interrupts (for non-MSI).
  820. */
  821. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  822. pipea_stats = I915_READ(PIPEASTAT);
  823. pipeb_stats = I915_READ(PIPEBSTAT);
  824. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  825. i915_handle_error(dev, false);
  826. /*
  827. * Clear the PIPE(A|B)STAT regs before the IIR
  828. */
  829. if (pipea_stats & 0x8000ffff) {
  830. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  831. DRM_DEBUG_DRIVER("pipe a underrun\n");
  832. I915_WRITE(PIPEASTAT, pipea_stats);
  833. irq_received = 1;
  834. }
  835. if (pipeb_stats & 0x8000ffff) {
  836. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  837. DRM_DEBUG_DRIVER("pipe b underrun\n");
  838. I915_WRITE(PIPEBSTAT, pipeb_stats);
  839. irq_received = 1;
  840. }
  841. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  842. if (!irq_received)
  843. break;
  844. ret = IRQ_HANDLED;
  845. /* Consume port. Then clear IIR or we'll miss events */
  846. if ((I915_HAS_HOTPLUG(dev)) &&
  847. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  848. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  849. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  850. hotplug_status);
  851. if (hotplug_status & dev_priv->hotplug_supported_mask)
  852. queue_work(dev_priv->wq,
  853. &dev_priv->hotplug_work);
  854. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  855. I915_READ(PORT_HOTPLUG_STAT);
  856. }
  857. I915_WRITE(IIR, iir);
  858. new_iir = I915_READ(IIR); /* Flush posted writes */
  859. if (dev->primary->master) {
  860. master_priv = dev->primary->master->driver_priv;
  861. if (master_priv->sarea_priv)
  862. master_priv->sarea_priv->last_dispatch =
  863. READ_BREADCRUMB(dev_priv);
  864. }
  865. if (iir & I915_USER_INTERRUPT) {
  866. u32 seqno =
  867. render_ring->get_gem_seqno(dev, render_ring);
  868. render_ring->irq_gem_seqno = seqno;
  869. trace_i915_gem_request_complete(dev, seqno);
  870. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  871. dev_priv->hangcheck_count = 0;
  872. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  873. }
  874. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  875. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  876. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  877. intel_prepare_page_flip(dev, 0);
  878. if (dev_priv->flip_pending_is_done)
  879. intel_finish_page_flip_plane(dev, 0);
  880. }
  881. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  882. intel_prepare_page_flip(dev, 1);
  883. if (dev_priv->flip_pending_is_done)
  884. intel_finish_page_flip_plane(dev, 1);
  885. }
  886. if (pipea_stats & vblank_status) {
  887. vblank++;
  888. drm_handle_vblank(dev, 0);
  889. if (!dev_priv->flip_pending_is_done) {
  890. i915_pageflip_stall_check(dev, 0);
  891. intel_finish_page_flip(dev, 0);
  892. }
  893. }
  894. if (pipeb_stats & vblank_status) {
  895. vblank++;
  896. drm_handle_vblank(dev, 1);
  897. if (!dev_priv->flip_pending_is_done) {
  898. i915_pageflip_stall_check(dev, 1);
  899. intel_finish_page_flip(dev, 1);
  900. }
  901. }
  902. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  903. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  904. (iir & I915_ASLE_INTERRUPT))
  905. intel_opregion_asle_intr(dev);
  906. /* With MSI, interrupts are only generated when iir
  907. * transitions from zero to nonzero. If another bit got
  908. * set while we were handling the existing iir bits, then
  909. * we would never get another interrupt.
  910. *
  911. * This is fine on non-MSI as well, as if we hit this path
  912. * we avoid exiting the interrupt handler only to generate
  913. * another one.
  914. *
  915. * Note that for MSI this could cause a stray interrupt report
  916. * if an interrupt landed in the time between writing IIR and
  917. * the posting read. This should be rare enough to never
  918. * trigger the 99% of 100,000 interrupts test for disabling
  919. * stray interrupts.
  920. */
  921. iir = new_iir;
  922. }
  923. return ret;
  924. }
  925. static int i915_emit_irq(struct drm_device * dev)
  926. {
  927. drm_i915_private_t *dev_priv = dev->dev_private;
  928. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  929. i915_kernel_lost_context(dev);
  930. DRM_DEBUG_DRIVER("\n");
  931. dev_priv->counter++;
  932. if (dev_priv->counter > 0x7FFFFFFFUL)
  933. dev_priv->counter = 1;
  934. if (master_priv->sarea_priv)
  935. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  936. BEGIN_LP_RING(4);
  937. OUT_RING(MI_STORE_DWORD_INDEX);
  938. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  939. OUT_RING(dev_priv->counter);
  940. OUT_RING(MI_USER_INTERRUPT);
  941. ADVANCE_LP_RING();
  942. return dev_priv->counter;
  943. }
  944. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  945. {
  946. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  947. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  948. if (dev_priv->trace_irq_seqno == 0)
  949. render_ring->user_irq_get(dev, render_ring);
  950. dev_priv->trace_irq_seqno = seqno;
  951. }
  952. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  953. {
  954. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  955. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  956. int ret = 0;
  957. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  958. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  959. READ_BREADCRUMB(dev_priv));
  960. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  961. if (master_priv->sarea_priv)
  962. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  963. return 0;
  964. }
  965. if (master_priv->sarea_priv)
  966. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  967. render_ring->user_irq_get(dev, render_ring);
  968. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  969. READ_BREADCRUMB(dev_priv) >= irq_nr);
  970. render_ring->user_irq_put(dev, render_ring);
  971. if (ret == -EBUSY) {
  972. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  973. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  974. }
  975. return ret;
  976. }
  977. /* Needs the lock as it touches the ring.
  978. */
  979. int i915_irq_emit(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv)
  981. {
  982. drm_i915_private_t *dev_priv = dev->dev_private;
  983. drm_i915_irq_emit_t *emit = data;
  984. int result;
  985. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  986. DRM_ERROR("called with no initialization\n");
  987. return -EINVAL;
  988. }
  989. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  990. mutex_lock(&dev->struct_mutex);
  991. result = i915_emit_irq(dev);
  992. mutex_unlock(&dev->struct_mutex);
  993. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  994. DRM_ERROR("copy_to_user\n");
  995. return -EFAULT;
  996. }
  997. return 0;
  998. }
  999. /* Doesn't need the hardware lock.
  1000. */
  1001. int i915_irq_wait(struct drm_device *dev, void *data,
  1002. struct drm_file *file_priv)
  1003. {
  1004. drm_i915_private_t *dev_priv = dev->dev_private;
  1005. drm_i915_irq_wait_t *irqwait = data;
  1006. if (!dev_priv) {
  1007. DRM_ERROR("called with no initialization\n");
  1008. return -EINVAL;
  1009. }
  1010. return i915_wait_irq(dev, irqwait->irq_seq);
  1011. }
  1012. /* Called from drm generic code, passed 'crtc' which
  1013. * we use as a pipe index
  1014. */
  1015. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1016. {
  1017. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1018. unsigned long irqflags;
  1019. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  1020. u32 pipeconf;
  1021. pipeconf = I915_READ(pipeconf_reg);
  1022. if (!(pipeconf & PIPEACONF_ENABLE))
  1023. return -EINVAL;
  1024. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1025. if (HAS_PCH_SPLIT(dev))
  1026. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1027. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1028. else if (IS_I965G(dev))
  1029. i915_enable_pipestat(dev_priv, pipe,
  1030. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1031. else
  1032. i915_enable_pipestat(dev_priv, pipe,
  1033. PIPE_VBLANK_INTERRUPT_ENABLE);
  1034. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1035. return 0;
  1036. }
  1037. /* Called from drm generic code, passed 'crtc' which
  1038. * we use as a pipe index
  1039. */
  1040. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1041. {
  1042. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1043. unsigned long irqflags;
  1044. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1045. if (HAS_PCH_SPLIT(dev))
  1046. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1047. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1048. else
  1049. i915_disable_pipestat(dev_priv, pipe,
  1050. PIPE_VBLANK_INTERRUPT_ENABLE |
  1051. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1052. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1053. }
  1054. void i915_enable_interrupt (struct drm_device *dev)
  1055. {
  1056. struct drm_i915_private *dev_priv = dev->dev_private;
  1057. if (!HAS_PCH_SPLIT(dev))
  1058. intel_opregion_enable_asle(dev);
  1059. dev_priv->irq_enabled = 1;
  1060. }
  1061. /* Set the vblank monitor pipe
  1062. */
  1063. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1064. struct drm_file *file_priv)
  1065. {
  1066. drm_i915_private_t *dev_priv = dev->dev_private;
  1067. if (!dev_priv) {
  1068. DRM_ERROR("called with no initialization\n");
  1069. return -EINVAL;
  1070. }
  1071. return 0;
  1072. }
  1073. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1074. struct drm_file *file_priv)
  1075. {
  1076. drm_i915_private_t *dev_priv = dev->dev_private;
  1077. drm_i915_vblank_pipe_t *pipe = data;
  1078. if (!dev_priv) {
  1079. DRM_ERROR("called with no initialization\n");
  1080. return -EINVAL;
  1081. }
  1082. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1083. return 0;
  1084. }
  1085. /**
  1086. * Schedule buffer swap at given vertical blank.
  1087. */
  1088. int i915_vblank_swap(struct drm_device *dev, void *data,
  1089. struct drm_file *file_priv)
  1090. {
  1091. /* The delayed swap mechanism was fundamentally racy, and has been
  1092. * removed. The model was that the client requested a delayed flip/swap
  1093. * from the kernel, then waited for vblank before continuing to perform
  1094. * rendering. The problem was that the kernel might wake the client
  1095. * up before it dispatched the vblank swap (since the lock has to be
  1096. * held while touching the ringbuffer), in which case the client would
  1097. * clear and start the next frame before the swap occurred, and
  1098. * flicker would occur in addition to likely missing the vblank.
  1099. *
  1100. * In the absence of this ioctl, userland falls back to a correct path
  1101. * of waiting for a vblank, then dispatching the swap on its own.
  1102. * Context switching to userland and back is plenty fast enough for
  1103. * meeting the requirements of vblank swapping.
  1104. */
  1105. return -EINVAL;
  1106. }
  1107. struct drm_i915_gem_request *
  1108. i915_get_tail_request(struct drm_device *dev)
  1109. {
  1110. drm_i915_private_t *dev_priv = dev->dev_private;
  1111. return list_entry(dev_priv->render_ring.request_list.prev,
  1112. struct drm_i915_gem_request, list);
  1113. }
  1114. /**
  1115. * This is called when the chip hasn't reported back with completed
  1116. * batchbuffers in a long time. The first time this is called we simply record
  1117. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1118. * again, we assume the chip is wedged and try to fix it.
  1119. */
  1120. void i915_hangcheck_elapsed(unsigned long data)
  1121. {
  1122. struct drm_device *dev = (struct drm_device *)data;
  1123. drm_i915_private_t *dev_priv = dev->dev_private;
  1124. uint32_t acthd, instdone, instdone1;
  1125. /* No reset support on this chip yet. */
  1126. if (IS_GEN6(dev))
  1127. return;
  1128. if (!IS_I965G(dev)) {
  1129. acthd = I915_READ(ACTHD);
  1130. instdone = I915_READ(INSTDONE);
  1131. instdone1 = 0;
  1132. } else {
  1133. acthd = I915_READ(ACTHD_I965);
  1134. instdone = I915_READ(INSTDONE_I965);
  1135. instdone1 = I915_READ(INSTDONE1);
  1136. }
  1137. /* If all work is done then ACTHD clearly hasn't advanced. */
  1138. if (list_empty(&dev_priv->render_ring.request_list) ||
  1139. i915_seqno_passed(i915_get_gem_seqno(dev,
  1140. &dev_priv->render_ring),
  1141. i915_get_tail_request(dev)->seqno)) {
  1142. dev_priv->hangcheck_count = 0;
  1143. /* Issue a wake-up to catch stuck h/w. */
  1144. if (dev_priv->render_ring.waiting_gem_seqno |
  1145. dev_priv->bsd_ring.waiting_gem_seqno) {
  1146. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1147. if (dev_priv->render_ring.waiting_gem_seqno)
  1148. DRM_WAKEUP(&dev_priv->render_ring.irq_queue);
  1149. if (dev_priv->bsd_ring.waiting_gem_seqno)
  1150. DRM_WAKEUP(&dev_priv->bsd_ring.irq_queue);
  1151. }
  1152. return;
  1153. }
  1154. if (dev_priv->last_acthd == acthd &&
  1155. dev_priv->last_instdone == instdone &&
  1156. dev_priv->last_instdone1 == instdone1) {
  1157. if (dev_priv->hangcheck_count++ > 1) {
  1158. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1159. i915_handle_error(dev, true);
  1160. return;
  1161. }
  1162. } else {
  1163. dev_priv->hangcheck_count = 0;
  1164. dev_priv->last_acthd = acthd;
  1165. dev_priv->last_instdone = instdone;
  1166. dev_priv->last_instdone1 = instdone1;
  1167. }
  1168. /* Reset timer case chip hangs without another request being added */
  1169. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1170. }
  1171. /* drm_dma.h hooks
  1172. */
  1173. static void ironlake_irq_preinstall(struct drm_device *dev)
  1174. {
  1175. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1176. I915_WRITE(HWSTAM, 0xeffe);
  1177. /* XXX hotplug from PCH */
  1178. I915_WRITE(DEIMR, 0xffffffff);
  1179. I915_WRITE(DEIER, 0x0);
  1180. (void) I915_READ(DEIER);
  1181. /* and GT */
  1182. I915_WRITE(GTIMR, 0xffffffff);
  1183. I915_WRITE(GTIER, 0x0);
  1184. (void) I915_READ(GTIER);
  1185. /* south display irq */
  1186. I915_WRITE(SDEIMR, 0xffffffff);
  1187. I915_WRITE(SDEIER, 0x0);
  1188. (void) I915_READ(SDEIER);
  1189. }
  1190. static int ironlake_irq_postinstall(struct drm_device *dev)
  1191. {
  1192. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1193. /* enable kind of interrupts always enabled */
  1194. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1195. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1196. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1197. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1198. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1199. dev_priv->irq_mask_reg = ~display_mask;
  1200. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1201. /* should always can generate irq */
  1202. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1203. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1204. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1205. (void) I915_READ(DEIER);
  1206. /* Gen6 only needs render pipe_control now */
  1207. if (IS_GEN6(dev))
  1208. render_mask = GT_PIPE_NOTIFY;
  1209. dev_priv->gt_irq_mask_reg = ~render_mask;
  1210. dev_priv->gt_irq_enable_reg = render_mask;
  1211. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1212. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1213. if (IS_GEN6(dev))
  1214. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1215. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1216. (void) I915_READ(GTIER);
  1217. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1218. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1219. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1220. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1221. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1222. (void) I915_READ(SDEIER);
  1223. if (IS_IRONLAKE_M(dev)) {
  1224. /* Clear & enable PCU event interrupts */
  1225. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1226. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1227. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1228. }
  1229. return 0;
  1230. }
  1231. void i915_driver_irq_preinstall(struct drm_device * dev)
  1232. {
  1233. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1234. atomic_set(&dev_priv->irq_received, 0);
  1235. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1236. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1237. if (HAS_PCH_SPLIT(dev)) {
  1238. ironlake_irq_preinstall(dev);
  1239. return;
  1240. }
  1241. if (I915_HAS_HOTPLUG(dev)) {
  1242. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1243. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1244. }
  1245. I915_WRITE(HWSTAM, 0xeffe);
  1246. I915_WRITE(PIPEASTAT, 0);
  1247. I915_WRITE(PIPEBSTAT, 0);
  1248. I915_WRITE(IMR, 0xffffffff);
  1249. I915_WRITE(IER, 0x0);
  1250. (void) I915_READ(IER);
  1251. }
  1252. /*
  1253. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1254. * enabled correctly.
  1255. */
  1256. int i915_driver_irq_postinstall(struct drm_device *dev)
  1257. {
  1258. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1259. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1260. u32 error_mask;
  1261. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1262. if (HAS_BSD(dev))
  1263. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1264. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1265. if (HAS_PCH_SPLIT(dev))
  1266. return ironlake_irq_postinstall(dev);
  1267. /* Unmask the interrupts that we always want on. */
  1268. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1269. dev_priv->pipestat[0] = 0;
  1270. dev_priv->pipestat[1] = 0;
  1271. if (I915_HAS_HOTPLUG(dev)) {
  1272. /* Enable in IER... */
  1273. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1274. /* and unmask in IMR */
  1275. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1276. }
  1277. /*
  1278. * Enable some error detection, note the instruction error mask
  1279. * bit is reserved, so we leave it masked.
  1280. */
  1281. if (IS_G4X(dev)) {
  1282. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1283. GM45_ERROR_MEM_PRIV |
  1284. GM45_ERROR_CP_PRIV |
  1285. I915_ERROR_MEMORY_REFRESH);
  1286. } else {
  1287. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1288. I915_ERROR_MEMORY_REFRESH);
  1289. }
  1290. I915_WRITE(EMR, error_mask);
  1291. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1292. I915_WRITE(IER, enable_mask);
  1293. (void) I915_READ(IER);
  1294. if (I915_HAS_HOTPLUG(dev)) {
  1295. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1296. /* Note HDMI and DP share bits */
  1297. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1298. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1299. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1300. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1301. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1302. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1303. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1304. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1305. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1306. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1307. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1308. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1309. /* Programming the CRT detection parameters tends
  1310. to generate a spurious hotplug event about three
  1311. seconds later. So just do it once.
  1312. */
  1313. if (IS_G4X(dev))
  1314. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1315. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1316. }
  1317. /* Ignore TV since it's buggy */
  1318. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1319. }
  1320. intel_opregion_enable_asle(dev);
  1321. return 0;
  1322. }
  1323. static void ironlake_irq_uninstall(struct drm_device *dev)
  1324. {
  1325. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1326. I915_WRITE(HWSTAM, 0xffffffff);
  1327. I915_WRITE(DEIMR, 0xffffffff);
  1328. I915_WRITE(DEIER, 0x0);
  1329. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1330. I915_WRITE(GTIMR, 0xffffffff);
  1331. I915_WRITE(GTIER, 0x0);
  1332. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1333. }
  1334. void i915_driver_irq_uninstall(struct drm_device * dev)
  1335. {
  1336. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1337. if (!dev_priv)
  1338. return;
  1339. dev_priv->vblank_pipe = 0;
  1340. if (HAS_PCH_SPLIT(dev)) {
  1341. ironlake_irq_uninstall(dev);
  1342. return;
  1343. }
  1344. if (I915_HAS_HOTPLUG(dev)) {
  1345. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1346. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1347. }
  1348. I915_WRITE(HWSTAM, 0xffffffff);
  1349. I915_WRITE(PIPEASTAT, 0);
  1350. I915_WRITE(PIPEBSTAT, 0);
  1351. I915_WRITE(IMR, 0xffffffff);
  1352. I915_WRITE(IER, 0x0);
  1353. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1354. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1355. I915_WRITE(IIR, I915_READ(IIR));
  1356. }