i915_dma.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. extern int intel_max_stolen; /* from AGP driver */
  44. /**
  45. * Sets up the hardware status page for devices that need a physical address
  46. * in the register.
  47. */
  48. static int i915_init_phys_hws(struct drm_device *dev)
  49. {
  50. drm_i915_private_t *dev_priv = dev->dev_private;
  51. /* Program Hardware Status Page */
  52. dev_priv->status_page_dmah =
  53. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  54. if (!dev_priv->status_page_dmah) {
  55. DRM_ERROR("Can not allocate hardware status page\n");
  56. return -ENOMEM;
  57. }
  58. dev_priv->render_ring.status_page.page_addr
  59. = dev_priv->status_page_dmah->vaddr;
  60. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  61. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  62. if (IS_I965G(dev))
  63. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  64. 0xf0;
  65. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  66. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  67. return 0;
  68. }
  69. /**
  70. * Frees the hardware status page, whether it's a physical address or a virtual
  71. * address set up by the X Server.
  72. */
  73. static void i915_free_hws(struct drm_device *dev)
  74. {
  75. drm_i915_private_t *dev_priv = dev->dev_private;
  76. if (dev_priv->status_page_dmah) {
  77. drm_pci_free(dev, dev_priv->status_page_dmah);
  78. dev_priv->status_page_dmah = NULL;
  79. }
  80. if (dev_priv->render_ring.status_page.gfx_addr) {
  81. dev_priv->render_ring.status_page.gfx_addr = 0;
  82. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  83. }
  84. /* Need to rewrite hardware status page */
  85. I915_WRITE(HWS_PGA, 0x1ffff000);
  86. }
  87. void i915_kernel_lost_context(struct drm_device * dev)
  88. {
  89. drm_i915_private_t *dev_priv = dev->dev_private;
  90. struct drm_i915_master_private *master_priv;
  91. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  92. /*
  93. * We should never lose context on the ring with modesetting
  94. * as we don't expose it to userspace
  95. */
  96. if (drm_core_check_feature(dev, DRIVER_MODESET))
  97. return;
  98. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  99. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  100. ring->space = ring->head - (ring->tail + 8);
  101. if (ring->space < 0)
  102. ring->space += ring->size;
  103. if (!dev->primary->master)
  104. return;
  105. master_priv = dev->primary->master->driver_priv;
  106. if (ring->head == ring->tail && master_priv->sarea_priv)
  107. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  108. }
  109. static int i915_dma_cleanup(struct drm_device * dev)
  110. {
  111. drm_i915_private_t *dev_priv = dev->dev_private;
  112. /* Make sure interrupts are disabled here because the uninstall ioctl
  113. * may not have been called from userspace and after dev_private
  114. * is freed, it's too late.
  115. */
  116. if (dev->irq_enabled)
  117. drm_irq_uninstall(dev);
  118. mutex_lock(&dev->struct_mutex);
  119. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  120. if (HAS_BSD(dev))
  121. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  122. mutex_unlock(&dev->struct_mutex);
  123. /* Clear the HWS virtual address at teardown */
  124. if (I915_NEED_GFX_HWS(dev))
  125. i915_free_hws(dev);
  126. return 0;
  127. }
  128. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  129. {
  130. drm_i915_private_t *dev_priv = dev->dev_private;
  131. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  132. master_priv->sarea = drm_getsarea(dev);
  133. if (master_priv->sarea) {
  134. master_priv->sarea_priv = (drm_i915_sarea_t *)
  135. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  136. } else {
  137. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  138. }
  139. if (init->ring_size != 0) {
  140. if (dev_priv->render_ring.gem_object != NULL) {
  141. i915_dma_cleanup(dev);
  142. DRM_ERROR("Client tried to initialize ringbuffer in "
  143. "GEM mode\n");
  144. return -EINVAL;
  145. }
  146. dev_priv->render_ring.size = init->ring_size;
  147. dev_priv->render_ring.map.offset = init->ring_start;
  148. dev_priv->render_ring.map.size = init->ring_size;
  149. dev_priv->render_ring.map.type = 0;
  150. dev_priv->render_ring.map.flags = 0;
  151. dev_priv->render_ring.map.mtrr = 0;
  152. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  153. if (dev_priv->render_ring.map.handle == NULL) {
  154. i915_dma_cleanup(dev);
  155. DRM_ERROR("can not ioremap virtual address for"
  156. " ring buffer\n");
  157. return -ENOMEM;
  158. }
  159. }
  160. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  161. dev_priv->cpp = init->cpp;
  162. dev_priv->back_offset = init->back_offset;
  163. dev_priv->front_offset = init->front_offset;
  164. dev_priv->current_page = 0;
  165. if (master_priv->sarea_priv)
  166. master_priv->sarea_priv->pf_current_page = 0;
  167. /* Allow hardware batchbuffers unless told otherwise.
  168. */
  169. dev_priv->allow_batchbuffer = 1;
  170. return 0;
  171. }
  172. static int i915_dma_resume(struct drm_device * dev)
  173. {
  174. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  175. struct intel_ring_buffer *ring;
  176. DRM_DEBUG_DRIVER("%s\n", __func__);
  177. ring = &dev_priv->render_ring;
  178. if (ring->map.handle == NULL) {
  179. DRM_ERROR("can not ioremap virtual address for"
  180. " ring buffer\n");
  181. return -ENOMEM;
  182. }
  183. /* Program Hardware Status Page */
  184. if (!ring->status_page.page_addr) {
  185. DRM_ERROR("Can not find hardware status page\n");
  186. return -EINVAL;
  187. }
  188. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  189. ring->status_page.page_addr);
  190. if (ring->status_page.gfx_addr != 0)
  191. ring->setup_status_page(dev, ring);
  192. else
  193. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  194. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  195. return 0;
  196. }
  197. static int i915_dma_init(struct drm_device *dev, void *data,
  198. struct drm_file *file_priv)
  199. {
  200. drm_i915_init_t *init = data;
  201. int retcode = 0;
  202. switch (init->func) {
  203. case I915_INIT_DMA:
  204. retcode = i915_initialize(dev, init);
  205. break;
  206. case I915_CLEANUP_DMA:
  207. retcode = i915_dma_cleanup(dev);
  208. break;
  209. case I915_RESUME_DMA:
  210. retcode = i915_dma_resume(dev);
  211. break;
  212. default:
  213. retcode = -EINVAL;
  214. break;
  215. }
  216. return retcode;
  217. }
  218. /* Implement basically the same security restrictions as hardware does
  219. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  220. *
  221. * Most of the calculations below involve calculating the size of a
  222. * particular instruction. It's important to get the size right as
  223. * that tells us where the next instruction to check is. Any illegal
  224. * instruction detected will be given a size of zero, which is a
  225. * signal to abort the rest of the buffer.
  226. */
  227. static int do_validate_cmd(int cmd)
  228. {
  229. switch (((cmd >> 29) & 0x7)) {
  230. case 0x0:
  231. switch ((cmd >> 23) & 0x3f) {
  232. case 0x0:
  233. return 1; /* MI_NOOP */
  234. case 0x4:
  235. return 1; /* MI_FLUSH */
  236. default:
  237. return 0; /* disallow everything else */
  238. }
  239. break;
  240. case 0x1:
  241. return 0; /* reserved */
  242. case 0x2:
  243. return (cmd & 0xff) + 2; /* 2d commands */
  244. case 0x3:
  245. if (((cmd >> 24) & 0x1f) <= 0x18)
  246. return 1;
  247. switch ((cmd >> 24) & 0x1f) {
  248. case 0x1c:
  249. return 1;
  250. case 0x1d:
  251. switch ((cmd >> 16) & 0xff) {
  252. case 0x3:
  253. return (cmd & 0x1f) + 2;
  254. case 0x4:
  255. return (cmd & 0xf) + 2;
  256. default:
  257. return (cmd & 0xffff) + 2;
  258. }
  259. case 0x1e:
  260. if (cmd & (1 << 23))
  261. return (cmd & 0xffff) + 1;
  262. else
  263. return 1;
  264. case 0x1f:
  265. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  266. return (cmd & 0x1ffff) + 2;
  267. else if (cmd & (1 << 17)) /* indirect random */
  268. if ((cmd & 0xffff) == 0)
  269. return 0; /* unknown length, too hard */
  270. else
  271. return (((cmd & 0xffff) + 1) / 2) + 1;
  272. else
  273. return 2; /* indirect sequential */
  274. default:
  275. return 0;
  276. }
  277. default:
  278. return 0;
  279. }
  280. return 0;
  281. }
  282. static int validate_cmd(int cmd)
  283. {
  284. int ret = do_validate_cmd(cmd);
  285. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  286. return ret;
  287. }
  288. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  289. {
  290. drm_i915_private_t *dev_priv = dev->dev_private;
  291. int i;
  292. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  293. return -EINVAL;
  294. BEGIN_LP_RING((dwords+1)&~1);
  295. for (i = 0; i < dwords;) {
  296. int cmd, sz;
  297. cmd = buffer[i];
  298. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  299. return -EINVAL;
  300. OUT_RING(cmd);
  301. while (++i, --sz) {
  302. OUT_RING(buffer[i]);
  303. }
  304. }
  305. if (dwords & 1)
  306. OUT_RING(0);
  307. ADVANCE_LP_RING();
  308. return 0;
  309. }
  310. int
  311. i915_emit_box(struct drm_device *dev,
  312. struct drm_clip_rect *boxes,
  313. int i, int DR1, int DR4)
  314. {
  315. struct drm_clip_rect box = boxes[i];
  316. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  317. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  318. box.x1, box.y1, box.x2, box.y2);
  319. return -EINVAL;
  320. }
  321. if (IS_I965G(dev)) {
  322. BEGIN_LP_RING(4);
  323. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  324. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  325. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  326. OUT_RING(DR4);
  327. ADVANCE_LP_RING();
  328. } else {
  329. BEGIN_LP_RING(6);
  330. OUT_RING(GFX_OP_DRAWRECT_INFO);
  331. OUT_RING(DR1);
  332. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  333. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  334. OUT_RING(DR4);
  335. OUT_RING(0);
  336. ADVANCE_LP_RING();
  337. }
  338. return 0;
  339. }
  340. /* XXX: Emitting the counter should really be moved to part of the IRQ
  341. * emit. For now, do it in both places:
  342. */
  343. static void i915_emit_breadcrumb(struct drm_device *dev)
  344. {
  345. drm_i915_private_t *dev_priv = dev->dev_private;
  346. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  347. dev_priv->counter++;
  348. if (dev_priv->counter > 0x7FFFFFFFUL)
  349. dev_priv->counter = 0;
  350. if (master_priv->sarea_priv)
  351. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  352. BEGIN_LP_RING(4);
  353. OUT_RING(MI_STORE_DWORD_INDEX);
  354. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  355. OUT_RING(dev_priv->counter);
  356. OUT_RING(0);
  357. ADVANCE_LP_RING();
  358. }
  359. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  360. drm_i915_cmdbuffer_t *cmd,
  361. struct drm_clip_rect *cliprects,
  362. void *cmdbuf)
  363. {
  364. int nbox = cmd->num_cliprects;
  365. int i = 0, count, ret;
  366. if (cmd->sz & 0x3) {
  367. DRM_ERROR("alignment");
  368. return -EINVAL;
  369. }
  370. i915_kernel_lost_context(dev);
  371. count = nbox ? nbox : 1;
  372. for (i = 0; i < count; i++) {
  373. if (i < nbox) {
  374. ret = i915_emit_box(dev, cliprects, i,
  375. cmd->DR1, cmd->DR4);
  376. if (ret)
  377. return ret;
  378. }
  379. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  380. if (ret)
  381. return ret;
  382. }
  383. i915_emit_breadcrumb(dev);
  384. return 0;
  385. }
  386. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  387. drm_i915_batchbuffer_t * batch,
  388. struct drm_clip_rect *cliprects)
  389. {
  390. int nbox = batch->num_cliprects;
  391. int i = 0, count;
  392. if ((batch->start | batch->used) & 0x7) {
  393. DRM_ERROR("alignment");
  394. return -EINVAL;
  395. }
  396. i915_kernel_lost_context(dev);
  397. count = nbox ? nbox : 1;
  398. for (i = 0; i < count; i++) {
  399. if (i < nbox) {
  400. int ret = i915_emit_box(dev, cliprects, i,
  401. batch->DR1, batch->DR4);
  402. if (ret)
  403. return ret;
  404. }
  405. if (!IS_I830(dev) && !IS_845G(dev)) {
  406. BEGIN_LP_RING(2);
  407. if (IS_I965G(dev)) {
  408. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  409. OUT_RING(batch->start);
  410. } else {
  411. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  412. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  413. }
  414. ADVANCE_LP_RING();
  415. } else {
  416. BEGIN_LP_RING(4);
  417. OUT_RING(MI_BATCH_BUFFER);
  418. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  419. OUT_RING(batch->start + batch->used - 4);
  420. OUT_RING(0);
  421. ADVANCE_LP_RING();
  422. }
  423. }
  424. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  425. BEGIN_LP_RING(2);
  426. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  427. OUT_RING(MI_NOOP);
  428. ADVANCE_LP_RING();
  429. }
  430. i915_emit_breadcrumb(dev);
  431. return 0;
  432. }
  433. static int i915_dispatch_flip(struct drm_device * dev)
  434. {
  435. drm_i915_private_t *dev_priv = dev->dev_private;
  436. struct drm_i915_master_private *master_priv =
  437. dev->primary->master->driver_priv;
  438. if (!master_priv->sarea_priv)
  439. return -EINVAL;
  440. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  441. __func__,
  442. dev_priv->current_page,
  443. master_priv->sarea_priv->pf_current_page);
  444. i915_kernel_lost_context(dev);
  445. BEGIN_LP_RING(2);
  446. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  447. OUT_RING(0);
  448. ADVANCE_LP_RING();
  449. BEGIN_LP_RING(6);
  450. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  451. OUT_RING(0);
  452. if (dev_priv->current_page == 0) {
  453. OUT_RING(dev_priv->back_offset);
  454. dev_priv->current_page = 1;
  455. } else {
  456. OUT_RING(dev_priv->front_offset);
  457. dev_priv->current_page = 0;
  458. }
  459. OUT_RING(0);
  460. ADVANCE_LP_RING();
  461. BEGIN_LP_RING(2);
  462. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  463. OUT_RING(0);
  464. ADVANCE_LP_RING();
  465. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  466. BEGIN_LP_RING(4);
  467. OUT_RING(MI_STORE_DWORD_INDEX);
  468. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  469. OUT_RING(dev_priv->counter);
  470. OUT_RING(0);
  471. ADVANCE_LP_RING();
  472. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  473. return 0;
  474. }
  475. static int i915_quiescent(struct drm_device * dev)
  476. {
  477. drm_i915_private_t *dev_priv = dev->dev_private;
  478. i915_kernel_lost_context(dev);
  479. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  480. dev_priv->render_ring.size - 8);
  481. }
  482. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  483. struct drm_file *file_priv)
  484. {
  485. int ret;
  486. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  487. mutex_lock(&dev->struct_mutex);
  488. ret = i915_quiescent(dev);
  489. mutex_unlock(&dev->struct_mutex);
  490. return ret;
  491. }
  492. static int i915_batchbuffer(struct drm_device *dev, void *data,
  493. struct drm_file *file_priv)
  494. {
  495. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  496. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  497. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  498. master_priv->sarea_priv;
  499. drm_i915_batchbuffer_t *batch = data;
  500. int ret;
  501. struct drm_clip_rect *cliprects = NULL;
  502. if (!dev_priv->allow_batchbuffer) {
  503. DRM_ERROR("Batchbuffer ioctl disabled\n");
  504. return -EINVAL;
  505. }
  506. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  507. batch->start, batch->used, batch->num_cliprects);
  508. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  509. if (batch->num_cliprects < 0)
  510. return -EINVAL;
  511. if (batch->num_cliprects) {
  512. cliprects = kcalloc(batch->num_cliprects,
  513. sizeof(struct drm_clip_rect),
  514. GFP_KERNEL);
  515. if (cliprects == NULL)
  516. return -ENOMEM;
  517. ret = copy_from_user(cliprects, batch->cliprects,
  518. batch->num_cliprects *
  519. sizeof(struct drm_clip_rect));
  520. if (ret != 0) {
  521. ret = -EFAULT;
  522. goto fail_free;
  523. }
  524. }
  525. mutex_lock(&dev->struct_mutex);
  526. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  527. mutex_unlock(&dev->struct_mutex);
  528. if (sarea_priv)
  529. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  530. fail_free:
  531. kfree(cliprects);
  532. return ret;
  533. }
  534. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  535. struct drm_file *file_priv)
  536. {
  537. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  538. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  539. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  540. master_priv->sarea_priv;
  541. drm_i915_cmdbuffer_t *cmdbuf = data;
  542. struct drm_clip_rect *cliprects = NULL;
  543. void *batch_data;
  544. int ret;
  545. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  546. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  547. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  548. if (cmdbuf->num_cliprects < 0)
  549. return -EINVAL;
  550. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  551. if (batch_data == NULL)
  552. return -ENOMEM;
  553. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  554. if (ret != 0) {
  555. ret = -EFAULT;
  556. goto fail_batch_free;
  557. }
  558. if (cmdbuf->num_cliprects) {
  559. cliprects = kcalloc(cmdbuf->num_cliprects,
  560. sizeof(struct drm_clip_rect), GFP_KERNEL);
  561. if (cliprects == NULL) {
  562. ret = -ENOMEM;
  563. goto fail_batch_free;
  564. }
  565. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  566. cmdbuf->num_cliprects *
  567. sizeof(struct drm_clip_rect));
  568. if (ret != 0) {
  569. ret = -EFAULT;
  570. goto fail_clip_free;
  571. }
  572. }
  573. mutex_lock(&dev->struct_mutex);
  574. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  575. mutex_unlock(&dev->struct_mutex);
  576. if (ret) {
  577. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  578. goto fail_clip_free;
  579. }
  580. if (sarea_priv)
  581. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  582. fail_clip_free:
  583. kfree(cliprects);
  584. fail_batch_free:
  585. kfree(batch_data);
  586. return ret;
  587. }
  588. static int i915_flip_bufs(struct drm_device *dev, void *data,
  589. struct drm_file *file_priv)
  590. {
  591. int ret;
  592. DRM_DEBUG_DRIVER("%s\n", __func__);
  593. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  594. mutex_lock(&dev->struct_mutex);
  595. ret = i915_dispatch_flip(dev);
  596. mutex_unlock(&dev->struct_mutex);
  597. return ret;
  598. }
  599. static int i915_getparam(struct drm_device *dev, void *data,
  600. struct drm_file *file_priv)
  601. {
  602. drm_i915_private_t *dev_priv = dev->dev_private;
  603. drm_i915_getparam_t *param = data;
  604. int value;
  605. if (!dev_priv) {
  606. DRM_ERROR("called with no initialization\n");
  607. return -EINVAL;
  608. }
  609. switch (param->param) {
  610. case I915_PARAM_IRQ_ACTIVE:
  611. value = dev->pdev->irq ? 1 : 0;
  612. break;
  613. case I915_PARAM_ALLOW_BATCHBUFFER:
  614. value = dev_priv->allow_batchbuffer ? 1 : 0;
  615. break;
  616. case I915_PARAM_LAST_DISPATCH:
  617. value = READ_BREADCRUMB(dev_priv);
  618. break;
  619. case I915_PARAM_CHIPSET_ID:
  620. value = dev->pci_device;
  621. break;
  622. case I915_PARAM_HAS_GEM:
  623. value = dev_priv->has_gem;
  624. break;
  625. case I915_PARAM_NUM_FENCES_AVAIL:
  626. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  627. break;
  628. case I915_PARAM_HAS_OVERLAY:
  629. value = dev_priv->overlay ? 1 : 0;
  630. break;
  631. case I915_PARAM_HAS_PAGEFLIPPING:
  632. value = 1;
  633. break;
  634. case I915_PARAM_HAS_EXECBUF2:
  635. /* depends on GEM */
  636. value = dev_priv->has_gem;
  637. break;
  638. case I915_PARAM_HAS_BSD:
  639. value = HAS_BSD(dev);
  640. break;
  641. default:
  642. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  643. param->param);
  644. return -EINVAL;
  645. }
  646. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  647. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  648. return -EFAULT;
  649. }
  650. return 0;
  651. }
  652. static int i915_setparam(struct drm_device *dev, void *data,
  653. struct drm_file *file_priv)
  654. {
  655. drm_i915_private_t *dev_priv = dev->dev_private;
  656. drm_i915_setparam_t *param = data;
  657. if (!dev_priv) {
  658. DRM_ERROR("called with no initialization\n");
  659. return -EINVAL;
  660. }
  661. switch (param->param) {
  662. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  663. break;
  664. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  665. dev_priv->tex_lru_log_granularity = param->value;
  666. break;
  667. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  668. dev_priv->allow_batchbuffer = param->value;
  669. break;
  670. case I915_SETPARAM_NUM_USED_FENCES:
  671. if (param->value > dev_priv->num_fence_regs ||
  672. param->value < 0)
  673. return -EINVAL;
  674. /* Userspace can use first N regs */
  675. dev_priv->fence_reg_start = param->value;
  676. break;
  677. default:
  678. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  679. param->param);
  680. return -EINVAL;
  681. }
  682. return 0;
  683. }
  684. static int i915_set_status_page(struct drm_device *dev, void *data,
  685. struct drm_file *file_priv)
  686. {
  687. drm_i915_private_t *dev_priv = dev->dev_private;
  688. drm_i915_hws_addr_t *hws = data;
  689. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  690. if (!I915_NEED_GFX_HWS(dev))
  691. return -EINVAL;
  692. if (!dev_priv) {
  693. DRM_ERROR("called with no initialization\n");
  694. return -EINVAL;
  695. }
  696. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  697. WARN(1, "tried to set status page when mode setting active\n");
  698. return 0;
  699. }
  700. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  701. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  702. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  703. dev_priv->hws_map.size = 4*1024;
  704. dev_priv->hws_map.type = 0;
  705. dev_priv->hws_map.flags = 0;
  706. dev_priv->hws_map.mtrr = 0;
  707. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  708. if (dev_priv->hws_map.handle == NULL) {
  709. i915_dma_cleanup(dev);
  710. ring->status_page.gfx_addr = 0;
  711. DRM_ERROR("can not ioremap virtual address for"
  712. " G33 hw status page\n");
  713. return -ENOMEM;
  714. }
  715. ring->status_page.page_addr = dev_priv->hws_map.handle;
  716. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  717. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  718. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  719. ring->status_page.gfx_addr);
  720. DRM_DEBUG_DRIVER("load hws at %p\n",
  721. ring->status_page.page_addr);
  722. return 0;
  723. }
  724. static int i915_get_bridge_dev(struct drm_device *dev)
  725. {
  726. struct drm_i915_private *dev_priv = dev->dev_private;
  727. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  728. if (!dev_priv->bridge_dev) {
  729. DRM_ERROR("bridge device not found\n");
  730. return -1;
  731. }
  732. return 0;
  733. }
  734. #define MCHBAR_I915 0x44
  735. #define MCHBAR_I965 0x48
  736. #define MCHBAR_SIZE (4*4096)
  737. #define DEVEN_REG 0x54
  738. #define DEVEN_MCHBAR_EN (1 << 28)
  739. /* Allocate space for the MCH regs if needed, return nonzero on error */
  740. static int
  741. intel_alloc_mchbar_resource(struct drm_device *dev)
  742. {
  743. drm_i915_private_t *dev_priv = dev->dev_private;
  744. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  745. u32 temp_lo, temp_hi = 0;
  746. u64 mchbar_addr;
  747. int ret;
  748. if (IS_I965G(dev))
  749. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  750. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  751. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  752. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  753. #ifdef CONFIG_PNP
  754. if (mchbar_addr &&
  755. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  756. return 0;
  757. #endif
  758. /* Get some space for it */
  759. dev_priv->mch_res.name = "i915 MCHBAR";
  760. dev_priv->mch_res.flags = IORESOURCE_MEM;
  761. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  762. &dev_priv->mch_res,
  763. MCHBAR_SIZE, MCHBAR_SIZE,
  764. PCIBIOS_MIN_MEM,
  765. 0, pcibios_align_resource,
  766. dev_priv->bridge_dev);
  767. if (ret) {
  768. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  769. dev_priv->mch_res.start = 0;
  770. return ret;
  771. }
  772. if (IS_I965G(dev))
  773. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  774. upper_32_bits(dev_priv->mch_res.start));
  775. pci_write_config_dword(dev_priv->bridge_dev, reg,
  776. lower_32_bits(dev_priv->mch_res.start));
  777. return 0;
  778. }
  779. /* Setup MCHBAR if possible, return true if we should disable it again */
  780. static void
  781. intel_setup_mchbar(struct drm_device *dev)
  782. {
  783. drm_i915_private_t *dev_priv = dev->dev_private;
  784. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  785. u32 temp;
  786. bool enabled;
  787. dev_priv->mchbar_need_disable = false;
  788. if (IS_I915G(dev) || IS_I915GM(dev)) {
  789. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  790. enabled = !!(temp & DEVEN_MCHBAR_EN);
  791. } else {
  792. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  793. enabled = temp & 1;
  794. }
  795. /* If it's already enabled, don't have to do anything */
  796. if (enabled)
  797. return;
  798. if (intel_alloc_mchbar_resource(dev))
  799. return;
  800. dev_priv->mchbar_need_disable = true;
  801. /* Space is allocated or reserved, so enable it. */
  802. if (IS_I915G(dev) || IS_I915GM(dev)) {
  803. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  804. temp | DEVEN_MCHBAR_EN);
  805. } else {
  806. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  807. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  808. }
  809. }
  810. static void
  811. intel_teardown_mchbar(struct drm_device *dev)
  812. {
  813. drm_i915_private_t *dev_priv = dev->dev_private;
  814. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  815. u32 temp;
  816. if (dev_priv->mchbar_need_disable) {
  817. if (IS_I915G(dev) || IS_I915GM(dev)) {
  818. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  819. temp &= ~DEVEN_MCHBAR_EN;
  820. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  821. } else {
  822. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  823. temp &= ~1;
  824. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  825. }
  826. }
  827. if (dev_priv->mch_res.start)
  828. release_resource(&dev_priv->mch_res);
  829. }
  830. /**
  831. * i915_probe_agp - get AGP bootup configuration
  832. * @pdev: PCI device
  833. * @aperture_size: returns AGP aperture configured size
  834. * @preallocated_size: returns size of BIOS preallocated AGP space
  835. *
  836. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  837. * some RAM for the framebuffer at early boot. This code figures out
  838. * how much was set aside so we can use it for our own purposes.
  839. */
  840. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  841. uint32_t *preallocated_size,
  842. uint32_t *start)
  843. {
  844. struct drm_i915_private *dev_priv = dev->dev_private;
  845. u16 tmp = 0;
  846. unsigned long overhead;
  847. unsigned long stolen;
  848. /* Get the fb aperture size and "stolen" memory amount. */
  849. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  850. *aperture_size = 1024 * 1024;
  851. *preallocated_size = 1024 * 1024;
  852. switch (dev->pdev->device) {
  853. case PCI_DEVICE_ID_INTEL_82830_CGC:
  854. case PCI_DEVICE_ID_INTEL_82845G_IG:
  855. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  856. case PCI_DEVICE_ID_INTEL_82865_IG:
  857. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  858. *aperture_size *= 64;
  859. else
  860. *aperture_size *= 128;
  861. break;
  862. default:
  863. /* 9xx supports large sizes, just look at the length */
  864. *aperture_size = pci_resource_len(dev->pdev, 2);
  865. break;
  866. }
  867. /*
  868. * Some of the preallocated space is taken by the GTT
  869. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  870. */
  871. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  872. overhead = 4096;
  873. else
  874. overhead = (*aperture_size / 1024) + 4096;
  875. if (IS_GEN6(dev)) {
  876. /* SNB has memory control reg at 0x50.w */
  877. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  878. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  879. case INTEL_855_GMCH_GMS_DISABLED:
  880. DRM_ERROR("video memory is disabled\n");
  881. return -1;
  882. case SNB_GMCH_GMS_STOLEN_32M:
  883. stolen = 32 * 1024 * 1024;
  884. break;
  885. case SNB_GMCH_GMS_STOLEN_64M:
  886. stolen = 64 * 1024 * 1024;
  887. break;
  888. case SNB_GMCH_GMS_STOLEN_96M:
  889. stolen = 96 * 1024 * 1024;
  890. break;
  891. case SNB_GMCH_GMS_STOLEN_128M:
  892. stolen = 128 * 1024 * 1024;
  893. break;
  894. case SNB_GMCH_GMS_STOLEN_160M:
  895. stolen = 160 * 1024 * 1024;
  896. break;
  897. case SNB_GMCH_GMS_STOLEN_192M:
  898. stolen = 192 * 1024 * 1024;
  899. break;
  900. case SNB_GMCH_GMS_STOLEN_224M:
  901. stolen = 224 * 1024 * 1024;
  902. break;
  903. case SNB_GMCH_GMS_STOLEN_256M:
  904. stolen = 256 * 1024 * 1024;
  905. break;
  906. case SNB_GMCH_GMS_STOLEN_288M:
  907. stolen = 288 * 1024 * 1024;
  908. break;
  909. case SNB_GMCH_GMS_STOLEN_320M:
  910. stolen = 320 * 1024 * 1024;
  911. break;
  912. case SNB_GMCH_GMS_STOLEN_352M:
  913. stolen = 352 * 1024 * 1024;
  914. break;
  915. case SNB_GMCH_GMS_STOLEN_384M:
  916. stolen = 384 * 1024 * 1024;
  917. break;
  918. case SNB_GMCH_GMS_STOLEN_416M:
  919. stolen = 416 * 1024 * 1024;
  920. break;
  921. case SNB_GMCH_GMS_STOLEN_448M:
  922. stolen = 448 * 1024 * 1024;
  923. break;
  924. case SNB_GMCH_GMS_STOLEN_480M:
  925. stolen = 480 * 1024 * 1024;
  926. break;
  927. case SNB_GMCH_GMS_STOLEN_512M:
  928. stolen = 512 * 1024 * 1024;
  929. break;
  930. default:
  931. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  932. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  933. return -1;
  934. }
  935. } else {
  936. switch (tmp & INTEL_GMCH_GMS_MASK) {
  937. case INTEL_855_GMCH_GMS_DISABLED:
  938. DRM_ERROR("video memory is disabled\n");
  939. return -1;
  940. case INTEL_855_GMCH_GMS_STOLEN_1M:
  941. stolen = 1 * 1024 * 1024;
  942. break;
  943. case INTEL_855_GMCH_GMS_STOLEN_4M:
  944. stolen = 4 * 1024 * 1024;
  945. break;
  946. case INTEL_855_GMCH_GMS_STOLEN_8M:
  947. stolen = 8 * 1024 * 1024;
  948. break;
  949. case INTEL_855_GMCH_GMS_STOLEN_16M:
  950. stolen = 16 * 1024 * 1024;
  951. break;
  952. case INTEL_855_GMCH_GMS_STOLEN_32M:
  953. stolen = 32 * 1024 * 1024;
  954. break;
  955. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  956. stolen = 48 * 1024 * 1024;
  957. break;
  958. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  959. stolen = 64 * 1024 * 1024;
  960. break;
  961. case INTEL_GMCH_GMS_STOLEN_128M:
  962. stolen = 128 * 1024 * 1024;
  963. break;
  964. case INTEL_GMCH_GMS_STOLEN_256M:
  965. stolen = 256 * 1024 * 1024;
  966. break;
  967. case INTEL_GMCH_GMS_STOLEN_96M:
  968. stolen = 96 * 1024 * 1024;
  969. break;
  970. case INTEL_GMCH_GMS_STOLEN_160M:
  971. stolen = 160 * 1024 * 1024;
  972. break;
  973. case INTEL_GMCH_GMS_STOLEN_224M:
  974. stolen = 224 * 1024 * 1024;
  975. break;
  976. case INTEL_GMCH_GMS_STOLEN_352M:
  977. stolen = 352 * 1024 * 1024;
  978. break;
  979. default:
  980. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  981. tmp & INTEL_GMCH_GMS_MASK);
  982. return -1;
  983. }
  984. }
  985. *preallocated_size = stolen - overhead;
  986. *start = overhead;
  987. return 0;
  988. }
  989. #define PTE_ADDRESS_MASK 0xfffff000
  990. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  991. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  992. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  993. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  994. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  995. #define PTE_VALID (1 << 0)
  996. /**
  997. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  998. * @dev: drm device
  999. * @gtt_addr: address to translate
  1000. *
  1001. * Some chip functions require allocations from stolen space but need the
  1002. * physical address of the memory in question. We use this routine
  1003. * to get a physical address suitable for register programming from a given
  1004. * GTT address.
  1005. */
  1006. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  1007. unsigned long gtt_addr)
  1008. {
  1009. unsigned long *gtt;
  1010. unsigned long entry, phys;
  1011. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  1012. int gtt_offset, gtt_size;
  1013. if (IS_I965G(dev)) {
  1014. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1015. gtt_offset = 2*1024*1024;
  1016. gtt_size = 2*1024*1024;
  1017. } else {
  1018. gtt_offset = 512*1024;
  1019. gtt_size = 512*1024;
  1020. }
  1021. } else {
  1022. gtt_bar = 3;
  1023. gtt_offset = 0;
  1024. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1025. }
  1026. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1027. gtt_size);
  1028. if (!gtt) {
  1029. DRM_ERROR("ioremap of GTT failed\n");
  1030. return 0;
  1031. }
  1032. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1033. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1034. /* Mask out these reserved bits on this hardware. */
  1035. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1036. IS_I945G(dev) || IS_I945GM(dev)) {
  1037. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1038. }
  1039. /* If it's not a mapping type we know, then bail. */
  1040. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1041. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1042. iounmap(gtt);
  1043. return 0;
  1044. }
  1045. if (!(entry & PTE_VALID)) {
  1046. DRM_ERROR("bad GTT entry in stolen space\n");
  1047. iounmap(gtt);
  1048. return 0;
  1049. }
  1050. iounmap(gtt);
  1051. phys =(entry & PTE_ADDRESS_MASK) |
  1052. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1053. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1054. return phys;
  1055. }
  1056. static void i915_warn_stolen(struct drm_device *dev)
  1057. {
  1058. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1059. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1060. }
  1061. static void i915_setup_compression(struct drm_device *dev, int size)
  1062. {
  1063. struct drm_i915_private *dev_priv = dev->dev_private;
  1064. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  1065. unsigned long cfb_base;
  1066. unsigned long ll_base = 0;
  1067. /* Leave 1M for line length buffer & misc. */
  1068. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1069. if (!compressed_fb) {
  1070. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1071. i915_warn_stolen(dev);
  1072. return;
  1073. }
  1074. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1075. if (!compressed_fb) {
  1076. i915_warn_stolen(dev);
  1077. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1078. return;
  1079. }
  1080. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1081. if (!cfb_base) {
  1082. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1083. drm_mm_put_block(compressed_fb);
  1084. }
  1085. if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
  1086. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1087. 4096, 0);
  1088. if (!compressed_llb) {
  1089. i915_warn_stolen(dev);
  1090. return;
  1091. }
  1092. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1093. if (!compressed_llb) {
  1094. i915_warn_stolen(dev);
  1095. return;
  1096. }
  1097. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1098. if (!ll_base) {
  1099. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1100. drm_mm_put_block(compressed_fb);
  1101. drm_mm_put_block(compressed_llb);
  1102. }
  1103. }
  1104. dev_priv->cfb_size = size;
  1105. intel_disable_fbc(dev);
  1106. dev_priv->compressed_fb = compressed_fb;
  1107. if (IS_IRONLAKE_M(dev))
  1108. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  1109. else if (IS_GM45(dev)) {
  1110. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1111. } else {
  1112. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1113. I915_WRITE(FBC_LL_BASE, ll_base);
  1114. dev_priv->compressed_llb = compressed_llb;
  1115. }
  1116. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1117. ll_base, size >> 20);
  1118. }
  1119. static void i915_cleanup_compression(struct drm_device *dev)
  1120. {
  1121. struct drm_i915_private *dev_priv = dev->dev_private;
  1122. drm_mm_put_block(dev_priv->compressed_fb);
  1123. if (dev_priv->compressed_llb)
  1124. drm_mm_put_block(dev_priv->compressed_llb);
  1125. }
  1126. /* true = enable decode, false = disable decoder */
  1127. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1128. {
  1129. struct drm_device *dev = cookie;
  1130. intel_modeset_vga_set_state(dev, state);
  1131. if (state)
  1132. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1133. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1134. else
  1135. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1136. }
  1137. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1138. {
  1139. struct drm_device *dev = pci_get_drvdata(pdev);
  1140. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1141. if (state == VGA_SWITCHEROO_ON) {
  1142. printk(KERN_INFO "i915: switched on\n");
  1143. /* i915 resume handler doesn't set to D0 */
  1144. pci_set_power_state(dev->pdev, PCI_D0);
  1145. i915_resume(dev);
  1146. drm_kms_helper_poll_enable(dev);
  1147. } else {
  1148. printk(KERN_ERR "i915: switched off\n");
  1149. drm_kms_helper_poll_disable(dev);
  1150. i915_suspend(dev, pmm);
  1151. }
  1152. }
  1153. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1154. {
  1155. struct drm_device *dev = pci_get_drvdata(pdev);
  1156. bool can_switch;
  1157. spin_lock(&dev->count_lock);
  1158. can_switch = (dev->open_count == 0);
  1159. spin_unlock(&dev->count_lock);
  1160. return can_switch;
  1161. }
  1162. static int i915_load_modeset_init(struct drm_device *dev,
  1163. unsigned long prealloc_start,
  1164. unsigned long prealloc_size,
  1165. unsigned long agp_size)
  1166. {
  1167. struct drm_i915_private *dev_priv = dev->dev_private;
  1168. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1169. int ret = 0;
  1170. dev->mode_config.fb_base = pci_resource_start(dev->pdev, fb_bar) &
  1171. 0xff000000;
  1172. /* Basic memrange allocator for stolen space (aka vram) */
  1173. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1174. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1175. /* We're off and running w/KMS */
  1176. dev_priv->mm.suspended = 0;
  1177. /* Let GEM Manage from end of prealloc space to end of aperture.
  1178. *
  1179. * However, leave one page at the end still bound to the scratch page.
  1180. * There are a number of places where the hardware apparently
  1181. * prefetches past the end of the object, and we've seen multiple
  1182. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1183. * at the last page of the aperture. One page should be enough to
  1184. * keep any prefetching inside of the aperture.
  1185. */
  1186. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1187. mutex_lock(&dev->struct_mutex);
  1188. ret = i915_gem_init_ringbuffer(dev);
  1189. mutex_unlock(&dev->struct_mutex);
  1190. if (ret)
  1191. goto out;
  1192. /* Try to set up FBC with a reasonable compressed buffer size */
  1193. if (I915_HAS_FBC(dev) && i915_powersave) {
  1194. int cfb_size;
  1195. /* Try to get an 8M buffer... */
  1196. if (prealloc_size > (9*1024*1024))
  1197. cfb_size = 8*1024*1024;
  1198. else /* fall back to 7/8 of the stolen space */
  1199. cfb_size = prealloc_size * 7 / 8;
  1200. i915_setup_compression(dev, cfb_size);
  1201. }
  1202. /* Allow hardware batchbuffers unless told otherwise.
  1203. */
  1204. dev_priv->allow_batchbuffer = 1;
  1205. ret = intel_init_bios(dev);
  1206. if (ret)
  1207. DRM_INFO("failed to find VBIOS tables\n");
  1208. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1209. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1210. if (ret)
  1211. goto cleanup_ringbuffer;
  1212. ret = vga_switcheroo_register_client(dev->pdev,
  1213. i915_switcheroo_set_state,
  1214. i915_switcheroo_can_switch);
  1215. if (ret)
  1216. goto cleanup_vga_client;
  1217. /* IIR "flip pending" bit means done if this bit is set */
  1218. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1219. dev_priv->flip_pending_is_done = true;
  1220. intel_modeset_init(dev);
  1221. ret = drm_irq_install(dev);
  1222. if (ret)
  1223. goto cleanup_vga_switcheroo;
  1224. /* Always safe in the mode setting case. */
  1225. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1226. dev->vblank_disable_allowed = 1;
  1227. /*
  1228. * Initialize the hardware status page IRQ location.
  1229. */
  1230. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1231. ret = intel_fbdev_init(dev);
  1232. if (ret)
  1233. goto cleanup_irq;
  1234. drm_kms_helper_poll_init(dev);
  1235. return 0;
  1236. cleanup_irq:
  1237. drm_irq_uninstall(dev);
  1238. cleanup_vga_switcheroo:
  1239. vga_switcheroo_unregister_client(dev->pdev);
  1240. cleanup_vga_client:
  1241. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1242. cleanup_ringbuffer:
  1243. mutex_lock(&dev->struct_mutex);
  1244. i915_gem_cleanup_ringbuffer(dev);
  1245. mutex_unlock(&dev->struct_mutex);
  1246. out:
  1247. return ret;
  1248. }
  1249. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1250. {
  1251. struct drm_i915_master_private *master_priv;
  1252. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1253. if (!master_priv)
  1254. return -ENOMEM;
  1255. master->driver_priv = master_priv;
  1256. return 0;
  1257. }
  1258. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1259. {
  1260. struct drm_i915_master_private *master_priv = master->driver_priv;
  1261. if (!master_priv)
  1262. return;
  1263. kfree(master_priv);
  1264. master->driver_priv = NULL;
  1265. }
  1266. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1267. {
  1268. drm_i915_private_t *dev_priv = dev->dev_private;
  1269. u32 tmp;
  1270. tmp = I915_READ(CLKCFG);
  1271. switch (tmp & CLKCFG_FSB_MASK) {
  1272. case CLKCFG_FSB_533:
  1273. dev_priv->fsb_freq = 533; /* 133*4 */
  1274. break;
  1275. case CLKCFG_FSB_800:
  1276. dev_priv->fsb_freq = 800; /* 200*4 */
  1277. break;
  1278. case CLKCFG_FSB_667:
  1279. dev_priv->fsb_freq = 667; /* 167*4 */
  1280. break;
  1281. case CLKCFG_FSB_400:
  1282. dev_priv->fsb_freq = 400; /* 100*4 */
  1283. break;
  1284. }
  1285. switch (tmp & CLKCFG_MEM_MASK) {
  1286. case CLKCFG_MEM_533:
  1287. dev_priv->mem_freq = 533;
  1288. break;
  1289. case CLKCFG_MEM_667:
  1290. dev_priv->mem_freq = 667;
  1291. break;
  1292. case CLKCFG_MEM_800:
  1293. dev_priv->mem_freq = 800;
  1294. break;
  1295. }
  1296. /* detect pineview DDR3 setting */
  1297. tmp = I915_READ(CSHRDDR3CTL);
  1298. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1299. }
  1300. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1301. {
  1302. drm_i915_private_t *dev_priv = dev->dev_private;
  1303. u16 ddrpll, csipll;
  1304. ddrpll = I915_READ16(DDRMPLL1);
  1305. csipll = I915_READ16(CSIPLL0);
  1306. switch (ddrpll & 0xff) {
  1307. case 0xc:
  1308. dev_priv->mem_freq = 800;
  1309. break;
  1310. case 0x10:
  1311. dev_priv->mem_freq = 1066;
  1312. break;
  1313. case 0x14:
  1314. dev_priv->mem_freq = 1333;
  1315. break;
  1316. case 0x18:
  1317. dev_priv->mem_freq = 1600;
  1318. break;
  1319. default:
  1320. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1321. ddrpll & 0xff);
  1322. dev_priv->mem_freq = 0;
  1323. break;
  1324. }
  1325. dev_priv->r_t = dev_priv->mem_freq;
  1326. switch (csipll & 0x3ff) {
  1327. case 0x00c:
  1328. dev_priv->fsb_freq = 3200;
  1329. break;
  1330. case 0x00e:
  1331. dev_priv->fsb_freq = 3733;
  1332. break;
  1333. case 0x010:
  1334. dev_priv->fsb_freq = 4266;
  1335. break;
  1336. case 0x012:
  1337. dev_priv->fsb_freq = 4800;
  1338. break;
  1339. case 0x014:
  1340. dev_priv->fsb_freq = 5333;
  1341. break;
  1342. case 0x016:
  1343. dev_priv->fsb_freq = 5866;
  1344. break;
  1345. case 0x018:
  1346. dev_priv->fsb_freq = 6400;
  1347. break;
  1348. default:
  1349. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1350. csipll & 0x3ff);
  1351. dev_priv->fsb_freq = 0;
  1352. break;
  1353. }
  1354. if (dev_priv->fsb_freq == 3200) {
  1355. dev_priv->c_m = 0;
  1356. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1357. dev_priv->c_m = 1;
  1358. } else {
  1359. dev_priv->c_m = 2;
  1360. }
  1361. }
  1362. struct v_table {
  1363. u8 vid;
  1364. unsigned long vd; /* in .1 mil */
  1365. unsigned long vm; /* in .1 mil */
  1366. u8 pvid;
  1367. };
  1368. static struct v_table v_table[] = {
  1369. { 0, 16125, 15000, 0x7f, },
  1370. { 1, 16000, 14875, 0x7e, },
  1371. { 2, 15875, 14750, 0x7d, },
  1372. { 3, 15750, 14625, 0x7c, },
  1373. { 4, 15625, 14500, 0x7b, },
  1374. { 5, 15500, 14375, 0x7a, },
  1375. { 6, 15375, 14250, 0x79, },
  1376. { 7, 15250, 14125, 0x78, },
  1377. { 8, 15125, 14000, 0x77, },
  1378. { 9, 15000, 13875, 0x76, },
  1379. { 10, 14875, 13750, 0x75, },
  1380. { 11, 14750, 13625, 0x74, },
  1381. { 12, 14625, 13500, 0x73, },
  1382. { 13, 14500, 13375, 0x72, },
  1383. { 14, 14375, 13250, 0x71, },
  1384. { 15, 14250, 13125, 0x70, },
  1385. { 16, 14125, 13000, 0x6f, },
  1386. { 17, 14000, 12875, 0x6e, },
  1387. { 18, 13875, 12750, 0x6d, },
  1388. { 19, 13750, 12625, 0x6c, },
  1389. { 20, 13625, 12500, 0x6b, },
  1390. { 21, 13500, 12375, 0x6a, },
  1391. { 22, 13375, 12250, 0x69, },
  1392. { 23, 13250, 12125, 0x68, },
  1393. { 24, 13125, 12000, 0x67, },
  1394. { 25, 13000, 11875, 0x66, },
  1395. { 26, 12875, 11750, 0x65, },
  1396. { 27, 12750, 11625, 0x64, },
  1397. { 28, 12625, 11500, 0x63, },
  1398. { 29, 12500, 11375, 0x62, },
  1399. { 30, 12375, 11250, 0x61, },
  1400. { 31, 12250, 11125, 0x60, },
  1401. { 32, 12125, 11000, 0x5f, },
  1402. { 33, 12000, 10875, 0x5e, },
  1403. { 34, 11875, 10750, 0x5d, },
  1404. { 35, 11750, 10625, 0x5c, },
  1405. { 36, 11625, 10500, 0x5b, },
  1406. { 37, 11500, 10375, 0x5a, },
  1407. { 38, 11375, 10250, 0x59, },
  1408. { 39, 11250, 10125, 0x58, },
  1409. { 40, 11125, 10000, 0x57, },
  1410. { 41, 11000, 9875, 0x56, },
  1411. { 42, 10875, 9750, 0x55, },
  1412. { 43, 10750, 9625, 0x54, },
  1413. { 44, 10625, 9500, 0x53, },
  1414. { 45, 10500, 9375, 0x52, },
  1415. { 46, 10375, 9250, 0x51, },
  1416. { 47, 10250, 9125, 0x50, },
  1417. { 48, 10125, 9000, 0x4f, },
  1418. { 49, 10000, 8875, 0x4e, },
  1419. { 50, 9875, 8750, 0x4d, },
  1420. { 51, 9750, 8625, 0x4c, },
  1421. { 52, 9625, 8500, 0x4b, },
  1422. { 53, 9500, 8375, 0x4a, },
  1423. { 54, 9375, 8250, 0x49, },
  1424. { 55, 9250, 8125, 0x48, },
  1425. { 56, 9125, 8000, 0x47, },
  1426. { 57, 9000, 7875, 0x46, },
  1427. { 58, 8875, 7750, 0x45, },
  1428. { 59, 8750, 7625, 0x44, },
  1429. { 60, 8625, 7500, 0x43, },
  1430. { 61, 8500, 7375, 0x42, },
  1431. { 62, 8375, 7250, 0x41, },
  1432. { 63, 8250, 7125, 0x40, },
  1433. { 64, 8125, 7000, 0x3f, },
  1434. { 65, 8000, 6875, 0x3e, },
  1435. { 66, 7875, 6750, 0x3d, },
  1436. { 67, 7750, 6625, 0x3c, },
  1437. { 68, 7625, 6500, 0x3b, },
  1438. { 69, 7500, 6375, 0x3a, },
  1439. { 70, 7375, 6250, 0x39, },
  1440. { 71, 7250, 6125, 0x38, },
  1441. { 72, 7125, 6000, 0x37, },
  1442. { 73, 7000, 5875, 0x36, },
  1443. { 74, 6875, 5750, 0x35, },
  1444. { 75, 6750, 5625, 0x34, },
  1445. { 76, 6625, 5500, 0x33, },
  1446. { 77, 6500, 5375, 0x32, },
  1447. { 78, 6375, 5250, 0x31, },
  1448. { 79, 6250, 5125, 0x30, },
  1449. { 80, 6125, 5000, 0x2f, },
  1450. { 81, 6000, 4875, 0x2e, },
  1451. { 82, 5875, 4750, 0x2d, },
  1452. { 83, 5750, 4625, 0x2c, },
  1453. { 84, 5625, 4500, 0x2b, },
  1454. { 85, 5500, 4375, 0x2a, },
  1455. { 86, 5375, 4250, 0x29, },
  1456. { 87, 5250, 4125, 0x28, },
  1457. { 88, 5125, 4000, 0x27, },
  1458. { 89, 5000, 3875, 0x26, },
  1459. { 90, 4875, 3750, 0x25, },
  1460. { 91, 4750, 3625, 0x24, },
  1461. { 92, 4625, 3500, 0x23, },
  1462. { 93, 4500, 3375, 0x22, },
  1463. { 94, 4375, 3250, 0x21, },
  1464. { 95, 4250, 3125, 0x20, },
  1465. { 96, 4125, 3000, 0x1f, },
  1466. { 97, 4125, 3000, 0x1e, },
  1467. { 98, 4125, 3000, 0x1d, },
  1468. { 99, 4125, 3000, 0x1c, },
  1469. { 100, 4125, 3000, 0x1b, },
  1470. { 101, 4125, 3000, 0x1a, },
  1471. { 102, 4125, 3000, 0x19, },
  1472. { 103, 4125, 3000, 0x18, },
  1473. { 104, 4125, 3000, 0x17, },
  1474. { 105, 4125, 3000, 0x16, },
  1475. { 106, 4125, 3000, 0x15, },
  1476. { 107, 4125, 3000, 0x14, },
  1477. { 108, 4125, 3000, 0x13, },
  1478. { 109, 4125, 3000, 0x12, },
  1479. { 110, 4125, 3000, 0x11, },
  1480. { 111, 4125, 3000, 0x10, },
  1481. { 112, 4125, 3000, 0x0f, },
  1482. { 113, 4125, 3000, 0x0e, },
  1483. { 114, 4125, 3000, 0x0d, },
  1484. { 115, 4125, 3000, 0x0c, },
  1485. { 116, 4125, 3000, 0x0b, },
  1486. { 117, 4125, 3000, 0x0a, },
  1487. { 118, 4125, 3000, 0x09, },
  1488. { 119, 4125, 3000, 0x08, },
  1489. { 120, 1125, 0, 0x07, },
  1490. { 121, 1000, 0, 0x06, },
  1491. { 122, 875, 0, 0x05, },
  1492. { 123, 750, 0, 0x04, },
  1493. { 124, 625, 0, 0x03, },
  1494. { 125, 500, 0, 0x02, },
  1495. { 126, 375, 0, 0x01, },
  1496. { 127, 0, 0, 0x00, },
  1497. };
  1498. struct cparams {
  1499. int i;
  1500. int t;
  1501. int m;
  1502. int c;
  1503. };
  1504. static struct cparams cparams[] = {
  1505. { 1, 1333, 301, 28664 },
  1506. { 1, 1066, 294, 24460 },
  1507. { 1, 800, 294, 25192 },
  1508. { 0, 1333, 276, 27605 },
  1509. { 0, 1066, 276, 27605 },
  1510. { 0, 800, 231, 23784 },
  1511. };
  1512. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1513. {
  1514. u64 total_count, diff, ret;
  1515. u32 count1, count2, count3, m = 0, c = 0;
  1516. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1517. int i;
  1518. diff1 = now - dev_priv->last_time1;
  1519. count1 = I915_READ(DMIEC);
  1520. count2 = I915_READ(DDREC);
  1521. count3 = I915_READ(CSIEC);
  1522. total_count = count1 + count2 + count3;
  1523. /* FIXME: handle per-counter overflow */
  1524. if (total_count < dev_priv->last_count1) {
  1525. diff = ~0UL - dev_priv->last_count1;
  1526. diff += total_count;
  1527. } else {
  1528. diff = total_count - dev_priv->last_count1;
  1529. }
  1530. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1531. if (cparams[i].i == dev_priv->c_m &&
  1532. cparams[i].t == dev_priv->r_t) {
  1533. m = cparams[i].m;
  1534. c = cparams[i].c;
  1535. break;
  1536. }
  1537. }
  1538. div_u64(diff, diff1);
  1539. ret = ((m * diff) + c);
  1540. div_u64(ret, 10);
  1541. dev_priv->last_count1 = total_count;
  1542. dev_priv->last_time1 = now;
  1543. return ret;
  1544. }
  1545. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1546. {
  1547. unsigned long m, x, b;
  1548. u32 tsfs;
  1549. tsfs = I915_READ(TSFS);
  1550. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1551. x = I915_READ8(TR1);
  1552. b = tsfs & TSFS_INTR_MASK;
  1553. return ((m * x) / 127) - b;
  1554. }
  1555. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1556. {
  1557. unsigned long val = 0;
  1558. int i;
  1559. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1560. if (v_table[i].pvid == pxvid) {
  1561. if (IS_MOBILE(dev_priv->dev))
  1562. val = v_table[i].vm;
  1563. else
  1564. val = v_table[i].vd;
  1565. }
  1566. }
  1567. return val;
  1568. }
  1569. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1570. {
  1571. struct timespec now, diff1;
  1572. u64 diff;
  1573. unsigned long diffms;
  1574. u32 count;
  1575. getrawmonotonic(&now);
  1576. diff1 = timespec_sub(now, dev_priv->last_time2);
  1577. /* Don't divide by 0 */
  1578. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1579. if (!diffms)
  1580. return;
  1581. count = I915_READ(GFXEC);
  1582. if (count < dev_priv->last_count2) {
  1583. diff = ~0UL - dev_priv->last_count2;
  1584. diff += count;
  1585. } else {
  1586. diff = count - dev_priv->last_count2;
  1587. }
  1588. dev_priv->last_count2 = count;
  1589. dev_priv->last_time2 = now;
  1590. /* More magic constants... */
  1591. diff = diff * 1181;
  1592. div_u64(diff, diffms * 10);
  1593. dev_priv->gfx_power = diff;
  1594. }
  1595. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1596. {
  1597. unsigned long t, corr, state1, corr2, state2;
  1598. u32 pxvid, ext_v;
  1599. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1600. pxvid = (pxvid >> 24) & 0x7f;
  1601. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1602. state1 = ext_v;
  1603. t = i915_mch_val(dev_priv);
  1604. /* Revel in the empirically derived constants */
  1605. /* Correction factor in 1/100000 units */
  1606. if (t > 80)
  1607. corr = ((t * 2349) + 135940);
  1608. else if (t >= 50)
  1609. corr = ((t * 964) + 29317);
  1610. else /* < 50 */
  1611. corr = ((t * 301) + 1004);
  1612. corr = corr * ((150142 * state1) / 10000 - 78642);
  1613. corr /= 100000;
  1614. corr2 = (corr * dev_priv->corr);
  1615. state2 = (corr2 * state1) / 10000;
  1616. state2 /= 100; /* convert to mW */
  1617. i915_update_gfx_val(dev_priv);
  1618. return dev_priv->gfx_power + state2;
  1619. }
  1620. /* Global for IPS driver to get at the current i915 device */
  1621. static struct drm_i915_private *i915_mch_dev;
  1622. /*
  1623. * Lock protecting IPS related data structures
  1624. * - i915_mch_dev
  1625. * - dev_priv->max_delay
  1626. * - dev_priv->min_delay
  1627. * - dev_priv->fmax
  1628. * - dev_priv->gpu_busy
  1629. */
  1630. DEFINE_SPINLOCK(mchdev_lock);
  1631. /**
  1632. * i915_read_mch_val - return value for IPS use
  1633. *
  1634. * Calculate and return a value for the IPS driver to use when deciding whether
  1635. * we have thermal and power headroom to increase CPU or GPU power budget.
  1636. */
  1637. unsigned long i915_read_mch_val(void)
  1638. {
  1639. struct drm_i915_private *dev_priv;
  1640. unsigned long chipset_val, graphics_val, ret = 0;
  1641. spin_lock(&mchdev_lock);
  1642. if (!i915_mch_dev)
  1643. goto out_unlock;
  1644. dev_priv = i915_mch_dev;
  1645. chipset_val = i915_chipset_val(dev_priv);
  1646. graphics_val = i915_gfx_val(dev_priv);
  1647. ret = chipset_val + graphics_val;
  1648. out_unlock:
  1649. spin_unlock(&mchdev_lock);
  1650. return ret;
  1651. }
  1652. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1653. /**
  1654. * i915_gpu_raise - raise GPU frequency limit
  1655. *
  1656. * Raise the limit; IPS indicates we have thermal headroom.
  1657. */
  1658. bool i915_gpu_raise(void)
  1659. {
  1660. struct drm_i915_private *dev_priv;
  1661. bool ret = true;
  1662. spin_lock(&mchdev_lock);
  1663. if (!i915_mch_dev) {
  1664. ret = false;
  1665. goto out_unlock;
  1666. }
  1667. dev_priv = i915_mch_dev;
  1668. if (dev_priv->max_delay > dev_priv->fmax)
  1669. dev_priv->max_delay--;
  1670. out_unlock:
  1671. spin_unlock(&mchdev_lock);
  1672. return ret;
  1673. }
  1674. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1675. /**
  1676. * i915_gpu_lower - lower GPU frequency limit
  1677. *
  1678. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1679. * frequency maximum.
  1680. */
  1681. bool i915_gpu_lower(void)
  1682. {
  1683. struct drm_i915_private *dev_priv;
  1684. bool ret = true;
  1685. spin_lock(&mchdev_lock);
  1686. if (!i915_mch_dev) {
  1687. ret = false;
  1688. goto out_unlock;
  1689. }
  1690. dev_priv = i915_mch_dev;
  1691. if (dev_priv->max_delay < dev_priv->min_delay)
  1692. dev_priv->max_delay++;
  1693. out_unlock:
  1694. spin_unlock(&mchdev_lock);
  1695. return ret;
  1696. }
  1697. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1698. /**
  1699. * i915_gpu_busy - indicate GPU business to IPS
  1700. *
  1701. * Tell the IPS driver whether or not the GPU is busy.
  1702. */
  1703. bool i915_gpu_busy(void)
  1704. {
  1705. struct drm_i915_private *dev_priv;
  1706. bool ret = false;
  1707. spin_lock(&mchdev_lock);
  1708. if (!i915_mch_dev)
  1709. goto out_unlock;
  1710. dev_priv = i915_mch_dev;
  1711. ret = dev_priv->busy;
  1712. out_unlock:
  1713. spin_unlock(&mchdev_lock);
  1714. return ret;
  1715. }
  1716. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1717. /**
  1718. * i915_gpu_turbo_disable - disable graphics turbo
  1719. *
  1720. * Disable graphics turbo by resetting the max frequency and setting the
  1721. * current frequency to the default.
  1722. */
  1723. bool i915_gpu_turbo_disable(void)
  1724. {
  1725. struct drm_i915_private *dev_priv;
  1726. bool ret = true;
  1727. spin_lock(&mchdev_lock);
  1728. if (!i915_mch_dev) {
  1729. ret = false;
  1730. goto out_unlock;
  1731. }
  1732. dev_priv = i915_mch_dev;
  1733. dev_priv->max_delay = dev_priv->fstart;
  1734. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1735. ret = false;
  1736. out_unlock:
  1737. spin_unlock(&mchdev_lock);
  1738. return ret;
  1739. }
  1740. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1741. /**
  1742. * i915_driver_load - setup chip and create an initial config
  1743. * @dev: DRM device
  1744. * @flags: startup flags
  1745. *
  1746. * The driver load routine has to do several things:
  1747. * - drive output discovery via intel_modeset_init()
  1748. * - initialize the memory manager
  1749. * - allocate initial config memory
  1750. * - setup the DRM framebuffer with the allocated memory
  1751. */
  1752. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1753. {
  1754. struct drm_i915_private *dev_priv;
  1755. resource_size_t base, size;
  1756. int ret = 0, mmio_bar;
  1757. uint32_t agp_size, prealloc_size, prealloc_start;
  1758. /* i915 has 4 more counters */
  1759. dev->counters += 4;
  1760. dev->types[6] = _DRM_STAT_IRQ;
  1761. dev->types[7] = _DRM_STAT_PRIMARY;
  1762. dev->types[8] = _DRM_STAT_SECONDARY;
  1763. dev->types[9] = _DRM_STAT_DMA;
  1764. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1765. if (dev_priv == NULL)
  1766. return -ENOMEM;
  1767. dev->dev_private = (void *)dev_priv;
  1768. dev_priv->dev = dev;
  1769. dev_priv->info = (struct intel_device_info *) flags;
  1770. /* Add register map (needed for suspend/resume) */
  1771. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1772. base = pci_resource_start(dev->pdev, mmio_bar);
  1773. size = pci_resource_len(dev->pdev, mmio_bar);
  1774. if (i915_get_bridge_dev(dev)) {
  1775. ret = -EIO;
  1776. goto free_priv;
  1777. }
  1778. /* overlay on gen2 is broken and can't address above 1G */
  1779. if (IS_GEN2(dev))
  1780. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1781. dev_priv->regs = ioremap(base, size);
  1782. if (!dev_priv->regs) {
  1783. DRM_ERROR("failed to map registers\n");
  1784. ret = -EIO;
  1785. goto put_bridge;
  1786. }
  1787. dev_priv->mm.gtt_mapping =
  1788. io_mapping_create_wc(dev->agp->base,
  1789. dev->agp->agp_info.aper_size * 1024*1024);
  1790. if (dev_priv->mm.gtt_mapping == NULL) {
  1791. ret = -EIO;
  1792. goto out_rmmap;
  1793. }
  1794. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1795. * one would think, because the kernel disables PAT on first
  1796. * generation Core chips because WC PAT gets overridden by a UC
  1797. * MTRR if present. Even if a UC MTRR isn't present.
  1798. */
  1799. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1800. dev->agp->agp_info.aper_size *
  1801. 1024 * 1024,
  1802. MTRR_TYPE_WRCOMB, 1);
  1803. if (dev_priv->mm.gtt_mtrr < 0) {
  1804. DRM_INFO("MTRR allocation failed. Graphics "
  1805. "performance may suffer.\n");
  1806. }
  1807. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1808. if (ret)
  1809. goto out_iomapfree;
  1810. if (prealloc_size > intel_max_stolen) {
  1811. DRM_INFO("detected %dM stolen memory, trimming to %dM\n",
  1812. prealloc_size >> 20, intel_max_stolen >> 20);
  1813. prealloc_size = intel_max_stolen;
  1814. }
  1815. dev_priv->wq = create_singlethread_workqueue("i915");
  1816. if (dev_priv->wq == NULL) {
  1817. DRM_ERROR("Failed to create our workqueue.\n");
  1818. ret = -ENOMEM;
  1819. goto out_iomapfree;
  1820. }
  1821. /* enable GEM by default */
  1822. dev_priv->has_gem = 1;
  1823. if (prealloc_size > agp_size * 3 / 4) {
  1824. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1825. "memory stolen.\n",
  1826. prealloc_size / 1024, agp_size / 1024);
  1827. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1828. "updating the BIOS to fix).\n");
  1829. dev_priv->has_gem = 0;
  1830. }
  1831. if (dev_priv->has_gem == 0 &&
  1832. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1833. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1834. ret = -ENODEV;
  1835. goto out_iomapfree;
  1836. }
  1837. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1838. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1839. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1840. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1841. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1842. }
  1843. /* Try to make sure MCHBAR is enabled before poking at it */
  1844. intel_setup_mchbar(dev);
  1845. intel_opregion_setup(dev);
  1846. i915_gem_load(dev);
  1847. /* Init HWS */
  1848. if (!I915_NEED_GFX_HWS(dev)) {
  1849. ret = i915_init_phys_hws(dev);
  1850. if (ret != 0)
  1851. goto out_workqueue_free;
  1852. }
  1853. if (IS_PINEVIEW(dev))
  1854. i915_pineview_get_mem_freq(dev);
  1855. else if (IS_IRONLAKE(dev))
  1856. i915_ironlake_get_mem_freq(dev);
  1857. /* On the 945G/GM, the chipset reports the MSI capability on the
  1858. * integrated graphics even though the support isn't actually there
  1859. * according to the published specs. It doesn't appear to function
  1860. * correctly in testing on 945G.
  1861. * This may be a side effect of MSI having been made available for PEG
  1862. * and the registers being closely associated.
  1863. *
  1864. * According to chipset errata, on the 965GM, MSI interrupts may
  1865. * be lost or delayed, but we use them anyways to avoid
  1866. * stuck interrupts on some machines.
  1867. */
  1868. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1869. pci_enable_msi(dev->pdev);
  1870. spin_lock_init(&dev_priv->user_irq_lock);
  1871. spin_lock_init(&dev_priv->error_lock);
  1872. dev_priv->trace_irq_seqno = 0;
  1873. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1874. if (ret) {
  1875. (void) i915_driver_unload(dev);
  1876. return ret;
  1877. }
  1878. /* Start out suspended */
  1879. dev_priv->mm.suspended = 1;
  1880. intel_detect_pch(dev);
  1881. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1882. ret = i915_load_modeset_init(dev, prealloc_start,
  1883. prealloc_size, agp_size);
  1884. if (ret < 0) {
  1885. DRM_ERROR("failed to init modeset\n");
  1886. goto out_workqueue_free;
  1887. }
  1888. }
  1889. /* Must be done after probing outputs */
  1890. intel_opregion_init(dev);
  1891. acpi_video_register();
  1892. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1893. (unsigned long) dev);
  1894. spin_lock(&mchdev_lock);
  1895. i915_mch_dev = dev_priv;
  1896. dev_priv->mchdev_lock = &mchdev_lock;
  1897. spin_unlock(&mchdev_lock);
  1898. return 0;
  1899. out_workqueue_free:
  1900. destroy_workqueue(dev_priv->wq);
  1901. out_iomapfree:
  1902. io_mapping_free(dev_priv->mm.gtt_mapping);
  1903. out_rmmap:
  1904. iounmap(dev_priv->regs);
  1905. put_bridge:
  1906. pci_dev_put(dev_priv->bridge_dev);
  1907. free_priv:
  1908. kfree(dev_priv);
  1909. return ret;
  1910. }
  1911. int i915_driver_unload(struct drm_device *dev)
  1912. {
  1913. struct drm_i915_private *dev_priv = dev->dev_private;
  1914. int ret;
  1915. spin_lock(&mchdev_lock);
  1916. i915_mch_dev = NULL;
  1917. spin_unlock(&mchdev_lock);
  1918. mutex_lock(&dev->struct_mutex);
  1919. ret = i915_gpu_idle(dev);
  1920. if (ret)
  1921. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1922. mutex_unlock(&dev->struct_mutex);
  1923. /* Cancel the retire work handler, which should be idle now. */
  1924. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1925. io_mapping_free(dev_priv->mm.gtt_mapping);
  1926. if (dev_priv->mm.gtt_mtrr >= 0) {
  1927. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1928. dev->agp->agp_info.aper_size * 1024 * 1024);
  1929. dev_priv->mm.gtt_mtrr = -1;
  1930. }
  1931. acpi_video_unregister();
  1932. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1933. intel_modeset_cleanup(dev);
  1934. /*
  1935. * free the memory space allocated for the child device
  1936. * config parsed from VBT
  1937. */
  1938. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1939. kfree(dev_priv->child_dev);
  1940. dev_priv->child_dev = NULL;
  1941. dev_priv->child_dev_num = 0;
  1942. }
  1943. vga_switcheroo_unregister_client(dev->pdev);
  1944. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1945. }
  1946. /* Free error state after interrupts are fully disabled. */
  1947. del_timer_sync(&dev_priv->hangcheck_timer);
  1948. cancel_work_sync(&dev_priv->error_work);
  1949. i915_destroy_error_state(dev);
  1950. if (dev->pdev->msi_enabled)
  1951. pci_disable_msi(dev->pdev);
  1952. if (dev_priv->regs != NULL)
  1953. iounmap(dev_priv->regs);
  1954. intel_opregion_fini(dev);
  1955. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1956. /* Flush any outstanding unpin_work. */
  1957. flush_workqueue(dev_priv->wq);
  1958. i915_gem_free_all_phys_object(dev);
  1959. mutex_lock(&dev->struct_mutex);
  1960. i915_gem_cleanup_ringbuffer(dev);
  1961. mutex_unlock(&dev->struct_mutex);
  1962. if (I915_HAS_FBC(dev) && i915_powersave)
  1963. i915_cleanup_compression(dev);
  1964. drm_mm_takedown(&dev_priv->vram);
  1965. intel_cleanup_overlay(dev);
  1966. }
  1967. intel_teardown_mchbar(dev);
  1968. destroy_workqueue(dev_priv->wq);
  1969. pci_dev_put(dev_priv->bridge_dev);
  1970. kfree(dev->dev_private);
  1971. return 0;
  1972. }
  1973. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1974. {
  1975. struct drm_i915_file_private *i915_file_priv;
  1976. DRM_DEBUG_DRIVER("\n");
  1977. i915_file_priv = (struct drm_i915_file_private *)
  1978. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1979. if (!i915_file_priv)
  1980. return -ENOMEM;
  1981. file_priv->driver_priv = i915_file_priv;
  1982. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1983. return 0;
  1984. }
  1985. /**
  1986. * i915_driver_lastclose - clean up after all DRM clients have exited
  1987. * @dev: DRM device
  1988. *
  1989. * Take care of cleaning up after all DRM clients have exited. In the
  1990. * mode setting case, we want to restore the kernel's initial mode (just
  1991. * in case the last client left us in a bad state).
  1992. *
  1993. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1994. * and DMA structures, since the kernel won't be using them, and clea
  1995. * up any GEM state.
  1996. */
  1997. void i915_driver_lastclose(struct drm_device * dev)
  1998. {
  1999. drm_i915_private_t *dev_priv = dev->dev_private;
  2000. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  2001. drm_fb_helper_restore();
  2002. vga_switcheroo_process_delayed_switch();
  2003. return;
  2004. }
  2005. i915_gem_lastclose(dev);
  2006. if (dev_priv->agp_heap)
  2007. i915_mem_takedown(&(dev_priv->agp_heap));
  2008. i915_dma_cleanup(dev);
  2009. }
  2010. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  2011. {
  2012. drm_i915_private_t *dev_priv = dev->dev_private;
  2013. i915_gem_release(dev, file_priv);
  2014. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  2015. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  2016. }
  2017. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  2018. {
  2019. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  2020. kfree(i915_file_priv);
  2021. }
  2022. struct drm_ioctl_desc i915_ioctls[] = {
  2023. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2024. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  2025. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  2026. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  2027. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  2028. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  2029. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  2030. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2031. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  2032. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  2033. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2034. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  2035. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2036. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2037. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  2038. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  2039. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  2040. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2041. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  2042. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  2043. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2044. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2045. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2046. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  2047. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2048. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  2049. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  2050. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  2051. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  2052. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  2053. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  2054. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  2055. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  2056. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  2057. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  2058. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  2059. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  2060. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  2061. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2062. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  2063. };
  2064. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  2065. /**
  2066. * Determine if the device really is AGP or not.
  2067. *
  2068. * All Intel graphics chipsets are treated as AGP, even if they are really
  2069. * PCI-e.
  2070. *
  2071. * \param dev The device to be tested.
  2072. *
  2073. * \returns
  2074. * A value of 1 is always retured to indictate every i9x5 is AGP.
  2075. */
  2076. int i915_driver_device_is_agp(struct drm_device * dev)
  2077. {
  2078. return 1;
  2079. }