exynos_drm_fimd.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/samsung_fimd.h>
  23. #include <drm/exynos_drm.h>
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_fbdev.h"
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_iommu.h"
  28. /*
  29. * FIMD is stand for Fully Interactive Mobile Display and
  30. * as a display controller, it transfers contents drawn on memory
  31. * to a LCD Panel through Display Interfaces such as RGB or
  32. * CPU Interface.
  33. */
  34. /* position control register for hardware window 0, 2 ~ 4.*/
  35. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  36. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  37. /*
  38. * size control register for hardware windows 0 and alpha control register
  39. * for hardware windows 1 ~ 4
  40. */
  41. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  42. /* size control register for hardware windows 1 ~ 2. */
  43. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  44. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  45. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  46. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  47. /* color key control register for hardware window 1 ~ 4. */
  48. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  49. /* color key value register for hardware window 1 ~ 4. */
  50. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  51. /* FIMD has totally five hardware windows. */
  52. #define WINDOWS_NR 5
  53. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  54. struct fimd_driver_data {
  55. unsigned int timing_base;
  56. unsigned int has_shadowcon:1;
  57. unsigned int has_clksel:1;
  58. unsigned int has_limited_fmt:1;
  59. };
  60. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  61. .timing_base = 0x0,
  62. .has_clksel = 1,
  63. .has_limited_fmt = 1,
  64. };
  65. static struct fimd_driver_data exynos4_fimd_driver_data = {
  66. .timing_base = 0x0,
  67. .has_shadowcon = 1,
  68. };
  69. static struct fimd_driver_data exynos5_fimd_driver_data = {
  70. .timing_base = 0x20000,
  71. .has_shadowcon = 1,
  72. };
  73. struct fimd_win_data {
  74. unsigned int offset_x;
  75. unsigned int offset_y;
  76. unsigned int ovl_width;
  77. unsigned int ovl_height;
  78. unsigned int fb_width;
  79. unsigned int fb_height;
  80. unsigned int bpp;
  81. unsigned int pixel_format;
  82. dma_addr_t dma_addr;
  83. unsigned int buf_offsize;
  84. unsigned int line_size; /* bytes */
  85. bool enabled;
  86. bool resume;
  87. };
  88. struct fimd_context {
  89. struct exynos_drm_subdrv subdrv;
  90. int irq;
  91. struct drm_crtc *crtc;
  92. struct clk *bus_clk;
  93. struct clk *lcd_clk;
  94. void __iomem *regs;
  95. struct fimd_win_data win_data[WINDOWS_NR];
  96. unsigned int clkdiv;
  97. unsigned int default_win;
  98. unsigned long irq_flags;
  99. u32 vidcon0;
  100. u32 vidcon1;
  101. bool suspended;
  102. struct mutex lock;
  103. wait_queue_head_t wait_vsync_queue;
  104. atomic_t wait_vsync_event;
  105. struct exynos_drm_panel_info *panel;
  106. struct fimd_driver_data *driver_data;
  107. };
  108. #ifdef CONFIG_OF
  109. static const struct of_device_id fimd_driver_dt_match[] = {
  110. { .compatible = "samsung,s3c6400-fimd",
  111. .data = &s3c64xx_fimd_driver_data },
  112. { .compatible = "samsung,exynos4210-fimd",
  113. .data = &exynos4_fimd_driver_data },
  114. { .compatible = "samsung,exynos5250-fimd",
  115. .data = &exynos5_fimd_driver_data },
  116. {},
  117. };
  118. #endif
  119. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  120. struct platform_device *pdev)
  121. {
  122. #ifdef CONFIG_OF
  123. const struct of_device_id *of_id =
  124. of_match_device(fimd_driver_dt_match, &pdev->dev);
  125. if (of_id)
  126. return (struct fimd_driver_data *)of_id->data;
  127. #endif
  128. return (struct fimd_driver_data *)
  129. platform_get_device_id(pdev)->driver_data;
  130. }
  131. static bool fimd_display_is_connected(struct device *dev)
  132. {
  133. /* TODO. */
  134. return true;
  135. }
  136. static void *fimd_get_panel(struct device *dev)
  137. {
  138. struct fimd_context *ctx = get_fimd_context(dev);
  139. return ctx->panel;
  140. }
  141. static int fimd_check_mode(struct device *dev, struct drm_display_mode *mode)
  142. {
  143. /* TODO. */
  144. return 0;
  145. }
  146. static int fimd_display_power_on(struct device *dev, int mode)
  147. {
  148. /* TODO */
  149. return 0;
  150. }
  151. static struct exynos_drm_display_ops fimd_display_ops = {
  152. .type = EXYNOS_DISPLAY_TYPE_LCD,
  153. .is_connected = fimd_display_is_connected,
  154. .get_panel = fimd_get_panel,
  155. .check_mode = fimd_check_mode,
  156. .power_on = fimd_display_power_on,
  157. };
  158. static void fimd_dpms(struct device *subdrv_dev, int mode)
  159. {
  160. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  161. DRM_DEBUG_KMS("%d\n", mode);
  162. mutex_lock(&ctx->lock);
  163. switch (mode) {
  164. case DRM_MODE_DPMS_ON:
  165. /*
  166. * enable fimd hardware only if suspended status.
  167. *
  168. * P.S. fimd_dpms function would be called at booting time so
  169. * clk_enable could be called double time.
  170. */
  171. if (ctx->suspended)
  172. pm_runtime_get_sync(subdrv_dev);
  173. break;
  174. case DRM_MODE_DPMS_STANDBY:
  175. case DRM_MODE_DPMS_SUSPEND:
  176. case DRM_MODE_DPMS_OFF:
  177. if (!ctx->suspended)
  178. pm_runtime_put_sync(subdrv_dev);
  179. break;
  180. default:
  181. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  182. break;
  183. }
  184. mutex_unlock(&ctx->lock);
  185. }
  186. static void fimd_apply(struct device *subdrv_dev)
  187. {
  188. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  189. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  190. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  191. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  192. struct fimd_win_data *win_data;
  193. int i;
  194. for (i = 0; i < WINDOWS_NR; i++) {
  195. win_data = &ctx->win_data[i];
  196. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  197. ovl_ops->commit(subdrv_dev, i);
  198. }
  199. if (mgr_ops && mgr_ops->commit)
  200. mgr_ops->commit(subdrv_dev);
  201. }
  202. static void fimd_commit(struct device *dev)
  203. {
  204. struct fimd_context *ctx = get_fimd_context(dev);
  205. struct exynos_drm_panel_info *panel = ctx->panel;
  206. struct fb_videomode *timing = &panel->timing;
  207. struct fimd_driver_data *driver_data;
  208. u32 val;
  209. driver_data = ctx->driver_data;
  210. if (ctx->suspended)
  211. return;
  212. /* setup polarity values from machine code. */
  213. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  214. /* setup vertical timing values. */
  215. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  216. VIDTCON0_VFPD(timing->lower_margin - 1) |
  217. VIDTCON0_VSPW(timing->vsync_len - 1);
  218. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  219. /* setup horizontal timing values. */
  220. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  221. VIDTCON1_HFPD(timing->right_margin - 1) |
  222. VIDTCON1_HSPW(timing->hsync_len - 1);
  223. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  224. /* setup horizontal and vertical display size. */
  225. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  226. VIDTCON2_HOZVAL(timing->xres - 1) |
  227. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  228. VIDTCON2_HOZVAL_E(timing->xres - 1);
  229. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  230. /* setup clock source, clock divider, enable dma. */
  231. val = ctx->vidcon0;
  232. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  233. if (ctx->driver_data->has_clksel) {
  234. val &= ~VIDCON0_CLKSEL_MASK;
  235. val |= VIDCON0_CLKSEL_LCD;
  236. }
  237. if (ctx->clkdiv > 1)
  238. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  239. else
  240. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  241. /*
  242. * fields of register with prefix '_F' would be updated
  243. * at vsync(same as dma start)
  244. */
  245. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  246. writel(val, ctx->regs + VIDCON0);
  247. }
  248. static int fimd_enable_vblank(struct device *dev)
  249. {
  250. struct fimd_context *ctx = get_fimd_context(dev);
  251. u32 val;
  252. if (ctx->suspended)
  253. return -EPERM;
  254. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  255. val = readl(ctx->regs + VIDINTCON0);
  256. val |= VIDINTCON0_INT_ENABLE;
  257. val |= VIDINTCON0_INT_FRAME;
  258. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  259. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  260. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  261. val |= VIDINTCON0_FRAMESEL1_NONE;
  262. writel(val, ctx->regs + VIDINTCON0);
  263. }
  264. return 0;
  265. }
  266. static void fimd_disable_vblank(struct device *dev)
  267. {
  268. struct fimd_context *ctx = get_fimd_context(dev);
  269. u32 val;
  270. if (ctx->suspended)
  271. return;
  272. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  273. val = readl(ctx->regs + VIDINTCON0);
  274. val &= ~VIDINTCON0_INT_FRAME;
  275. val &= ~VIDINTCON0_INT_ENABLE;
  276. writel(val, ctx->regs + VIDINTCON0);
  277. }
  278. }
  279. static void fimd_wait_for_vblank(struct device *dev)
  280. {
  281. struct fimd_context *ctx = get_fimd_context(dev);
  282. if (ctx->suspended)
  283. return;
  284. atomic_set(&ctx->wait_vsync_event, 1);
  285. /*
  286. * wait for FIMD to signal VSYNC interrupt or return after
  287. * timeout which is set to 50ms (refresh rate of 20).
  288. */
  289. if (!wait_event_timeout(ctx->wait_vsync_queue,
  290. !atomic_read(&ctx->wait_vsync_event),
  291. DRM_HZ/20))
  292. DRM_DEBUG_KMS("vblank wait timed out.\n");
  293. }
  294. static struct exynos_drm_manager_ops fimd_manager_ops = {
  295. .dpms = fimd_dpms,
  296. .apply = fimd_apply,
  297. .commit = fimd_commit,
  298. .enable_vblank = fimd_enable_vblank,
  299. .disable_vblank = fimd_disable_vblank,
  300. .wait_for_vblank = fimd_wait_for_vblank,
  301. };
  302. static void fimd_win_mode_set(struct device *dev,
  303. struct exynos_drm_overlay *overlay)
  304. {
  305. struct fimd_context *ctx = get_fimd_context(dev);
  306. struct fimd_win_data *win_data;
  307. int win;
  308. unsigned long offset;
  309. if (!overlay) {
  310. dev_err(dev, "overlay is NULL\n");
  311. return;
  312. }
  313. win = overlay->zpos;
  314. if (win == DEFAULT_ZPOS)
  315. win = ctx->default_win;
  316. if (win < 0 || win >= WINDOWS_NR)
  317. return;
  318. offset = overlay->fb_x * (overlay->bpp >> 3);
  319. offset += overlay->fb_y * overlay->pitch;
  320. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  321. win_data = &ctx->win_data[win];
  322. win_data->offset_x = overlay->crtc_x;
  323. win_data->offset_y = overlay->crtc_y;
  324. win_data->ovl_width = overlay->crtc_width;
  325. win_data->ovl_height = overlay->crtc_height;
  326. win_data->fb_width = overlay->fb_width;
  327. win_data->fb_height = overlay->fb_height;
  328. win_data->dma_addr = overlay->dma_addr[0] + offset;
  329. win_data->bpp = overlay->bpp;
  330. win_data->pixel_format = overlay->pixel_format;
  331. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  332. (overlay->bpp >> 3);
  333. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  334. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  335. win_data->offset_x, win_data->offset_y);
  336. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  337. win_data->ovl_width, win_data->ovl_height);
  338. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  339. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  340. overlay->fb_width, overlay->crtc_width);
  341. }
  342. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  343. {
  344. struct fimd_context *ctx = get_fimd_context(dev);
  345. struct fimd_win_data *win_data = &ctx->win_data[win];
  346. unsigned long val;
  347. val = WINCONx_ENWIN;
  348. /*
  349. * In case of s3c64xx, window 0 doesn't support alpha channel.
  350. * So the request format is ARGB8888 then change it to XRGB8888.
  351. */
  352. if (ctx->driver_data->has_limited_fmt && !win) {
  353. if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
  354. win_data->pixel_format = DRM_FORMAT_XRGB8888;
  355. }
  356. switch (win_data->pixel_format) {
  357. case DRM_FORMAT_C8:
  358. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  359. val |= WINCONx_BURSTLEN_8WORD;
  360. val |= WINCONx_BYTSWP;
  361. break;
  362. case DRM_FORMAT_XRGB1555:
  363. val |= WINCON0_BPPMODE_16BPP_1555;
  364. val |= WINCONx_HAWSWP;
  365. val |= WINCONx_BURSTLEN_16WORD;
  366. break;
  367. case DRM_FORMAT_RGB565:
  368. val |= WINCON0_BPPMODE_16BPP_565;
  369. val |= WINCONx_HAWSWP;
  370. val |= WINCONx_BURSTLEN_16WORD;
  371. break;
  372. case DRM_FORMAT_XRGB8888:
  373. val |= WINCON0_BPPMODE_24BPP_888;
  374. val |= WINCONx_WSWP;
  375. val |= WINCONx_BURSTLEN_16WORD;
  376. break;
  377. case DRM_FORMAT_ARGB8888:
  378. val |= WINCON1_BPPMODE_25BPP_A1888
  379. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  380. val |= WINCONx_WSWP;
  381. val |= WINCONx_BURSTLEN_16WORD;
  382. break;
  383. default:
  384. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  385. val |= WINCON0_BPPMODE_24BPP_888;
  386. val |= WINCONx_WSWP;
  387. val |= WINCONx_BURSTLEN_16WORD;
  388. break;
  389. }
  390. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  391. writel(val, ctx->regs + WINCON(win));
  392. }
  393. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  394. {
  395. struct fimd_context *ctx = get_fimd_context(dev);
  396. unsigned int keycon0 = 0, keycon1 = 0;
  397. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  398. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  399. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  400. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  401. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  402. }
  403. /**
  404. * shadow_protect_win() - disable updating values from shadow registers at vsync
  405. *
  406. * @win: window to protect registers for
  407. * @protect: 1 to protect (disable updates)
  408. */
  409. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  410. int win, bool protect)
  411. {
  412. u32 reg, bits, val;
  413. if (ctx->driver_data->has_shadowcon) {
  414. reg = SHADOWCON;
  415. bits = SHADOWCON_WINx_PROTECT(win);
  416. } else {
  417. reg = PRTCON;
  418. bits = PRTCON_PROTECT;
  419. }
  420. val = readl(ctx->regs + reg);
  421. if (protect)
  422. val |= bits;
  423. else
  424. val &= ~bits;
  425. writel(val, ctx->regs + reg);
  426. }
  427. static void fimd_win_commit(struct device *dev, int zpos)
  428. {
  429. struct fimd_context *ctx = get_fimd_context(dev);
  430. struct fimd_win_data *win_data;
  431. int win = zpos;
  432. unsigned long val, alpha, size;
  433. unsigned int last_x;
  434. unsigned int last_y;
  435. if (ctx->suspended)
  436. return;
  437. if (win == DEFAULT_ZPOS)
  438. win = ctx->default_win;
  439. if (win < 0 || win >= WINDOWS_NR)
  440. return;
  441. win_data = &ctx->win_data[win];
  442. /*
  443. * SHADOWCON/PRTCON register is used for enabling timing.
  444. *
  445. * for example, once only width value of a register is set,
  446. * if the dma is started then fimd hardware could malfunction so
  447. * with protect window setting, the register fields with prefix '_F'
  448. * wouldn't be updated at vsync also but updated once unprotect window
  449. * is set.
  450. */
  451. /* protect windows */
  452. fimd_shadow_protect_win(ctx, win, true);
  453. /* buffer start address */
  454. val = (unsigned long)win_data->dma_addr;
  455. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  456. /* buffer end address */
  457. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  458. val = (unsigned long)(win_data->dma_addr + size);
  459. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  460. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  461. (unsigned long)win_data->dma_addr, val, size);
  462. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  463. win_data->ovl_width, win_data->ovl_height);
  464. /* buffer size */
  465. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  466. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  467. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  468. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  469. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  470. /* OSD position */
  471. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  472. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  473. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  474. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  475. writel(val, ctx->regs + VIDOSD_A(win));
  476. last_x = win_data->offset_x + win_data->ovl_width;
  477. if (last_x)
  478. last_x--;
  479. last_y = win_data->offset_y + win_data->ovl_height;
  480. if (last_y)
  481. last_y--;
  482. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  483. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  484. writel(val, ctx->regs + VIDOSD_B(win));
  485. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  486. win_data->offset_x, win_data->offset_y, last_x, last_y);
  487. /* hardware window 0 doesn't support alpha channel. */
  488. if (win != 0) {
  489. /* OSD alpha */
  490. alpha = VIDISD14C_ALPHA1_R(0xf) |
  491. VIDISD14C_ALPHA1_G(0xf) |
  492. VIDISD14C_ALPHA1_B(0xf);
  493. writel(alpha, ctx->regs + VIDOSD_C(win));
  494. }
  495. /* OSD size */
  496. if (win != 3 && win != 4) {
  497. u32 offset = VIDOSD_D(win);
  498. if (win == 0)
  499. offset = VIDOSD_C(win);
  500. val = win_data->ovl_width * win_data->ovl_height;
  501. writel(val, ctx->regs + offset);
  502. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  503. }
  504. fimd_win_set_pixfmt(dev, win);
  505. /* hardware window 0 doesn't support color key. */
  506. if (win != 0)
  507. fimd_win_set_colkey(dev, win);
  508. /* wincon */
  509. val = readl(ctx->regs + WINCON(win));
  510. val |= WINCONx_ENWIN;
  511. writel(val, ctx->regs + WINCON(win));
  512. /* Enable DMA channel and unprotect windows */
  513. fimd_shadow_protect_win(ctx, win, false);
  514. if (ctx->driver_data->has_shadowcon) {
  515. val = readl(ctx->regs + SHADOWCON);
  516. val |= SHADOWCON_CHx_ENABLE(win);
  517. writel(val, ctx->regs + SHADOWCON);
  518. }
  519. win_data->enabled = true;
  520. }
  521. static void fimd_win_disable(struct device *dev, int zpos)
  522. {
  523. struct fimd_context *ctx = get_fimd_context(dev);
  524. struct fimd_win_data *win_data;
  525. int win = zpos;
  526. u32 val;
  527. if (win == DEFAULT_ZPOS)
  528. win = ctx->default_win;
  529. if (win < 0 || win >= WINDOWS_NR)
  530. return;
  531. win_data = &ctx->win_data[win];
  532. if (ctx->suspended) {
  533. /* do not resume this window*/
  534. win_data->resume = false;
  535. return;
  536. }
  537. /* protect windows */
  538. fimd_shadow_protect_win(ctx, win, true);
  539. /* wincon */
  540. val = readl(ctx->regs + WINCON(win));
  541. val &= ~WINCONx_ENWIN;
  542. writel(val, ctx->regs + WINCON(win));
  543. /* unprotect windows */
  544. if (ctx->driver_data->has_shadowcon) {
  545. val = readl(ctx->regs + SHADOWCON);
  546. val &= ~SHADOWCON_CHx_ENABLE(win);
  547. writel(val, ctx->regs + SHADOWCON);
  548. }
  549. fimd_shadow_protect_win(ctx, win, false);
  550. win_data->enabled = false;
  551. }
  552. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  553. .mode_set = fimd_win_mode_set,
  554. .commit = fimd_win_commit,
  555. .disable = fimd_win_disable,
  556. };
  557. static struct exynos_drm_manager fimd_manager = {
  558. .pipe = -1,
  559. .ops = &fimd_manager_ops,
  560. .overlay_ops = &fimd_overlay_ops,
  561. .display_ops = &fimd_display_ops,
  562. };
  563. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  564. {
  565. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  566. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  567. struct drm_device *drm_dev = subdrv->drm_dev;
  568. struct exynos_drm_manager *manager = subdrv->manager;
  569. u32 val;
  570. val = readl(ctx->regs + VIDINTCON1);
  571. if (val & VIDINTCON1_INT_FRAME)
  572. /* VSYNC interrupt */
  573. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  574. /* check the crtc is detached already from encoder */
  575. if (manager->pipe < 0)
  576. goto out;
  577. drm_handle_vblank(drm_dev, manager->pipe);
  578. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  579. /* set wait vsync event to zero and wake up queue. */
  580. if (atomic_read(&ctx->wait_vsync_event)) {
  581. atomic_set(&ctx->wait_vsync_event, 0);
  582. DRM_WAKEUP(&ctx->wait_vsync_queue);
  583. }
  584. out:
  585. return IRQ_HANDLED;
  586. }
  587. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  588. {
  589. /*
  590. * enable drm irq mode.
  591. * - with irq_enabled = 1, we can use the vblank feature.
  592. *
  593. * P.S. note that we wouldn't use drm irq handler but
  594. * just specific driver own one instead because
  595. * drm framework supports only one irq handler.
  596. */
  597. drm_dev->irq_enabled = 1;
  598. /*
  599. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  600. * by drm timer once a current process gives up ownership of
  601. * vblank event.(after drm_vblank_put function is called)
  602. */
  603. drm_dev->vblank_disable_allowed = 1;
  604. /* attach this sub driver to iommu mapping if supported. */
  605. if (is_drm_iommu_supported(drm_dev))
  606. drm_iommu_attach_device(drm_dev, dev);
  607. return 0;
  608. }
  609. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  610. {
  611. /* detach this sub driver from iommu mapping if supported. */
  612. if (is_drm_iommu_supported(drm_dev))
  613. drm_iommu_detach_device(drm_dev, dev);
  614. }
  615. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  616. struct fb_videomode *timing)
  617. {
  618. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  619. u32 retrace;
  620. u32 clkdiv;
  621. u32 best_framerate = 0;
  622. u32 framerate;
  623. retrace = timing->left_margin + timing->hsync_len +
  624. timing->right_margin + timing->xres;
  625. retrace *= timing->upper_margin + timing->vsync_len +
  626. timing->lower_margin + timing->yres;
  627. /* default framerate is 60Hz */
  628. if (!timing->refresh)
  629. timing->refresh = 60;
  630. clk /= retrace;
  631. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  632. int tmp;
  633. /* get best framerate */
  634. framerate = clk / clkdiv;
  635. tmp = timing->refresh - framerate;
  636. if (tmp < 0) {
  637. best_framerate = framerate;
  638. continue;
  639. } else {
  640. if (!best_framerate)
  641. best_framerate = framerate;
  642. else if (tmp < (best_framerate - framerate))
  643. best_framerate = framerate;
  644. break;
  645. }
  646. }
  647. return clkdiv;
  648. }
  649. static void fimd_clear_win(struct fimd_context *ctx, int win)
  650. {
  651. writel(0, ctx->regs + WINCON(win));
  652. writel(0, ctx->regs + VIDOSD_A(win));
  653. writel(0, ctx->regs + VIDOSD_B(win));
  654. writel(0, ctx->regs + VIDOSD_C(win));
  655. if (win == 1 || win == 2)
  656. writel(0, ctx->regs + VIDOSD_D(win));
  657. fimd_shadow_protect_win(ctx, win, false);
  658. }
  659. static int fimd_clock(struct fimd_context *ctx, bool enable)
  660. {
  661. if (enable) {
  662. int ret;
  663. ret = clk_prepare_enable(ctx->bus_clk);
  664. if (ret < 0)
  665. return ret;
  666. ret = clk_prepare_enable(ctx->lcd_clk);
  667. if (ret < 0) {
  668. clk_disable_unprepare(ctx->bus_clk);
  669. return ret;
  670. }
  671. } else {
  672. clk_disable_unprepare(ctx->lcd_clk);
  673. clk_disable_unprepare(ctx->bus_clk);
  674. }
  675. return 0;
  676. }
  677. static void fimd_window_suspend(struct device *dev)
  678. {
  679. struct fimd_context *ctx = get_fimd_context(dev);
  680. struct fimd_win_data *win_data;
  681. int i;
  682. for (i = 0; i < WINDOWS_NR; i++) {
  683. win_data = &ctx->win_data[i];
  684. win_data->resume = win_data->enabled;
  685. fimd_win_disable(dev, i);
  686. }
  687. fimd_wait_for_vblank(dev);
  688. }
  689. static void fimd_window_resume(struct device *dev)
  690. {
  691. struct fimd_context *ctx = get_fimd_context(dev);
  692. struct fimd_win_data *win_data;
  693. int i;
  694. for (i = 0; i < WINDOWS_NR; i++) {
  695. win_data = &ctx->win_data[i];
  696. win_data->enabled = win_data->resume;
  697. win_data->resume = false;
  698. }
  699. }
  700. static int fimd_activate(struct fimd_context *ctx, bool enable)
  701. {
  702. struct device *dev = ctx->subdrv.dev;
  703. if (enable) {
  704. int ret;
  705. ret = fimd_clock(ctx, true);
  706. if (ret < 0)
  707. return ret;
  708. ctx->suspended = false;
  709. /* if vblank was enabled status, enable it again. */
  710. if (test_and_clear_bit(0, &ctx->irq_flags))
  711. fimd_enable_vblank(dev);
  712. fimd_window_resume(dev);
  713. } else {
  714. fimd_window_suspend(dev);
  715. fimd_clock(ctx, false);
  716. ctx->suspended = true;
  717. }
  718. return 0;
  719. }
  720. static int fimd_probe(struct platform_device *pdev)
  721. {
  722. struct device *dev = &pdev->dev;
  723. struct fimd_context *ctx;
  724. struct exynos_drm_subdrv *subdrv;
  725. struct exynos_drm_fimd_pdata *pdata;
  726. struct exynos_drm_panel_info *panel;
  727. struct resource *res;
  728. int win;
  729. int ret = -EINVAL;
  730. if (dev->of_node) {
  731. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  732. if (!pdata)
  733. return -ENOMEM;
  734. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  735. OF_USE_NATIVE_MODE);
  736. if (ret) {
  737. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  738. return ret;
  739. }
  740. } else {
  741. pdata = dev->platform_data;
  742. if (!pdata) {
  743. DRM_ERROR("no platform data specified\n");
  744. return -EINVAL;
  745. }
  746. }
  747. panel = &pdata->panel;
  748. if (!panel) {
  749. dev_err(dev, "panel is null.\n");
  750. return -EINVAL;
  751. }
  752. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  753. if (!ctx)
  754. return -ENOMEM;
  755. ctx->bus_clk = devm_clk_get(dev, "fimd");
  756. if (IS_ERR(ctx->bus_clk)) {
  757. dev_err(dev, "failed to get bus clock\n");
  758. return PTR_ERR(ctx->bus_clk);
  759. }
  760. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  761. if (IS_ERR(ctx->lcd_clk)) {
  762. dev_err(dev, "failed to get lcd clock\n");
  763. return PTR_ERR(ctx->lcd_clk);
  764. }
  765. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  766. ctx->regs = devm_ioremap_resource(dev, res);
  767. if (IS_ERR(ctx->regs))
  768. return PTR_ERR(ctx->regs);
  769. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  770. if (!res) {
  771. dev_err(dev, "irq request failed.\n");
  772. return -ENXIO;
  773. }
  774. ctx->irq = res->start;
  775. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  776. 0, "drm_fimd", ctx);
  777. if (ret) {
  778. dev_err(dev, "irq request failed.\n");
  779. return ret;
  780. }
  781. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  782. ctx->vidcon0 = pdata->vidcon0;
  783. ctx->vidcon1 = pdata->vidcon1;
  784. ctx->default_win = pdata->default_win;
  785. ctx->panel = panel;
  786. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  787. atomic_set(&ctx->wait_vsync_event, 0);
  788. subdrv = &ctx->subdrv;
  789. subdrv->dev = dev;
  790. subdrv->manager = &fimd_manager;
  791. subdrv->probe = fimd_subdrv_probe;
  792. subdrv->remove = fimd_subdrv_remove;
  793. mutex_init(&ctx->lock);
  794. platform_set_drvdata(pdev, ctx);
  795. pm_runtime_enable(dev);
  796. pm_runtime_get_sync(dev);
  797. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  798. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  799. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  800. panel->timing.pixclock, ctx->clkdiv);
  801. for (win = 0; win < WINDOWS_NR; win++)
  802. fimd_clear_win(ctx, win);
  803. exynos_drm_subdrv_register(subdrv);
  804. return 0;
  805. }
  806. static int fimd_remove(struct platform_device *pdev)
  807. {
  808. struct device *dev = &pdev->dev;
  809. struct fimd_context *ctx = platform_get_drvdata(pdev);
  810. exynos_drm_subdrv_unregister(&ctx->subdrv);
  811. if (ctx->suspended)
  812. goto out;
  813. pm_runtime_set_suspended(dev);
  814. pm_runtime_put_sync(dev);
  815. out:
  816. pm_runtime_disable(dev);
  817. return 0;
  818. }
  819. #ifdef CONFIG_PM_SLEEP
  820. static int fimd_suspend(struct device *dev)
  821. {
  822. struct fimd_context *ctx = get_fimd_context(dev);
  823. /*
  824. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  825. * called here, an error would be returned by that interface
  826. * because the usage_count of pm runtime is more than 1.
  827. */
  828. if (!pm_runtime_suspended(dev))
  829. return fimd_activate(ctx, false);
  830. return 0;
  831. }
  832. static int fimd_resume(struct device *dev)
  833. {
  834. struct fimd_context *ctx = get_fimd_context(dev);
  835. /*
  836. * if entered to sleep when lcd panel was on, the usage_count
  837. * of pm runtime would still be 1 so in this case, fimd driver
  838. * should be on directly not drawing on pm runtime interface.
  839. */
  840. if (!pm_runtime_suspended(dev)) {
  841. int ret;
  842. ret = fimd_activate(ctx, true);
  843. if (ret < 0)
  844. return ret;
  845. /*
  846. * in case of dpms on(standby), fimd_apply function will
  847. * be called by encoder's dpms callback to update fimd's
  848. * registers but in case of sleep wakeup, it's not.
  849. * so fimd_apply function should be called at here.
  850. */
  851. fimd_apply(dev);
  852. }
  853. return 0;
  854. }
  855. #endif
  856. #ifdef CONFIG_PM_RUNTIME
  857. static int fimd_runtime_suspend(struct device *dev)
  858. {
  859. struct fimd_context *ctx = get_fimd_context(dev);
  860. return fimd_activate(ctx, false);
  861. }
  862. static int fimd_runtime_resume(struct device *dev)
  863. {
  864. struct fimd_context *ctx = get_fimd_context(dev);
  865. return fimd_activate(ctx, true);
  866. }
  867. #endif
  868. static struct platform_device_id fimd_driver_ids[] = {
  869. {
  870. .name = "s3c64xx-fb",
  871. .driver_data = (unsigned long)&s3c64xx_fimd_driver_data,
  872. }, {
  873. .name = "exynos4-fb",
  874. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  875. }, {
  876. .name = "exynos5-fb",
  877. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  878. },
  879. {},
  880. };
  881. static const struct dev_pm_ops fimd_pm_ops = {
  882. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  883. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  884. };
  885. struct platform_driver fimd_driver = {
  886. .probe = fimd_probe,
  887. .remove = fimd_remove,
  888. .id_table = fimd_driver_ids,
  889. .driver = {
  890. .name = "exynos4-fb",
  891. .owner = THIS_MODULE,
  892. .pm = &fimd_pm_ops,
  893. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  894. },
  895. };