intel-gtt.c 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. EXPORT_SYMBOL(intel_max_stolen);
  42. static const struct aper_size_info_fixed intel_i810_sizes[] =
  43. {
  44. {64, 16384, 4},
  45. /* The 32M mode still requires a 64k gatt */
  46. {32, 8192, 4}
  47. };
  48. #define AGP_DCACHE_MEMORY 1
  49. #define AGP_PHYS_MEMORY 2
  50. #define INTEL_AGP_CACHED_MEMORY 3
  51. static struct gatt_mask intel_i810_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  55. {.mask = I810_PTE_VALID, .type = 0},
  56. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  57. .type = INTEL_AGP_CACHED_MEMORY}
  58. };
  59. #define INTEL_AGP_UNCACHED_MEMORY 0
  60. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  63. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  64. static struct gatt_mask intel_gen6_masks[] =
  65. {
  66. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  67. .type = INTEL_AGP_UNCACHED_MEMORY },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  74. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  75. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  76. };
  77. struct intel_gtt_driver {
  78. unsigned int gen : 8;
  79. unsigned int is_g33 : 1;
  80. unsigned int is_pineview : 1;
  81. unsigned int is_ironlake : 1;
  82. /* Chipset specific GTT setup */
  83. int (*setup)(void);
  84. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  85. /* Flags is a more or less chipset specific opaque value.
  86. * For chipsets that need to support old ums (non-gem) code, this
  87. * needs to be identical to the various supported agp memory types! */
  88. bool (*check_flags)(unsigned int flags);
  89. };
  90. static struct _intel_private {
  91. struct intel_gtt base;
  92. const struct intel_gtt_driver *driver;
  93. struct pci_dev *pcidev; /* device one */
  94. struct pci_dev *bridge_dev;
  95. u8 __iomem *registers;
  96. phys_addr_t gtt_bus_addr;
  97. phys_addr_t gma_bus_addr;
  98. phys_addr_t pte_bus_addr;
  99. u32 __iomem *gtt; /* I915G */
  100. int num_dcache_entries;
  101. union {
  102. void __iomem *i9xx_flush_page;
  103. void *i8xx_flush_page;
  104. };
  105. struct page *i8xx_page;
  106. struct resource ifp_resource;
  107. int resource_valid;
  108. struct page *scratch_page;
  109. dma_addr_t scratch_page_dma;
  110. } intel_private;
  111. #define INTEL_GTT_GEN intel_private.driver->gen
  112. #define IS_G33 intel_private.driver->is_g33
  113. #define IS_PINEVIEW intel_private.driver->is_pineview
  114. #define IS_IRONLAKE intel_private.driver->is_ironlake
  115. #if USE_PCI_DMA_API
  116. static void intel_agp_free_sglist(struct agp_memory *mem)
  117. {
  118. struct sg_table st;
  119. st.sgl = mem->sg_list;
  120. st.orig_nents = st.nents = mem->page_count;
  121. sg_free_table(&st);
  122. mem->sg_list = NULL;
  123. mem->num_sg = 0;
  124. }
  125. static int intel_agp_map_memory(struct agp_memory *mem)
  126. {
  127. struct sg_table st;
  128. struct scatterlist *sg;
  129. int i;
  130. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  131. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  132. goto err;
  133. mem->sg_list = sg = st.sgl;
  134. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  135. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  136. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  137. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  138. if (unlikely(!mem->num_sg))
  139. goto err;
  140. return 0;
  141. err:
  142. sg_free_table(&st);
  143. return -ENOMEM;
  144. }
  145. static void intel_agp_unmap_memory(struct agp_memory *mem)
  146. {
  147. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  148. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  149. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  150. intel_agp_free_sglist(mem);
  151. }
  152. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  153. off_t pg_start, int mask_type)
  154. {
  155. struct scatterlist *sg;
  156. int i, j;
  157. j = pg_start;
  158. WARN_ON(!mem->num_sg);
  159. if (mem->num_sg == mem->page_count) {
  160. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  161. writel(agp_bridge->driver->mask_memory(agp_bridge,
  162. sg_dma_address(sg), mask_type),
  163. intel_private.gtt+j);
  164. j++;
  165. }
  166. } else {
  167. /* sg may merge pages, but we have to separate
  168. * per-page addr for GTT */
  169. unsigned int len, m;
  170. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  171. len = sg_dma_len(sg) / PAGE_SIZE;
  172. for (m = 0; m < len; m++) {
  173. writel(agp_bridge->driver->mask_memory(agp_bridge,
  174. sg_dma_address(sg) + m * PAGE_SIZE,
  175. mask_type),
  176. intel_private.gtt+j);
  177. j++;
  178. }
  179. }
  180. }
  181. readl(intel_private.gtt+j-1);
  182. }
  183. #else
  184. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  185. off_t pg_start, int mask_type)
  186. {
  187. int i, j;
  188. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  189. writel(agp_bridge->driver->mask_memory(agp_bridge,
  190. page_to_phys(mem->pages[i]), mask_type),
  191. intel_private.gtt+j);
  192. }
  193. readl(intel_private.gtt+j-1);
  194. }
  195. #endif
  196. static int intel_i810_fetch_size(void)
  197. {
  198. u32 smram_miscc;
  199. struct aper_size_info_fixed *values;
  200. pci_read_config_dword(intel_private.bridge_dev,
  201. I810_SMRAM_MISCC, &smram_miscc);
  202. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  203. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  204. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  205. return 0;
  206. }
  207. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  208. agp_bridge->current_size = (void *) (values + 1);
  209. agp_bridge->aperture_size_idx = 1;
  210. return values[1].size;
  211. } else {
  212. agp_bridge->current_size = (void *) (values);
  213. agp_bridge->aperture_size_idx = 0;
  214. return values[0].size;
  215. }
  216. return 0;
  217. }
  218. static int intel_i810_configure(void)
  219. {
  220. struct aper_size_info_fixed *current_size;
  221. u32 temp;
  222. int i;
  223. current_size = A_SIZE_FIX(agp_bridge->current_size);
  224. if (!intel_private.registers) {
  225. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  226. temp &= 0xfff80000;
  227. intel_private.registers = ioremap(temp, 128 * 4096);
  228. if (!intel_private.registers) {
  229. dev_err(&intel_private.pcidev->dev,
  230. "can't remap memory\n");
  231. return -ENOMEM;
  232. }
  233. }
  234. if ((readl(intel_private.registers+I810_DRAM_CTL)
  235. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  236. /* This will need to be dynamically assigned */
  237. dev_info(&intel_private.pcidev->dev,
  238. "detected 4MB dedicated video ram\n");
  239. intel_private.num_dcache_entries = 1024;
  240. }
  241. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  242. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  243. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  244. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  245. if (agp_bridge->driver->needs_scratch_page) {
  246. for (i = 0; i < current_size->num_entries; i++) {
  247. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  248. }
  249. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  250. }
  251. global_cache_flush();
  252. return 0;
  253. }
  254. static void intel_i810_cleanup(void)
  255. {
  256. writel(0, intel_private.registers+I810_PGETBL_CTL);
  257. readl(intel_private.registers); /* PCI Posting. */
  258. iounmap(intel_private.registers);
  259. }
  260. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  261. {
  262. return;
  263. }
  264. /* Exists to support ARGB cursors */
  265. static struct page *i8xx_alloc_pages(void)
  266. {
  267. struct page *page;
  268. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  269. if (page == NULL)
  270. return NULL;
  271. if (set_pages_uc(page, 4) < 0) {
  272. set_pages_wb(page, 4);
  273. __free_pages(page, 2);
  274. return NULL;
  275. }
  276. get_page(page);
  277. atomic_inc(&agp_bridge->current_memory_agp);
  278. return page;
  279. }
  280. static void i8xx_destroy_pages(struct page *page)
  281. {
  282. if (page == NULL)
  283. return;
  284. set_pages_wb(page, 4);
  285. put_page(page);
  286. __free_pages(page, 2);
  287. atomic_dec(&agp_bridge->current_memory_agp);
  288. }
  289. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  290. int type)
  291. {
  292. if (type < AGP_USER_TYPES)
  293. return type;
  294. else if (type == AGP_USER_CACHED_MEMORY)
  295. return INTEL_AGP_CACHED_MEMORY;
  296. else
  297. return 0;
  298. }
  299. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  300. int type)
  301. {
  302. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  303. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  304. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  305. return INTEL_AGP_UNCACHED_MEMORY;
  306. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  307. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  308. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  309. else /* set 'normal'/'cached' to LLC by default */
  310. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  311. INTEL_AGP_CACHED_MEMORY_LLC;
  312. }
  313. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  314. int type)
  315. {
  316. int i, j, num_entries;
  317. void *temp;
  318. int ret = -EINVAL;
  319. int mask_type;
  320. if (mem->page_count == 0)
  321. goto out;
  322. temp = agp_bridge->current_size;
  323. num_entries = A_SIZE_FIX(temp)->num_entries;
  324. if ((pg_start + mem->page_count) > num_entries)
  325. goto out_err;
  326. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  327. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  328. ret = -EBUSY;
  329. goto out_err;
  330. }
  331. }
  332. if (type != mem->type)
  333. goto out_err;
  334. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  335. switch (mask_type) {
  336. case AGP_DCACHE_MEMORY:
  337. if (!mem->is_flushed)
  338. global_cache_flush();
  339. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  340. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  341. intel_private.registers+I810_PTE_BASE+(i*4));
  342. }
  343. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  344. break;
  345. case AGP_PHYS_MEMORY:
  346. case AGP_NORMAL_MEMORY:
  347. if (!mem->is_flushed)
  348. global_cache_flush();
  349. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  350. writel(agp_bridge->driver->mask_memory(agp_bridge,
  351. page_to_phys(mem->pages[i]), mask_type),
  352. intel_private.registers+I810_PTE_BASE+(j*4));
  353. }
  354. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  355. break;
  356. default:
  357. goto out_err;
  358. }
  359. out:
  360. ret = 0;
  361. out_err:
  362. mem->is_flushed = true;
  363. return ret;
  364. }
  365. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  366. int type)
  367. {
  368. int i;
  369. if (mem->page_count == 0)
  370. return 0;
  371. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  372. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  373. }
  374. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  375. return 0;
  376. }
  377. /*
  378. * The i810/i830 requires a physical address to program its mouse
  379. * pointer into hardware.
  380. * However the Xserver still writes to it through the agp aperture.
  381. */
  382. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  383. {
  384. struct agp_memory *new;
  385. struct page *page;
  386. switch (pg_count) {
  387. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  388. break;
  389. case 4:
  390. /* kludge to get 4 physical pages for ARGB cursor */
  391. page = i8xx_alloc_pages();
  392. break;
  393. default:
  394. return NULL;
  395. }
  396. if (page == NULL)
  397. return NULL;
  398. new = agp_create_memory(pg_count);
  399. if (new == NULL)
  400. return NULL;
  401. new->pages[0] = page;
  402. if (pg_count == 4) {
  403. /* kludge to get 4 physical pages for ARGB cursor */
  404. new->pages[1] = new->pages[0] + 1;
  405. new->pages[2] = new->pages[1] + 1;
  406. new->pages[3] = new->pages[2] + 1;
  407. }
  408. new->page_count = pg_count;
  409. new->num_scratch_pages = pg_count;
  410. new->type = AGP_PHYS_MEMORY;
  411. new->physical = page_to_phys(new->pages[0]);
  412. return new;
  413. }
  414. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  415. {
  416. struct agp_memory *new;
  417. if (type == AGP_DCACHE_MEMORY) {
  418. if (pg_count != intel_private.num_dcache_entries)
  419. return NULL;
  420. new = agp_create_memory(1);
  421. if (new == NULL)
  422. return NULL;
  423. new->type = AGP_DCACHE_MEMORY;
  424. new->page_count = pg_count;
  425. new->num_scratch_pages = 0;
  426. agp_free_page_array(new);
  427. return new;
  428. }
  429. if (type == AGP_PHYS_MEMORY)
  430. return alloc_agpphysmem_i8xx(pg_count, type);
  431. return NULL;
  432. }
  433. static void intel_i810_free_by_type(struct agp_memory *curr)
  434. {
  435. agp_free_key(curr->key);
  436. if (curr->type == AGP_PHYS_MEMORY) {
  437. if (curr->page_count == 4)
  438. i8xx_destroy_pages(curr->pages[0]);
  439. else {
  440. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  441. AGP_PAGE_DESTROY_UNMAP);
  442. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  443. AGP_PAGE_DESTROY_FREE);
  444. }
  445. agp_free_page_array(curr);
  446. }
  447. kfree(curr);
  448. }
  449. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  450. dma_addr_t addr, int type)
  451. {
  452. /* Type checking must be done elsewhere */
  453. return addr | bridge->driver->masks[type].mask;
  454. }
  455. static int intel_gtt_setup_scratch_page(void)
  456. {
  457. struct page *page;
  458. dma_addr_t dma_addr;
  459. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  460. if (page == NULL)
  461. return -ENOMEM;
  462. get_page(page);
  463. set_pages_uc(page, 1);
  464. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  465. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  466. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  467. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  468. return -EINVAL;
  469. intel_private.scratch_page_dma = dma_addr;
  470. } else
  471. intel_private.scratch_page_dma = page_to_phys(page);
  472. intel_private.scratch_page = page;
  473. return 0;
  474. }
  475. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  476. {128, 32768, 5},
  477. /* The 64M mode still requires a 128k gatt */
  478. {64, 16384, 5},
  479. {256, 65536, 6},
  480. {512, 131072, 7},
  481. };
  482. static unsigned int intel_gtt_stolen_entries(void)
  483. {
  484. u16 gmch_ctrl;
  485. u8 rdct;
  486. int local = 0;
  487. static const int ddt[4] = { 0, 16, 32, 64 };
  488. unsigned int overhead_entries, stolen_entries;
  489. unsigned int stolen_size = 0;
  490. pci_read_config_word(intel_private.bridge_dev,
  491. I830_GMCH_CTRL, &gmch_ctrl);
  492. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  493. overhead_entries = 0;
  494. else
  495. overhead_entries = intel_private.base.gtt_mappable_entries
  496. / 1024;
  497. overhead_entries += 1; /* BIOS popup */
  498. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  499. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  500. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  501. case I830_GMCH_GMS_STOLEN_512:
  502. stolen_size = KB(512);
  503. break;
  504. case I830_GMCH_GMS_STOLEN_1024:
  505. stolen_size = MB(1);
  506. break;
  507. case I830_GMCH_GMS_STOLEN_8192:
  508. stolen_size = MB(8);
  509. break;
  510. case I830_GMCH_GMS_LOCAL:
  511. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  512. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  513. MB(ddt[I830_RDRAM_DDT(rdct)]);
  514. local = 1;
  515. break;
  516. default:
  517. stolen_size = 0;
  518. break;
  519. }
  520. } else if (INTEL_GTT_GEN == 6) {
  521. /*
  522. * SandyBridge has new memory control reg at 0x50.w
  523. */
  524. u16 snb_gmch_ctl;
  525. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  526. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  527. case SNB_GMCH_GMS_STOLEN_32M:
  528. stolen_size = MB(32);
  529. break;
  530. case SNB_GMCH_GMS_STOLEN_64M:
  531. stolen_size = MB(64);
  532. break;
  533. case SNB_GMCH_GMS_STOLEN_96M:
  534. stolen_size = MB(96);
  535. break;
  536. case SNB_GMCH_GMS_STOLEN_128M:
  537. stolen_size = MB(128);
  538. break;
  539. case SNB_GMCH_GMS_STOLEN_160M:
  540. stolen_size = MB(160);
  541. break;
  542. case SNB_GMCH_GMS_STOLEN_192M:
  543. stolen_size = MB(192);
  544. break;
  545. case SNB_GMCH_GMS_STOLEN_224M:
  546. stolen_size = MB(224);
  547. break;
  548. case SNB_GMCH_GMS_STOLEN_256M:
  549. stolen_size = MB(256);
  550. break;
  551. case SNB_GMCH_GMS_STOLEN_288M:
  552. stolen_size = MB(288);
  553. break;
  554. case SNB_GMCH_GMS_STOLEN_320M:
  555. stolen_size = MB(320);
  556. break;
  557. case SNB_GMCH_GMS_STOLEN_352M:
  558. stolen_size = MB(352);
  559. break;
  560. case SNB_GMCH_GMS_STOLEN_384M:
  561. stolen_size = MB(384);
  562. break;
  563. case SNB_GMCH_GMS_STOLEN_416M:
  564. stolen_size = MB(416);
  565. break;
  566. case SNB_GMCH_GMS_STOLEN_448M:
  567. stolen_size = MB(448);
  568. break;
  569. case SNB_GMCH_GMS_STOLEN_480M:
  570. stolen_size = MB(480);
  571. break;
  572. case SNB_GMCH_GMS_STOLEN_512M:
  573. stolen_size = MB(512);
  574. break;
  575. }
  576. } else {
  577. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  578. case I855_GMCH_GMS_STOLEN_1M:
  579. stolen_size = MB(1);
  580. break;
  581. case I855_GMCH_GMS_STOLEN_4M:
  582. stolen_size = MB(4);
  583. break;
  584. case I855_GMCH_GMS_STOLEN_8M:
  585. stolen_size = MB(8);
  586. break;
  587. case I855_GMCH_GMS_STOLEN_16M:
  588. stolen_size = MB(16);
  589. break;
  590. case I855_GMCH_GMS_STOLEN_32M:
  591. stolen_size = MB(32);
  592. break;
  593. case I915_GMCH_GMS_STOLEN_48M:
  594. stolen_size = MB(48);
  595. break;
  596. case I915_GMCH_GMS_STOLEN_64M:
  597. stolen_size = MB(64);
  598. break;
  599. case G33_GMCH_GMS_STOLEN_128M:
  600. stolen_size = MB(128);
  601. break;
  602. case G33_GMCH_GMS_STOLEN_256M:
  603. stolen_size = MB(256);
  604. break;
  605. case INTEL_GMCH_GMS_STOLEN_96M:
  606. stolen_size = MB(96);
  607. break;
  608. case INTEL_GMCH_GMS_STOLEN_160M:
  609. stolen_size = MB(160);
  610. break;
  611. case INTEL_GMCH_GMS_STOLEN_224M:
  612. stolen_size = MB(224);
  613. break;
  614. case INTEL_GMCH_GMS_STOLEN_352M:
  615. stolen_size = MB(352);
  616. break;
  617. default:
  618. stolen_size = 0;
  619. break;
  620. }
  621. }
  622. if (!local && stolen_size > intel_max_stolen) {
  623. dev_info(&intel_private.bridge_dev->dev,
  624. "detected %dK stolen memory, trimming to %dK\n",
  625. stolen_size / KB(1), intel_max_stolen / KB(1));
  626. stolen_size = intel_max_stolen;
  627. } else if (stolen_size > 0) {
  628. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  629. stolen_size / KB(1), local ? "local" : "stolen");
  630. } else {
  631. dev_info(&intel_private.bridge_dev->dev,
  632. "no pre-allocated video memory detected\n");
  633. stolen_size = 0;
  634. }
  635. stolen_entries = stolen_size/KB(4) - overhead_entries;
  636. return stolen_entries;
  637. }
  638. static unsigned int intel_gtt_total_entries(void)
  639. {
  640. int size;
  641. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  642. u32 pgetbl_ctl;
  643. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  644. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  645. case I965_PGETBL_SIZE_128KB:
  646. size = KB(128);
  647. break;
  648. case I965_PGETBL_SIZE_256KB:
  649. size = KB(256);
  650. break;
  651. case I965_PGETBL_SIZE_512KB:
  652. size = KB(512);
  653. break;
  654. case I965_PGETBL_SIZE_1MB:
  655. size = KB(1024);
  656. break;
  657. case I965_PGETBL_SIZE_2MB:
  658. size = KB(2048);
  659. break;
  660. case I965_PGETBL_SIZE_1_5MB:
  661. size = KB(1024 + 512);
  662. break;
  663. default:
  664. dev_info(&intel_private.pcidev->dev,
  665. "unknown page table size, assuming 512KB\n");
  666. size = KB(512);
  667. }
  668. return size/4;
  669. } else if (INTEL_GTT_GEN == 6) {
  670. u16 snb_gmch_ctl;
  671. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  672. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  673. default:
  674. case SNB_GTT_SIZE_0M:
  675. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  676. size = MB(0);
  677. break;
  678. case SNB_GTT_SIZE_1M:
  679. size = MB(1);
  680. break;
  681. case SNB_GTT_SIZE_2M:
  682. size = MB(2);
  683. break;
  684. }
  685. return size/4;
  686. } else {
  687. /* On previous hardware, the GTT size was just what was
  688. * required to map the aperture.
  689. */
  690. return intel_private.base.gtt_mappable_entries;
  691. }
  692. }
  693. static unsigned int intel_gtt_mappable_entries(void)
  694. {
  695. unsigned int aperture_size;
  696. if (INTEL_GTT_GEN == 2) {
  697. u16 gmch_ctrl;
  698. pci_read_config_word(intel_private.bridge_dev,
  699. I830_GMCH_CTRL, &gmch_ctrl);
  700. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  701. aperture_size = MB(64);
  702. else
  703. aperture_size = MB(128);
  704. } else {
  705. /* 9xx supports large sizes, just look at the length */
  706. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  707. }
  708. return aperture_size >> PAGE_SHIFT;
  709. }
  710. static void intel_gtt_teardown_scratch_page(void)
  711. {
  712. set_pages_wb(intel_private.scratch_page, 1);
  713. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  714. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  715. put_page(intel_private.scratch_page);
  716. __free_page(intel_private.scratch_page);
  717. }
  718. static void intel_gtt_cleanup(void)
  719. {
  720. if (intel_private.i9xx_flush_page)
  721. iounmap(intel_private.i9xx_flush_page);
  722. if (intel_private.resource_valid)
  723. release_resource(&intel_private.ifp_resource);
  724. intel_private.ifp_resource.start = 0;
  725. intel_private.resource_valid = 0;
  726. iounmap(intel_private.gtt);
  727. iounmap(intel_private.registers);
  728. intel_gtt_teardown_scratch_page();
  729. }
  730. static int intel_gtt_init(void)
  731. {
  732. u32 gtt_map_size;
  733. int ret;
  734. ret = intel_private.driver->setup();
  735. if (ret != 0)
  736. return ret;
  737. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  738. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  739. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  740. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  741. gtt_map_size);
  742. if (!intel_private.gtt) {
  743. iounmap(intel_private.registers);
  744. return -ENOMEM;
  745. }
  746. global_cache_flush(); /* FIXME: ? */
  747. /* we have to call this as early as possible after the MMIO base address is known */
  748. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  749. if (intel_private.base.gtt_stolen_entries == 0) {
  750. iounmap(intel_private.registers);
  751. iounmap(intel_private.gtt);
  752. return -ENOMEM;
  753. }
  754. ret = intel_gtt_setup_scratch_page();
  755. if (ret != 0) {
  756. intel_gtt_cleanup();
  757. return ret;
  758. }
  759. return 0;
  760. }
  761. static int intel_fake_agp_fetch_size(void)
  762. {
  763. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  764. unsigned int aper_size;
  765. int i;
  766. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  767. / MB(1);
  768. for (i = 0; i < num_sizes; i++) {
  769. if (aper_size == intel_fake_agp_sizes[i].size) {
  770. agp_bridge->current_size =
  771. (void *) (intel_fake_agp_sizes + i);
  772. return aper_size;
  773. }
  774. }
  775. return 0;
  776. }
  777. static void intel_i830_fini_flush(void)
  778. {
  779. kunmap(intel_private.i8xx_page);
  780. intel_private.i8xx_flush_page = NULL;
  781. unmap_page_from_agp(intel_private.i8xx_page);
  782. __free_page(intel_private.i8xx_page);
  783. intel_private.i8xx_page = NULL;
  784. }
  785. static void intel_i830_setup_flush(void)
  786. {
  787. /* return if we've already set the flush mechanism up */
  788. if (intel_private.i8xx_page)
  789. return;
  790. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  791. if (!intel_private.i8xx_page)
  792. return;
  793. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  794. if (!intel_private.i8xx_flush_page)
  795. intel_i830_fini_flush();
  796. }
  797. /* The chipset_flush interface needs to get data that has already been
  798. * flushed out of the CPU all the way out to main memory, because the GPU
  799. * doesn't snoop those buffers.
  800. *
  801. * The 8xx series doesn't have the same lovely interface for flushing the
  802. * chipset write buffers that the later chips do. According to the 865
  803. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  804. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  805. * that it'll push whatever was in there out. It appears to work.
  806. */
  807. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  808. {
  809. unsigned int *pg = intel_private.i8xx_flush_page;
  810. memset(pg, 0, 1024);
  811. if (cpu_has_clflush)
  812. clflush_cache_range(pg, 1024);
  813. else if (wbinvd_on_all_cpus() != 0)
  814. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  815. }
  816. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  817. unsigned int flags)
  818. {
  819. u32 pte_flags = I810_PTE_VALID;
  820. switch (flags) {
  821. case AGP_DCACHE_MEMORY:
  822. pte_flags |= I810_PTE_LOCAL;
  823. break;
  824. case AGP_USER_CACHED_MEMORY:
  825. pte_flags |= I830_PTE_SYSTEM_CACHED;
  826. break;
  827. }
  828. writel(addr | pte_flags, intel_private.gtt + entry);
  829. }
  830. static void intel_enable_gtt(void)
  831. {
  832. u32 gma_addr;
  833. u16 gmch_ctrl;
  834. if (INTEL_GTT_GEN == 2)
  835. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  836. &gma_addr);
  837. else
  838. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  839. &gma_addr);
  840. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  841. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  842. gmch_ctrl |= I830_GMCH_ENABLED;
  843. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  844. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  845. intel_private.registers+I810_PGETBL_CTL);
  846. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  847. }
  848. static int i830_setup(void)
  849. {
  850. u32 reg_addr;
  851. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  852. reg_addr &= 0xfff80000;
  853. intel_private.registers = ioremap(reg_addr, KB(64));
  854. if (!intel_private.registers)
  855. return -ENOMEM;
  856. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  857. intel_private.pte_bus_addr =
  858. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  859. intel_i830_setup_flush();
  860. return 0;
  861. }
  862. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  863. {
  864. agp_bridge->gatt_table_real = NULL;
  865. agp_bridge->gatt_table = NULL;
  866. agp_bridge->gatt_bus_addr = 0;
  867. return 0;
  868. }
  869. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  870. {
  871. return 0;
  872. }
  873. static int intel_fake_agp_configure(void)
  874. {
  875. int i;
  876. intel_enable_gtt();
  877. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  878. for (i = intel_private.base.gtt_stolen_entries;
  879. i < intel_private.base.gtt_total_entries; i++) {
  880. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  881. i, 0);
  882. }
  883. readl(intel_private.gtt+i-1); /* PCI Posting. */
  884. global_cache_flush();
  885. return 0;
  886. }
  887. static bool i830_check_flags(unsigned int flags)
  888. {
  889. switch (flags) {
  890. case 0:
  891. case AGP_PHYS_MEMORY:
  892. case AGP_USER_CACHED_MEMORY:
  893. case AGP_USER_MEMORY:
  894. return true;
  895. }
  896. return false;
  897. }
  898. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  899. off_t pg_start, int type)
  900. {
  901. int i, j;
  902. int ret = -EINVAL;
  903. if (mem->page_count == 0)
  904. goto out;
  905. if (pg_start < intel_private.base.gtt_stolen_entries) {
  906. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  907. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  908. pg_start, intel_private.base.gtt_stolen_entries);
  909. dev_info(&intel_private.pcidev->dev,
  910. "trying to insert into local/stolen memory\n");
  911. goto out_err;
  912. }
  913. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  914. goto out_err;
  915. if (type != mem->type)
  916. goto out_err;
  917. if (!intel_private.driver->check_flags(type))
  918. goto out_err;
  919. if (!mem->is_flushed)
  920. global_cache_flush();
  921. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  922. intel_private.driver->write_entry(page_to_phys(mem->pages[i]),
  923. j, type);
  924. }
  925. readl(intel_private.gtt+j-1);
  926. out:
  927. ret = 0;
  928. out_err:
  929. mem->is_flushed = true;
  930. return ret;
  931. }
  932. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  933. off_t pg_start, int type)
  934. {
  935. int i;
  936. if (mem->page_count == 0)
  937. return 0;
  938. if (pg_start < intel_private.base.gtt_stolen_entries) {
  939. dev_info(&intel_private.pcidev->dev,
  940. "trying to disable local/stolen memory\n");
  941. return -EINVAL;
  942. }
  943. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  944. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  945. i, 0);
  946. }
  947. readl(intel_private.gtt+i-1);
  948. return 0;
  949. }
  950. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  951. int type)
  952. {
  953. if (type == AGP_PHYS_MEMORY)
  954. return alloc_agpphysmem_i8xx(pg_count, type);
  955. /* always return NULL for other allocation types for now */
  956. return NULL;
  957. }
  958. static int intel_alloc_chipset_flush_resource(void)
  959. {
  960. int ret;
  961. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  962. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  963. pcibios_align_resource, intel_private.bridge_dev);
  964. return ret;
  965. }
  966. static void intel_i915_setup_chipset_flush(void)
  967. {
  968. int ret;
  969. u32 temp;
  970. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  971. if (!(temp & 0x1)) {
  972. intel_alloc_chipset_flush_resource();
  973. intel_private.resource_valid = 1;
  974. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  975. } else {
  976. temp &= ~1;
  977. intel_private.resource_valid = 1;
  978. intel_private.ifp_resource.start = temp;
  979. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  980. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  981. /* some BIOSes reserve this area in a pnp some don't */
  982. if (ret)
  983. intel_private.resource_valid = 0;
  984. }
  985. }
  986. static void intel_i965_g33_setup_chipset_flush(void)
  987. {
  988. u32 temp_hi, temp_lo;
  989. int ret;
  990. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  991. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  992. if (!(temp_lo & 0x1)) {
  993. intel_alloc_chipset_flush_resource();
  994. intel_private.resource_valid = 1;
  995. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  996. upper_32_bits(intel_private.ifp_resource.start));
  997. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  998. } else {
  999. u64 l64;
  1000. temp_lo &= ~0x1;
  1001. l64 = ((u64)temp_hi << 32) | temp_lo;
  1002. intel_private.resource_valid = 1;
  1003. intel_private.ifp_resource.start = l64;
  1004. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  1005. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  1006. /* some BIOSes reserve this area in a pnp some don't */
  1007. if (ret)
  1008. intel_private.resource_valid = 0;
  1009. }
  1010. }
  1011. static void intel_i9xx_setup_flush(void)
  1012. {
  1013. /* return if already configured */
  1014. if (intel_private.ifp_resource.start)
  1015. return;
  1016. if (INTEL_GTT_GEN == 6)
  1017. return;
  1018. /* setup a resource for this object */
  1019. intel_private.ifp_resource.name = "Intel Flush Page";
  1020. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  1021. /* Setup chipset flush for 915 */
  1022. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  1023. intel_i965_g33_setup_chipset_flush();
  1024. } else {
  1025. intel_i915_setup_chipset_flush();
  1026. }
  1027. if (intel_private.ifp_resource.start)
  1028. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  1029. if (!intel_private.i9xx_flush_page)
  1030. dev_err(&intel_private.pcidev->dev,
  1031. "can't ioremap flush page - no chipset flushing\n");
  1032. }
  1033. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  1034. {
  1035. if (intel_private.i9xx_flush_page)
  1036. writel(1, intel_private.i9xx_flush_page);
  1037. }
  1038. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  1039. int type)
  1040. {
  1041. int num_entries;
  1042. void *temp;
  1043. int ret = -EINVAL;
  1044. int mask_type;
  1045. if (mem->page_count == 0)
  1046. goto out;
  1047. temp = agp_bridge->current_size;
  1048. num_entries = A_SIZE_FIX(temp)->num_entries;
  1049. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1050. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1051. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1052. pg_start, intel_private.base.gtt_stolen_entries);
  1053. dev_info(&intel_private.pcidev->dev,
  1054. "trying to insert into local/stolen memory\n");
  1055. goto out_err;
  1056. }
  1057. if ((pg_start + mem->page_count) > num_entries)
  1058. goto out_err;
  1059. /* The i915 can't check the GTT for entries since it's read only;
  1060. * depend on the caller to make the correct offset decisions.
  1061. */
  1062. if (type != mem->type)
  1063. goto out_err;
  1064. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1065. if (INTEL_GTT_GEN != 6 && mask_type != 0 &&
  1066. mask_type != AGP_PHYS_MEMORY &&
  1067. mask_type != INTEL_AGP_CACHED_MEMORY)
  1068. goto out_err;
  1069. if (!mem->is_flushed)
  1070. global_cache_flush();
  1071. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1072. out:
  1073. ret = 0;
  1074. out_err:
  1075. mem->is_flushed = true;
  1076. return ret;
  1077. }
  1078. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1079. int type)
  1080. {
  1081. int i;
  1082. if (mem->page_count == 0)
  1083. return 0;
  1084. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1085. dev_info(&intel_private.pcidev->dev,
  1086. "trying to disable local/stolen memory\n");
  1087. return -EINVAL;
  1088. }
  1089. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1090. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1091. readl(intel_private.gtt+i-1);
  1092. return 0;
  1093. }
  1094. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  1095. unsigned int flags)
  1096. {
  1097. /* Shift high bits down */
  1098. addr |= (addr >> 28) & 0xf0;
  1099. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1100. }
  1101. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1102. unsigned int flags)
  1103. {
  1104. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1105. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1106. u32 pte_flags;
  1107. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  1108. pte_flags = GEN6_PTE_UNCACHED;
  1109. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1110. pte_flags = GEN6_PTE_LLC;
  1111. if (gfdt)
  1112. pte_flags |= GEN6_PTE_GFDT;
  1113. } else { /* set 'normal'/'cached' to LLC by default */
  1114. pte_flags = GEN6_PTE_LLC_MLC;
  1115. if (gfdt)
  1116. pte_flags |= GEN6_PTE_GFDT;
  1117. }
  1118. /* gen6 has bit11-4 for physical addr bit39-32 */
  1119. addr |= (addr >> 28) & 0xff0;
  1120. writel(addr | pte_flags, intel_private.gtt + entry);
  1121. }
  1122. static int i9xx_setup(void)
  1123. {
  1124. u32 reg_addr;
  1125. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1126. reg_addr &= 0xfff80000;
  1127. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1128. if (!intel_private.registers)
  1129. return -ENOMEM;
  1130. if (INTEL_GTT_GEN == 3) {
  1131. u32 gtt_addr;
  1132. pci_read_config_dword(intel_private.pcidev,
  1133. I915_PTEADDR, &gtt_addr);
  1134. intel_private.gtt_bus_addr = gtt_addr;
  1135. } else {
  1136. u32 gtt_offset;
  1137. switch (INTEL_GTT_GEN) {
  1138. case 5:
  1139. case 6:
  1140. gtt_offset = MB(2);
  1141. break;
  1142. case 4:
  1143. default:
  1144. gtt_offset = KB(512);
  1145. break;
  1146. }
  1147. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1148. }
  1149. intel_private.pte_bus_addr =
  1150. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1151. intel_i9xx_setup_flush();
  1152. return 0;
  1153. }
  1154. /*
  1155. * The i965 supports 36-bit physical addresses, but to keep
  1156. * the format of the GTT the same, the bits that don't fit
  1157. * in a 32-bit word are shifted down to bits 4..7.
  1158. *
  1159. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1160. * is always zero on 32-bit architectures, so no need to make
  1161. * this conditional.
  1162. */
  1163. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1164. dma_addr_t addr, int type)
  1165. {
  1166. /* Shift high bits down */
  1167. addr |= (addr >> 28) & 0xf0;
  1168. /* Type checking must be done elsewhere */
  1169. return addr | bridge->driver->masks[type].mask;
  1170. }
  1171. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1172. dma_addr_t addr, int type)
  1173. {
  1174. /* gen6 has bit11-4 for physical addr bit39-32 */
  1175. addr |= (addr >> 28) & 0xff0;
  1176. /* Type checking must be done elsewhere */
  1177. return addr | bridge->driver->masks[type].mask;
  1178. }
  1179. static const struct agp_bridge_driver intel_810_driver = {
  1180. .owner = THIS_MODULE,
  1181. .aperture_sizes = intel_i810_sizes,
  1182. .size_type = FIXED_APER_SIZE,
  1183. .num_aperture_sizes = 2,
  1184. .needs_scratch_page = true,
  1185. .configure = intel_i810_configure,
  1186. .fetch_size = intel_i810_fetch_size,
  1187. .cleanup = intel_i810_cleanup,
  1188. .mask_memory = intel_i810_mask_memory,
  1189. .masks = intel_i810_masks,
  1190. .agp_enable = intel_fake_agp_enable,
  1191. .cache_flush = global_cache_flush,
  1192. .create_gatt_table = agp_generic_create_gatt_table,
  1193. .free_gatt_table = agp_generic_free_gatt_table,
  1194. .insert_memory = intel_i810_insert_entries,
  1195. .remove_memory = intel_i810_remove_entries,
  1196. .alloc_by_type = intel_i810_alloc_by_type,
  1197. .free_by_type = intel_i810_free_by_type,
  1198. .agp_alloc_page = agp_generic_alloc_page,
  1199. .agp_alloc_pages = agp_generic_alloc_pages,
  1200. .agp_destroy_page = agp_generic_destroy_page,
  1201. .agp_destroy_pages = agp_generic_destroy_pages,
  1202. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1203. };
  1204. static const struct agp_bridge_driver intel_830_driver = {
  1205. .owner = THIS_MODULE,
  1206. .size_type = FIXED_APER_SIZE,
  1207. .aperture_sizes = intel_fake_agp_sizes,
  1208. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1209. .configure = intel_fake_agp_configure,
  1210. .fetch_size = intel_fake_agp_fetch_size,
  1211. .cleanup = intel_gtt_cleanup,
  1212. .mask_memory = intel_i810_mask_memory,
  1213. .masks = intel_i810_masks,
  1214. .agp_enable = intel_fake_agp_enable,
  1215. .cache_flush = global_cache_flush,
  1216. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1217. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1218. .insert_memory = intel_fake_agp_insert_entries,
  1219. .remove_memory = intel_fake_agp_remove_entries,
  1220. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1221. .free_by_type = intel_i810_free_by_type,
  1222. .agp_alloc_page = agp_generic_alloc_page,
  1223. .agp_alloc_pages = agp_generic_alloc_pages,
  1224. .agp_destroy_page = agp_generic_destroy_page,
  1225. .agp_destroy_pages = agp_generic_destroy_pages,
  1226. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1227. .chipset_flush = intel_i830_chipset_flush,
  1228. };
  1229. static const struct agp_bridge_driver intel_915_driver = {
  1230. .owner = THIS_MODULE,
  1231. .size_type = FIXED_APER_SIZE,
  1232. .aperture_sizes = intel_fake_agp_sizes,
  1233. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1234. .configure = intel_fake_agp_configure,
  1235. .fetch_size = intel_fake_agp_fetch_size,
  1236. .cleanup = intel_gtt_cleanup,
  1237. .mask_memory = intel_i810_mask_memory,
  1238. .masks = intel_i810_masks,
  1239. .agp_enable = intel_fake_agp_enable,
  1240. .cache_flush = global_cache_flush,
  1241. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1242. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1243. .insert_memory = intel_i915_insert_entries,
  1244. .remove_memory = intel_i915_remove_entries,
  1245. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1246. .free_by_type = intel_i810_free_by_type,
  1247. .agp_alloc_page = agp_generic_alloc_page,
  1248. .agp_alloc_pages = agp_generic_alloc_pages,
  1249. .agp_destroy_page = agp_generic_destroy_page,
  1250. .agp_destroy_pages = agp_generic_destroy_pages,
  1251. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1252. .chipset_flush = intel_i915_chipset_flush,
  1253. #if USE_PCI_DMA_API
  1254. .agp_map_memory = intel_agp_map_memory,
  1255. .agp_unmap_memory = intel_agp_unmap_memory,
  1256. #endif
  1257. };
  1258. static const struct agp_bridge_driver intel_i965_driver = {
  1259. .owner = THIS_MODULE,
  1260. .size_type = FIXED_APER_SIZE,
  1261. .aperture_sizes = intel_fake_agp_sizes,
  1262. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1263. .configure = intel_fake_agp_configure,
  1264. .fetch_size = intel_fake_agp_fetch_size,
  1265. .cleanup = intel_gtt_cleanup,
  1266. .mask_memory = intel_i965_mask_memory,
  1267. .masks = intel_i810_masks,
  1268. .agp_enable = intel_fake_agp_enable,
  1269. .cache_flush = global_cache_flush,
  1270. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1271. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1272. .insert_memory = intel_i915_insert_entries,
  1273. .remove_memory = intel_i915_remove_entries,
  1274. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1275. .free_by_type = intel_i810_free_by_type,
  1276. .agp_alloc_page = agp_generic_alloc_page,
  1277. .agp_alloc_pages = agp_generic_alloc_pages,
  1278. .agp_destroy_page = agp_generic_destroy_page,
  1279. .agp_destroy_pages = agp_generic_destroy_pages,
  1280. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1281. .chipset_flush = intel_i915_chipset_flush,
  1282. #if USE_PCI_DMA_API
  1283. .agp_map_memory = intel_agp_map_memory,
  1284. .agp_unmap_memory = intel_agp_unmap_memory,
  1285. #endif
  1286. };
  1287. static const struct agp_bridge_driver intel_gen6_driver = {
  1288. .owner = THIS_MODULE,
  1289. .size_type = FIXED_APER_SIZE,
  1290. .aperture_sizes = intel_fake_agp_sizes,
  1291. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1292. .configure = intel_fake_agp_configure,
  1293. .fetch_size = intel_fake_agp_fetch_size,
  1294. .cleanup = intel_gtt_cleanup,
  1295. .mask_memory = intel_gen6_mask_memory,
  1296. .masks = intel_gen6_masks,
  1297. .agp_enable = intel_fake_agp_enable,
  1298. .cache_flush = global_cache_flush,
  1299. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1300. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1301. .insert_memory = intel_i915_insert_entries,
  1302. .remove_memory = intel_i915_remove_entries,
  1303. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1304. .free_by_type = intel_i810_free_by_type,
  1305. .agp_alloc_page = agp_generic_alloc_page,
  1306. .agp_alloc_pages = agp_generic_alloc_pages,
  1307. .agp_destroy_page = agp_generic_destroy_page,
  1308. .agp_destroy_pages = agp_generic_destroy_pages,
  1309. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1310. .chipset_flush = intel_i915_chipset_flush,
  1311. #if USE_PCI_DMA_API
  1312. .agp_map_memory = intel_agp_map_memory,
  1313. .agp_unmap_memory = intel_agp_unmap_memory,
  1314. #endif
  1315. };
  1316. static const struct agp_bridge_driver intel_g33_driver = {
  1317. .owner = THIS_MODULE,
  1318. .size_type = FIXED_APER_SIZE,
  1319. .aperture_sizes = intel_fake_agp_sizes,
  1320. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1321. .configure = intel_fake_agp_configure,
  1322. .fetch_size = intel_fake_agp_fetch_size,
  1323. .cleanup = intel_gtt_cleanup,
  1324. .mask_memory = intel_i965_mask_memory,
  1325. .masks = intel_i810_masks,
  1326. .agp_enable = intel_fake_agp_enable,
  1327. .cache_flush = global_cache_flush,
  1328. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1329. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1330. .insert_memory = intel_i915_insert_entries,
  1331. .remove_memory = intel_i915_remove_entries,
  1332. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1333. .free_by_type = intel_i810_free_by_type,
  1334. .agp_alloc_page = agp_generic_alloc_page,
  1335. .agp_alloc_pages = agp_generic_alloc_pages,
  1336. .agp_destroy_page = agp_generic_destroy_page,
  1337. .agp_destroy_pages = agp_generic_destroy_pages,
  1338. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1339. .chipset_flush = intel_i915_chipset_flush,
  1340. #if USE_PCI_DMA_API
  1341. .agp_map_memory = intel_agp_map_memory,
  1342. .agp_unmap_memory = intel_agp_unmap_memory,
  1343. #endif
  1344. };
  1345. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1346. .gen = 2,
  1347. .setup = i830_setup,
  1348. .write_entry = i830_write_entry,
  1349. .check_flags = i830_check_flags,
  1350. };
  1351. static const struct intel_gtt_driver i915_gtt_driver = {
  1352. .gen = 3,
  1353. .setup = i9xx_setup,
  1354. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1355. .write_entry = i830_write_entry,
  1356. };
  1357. static const struct intel_gtt_driver g33_gtt_driver = {
  1358. .gen = 3,
  1359. .is_g33 = 1,
  1360. .setup = i9xx_setup,
  1361. .write_entry = i965_write_entry,
  1362. };
  1363. static const struct intel_gtt_driver pineview_gtt_driver = {
  1364. .gen = 3,
  1365. .is_pineview = 1, .is_g33 = 1,
  1366. .setup = i9xx_setup,
  1367. .write_entry = i965_write_entry,
  1368. };
  1369. static const struct intel_gtt_driver i965_gtt_driver = {
  1370. .gen = 4,
  1371. .setup = i9xx_setup,
  1372. .write_entry = i965_write_entry,
  1373. };
  1374. static const struct intel_gtt_driver g4x_gtt_driver = {
  1375. .gen = 5,
  1376. .setup = i9xx_setup,
  1377. .write_entry = i965_write_entry,
  1378. };
  1379. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1380. .gen = 5,
  1381. .is_ironlake = 1,
  1382. .setup = i9xx_setup,
  1383. .write_entry = i965_write_entry,
  1384. };
  1385. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1386. .gen = 6,
  1387. .setup = i9xx_setup,
  1388. .write_entry = gen6_write_entry,
  1389. };
  1390. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1391. * driver and gmch_driver must be non-null, and find_gmch will determine
  1392. * which one should be used if a gmch_chip_id is present.
  1393. */
  1394. static const struct intel_gtt_driver_description {
  1395. unsigned int gmch_chip_id;
  1396. char *name;
  1397. const struct agp_bridge_driver *gmch_driver;
  1398. const struct intel_gtt_driver *gtt_driver;
  1399. } intel_gtt_chipsets[] = {
  1400. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver , NULL},
  1401. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver , NULL},
  1402. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver , NULL},
  1403. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver , NULL},
  1404. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1405. &intel_830_driver , &i8xx_gtt_driver},
  1406. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1407. &intel_830_driver , &i8xx_gtt_driver},
  1408. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1409. &intel_830_driver , &i8xx_gtt_driver},
  1410. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1411. &intel_830_driver , &i8xx_gtt_driver},
  1412. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1413. &intel_830_driver , &i8xx_gtt_driver},
  1414. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1415. &intel_915_driver , &i915_gtt_driver },
  1416. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1417. &intel_915_driver , &i915_gtt_driver },
  1418. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1419. &intel_915_driver , &i915_gtt_driver },
  1420. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1421. &intel_915_driver , &i915_gtt_driver },
  1422. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1423. &intel_915_driver , &i915_gtt_driver },
  1424. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1425. &intel_915_driver , &i915_gtt_driver },
  1426. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1427. &intel_i965_driver , &i965_gtt_driver },
  1428. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1429. &intel_i965_driver , &i965_gtt_driver },
  1430. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1431. &intel_i965_driver , &i965_gtt_driver },
  1432. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1433. &intel_i965_driver , &i965_gtt_driver },
  1434. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1435. &intel_i965_driver , &i965_gtt_driver },
  1436. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1437. &intel_i965_driver , &i965_gtt_driver },
  1438. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1439. &intel_g33_driver , &g33_gtt_driver },
  1440. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1441. &intel_g33_driver , &g33_gtt_driver },
  1442. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1443. &intel_g33_driver , &g33_gtt_driver },
  1444. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1445. &intel_g33_driver , &pineview_gtt_driver },
  1446. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1447. &intel_g33_driver , &pineview_gtt_driver },
  1448. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1449. &intel_i965_driver , &g4x_gtt_driver },
  1450. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1451. &intel_i965_driver , &g4x_gtt_driver },
  1452. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1453. &intel_i965_driver , &g4x_gtt_driver },
  1454. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1455. &intel_i965_driver , &g4x_gtt_driver },
  1456. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1457. &intel_i965_driver , &g4x_gtt_driver },
  1458. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1459. &intel_i965_driver , &g4x_gtt_driver },
  1460. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1461. &intel_i965_driver , &g4x_gtt_driver },
  1462. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1463. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1464. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1465. "HD Graphics", &intel_i965_driver , &ironlake_gtt_driver },
  1466. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1467. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1468. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1469. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1470. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1471. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1472. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1473. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1474. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1475. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1476. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1477. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1478. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1479. "Sandybridge", &intel_gen6_driver , &sandybridge_gtt_driver },
  1480. { 0, NULL, NULL }
  1481. };
  1482. static int find_gmch(u16 device)
  1483. {
  1484. struct pci_dev *gmch_device;
  1485. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1486. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1487. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1488. device, gmch_device);
  1489. }
  1490. if (!gmch_device)
  1491. return 0;
  1492. intel_private.pcidev = gmch_device;
  1493. return 1;
  1494. }
  1495. int intel_gmch_probe(struct pci_dev *pdev,
  1496. struct agp_bridge_data *bridge)
  1497. {
  1498. int i, mask;
  1499. bridge->driver = NULL;
  1500. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1501. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1502. bridge->driver =
  1503. intel_gtt_chipsets[i].gmch_driver;
  1504. intel_private.driver =
  1505. intel_gtt_chipsets[i].gtt_driver;
  1506. break;
  1507. }
  1508. }
  1509. if (!bridge->driver)
  1510. return 0;
  1511. bridge->dev_private_data = &intel_private;
  1512. bridge->dev = pdev;
  1513. intel_private.bridge_dev = pci_dev_get(pdev);
  1514. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1515. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1516. mask = 40;
  1517. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1518. mask = 36;
  1519. else
  1520. mask = 32;
  1521. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1522. dev_err(&intel_private.pcidev->dev,
  1523. "set gfx device dma mask %d-bit failed!\n", mask);
  1524. else
  1525. pci_set_consistent_dma_mask(intel_private.pcidev,
  1526. DMA_BIT_MASK(mask));
  1527. if (bridge->driver == &intel_810_driver)
  1528. return 1;
  1529. if (intel_gtt_init() != 0)
  1530. return 0;
  1531. return 1;
  1532. }
  1533. EXPORT_SYMBOL(intel_gmch_probe);
  1534. struct intel_gtt *intel_gtt_get(void)
  1535. {
  1536. return &intel_private.base;
  1537. }
  1538. EXPORT_SYMBOL(intel_gtt_get);
  1539. void intel_gmch_remove(struct pci_dev *pdev)
  1540. {
  1541. if (intel_private.pcidev)
  1542. pci_dev_put(intel_private.pcidev);
  1543. if (intel_private.bridge_dev)
  1544. pci_dev_put(intel_private.bridge_dev);
  1545. }
  1546. EXPORT_SYMBOL(intel_gmch_remove);
  1547. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1548. MODULE_LICENSE("GPL and additional rights");