atl1c_main.c 77 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780
  1. /*
  2. * Copyright(c) 2008 - 2009 Atheros Corporation. All rights reserved.
  3. *
  4. * Derived from Intel e1000 driver
  5. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  20. */
  21. #include "atl1c.h"
  22. #define ATL1C_DRV_VERSION "1.0.1.0-NAPI"
  23. char atl1c_driver_name[] = "atl1c";
  24. char atl1c_driver_version[] = ATL1C_DRV_VERSION;
  25. #define PCI_DEVICE_ID_ATTANSIC_L2C 0x1062
  26. #define PCI_DEVICE_ID_ATTANSIC_L1C 0x1063
  27. #define PCI_DEVICE_ID_ATHEROS_L2C_B 0x2060 /* AR8152 v1.1 Fast 10/100 */
  28. #define PCI_DEVICE_ID_ATHEROS_L2C_B2 0x2062 /* AR8152 v2.0 Fast 10/100 */
  29. #define PCI_DEVICE_ID_ATHEROS_L1D 0x1073 /* AR8151 v1.0 Gigabit 1000 */
  30. #define PCI_DEVICE_ID_ATHEROS_L1D_2_0 0x1083 /* AR8151 v2.0 Gigabit 1000 */
  31. #define L2CB_V10 0xc0
  32. #define L2CB_V11 0xc1
  33. /*
  34. * atl1c_pci_tbl - PCI Device ID Table
  35. *
  36. * Wildcard entries (PCI_ANY_ID) should come last
  37. * Last entry must be all 0s
  38. *
  39. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  40. * Class, Class Mask, private data (not used) }
  41. */
  42. static DEFINE_PCI_DEVICE_TABLE(atl1c_pci_tbl) = {
  43. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1C)},
  44. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L2C)},
  45. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B)},
  46. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L2C_B2)},
  47. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L1D)},
  48. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATHEROS_L1D_2_0)},
  49. /* required last entry */
  50. { 0 }
  51. };
  52. MODULE_DEVICE_TABLE(pci, atl1c_pci_tbl);
  53. MODULE_AUTHOR("Jie Yang");
  54. MODULE_AUTHOR("Qualcomm Atheros Inc., <nic-devel@qualcomm.com>");
  55. MODULE_DESCRIPTION("Qualcom Atheros 100/1000M Ethernet Network Driver");
  56. MODULE_LICENSE("GPL");
  57. MODULE_VERSION(ATL1C_DRV_VERSION);
  58. static int atl1c_stop_mac(struct atl1c_hw *hw);
  59. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw);
  60. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw);
  61. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw);
  62. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup);
  63. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter);
  64. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter,
  65. int *work_done, int work_to_do);
  66. static int atl1c_up(struct atl1c_adapter *adapter);
  67. static void atl1c_down(struct atl1c_adapter *adapter);
  68. static const u16 atl1c_pay_load_size[] = {
  69. 128, 256, 512, 1024, 2048, 4096,
  70. };
  71. static const u32 atl1c_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  72. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  73. static void atl1c_pcie_patch(struct atl1c_hw *hw)
  74. {
  75. u32 mst_data, data;
  76. /* pclk sel could switch to 25M */
  77. AT_READ_REG(hw, REG_MASTER_CTRL, &mst_data);
  78. mst_data &= ~MASTER_CTRL_CLK_SEL_DIS;
  79. AT_WRITE_REG(hw, REG_MASTER_CTRL, mst_data);
  80. AT_READ_REG(hw, REG_PCIE_PHYMISC, &data);
  81. data |= PCIE_PHYMISC_FORCE_RCV_DET;
  82. AT_WRITE_REG(hw, REG_PCIE_PHYMISC, data);
  83. if (hw->nic_type == athr_l2c_b && hw->revision_id == L2CB_V10) {
  84. AT_READ_REG(hw, REG_PCIE_PHYMISC2, &data);
  85. data &= ~(PCIE_PHYMISC2_SERDES_CDR_MASK <<
  86. PCIE_PHYMISC2_SERDES_CDR_SHIFT);
  87. data |= 3 << PCIE_PHYMISC2_SERDES_CDR_SHIFT;
  88. data &= ~(PCIE_PHYMISC2_SERDES_TH_MASK <<
  89. PCIE_PHYMISC2_SERDES_TH_SHIFT);
  90. data |= 3 << PCIE_PHYMISC2_SERDES_TH_SHIFT;
  91. AT_WRITE_REG(hw, REG_PCIE_PHYMISC2, data);
  92. }
  93. }
  94. /* FIXME: no need any more ? */
  95. /*
  96. * atl1c_init_pcie - init PCIE module
  97. */
  98. static void atl1c_reset_pcie(struct atl1c_hw *hw, u32 flag)
  99. {
  100. u32 data;
  101. u32 pci_cmd;
  102. struct pci_dev *pdev = hw->adapter->pdev;
  103. int pos;
  104. AT_READ_REG(hw, PCI_COMMAND, &pci_cmd);
  105. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  106. pci_cmd |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
  107. PCI_COMMAND_IO);
  108. AT_WRITE_REG(hw, PCI_COMMAND, pci_cmd);
  109. /*
  110. * Clear any PowerSaveing Settings
  111. */
  112. pci_enable_wake(pdev, PCI_D3hot, 0);
  113. pci_enable_wake(pdev, PCI_D3cold, 0);
  114. /*
  115. * Mask some pcie error bits
  116. */
  117. pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ERR);
  118. pci_read_config_dword(pdev, pos + PCI_ERR_UNCOR_SEVER, &data);
  119. data &= ~(PCI_ERR_UNC_DLP | PCI_ERR_UNC_FCP);
  120. pci_write_config_dword(pdev, pos + PCI_ERR_UNCOR_SEVER, data);
  121. /* clear error status */
  122. pci_write_config_word(pdev, pci_pcie_cap(pdev) + PCI_EXP_DEVSTA,
  123. PCI_EXP_DEVSTA_NFED |
  124. PCI_EXP_DEVSTA_FED |
  125. PCI_EXP_DEVSTA_CED |
  126. PCI_EXP_DEVSTA_URD);
  127. AT_READ_REG(hw, REG_LTSSM_ID_CTRL, &data);
  128. data &= ~LTSSM_ID_EN_WRO;
  129. AT_WRITE_REG(hw, REG_LTSSM_ID_CTRL, data);
  130. atl1c_pcie_patch(hw);
  131. if (flag & ATL1C_PCIE_L0S_L1_DISABLE)
  132. atl1c_disable_l0s_l1(hw);
  133. if (flag & ATL1C_PCIE_PHY_RESET)
  134. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT);
  135. else
  136. AT_WRITE_REG(hw, REG_GPHY_CTRL,
  137. GPHY_CTRL_DEFAULT | GPHY_CTRL_EXT_RESET);
  138. msleep(5);
  139. }
  140. /*
  141. * atl1c_irq_enable - Enable default interrupt generation settings
  142. * @adapter: board private structure
  143. */
  144. static inline void atl1c_irq_enable(struct atl1c_adapter *adapter)
  145. {
  146. if (likely(atomic_dec_and_test(&adapter->irq_sem))) {
  147. AT_WRITE_REG(&adapter->hw, REG_ISR, 0x7FFFFFFF);
  148. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  149. AT_WRITE_FLUSH(&adapter->hw);
  150. }
  151. }
  152. /*
  153. * atl1c_irq_disable - Mask off interrupt generation on the NIC
  154. * @adapter: board private structure
  155. */
  156. static inline void atl1c_irq_disable(struct atl1c_adapter *adapter)
  157. {
  158. atomic_inc(&adapter->irq_sem);
  159. AT_WRITE_REG(&adapter->hw, REG_IMR, 0);
  160. AT_WRITE_REG(&adapter->hw, REG_ISR, ISR_DIS_INT);
  161. AT_WRITE_FLUSH(&adapter->hw);
  162. synchronize_irq(adapter->pdev->irq);
  163. }
  164. /*
  165. * atl1c_irq_reset - reset interrupt confiure on the NIC
  166. * @adapter: board private structure
  167. */
  168. static inline void atl1c_irq_reset(struct atl1c_adapter *adapter)
  169. {
  170. atomic_set(&adapter->irq_sem, 1);
  171. atl1c_irq_enable(adapter);
  172. }
  173. /*
  174. * atl1c_wait_until_idle - wait up to AT_HW_MAX_IDLE_DELAY reads
  175. * of the idle status register until the device is actually idle
  176. */
  177. static u32 atl1c_wait_until_idle(struct atl1c_hw *hw, u32 modu_ctrl)
  178. {
  179. int timeout;
  180. u32 data;
  181. for (timeout = 0; timeout < AT_HW_MAX_IDLE_DELAY; timeout++) {
  182. AT_READ_REG(hw, REG_IDLE_STATUS, &data);
  183. if ((data & modu_ctrl) == 0)
  184. return 0;
  185. msleep(1);
  186. }
  187. return data;
  188. }
  189. /*
  190. * atl1c_phy_config - Timer Call-back
  191. * @data: pointer to netdev cast into an unsigned long
  192. */
  193. static void atl1c_phy_config(unsigned long data)
  194. {
  195. struct atl1c_adapter *adapter = (struct atl1c_adapter *) data;
  196. struct atl1c_hw *hw = &adapter->hw;
  197. unsigned long flags;
  198. spin_lock_irqsave(&adapter->mdio_lock, flags);
  199. atl1c_restart_autoneg(hw);
  200. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  201. }
  202. void atl1c_reinit_locked(struct atl1c_adapter *adapter)
  203. {
  204. WARN_ON(in_interrupt());
  205. atl1c_down(adapter);
  206. atl1c_up(adapter);
  207. clear_bit(__AT_RESETTING, &adapter->flags);
  208. }
  209. static void atl1c_check_link_status(struct atl1c_adapter *adapter)
  210. {
  211. struct atl1c_hw *hw = &adapter->hw;
  212. struct net_device *netdev = adapter->netdev;
  213. struct pci_dev *pdev = adapter->pdev;
  214. int err;
  215. unsigned long flags;
  216. u16 speed, duplex, phy_data;
  217. spin_lock_irqsave(&adapter->mdio_lock, flags);
  218. /* MII_BMSR must read twise */
  219. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  220. atl1c_read_phy_reg(hw, MII_BMSR, &phy_data);
  221. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  222. if ((phy_data & BMSR_LSTATUS) == 0) {
  223. /* link down */
  224. hw->hibernate = true;
  225. if (atl1c_stop_mac(hw) != 0)
  226. if (netif_msg_hw(adapter))
  227. dev_warn(&pdev->dev, "stop mac failed\n");
  228. atl1c_set_aspm(hw, false);
  229. netif_carrier_off(netdev);
  230. netif_stop_queue(netdev);
  231. atl1c_phy_reset(hw);
  232. atl1c_phy_init(&adapter->hw);
  233. } else {
  234. /* Link Up */
  235. hw->hibernate = false;
  236. spin_lock_irqsave(&adapter->mdio_lock, flags);
  237. err = atl1c_get_speed_and_duplex(hw, &speed, &duplex);
  238. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  239. if (unlikely(err))
  240. return;
  241. /* link result is our setting */
  242. if (adapter->link_speed != speed ||
  243. adapter->link_duplex != duplex) {
  244. adapter->link_speed = speed;
  245. adapter->link_duplex = duplex;
  246. atl1c_set_aspm(hw, true);
  247. atl1c_enable_tx_ctrl(hw);
  248. atl1c_enable_rx_ctrl(hw);
  249. atl1c_setup_mac_ctrl(adapter);
  250. if (netif_msg_link(adapter))
  251. dev_info(&pdev->dev,
  252. "%s: %s NIC Link is Up<%d Mbps %s>\n",
  253. atl1c_driver_name, netdev->name,
  254. adapter->link_speed,
  255. adapter->link_duplex == FULL_DUPLEX ?
  256. "Full Duplex" : "Half Duplex");
  257. }
  258. if (!netif_carrier_ok(netdev))
  259. netif_carrier_on(netdev);
  260. }
  261. }
  262. static void atl1c_link_chg_event(struct atl1c_adapter *adapter)
  263. {
  264. struct net_device *netdev = adapter->netdev;
  265. struct pci_dev *pdev = adapter->pdev;
  266. u16 phy_data;
  267. u16 link_up;
  268. spin_lock(&adapter->mdio_lock);
  269. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  270. atl1c_read_phy_reg(&adapter->hw, MII_BMSR, &phy_data);
  271. spin_unlock(&adapter->mdio_lock);
  272. link_up = phy_data & BMSR_LSTATUS;
  273. /* notify upper layer link down ASAP */
  274. if (!link_up) {
  275. if (netif_carrier_ok(netdev)) {
  276. /* old link state: Up */
  277. netif_carrier_off(netdev);
  278. if (netif_msg_link(adapter))
  279. dev_info(&pdev->dev,
  280. "%s: %s NIC Link is Down\n",
  281. atl1c_driver_name, netdev->name);
  282. adapter->link_speed = SPEED_0;
  283. }
  284. }
  285. set_bit(ATL1C_WORK_EVENT_LINK_CHANGE, &adapter->work_event);
  286. schedule_work(&adapter->common_task);
  287. }
  288. static void atl1c_common_task(struct work_struct *work)
  289. {
  290. struct atl1c_adapter *adapter;
  291. struct net_device *netdev;
  292. adapter = container_of(work, struct atl1c_adapter, common_task);
  293. netdev = adapter->netdev;
  294. if (test_and_clear_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event)) {
  295. netif_device_detach(netdev);
  296. atl1c_down(adapter);
  297. atl1c_up(adapter);
  298. netif_device_attach(netdev);
  299. }
  300. if (test_and_clear_bit(ATL1C_WORK_EVENT_LINK_CHANGE,
  301. &adapter->work_event))
  302. atl1c_check_link_status(adapter);
  303. }
  304. static void atl1c_del_timer(struct atl1c_adapter *adapter)
  305. {
  306. del_timer_sync(&adapter->phy_config_timer);
  307. }
  308. /*
  309. * atl1c_tx_timeout - Respond to a Tx Hang
  310. * @netdev: network interface device structure
  311. */
  312. static void atl1c_tx_timeout(struct net_device *netdev)
  313. {
  314. struct atl1c_adapter *adapter = netdev_priv(netdev);
  315. /* Do the reset outside of interrupt context */
  316. set_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event);
  317. schedule_work(&adapter->common_task);
  318. }
  319. /*
  320. * atl1c_set_multi - Multicast and Promiscuous mode set
  321. * @netdev: network interface device structure
  322. *
  323. * The set_multi entry point is called whenever the multicast address
  324. * list or the network interface flags are updated. This routine is
  325. * responsible for configuring the hardware for proper multicast,
  326. * promiscuous mode, and all-multi behavior.
  327. */
  328. static void atl1c_set_multi(struct net_device *netdev)
  329. {
  330. struct atl1c_adapter *adapter = netdev_priv(netdev);
  331. struct atl1c_hw *hw = &adapter->hw;
  332. struct netdev_hw_addr *ha;
  333. u32 mac_ctrl_data;
  334. u32 hash_value;
  335. /* Check for Promiscuous and All Multicast modes */
  336. AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl_data);
  337. if (netdev->flags & IFF_PROMISC) {
  338. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  339. } else if (netdev->flags & IFF_ALLMULTI) {
  340. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  341. mac_ctrl_data &= ~MAC_CTRL_PROMIS_EN;
  342. } else {
  343. mac_ctrl_data &= ~(MAC_CTRL_PROMIS_EN | MAC_CTRL_MC_ALL_EN);
  344. }
  345. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  346. /* clear the old settings from the multicast hash table */
  347. AT_WRITE_REG(hw, REG_RX_HASH_TABLE, 0);
  348. AT_WRITE_REG_ARRAY(hw, REG_RX_HASH_TABLE, 1, 0);
  349. /* comoute mc addresses' hash value ,and put it into hash table */
  350. netdev_for_each_mc_addr(ha, netdev) {
  351. hash_value = atl1c_hash_mc_addr(hw, ha->addr);
  352. atl1c_hash_set(hw, hash_value);
  353. }
  354. }
  355. static void __atl1c_vlan_mode(netdev_features_t features, u32 *mac_ctrl_data)
  356. {
  357. if (features & NETIF_F_HW_VLAN_RX) {
  358. /* enable VLAN tag insert/strip */
  359. *mac_ctrl_data |= MAC_CTRL_RMV_VLAN;
  360. } else {
  361. /* disable VLAN tag insert/strip */
  362. *mac_ctrl_data &= ~MAC_CTRL_RMV_VLAN;
  363. }
  364. }
  365. static void atl1c_vlan_mode(struct net_device *netdev,
  366. netdev_features_t features)
  367. {
  368. struct atl1c_adapter *adapter = netdev_priv(netdev);
  369. struct pci_dev *pdev = adapter->pdev;
  370. u32 mac_ctrl_data = 0;
  371. if (netif_msg_pktdata(adapter))
  372. dev_dbg(&pdev->dev, "atl1c_vlan_mode\n");
  373. atl1c_irq_disable(adapter);
  374. AT_READ_REG(&adapter->hw, REG_MAC_CTRL, &mac_ctrl_data);
  375. __atl1c_vlan_mode(features, &mac_ctrl_data);
  376. AT_WRITE_REG(&adapter->hw, REG_MAC_CTRL, mac_ctrl_data);
  377. atl1c_irq_enable(adapter);
  378. }
  379. static void atl1c_restore_vlan(struct atl1c_adapter *adapter)
  380. {
  381. struct pci_dev *pdev = adapter->pdev;
  382. if (netif_msg_pktdata(adapter))
  383. dev_dbg(&pdev->dev, "atl1c_restore_vlan\n");
  384. atl1c_vlan_mode(adapter->netdev, adapter->netdev->features);
  385. }
  386. /*
  387. * atl1c_set_mac - Change the Ethernet Address of the NIC
  388. * @netdev: network interface device structure
  389. * @p: pointer to an address structure
  390. *
  391. * Returns 0 on success, negative on failure
  392. */
  393. static int atl1c_set_mac_addr(struct net_device *netdev, void *p)
  394. {
  395. struct atl1c_adapter *adapter = netdev_priv(netdev);
  396. struct sockaddr *addr = p;
  397. if (!is_valid_ether_addr(addr->sa_data))
  398. return -EADDRNOTAVAIL;
  399. if (netif_running(netdev))
  400. return -EBUSY;
  401. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  402. memcpy(adapter->hw.mac_addr, addr->sa_data, netdev->addr_len);
  403. netdev->addr_assign_type &= ~NET_ADDR_RANDOM;
  404. atl1c_hw_set_mac_addr(&adapter->hw);
  405. return 0;
  406. }
  407. static void atl1c_set_rxbufsize(struct atl1c_adapter *adapter,
  408. struct net_device *dev)
  409. {
  410. int mtu = dev->mtu;
  411. adapter->rx_buffer_len = mtu > AT_RX_BUF_SIZE ?
  412. roundup(mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN, 8) : AT_RX_BUF_SIZE;
  413. }
  414. static netdev_features_t atl1c_fix_features(struct net_device *netdev,
  415. netdev_features_t features)
  416. {
  417. /*
  418. * Since there is no support for separate rx/tx vlan accel
  419. * enable/disable make sure tx flag is always in same state as rx.
  420. */
  421. if (features & NETIF_F_HW_VLAN_RX)
  422. features |= NETIF_F_HW_VLAN_TX;
  423. else
  424. features &= ~NETIF_F_HW_VLAN_TX;
  425. if (netdev->mtu > MAX_TSO_FRAME_SIZE)
  426. features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  427. return features;
  428. }
  429. static int atl1c_set_features(struct net_device *netdev,
  430. netdev_features_t features)
  431. {
  432. netdev_features_t changed = netdev->features ^ features;
  433. if (changed & NETIF_F_HW_VLAN_RX)
  434. atl1c_vlan_mode(netdev, features);
  435. return 0;
  436. }
  437. /*
  438. * atl1c_change_mtu - Change the Maximum Transfer Unit
  439. * @netdev: network interface device structure
  440. * @new_mtu: new value for maximum frame size
  441. *
  442. * Returns 0 on success, negative on failure
  443. */
  444. static int atl1c_change_mtu(struct net_device *netdev, int new_mtu)
  445. {
  446. struct atl1c_adapter *adapter = netdev_priv(netdev);
  447. struct atl1c_hw *hw = &adapter->hw;
  448. int old_mtu = netdev->mtu;
  449. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  450. /* Fast Ethernet controller doesn't support jumbo packet */
  451. if (((hw->nic_type == athr_l2c ||
  452. hw->nic_type == athr_l2c_b ||
  453. hw->nic_type == athr_l2c_b2) && new_mtu > ETH_DATA_LEN) ||
  454. max_frame < ETH_ZLEN + ETH_FCS_LEN ||
  455. max_frame > MAX_JUMBO_FRAME_SIZE) {
  456. if (netif_msg_link(adapter))
  457. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  458. return -EINVAL;
  459. }
  460. /* set MTU */
  461. if (old_mtu != new_mtu && netif_running(netdev)) {
  462. while (test_and_set_bit(__AT_RESETTING, &adapter->flags))
  463. msleep(1);
  464. netdev->mtu = new_mtu;
  465. adapter->hw.max_frame_size = new_mtu;
  466. atl1c_set_rxbufsize(adapter, netdev);
  467. atl1c_down(adapter);
  468. netdev_update_features(netdev);
  469. atl1c_up(adapter);
  470. clear_bit(__AT_RESETTING, &adapter->flags);
  471. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  472. u32 phy_data;
  473. AT_READ_REG(&adapter->hw, 0x1414, &phy_data);
  474. phy_data |= 0x10000000;
  475. AT_WRITE_REG(&adapter->hw, 0x1414, phy_data);
  476. }
  477. }
  478. return 0;
  479. }
  480. /*
  481. * caller should hold mdio_lock
  482. */
  483. static int atl1c_mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  484. {
  485. struct atl1c_adapter *adapter = netdev_priv(netdev);
  486. u16 result;
  487. atl1c_read_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, &result);
  488. return result;
  489. }
  490. static void atl1c_mdio_write(struct net_device *netdev, int phy_id,
  491. int reg_num, int val)
  492. {
  493. struct atl1c_adapter *adapter = netdev_priv(netdev);
  494. atl1c_write_phy_reg(&adapter->hw, reg_num & MDIO_REG_ADDR_MASK, val);
  495. }
  496. /*
  497. * atl1c_mii_ioctl -
  498. * @netdev:
  499. * @ifreq:
  500. * @cmd:
  501. */
  502. static int atl1c_mii_ioctl(struct net_device *netdev,
  503. struct ifreq *ifr, int cmd)
  504. {
  505. struct atl1c_adapter *adapter = netdev_priv(netdev);
  506. struct pci_dev *pdev = adapter->pdev;
  507. struct mii_ioctl_data *data = if_mii(ifr);
  508. unsigned long flags;
  509. int retval = 0;
  510. if (!netif_running(netdev))
  511. return -EINVAL;
  512. spin_lock_irqsave(&adapter->mdio_lock, flags);
  513. switch (cmd) {
  514. case SIOCGMIIPHY:
  515. data->phy_id = 0;
  516. break;
  517. case SIOCGMIIREG:
  518. if (atl1c_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
  519. &data->val_out)) {
  520. retval = -EIO;
  521. goto out;
  522. }
  523. break;
  524. case SIOCSMIIREG:
  525. if (data->reg_num & ~(0x1F)) {
  526. retval = -EFAULT;
  527. goto out;
  528. }
  529. dev_dbg(&pdev->dev, "<atl1c_mii_ioctl> write %x %x",
  530. data->reg_num, data->val_in);
  531. if (atl1c_write_phy_reg(&adapter->hw,
  532. data->reg_num, data->val_in)) {
  533. retval = -EIO;
  534. goto out;
  535. }
  536. break;
  537. default:
  538. retval = -EOPNOTSUPP;
  539. break;
  540. }
  541. out:
  542. spin_unlock_irqrestore(&adapter->mdio_lock, flags);
  543. return retval;
  544. }
  545. /*
  546. * atl1c_ioctl -
  547. * @netdev:
  548. * @ifreq:
  549. * @cmd:
  550. */
  551. static int atl1c_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  552. {
  553. switch (cmd) {
  554. case SIOCGMIIPHY:
  555. case SIOCGMIIREG:
  556. case SIOCSMIIREG:
  557. return atl1c_mii_ioctl(netdev, ifr, cmd);
  558. default:
  559. return -EOPNOTSUPP;
  560. }
  561. }
  562. /*
  563. * atl1c_alloc_queues - Allocate memory for all rings
  564. * @adapter: board private structure to initialize
  565. *
  566. */
  567. static int __devinit atl1c_alloc_queues(struct atl1c_adapter *adapter)
  568. {
  569. return 0;
  570. }
  571. static void atl1c_set_mac_type(struct atl1c_hw *hw)
  572. {
  573. switch (hw->device_id) {
  574. case PCI_DEVICE_ID_ATTANSIC_L2C:
  575. hw->nic_type = athr_l2c;
  576. break;
  577. case PCI_DEVICE_ID_ATTANSIC_L1C:
  578. hw->nic_type = athr_l1c;
  579. break;
  580. case PCI_DEVICE_ID_ATHEROS_L2C_B:
  581. hw->nic_type = athr_l2c_b;
  582. break;
  583. case PCI_DEVICE_ID_ATHEROS_L2C_B2:
  584. hw->nic_type = athr_l2c_b2;
  585. break;
  586. case PCI_DEVICE_ID_ATHEROS_L1D:
  587. hw->nic_type = athr_l1d;
  588. break;
  589. case PCI_DEVICE_ID_ATHEROS_L1D_2_0:
  590. hw->nic_type = athr_l1d_2;
  591. break;
  592. default:
  593. break;
  594. }
  595. }
  596. static int atl1c_setup_mac_funcs(struct atl1c_hw *hw)
  597. {
  598. u32 phy_status_data;
  599. u32 link_ctrl_data;
  600. atl1c_set_mac_type(hw);
  601. AT_READ_REG(hw, REG_PHY_STATUS, &phy_status_data);
  602. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  603. hw->ctrl_flags = ATL1C_INTR_MODRT_ENABLE |
  604. ATL1C_TXQ_MODE_ENHANCE;
  605. if (link_ctrl_data & LINK_CTRL_L0S_EN)
  606. hw->ctrl_flags |= ATL1C_ASPM_L0S_SUPPORT;
  607. if (link_ctrl_data & LINK_CTRL_L1_EN)
  608. hw->ctrl_flags |= ATL1C_ASPM_L1_SUPPORT;
  609. if (link_ctrl_data & LINK_CTRL_EXT_SYNC)
  610. hw->ctrl_flags |= ATL1C_LINK_EXT_SYNC;
  611. hw->ctrl_flags |= ATL1C_ASPM_CTRL_MON;
  612. if (hw->nic_type == athr_l1c ||
  613. hw->nic_type == athr_l1d ||
  614. hw->nic_type == athr_l1d_2)
  615. hw->link_cap_flags |= ATL1C_LINK_CAP_1000M;
  616. return 0;
  617. }
  618. /*
  619. * atl1c_sw_init - Initialize general software structures (struct atl1c_adapter)
  620. * @adapter: board private structure to initialize
  621. *
  622. * atl1c_sw_init initializes the Adapter private data structure.
  623. * Fields are initialized based on PCI device information and
  624. * OS network device settings (MTU size).
  625. */
  626. static int __devinit atl1c_sw_init(struct atl1c_adapter *adapter)
  627. {
  628. struct atl1c_hw *hw = &adapter->hw;
  629. struct pci_dev *pdev = adapter->pdev;
  630. u32 revision;
  631. adapter->wol = 0;
  632. device_set_wakeup_enable(&pdev->dev, false);
  633. adapter->link_speed = SPEED_0;
  634. adapter->link_duplex = FULL_DUPLEX;
  635. adapter->tpd_ring[0].count = 1024;
  636. adapter->rfd_ring.count = 512;
  637. hw->vendor_id = pdev->vendor;
  638. hw->device_id = pdev->device;
  639. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  640. hw->subsystem_id = pdev->subsystem_device;
  641. AT_READ_REG(hw, PCI_CLASS_REVISION, &revision);
  642. hw->revision_id = revision & 0xFF;
  643. /* before link up, we assume hibernate is true */
  644. hw->hibernate = true;
  645. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  646. if (atl1c_setup_mac_funcs(hw) != 0) {
  647. dev_err(&pdev->dev, "set mac function pointers failed\n");
  648. return -1;
  649. }
  650. hw->intr_mask = IMR_NORMAL_MASK;
  651. hw->phy_configured = false;
  652. hw->preamble_len = 7;
  653. hw->max_frame_size = adapter->netdev->mtu;
  654. hw->autoneg_advertised = ADVERTISED_Autoneg;
  655. hw->indirect_tab = 0xE4E4E4E4;
  656. hw->base_cpu = 0;
  657. hw->ict = 50000; /* 100ms */
  658. hw->smb_timer = 200000; /* 400ms */
  659. hw->rx_imt = 200;
  660. hw->tx_imt = 1000;
  661. hw->tpd_burst = 5;
  662. hw->rfd_burst = 8;
  663. hw->dma_order = atl1c_dma_ord_out;
  664. hw->dmar_block = atl1c_dma_req_1024;
  665. if (atl1c_alloc_queues(adapter)) {
  666. dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
  667. return -ENOMEM;
  668. }
  669. /* TODO */
  670. atl1c_set_rxbufsize(adapter, adapter->netdev);
  671. atomic_set(&adapter->irq_sem, 1);
  672. spin_lock_init(&adapter->mdio_lock);
  673. spin_lock_init(&adapter->tx_lock);
  674. set_bit(__AT_DOWN, &adapter->flags);
  675. return 0;
  676. }
  677. static inline void atl1c_clean_buffer(struct pci_dev *pdev,
  678. struct atl1c_buffer *buffer_info, int in_irq)
  679. {
  680. u16 pci_driection;
  681. if (buffer_info->flags & ATL1C_BUFFER_FREE)
  682. return;
  683. if (buffer_info->dma) {
  684. if (buffer_info->flags & ATL1C_PCIMAP_FROMDEVICE)
  685. pci_driection = PCI_DMA_FROMDEVICE;
  686. else
  687. pci_driection = PCI_DMA_TODEVICE;
  688. if (buffer_info->flags & ATL1C_PCIMAP_SINGLE)
  689. pci_unmap_single(pdev, buffer_info->dma,
  690. buffer_info->length, pci_driection);
  691. else if (buffer_info->flags & ATL1C_PCIMAP_PAGE)
  692. pci_unmap_page(pdev, buffer_info->dma,
  693. buffer_info->length, pci_driection);
  694. }
  695. if (buffer_info->skb) {
  696. if (in_irq)
  697. dev_kfree_skb_irq(buffer_info->skb);
  698. else
  699. dev_kfree_skb(buffer_info->skb);
  700. }
  701. buffer_info->dma = 0;
  702. buffer_info->skb = NULL;
  703. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  704. }
  705. /*
  706. * atl1c_clean_tx_ring - Free Tx-skb
  707. * @adapter: board private structure
  708. */
  709. static void atl1c_clean_tx_ring(struct atl1c_adapter *adapter,
  710. enum atl1c_trans_queue type)
  711. {
  712. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  713. struct atl1c_buffer *buffer_info;
  714. struct pci_dev *pdev = adapter->pdev;
  715. u16 index, ring_count;
  716. ring_count = tpd_ring->count;
  717. for (index = 0; index < ring_count; index++) {
  718. buffer_info = &tpd_ring->buffer_info[index];
  719. atl1c_clean_buffer(pdev, buffer_info, 0);
  720. }
  721. /* Zero out Tx-buffers */
  722. memset(tpd_ring->desc, 0, sizeof(struct atl1c_tpd_desc) *
  723. ring_count);
  724. atomic_set(&tpd_ring->next_to_clean, 0);
  725. tpd_ring->next_to_use = 0;
  726. }
  727. /*
  728. * atl1c_clean_rx_ring - Free rx-reservation skbs
  729. * @adapter: board private structure
  730. */
  731. static void atl1c_clean_rx_ring(struct atl1c_adapter *adapter)
  732. {
  733. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  734. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  735. struct atl1c_buffer *buffer_info;
  736. struct pci_dev *pdev = adapter->pdev;
  737. int j;
  738. for (j = 0; j < rfd_ring->count; j++) {
  739. buffer_info = &rfd_ring->buffer_info[j];
  740. atl1c_clean_buffer(pdev, buffer_info, 0);
  741. }
  742. /* zero out the descriptor ring */
  743. memset(rfd_ring->desc, 0, rfd_ring->size);
  744. rfd_ring->next_to_clean = 0;
  745. rfd_ring->next_to_use = 0;
  746. rrd_ring->next_to_use = 0;
  747. rrd_ring->next_to_clean = 0;
  748. }
  749. /*
  750. * Read / Write Ptr Initialize:
  751. */
  752. static void atl1c_init_ring_ptrs(struct atl1c_adapter *adapter)
  753. {
  754. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  755. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  756. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  757. struct atl1c_buffer *buffer_info;
  758. int i, j;
  759. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  760. tpd_ring[i].next_to_use = 0;
  761. atomic_set(&tpd_ring[i].next_to_clean, 0);
  762. buffer_info = tpd_ring[i].buffer_info;
  763. for (j = 0; j < tpd_ring->count; j++)
  764. ATL1C_SET_BUFFER_STATE(&buffer_info[i],
  765. ATL1C_BUFFER_FREE);
  766. }
  767. rfd_ring->next_to_use = 0;
  768. rfd_ring->next_to_clean = 0;
  769. rrd_ring->next_to_use = 0;
  770. rrd_ring->next_to_clean = 0;
  771. for (j = 0; j < rfd_ring->count; j++) {
  772. buffer_info = &rfd_ring->buffer_info[j];
  773. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_FREE);
  774. }
  775. }
  776. /*
  777. * atl1c_free_ring_resources - Free Tx / RX descriptor Resources
  778. * @adapter: board private structure
  779. *
  780. * Free all transmit software resources
  781. */
  782. static void atl1c_free_ring_resources(struct atl1c_adapter *adapter)
  783. {
  784. struct pci_dev *pdev = adapter->pdev;
  785. pci_free_consistent(pdev, adapter->ring_header.size,
  786. adapter->ring_header.desc,
  787. adapter->ring_header.dma);
  788. adapter->ring_header.desc = NULL;
  789. /* Note: just free tdp_ring.buffer_info,
  790. * it contain rfd_ring.buffer_info, do not double free */
  791. if (adapter->tpd_ring[0].buffer_info) {
  792. kfree(adapter->tpd_ring[0].buffer_info);
  793. adapter->tpd_ring[0].buffer_info = NULL;
  794. }
  795. }
  796. /*
  797. * atl1c_setup_mem_resources - allocate Tx / RX descriptor resources
  798. * @adapter: board private structure
  799. *
  800. * Return 0 on success, negative on failure
  801. */
  802. static int atl1c_setup_ring_resources(struct atl1c_adapter *adapter)
  803. {
  804. struct pci_dev *pdev = adapter->pdev;
  805. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  806. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  807. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  808. struct atl1c_ring_header *ring_header = &adapter->ring_header;
  809. int size;
  810. int i;
  811. int count = 0;
  812. int rx_desc_count = 0;
  813. u32 offset = 0;
  814. rrd_ring->count = rfd_ring->count;
  815. for (i = 1; i < AT_MAX_TRANSMIT_QUEUE; i++)
  816. tpd_ring[i].count = tpd_ring[0].count;
  817. /* 2 tpd queue, one high priority queue,
  818. * another normal priority queue */
  819. size = sizeof(struct atl1c_buffer) * (tpd_ring->count * 2 +
  820. rfd_ring->count);
  821. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  822. if (unlikely(!tpd_ring->buffer_info)) {
  823. dev_err(&pdev->dev, "kzalloc failed, size = %d\n",
  824. size);
  825. goto err_nomem;
  826. }
  827. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  828. tpd_ring[i].buffer_info =
  829. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  830. count += tpd_ring[i].count;
  831. }
  832. rfd_ring->buffer_info =
  833. (struct atl1c_buffer *) (tpd_ring->buffer_info + count);
  834. count += rfd_ring->count;
  835. rx_desc_count += rfd_ring->count;
  836. /*
  837. * real ring DMA buffer
  838. * each ring/block may need up to 8 bytes for alignment, hence the
  839. * additional bytes tacked onto the end.
  840. */
  841. ring_header->size = size =
  842. sizeof(struct atl1c_tpd_desc) * tpd_ring->count * 2 +
  843. sizeof(struct atl1c_rx_free_desc) * rx_desc_count +
  844. sizeof(struct atl1c_recv_ret_status) * rx_desc_count +
  845. 8 * 4;
  846. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  847. &ring_header->dma);
  848. if (unlikely(!ring_header->desc)) {
  849. dev_err(&pdev->dev, "pci_alloc_consistend failed\n");
  850. goto err_nomem;
  851. }
  852. memset(ring_header->desc, 0, ring_header->size);
  853. /* init TPD ring */
  854. tpd_ring[0].dma = roundup(ring_header->dma, 8);
  855. offset = tpd_ring[0].dma - ring_header->dma;
  856. for (i = 0; i < AT_MAX_TRANSMIT_QUEUE; i++) {
  857. tpd_ring[i].dma = ring_header->dma + offset;
  858. tpd_ring[i].desc = (u8 *) ring_header->desc + offset;
  859. tpd_ring[i].size =
  860. sizeof(struct atl1c_tpd_desc) * tpd_ring[i].count;
  861. offset += roundup(tpd_ring[i].size, 8);
  862. }
  863. /* init RFD ring */
  864. rfd_ring->dma = ring_header->dma + offset;
  865. rfd_ring->desc = (u8 *) ring_header->desc + offset;
  866. rfd_ring->size = sizeof(struct atl1c_rx_free_desc) * rfd_ring->count;
  867. offset += roundup(rfd_ring->size, 8);
  868. /* init RRD ring */
  869. rrd_ring->dma = ring_header->dma + offset;
  870. rrd_ring->desc = (u8 *) ring_header->desc + offset;
  871. rrd_ring->size = sizeof(struct atl1c_recv_ret_status) *
  872. rrd_ring->count;
  873. offset += roundup(rrd_ring->size, 8);
  874. return 0;
  875. err_nomem:
  876. kfree(tpd_ring->buffer_info);
  877. return -ENOMEM;
  878. }
  879. static void atl1c_configure_des_ring(struct atl1c_adapter *adapter)
  880. {
  881. struct atl1c_hw *hw = &adapter->hw;
  882. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  883. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  884. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  885. adapter->tpd_ring;
  886. u32 data;
  887. /* TPD */
  888. AT_WRITE_REG(hw, REG_TX_BASE_ADDR_HI,
  889. (u32)((tpd_ring[atl1c_trans_normal].dma &
  890. AT_DMA_HI_ADDR_MASK) >> 32));
  891. /* just enable normal priority TX queue */
  892. AT_WRITE_REG(hw, REG_TPD_PRI0_ADDR_LO,
  893. (u32)(tpd_ring[atl1c_trans_normal].dma &
  894. AT_DMA_LO_ADDR_MASK));
  895. AT_WRITE_REG(hw, REG_TPD_PRI1_ADDR_LO,
  896. (u32)(tpd_ring[atl1c_trans_high].dma &
  897. AT_DMA_LO_ADDR_MASK));
  898. AT_WRITE_REG(hw, REG_TPD_RING_SIZE,
  899. (u32)(tpd_ring[0].count & TPD_RING_SIZE_MASK));
  900. /* RFD */
  901. AT_WRITE_REG(hw, REG_RX_BASE_ADDR_HI,
  902. (u32)((rfd_ring->dma & AT_DMA_HI_ADDR_MASK) >> 32));
  903. AT_WRITE_REG(hw, REG_RFD0_HEAD_ADDR_LO,
  904. (u32)(rfd_ring->dma & AT_DMA_LO_ADDR_MASK));
  905. AT_WRITE_REG(hw, REG_RFD_RING_SIZE,
  906. rfd_ring->count & RFD_RING_SIZE_MASK);
  907. AT_WRITE_REG(hw, REG_RX_BUF_SIZE,
  908. adapter->rx_buffer_len & RX_BUF_SIZE_MASK);
  909. /* RRD */
  910. AT_WRITE_REG(hw, REG_RRD0_HEAD_ADDR_LO,
  911. (u32)(rrd_ring->dma & AT_DMA_LO_ADDR_MASK));
  912. AT_WRITE_REG(hw, REG_RRD_RING_SIZE,
  913. (rrd_ring->count & RRD_RING_SIZE_MASK));
  914. if (hw->nic_type == athr_l2c_b) {
  915. AT_WRITE_REG(hw, REG_SRAM_RXF_LEN, 0x02a0L);
  916. AT_WRITE_REG(hw, REG_SRAM_TXF_LEN, 0x0100L);
  917. AT_WRITE_REG(hw, REG_SRAM_RXF_ADDR, 0x029f0000L);
  918. AT_WRITE_REG(hw, REG_SRAM_RFD0_INFO, 0x02bf02a0L);
  919. AT_WRITE_REG(hw, REG_SRAM_TXF_ADDR, 0x03bf02c0L);
  920. AT_WRITE_REG(hw, REG_SRAM_TRD_ADDR, 0x03df03c0L);
  921. AT_WRITE_REG(hw, REG_TXF_WATER_MARK, 0); /* TX watermark, to enter l1 state.*/
  922. AT_WRITE_REG(hw, REG_RXD_DMA_CTRL, 0); /* RXD threshold.*/
  923. }
  924. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d_2) {
  925. /* Power Saving for L2c_B */
  926. AT_READ_REG(hw, REG_SERDES_LOCK, &data);
  927. data |= SERDES_MAC_CLK_SLOWDOWN;
  928. data |= SERDES_PYH_CLK_SLOWDOWN;
  929. AT_WRITE_REG(hw, REG_SERDES_LOCK, data);
  930. }
  931. /* Load all of base address above */
  932. AT_WRITE_REG(hw, REG_LOAD_PTR, 1);
  933. }
  934. static void atl1c_configure_tx(struct atl1c_adapter *adapter)
  935. {
  936. struct atl1c_hw *hw = &adapter->hw;
  937. int max_pay_load;
  938. u16 tx_offload_thresh;
  939. u32 txq_ctrl_data;
  940. tx_offload_thresh = MAX_TSO_FRAME_SIZE;
  941. AT_WRITE_REG(hw, REG_TX_TSO_OFFLOAD_THRESH,
  942. (tx_offload_thresh >> 3) & TX_TSO_OFFLOAD_THRESH_MASK);
  943. max_pay_load = pcie_get_readrq(adapter->pdev) >> 8;
  944. hw->dmar_block = min_t(u32, max_pay_load, hw->dmar_block);
  945. /*
  946. * if BIOS had changed the dam-read-max-length to an invalid value,
  947. * restore it to default value
  948. */
  949. if (hw->dmar_block < DEVICE_CTRL_MAXRRS_MIN) {
  950. pcie_set_readrq(adapter->pdev, 128 << DEVICE_CTRL_MAXRRS_MIN);
  951. hw->dmar_block = DEVICE_CTRL_MAXRRS_MIN;
  952. }
  953. txq_ctrl_data =
  954. hw->nic_type == athr_l2c_b || hw->nic_type == athr_l2c_b2 ?
  955. L2CB_TXQ_CFGV : L1C_TXQ_CFGV;
  956. AT_WRITE_REG(hw, REG_TXQ_CTRL, txq_ctrl_data);
  957. }
  958. static void atl1c_configure_rx(struct atl1c_adapter *adapter)
  959. {
  960. struct atl1c_hw *hw = &adapter->hw;
  961. u32 rxq_ctrl_data;
  962. rxq_ctrl_data = (hw->rfd_burst & RXQ_RFD_BURST_NUM_MASK) <<
  963. RXQ_RFD_BURST_NUM_SHIFT;
  964. if (hw->ctrl_flags & ATL1C_RX_IPV6_CHKSUM)
  965. rxq_ctrl_data |= IPV6_CHKSUM_CTRL_EN;
  966. /* aspm for gigabit */
  967. if (hw->nic_type != athr_l1d_2 && (hw->device_id & 1) != 0)
  968. rxq_ctrl_data = FIELD_SETX(rxq_ctrl_data, ASPM_THRUPUT_LIMIT,
  969. ASPM_THRUPUT_LIMIT_100M);
  970. AT_WRITE_REG(hw, REG_RXQ_CTRL, rxq_ctrl_data);
  971. }
  972. static void atl1c_configure_dma(struct atl1c_adapter *adapter)
  973. {
  974. struct atl1c_hw *hw = &adapter->hw;
  975. u32 dma_ctrl_data;
  976. dma_ctrl_data = FIELDX(DMA_CTRL_RORDER_MODE, DMA_CTRL_RORDER_MODE_OUT) |
  977. DMA_CTRL_RREQ_PRI_DATA |
  978. FIELDX(DMA_CTRL_RREQ_BLEN, hw->dmar_block) |
  979. FIELDX(DMA_CTRL_WDLY_CNT, DMA_CTRL_WDLY_CNT_DEF) |
  980. FIELDX(DMA_CTRL_RDLY_CNT, DMA_CTRL_RDLY_CNT_DEF);
  981. AT_WRITE_REG(hw, REG_DMA_CTRL, dma_ctrl_data);
  982. }
  983. /*
  984. * Stop the mac, transmit and receive units
  985. * hw - Struct containing variables accessed by shared code
  986. * return : 0 or idle status (if error)
  987. */
  988. static int atl1c_stop_mac(struct atl1c_hw *hw)
  989. {
  990. u32 data;
  991. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  992. data &= ~RXQ_CTRL_EN;
  993. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  994. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  995. data &= ~TXQ_CTRL_EN;
  996. AT_WRITE_REG(hw, REG_TXQ_CTRL, data);
  997. atl1c_wait_until_idle(hw, IDLE_STATUS_RXQ_BUSY | IDLE_STATUS_TXQ_BUSY);
  998. AT_READ_REG(hw, REG_MAC_CTRL, &data);
  999. data &= ~(MAC_CTRL_TX_EN | MAC_CTRL_RX_EN);
  1000. AT_WRITE_REG(hw, REG_MAC_CTRL, data);
  1001. return (int)atl1c_wait_until_idle(hw,
  1002. IDLE_STATUS_TXMAC_BUSY | IDLE_STATUS_RXMAC_BUSY);
  1003. }
  1004. static void atl1c_enable_rx_ctrl(struct atl1c_hw *hw)
  1005. {
  1006. u32 data;
  1007. AT_READ_REG(hw, REG_RXQ_CTRL, &data);
  1008. data |= RXQ_CTRL_EN;
  1009. AT_WRITE_REG(hw, REG_RXQ_CTRL, data);
  1010. }
  1011. static void atl1c_enable_tx_ctrl(struct atl1c_hw *hw)
  1012. {
  1013. u32 data;
  1014. AT_READ_REG(hw, REG_TXQ_CTRL, &data);
  1015. data |= TXQ_CTRL_EN;
  1016. AT_WRITE_REG(hw, REG_TXQ_CTRL, data);
  1017. }
  1018. /*
  1019. * Reset the transmit and receive units; mask and clear all interrupts.
  1020. * hw - Struct containing variables accessed by shared code
  1021. * return : 0 or idle status (if error)
  1022. */
  1023. static int atl1c_reset_mac(struct atl1c_hw *hw)
  1024. {
  1025. struct atl1c_adapter *adapter = (struct atl1c_adapter *)hw->adapter;
  1026. struct pci_dev *pdev = adapter->pdev;
  1027. u32 master_ctrl_data = 0;
  1028. AT_WRITE_REG(hw, REG_IMR, 0);
  1029. AT_WRITE_REG(hw, REG_ISR, ISR_DIS_INT);
  1030. atl1c_stop_mac(hw);
  1031. /*
  1032. * Issue Soft Reset to the MAC. This will reset the chip's
  1033. * transmit, receive, DMA. It will not effect
  1034. * the current PCI configuration. The global reset bit is self-
  1035. * clearing, and should clear within a microsecond.
  1036. */
  1037. AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl_data);
  1038. master_ctrl_data |= MASTER_CTRL_OOB_DIS;
  1039. AT_WRITE_REGW(hw, REG_MASTER_CTRL, ((master_ctrl_data | MASTER_CTRL_SOFT_RST)
  1040. & 0xFFFF));
  1041. AT_WRITE_FLUSH(hw);
  1042. msleep(10);
  1043. /* Wait at least 10ms for All module to be Idle */
  1044. if (atl1c_wait_until_idle(hw, IDLE_STATUS_MASK)) {
  1045. dev_err(&pdev->dev,
  1046. "MAC state machine can't be idle since"
  1047. " disabled for 10ms second\n");
  1048. return -1;
  1049. }
  1050. return 0;
  1051. }
  1052. static void atl1c_disable_l0s_l1(struct atl1c_hw *hw)
  1053. {
  1054. u32 pm_ctrl_data;
  1055. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1056. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1057. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1058. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1059. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1060. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1061. pm_ctrl_data &= ~PM_CTRL_MAC_ASPM_CHK;
  1062. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1063. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1064. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1065. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1066. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1067. }
  1068. /*
  1069. * Set ASPM state.
  1070. * Enable/disable L0s/L1 depend on link state.
  1071. */
  1072. static void atl1c_set_aspm(struct atl1c_hw *hw, bool linkup)
  1073. {
  1074. u32 pm_ctrl_data;
  1075. u32 link_ctrl_data;
  1076. u32 link_l1_timer = 0xF;
  1077. AT_READ_REG(hw, REG_PM_CTRL, &pm_ctrl_data);
  1078. AT_READ_REG(hw, REG_LINK_CTRL, &link_ctrl_data);
  1079. pm_ctrl_data &= ~PM_CTRL_SERDES_PD_EX_L1;
  1080. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1081. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1082. pm_ctrl_data &= ~(PM_CTRL_LCKDET_TIMER_MASK <<
  1083. PM_CTRL_LCKDET_TIMER_SHIFT);
  1084. pm_ctrl_data |= AT_LCKDET_TIMER << PM_CTRL_LCKDET_TIMER_SHIFT;
  1085. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d ||
  1086. hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) {
  1087. link_ctrl_data &= ~LINK_CTRL_EXT_SYNC;
  1088. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE)) {
  1089. if (hw->nic_type == athr_l2c_b && hw->revision_id == L2CB_V10)
  1090. link_ctrl_data |= LINK_CTRL_EXT_SYNC;
  1091. }
  1092. AT_WRITE_REG(hw, REG_LINK_CTRL, link_ctrl_data);
  1093. pm_ctrl_data |= PM_CTRL_RCVR_WT_TIMER;
  1094. pm_ctrl_data &= ~(PM_CTRL_PM_REQ_TIMER_MASK <<
  1095. PM_CTRL_PM_REQ_TIMER_SHIFT);
  1096. pm_ctrl_data |= AT_ASPM_L1_TIMER <<
  1097. PM_CTRL_PM_REQ_TIMER_SHIFT;
  1098. pm_ctrl_data &= ~PM_CTRL_SA_DLY_EN;
  1099. pm_ctrl_data &= ~PM_CTRL_HOTRST;
  1100. pm_ctrl_data |= 1 << PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1101. pm_ctrl_data |= PM_CTRL_SERDES_PD_EX_L1;
  1102. }
  1103. pm_ctrl_data |= PM_CTRL_MAC_ASPM_CHK;
  1104. if (linkup) {
  1105. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1106. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1107. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1108. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1109. if (hw->ctrl_flags & ATL1C_ASPM_L0S_SUPPORT)
  1110. pm_ctrl_data |= PM_CTRL_ASPM_L0S_EN;
  1111. if (hw->nic_type == athr_l2c_b || hw->nic_type == athr_l1d ||
  1112. hw->nic_type == athr_l2c_b2 || hw->nic_type == athr_l1d_2) {
  1113. if (hw->nic_type == athr_l2c_b)
  1114. if (!(hw->ctrl_flags & ATL1C_APS_MODE_ENABLE))
  1115. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1116. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1117. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1118. pm_ctrl_data &= ~PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1119. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1120. if (hw->adapter->link_speed == SPEED_100 ||
  1121. hw->adapter->link_speed == SPEED_1000) {
  1122. pm_ctrl_data &= ~(PM_CTRL_L1_ENTRY_TIMER_MASK <<
  1123. PM_CTRL_L1_ENTRY_TIMER_SHIFT);
  1124. if (hw->nic_type == athr_l2c_b)
  1125. link_l1_timer = 7;
  1126. else if (hw->nic_type == athr_l2c_b2 ||
  1127. hw->nic_type == athr_l1d_2)
  1128. link_l1_timer = 4;
  1129. pm_ctrl_data |= link_l1_timer <<
  1130. PM_CTRL_L1_ENTRY_TIMER_SHIFT;
  1131. }
  1132. } else {
  1133. pm_ctrl_data |= PM_CTRL_SERDES_L1_EN;
  1134. pm_ctrl_data |= PM_CTRL_SERDES_PLL_L1_EN;
  1135. pm_ctrl_data |= PM_CTRL_SERDES_BUDS_RX_L1_EN;
  1136. pm_ctrl_data &= ~PM_CTRL_CLK_SWH_L1;
  1137. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1138. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1139. }
  1140. } else {
  1141. pm_ctrl_data &= ~PM_CTRL_SERDES_L1_EN;
  1142. pm_ctrl_data &= ~PM_CTRL_ASPM_L0S_EN;
  1143. pm_ctrl_data &= ~PM_CTRL_SERDES_PLL_L1_EN;
  1144. pm_ctrl_data |= PM_CTRL_CLK_SWH_L1;
  1145. if (hw->ctrl_flags & ATL1C_ASPM_L1_SUPPORT)
  1146. pm_ctrl_data |= PM_CTRL_ASPM_L1_EN;
  1147. else
  1148. pm_ctrl_data &= ~PM_CTRL_ASPM_L1_EN;
  1149. }
  1150. AT_WRITE_REG(hw, REG_PM_CTRL, pm_ctrl_data);
  1151. return;
  1152. }
  1153. static void atl1c_setup_mac_ctrl(struct atl1c_adapter *adapter)
  1154. {
  1155. struct atl1c_hw *hw = &adapter->hw;
  1156. struct net_device *netdev = adapter->netdev;
  1157. u32 mac_ctrl_data;
  1158. mac_ctrl_data = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1159. mac_ctrl_data |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1160. if (adapter->link_duplex == FULL_DUPLEX) {
  1161. hw->mac_duplex = true;
  1162. mac_ctrl_data |= MAC_CTRL_DUPLX;
  1163. }
  1164. if (adapter->link_speed == SPEED_1000)
  1165. hw->mac_speed = atl1c_mac_speed_1000;
  1166. else
  1167. hw->mac_speed = atl1c_mac_speed_10_100;
  1168. mac_ctrl_data |= (hw->mac_speed & MAC_CTRL_SPEED_MASK) <<
  1169. MAC_CTRL_SPEED_SHIFT;
  1170. mac_ctrl_data |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1171. mac_ctrl_data |= ((hw->preamble_len & MAC_CTRL_PRMLEN_MASK) <<
  1172. MAC_CTRL_PRMLEN_SHIFT);
  1173. __atl1c_vlan_mode(netdev->features, &mac_ctrl_data);
  1174. mac_ctrl_data |= MAC_CTRL_BC_EN;
  1175. if (netdev->flags & IFF_PROMISC)
  1176. mac_ctrl_data |= MAC_CTRL_PROMIS_EN;
  1177. if (netdev->flags & IFF_ALLMULTI)
  1178. mac_ctrl_data |= MAC_CTRL_MC_ALL_EN;
  1179. mac_ctrl_data |= MAC_CTRL_SINGLE_PAUSE_EN;
  1180. if (hw->nic_type == athr_l1d || hw->nic_type == athr_l2c_b2 ||
  1181. hw->nic_type == athr_l1d_2) {
  1182. mac_ctrl_data |= MAC_CTRL_SPEED_MODE_SW;
  1183. mac_ctrl_data |= MAC_CTRL_HASH_ALG_CRC32;
  1184. }
  1185. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  1186. }
  1187. /*
  1188. * atl1c_configure - Configure Transmit&Receive Unit after Reset
  1189. * @adapter: board private structure
  1190. *
  1191. * Configure the Tx /Rx unit of the MAC after a reset.
  1192. */
  1193. static int atl1c_configure(struct atl1c_adapter *adapter)
  1194. {
  1195. struct atl1c_hw *hw = &adapter->hw;
  1196. u32 master_ctrl_data = 0;
  1197. u32 intr_modrt_data;
  1198. u32 data;
  1199. /* clear interrupt status */
  1200. AT_WRITE_REG(hw, REG_ISR, 0xFFFFFFFF);
  1201. /* Clear any WOL status */
  1202. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  1203. /* set Interrupt Clear Timer
  1204. * HW will enable self to assert interrupt event to system after
  1205. * waiting x-time for software to notify it accept interrupt.
  1206. */
  1207. data = CLK_GATING_EN_ALL;
  1208. if (hw->ctrl_flags & ATL1C_CLK_GATING_EN) {
  1209. if (hw->nic_type == athr_l2c_b)
  1210. data &= ~CLK_GATING_RXMAC_EN;
  1211. } else
  1212. data = 0;
  1213. AT_WRITE_REG(hw, REG_CLK_GATING_CTRL, data);
  1214. AT_WRITE_REG(hw, REG_INT_RETRIG_TIMER,
  1215. hw->ict & INT_RETRIG_TIMER_MASK);
  1216. atl1c_configure_des_ring(adapter);
  1217. if (hw->ctrl_flags & ATL1C_INTR_MODRT_ENABLE) {
  1218. intr_modrt_data = (hw->tx_imt & IRQ_MODRT_TIMER_MASK) <<
  1219. IRQ_MODRT_TX_TIMER_SHIFT;
  1220. intr_modrt_data |= (hw->rx_imt & IRQ_MODRT_TIMER_MASK) <<
  1221. IRQ_MODRT_RX_TIMER_SHIFT;
  1222. AT_WRITE_REG(hw, REG_IRQ_MODRT_TIMER_INIT, intr_modrt_data);
  1223. master_ctrl_data |=
  1224. MASTER_CTRL_TX_ITIMER_EN | MASTER_CTRL_RX_ITIMER_EN;
  1225. }
  1226. if (hw->ctrl_flags & ATL1C_INTR_CLEAR_ON_READ)
  1227. master_ctrl_data |= MASTER_CTRL_INT_RDCLR;
  1228. master_ctrl_data |= MASTER_CTRL_SA_TIMER_EN;
  1229. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  1230. AT_WRITE_REG(hw, REG_SMB_STAT_TIMER,
  1231. hw->smb_timer & SMB_STAT_TIMER_MASK);
  1232. /* set MTU */
  1233. AT_WRITE_REG(hw, REG_MTU, hw->max_frame_size + ETH_HLEN +
  1234. VLAN_HLEN + ETH_FCS_LEN);
  1235. atl1c_configure_tx(adapter);
  1236. atl1c_configure_rx(adapter);
  1237. atl1c_configure_dma(adapter);
  1238. return 0;
  1239. }
  1240. static void atl1c_update_hw_stats(struct atl1c_adapter *adapter)
  1241. {
  1242. u16 hw_reg_addr = 0;
  1243. unsigned long *stats_item = NULL;
  1244. u32 data;
  1245. /* update rx status */
  1246. hw_reg_addr = REG_MAC_RX_STATUS_BIN;
  1247. stats_item = &adapter->hw_stats.rx_ok;
  1248. while (hw_reg_addr <= REG_MAC_RX_STATUS_END) {
  1249. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1250. *stats_item += data;
  1251. stats_item++;
  1252. hw_reg_addr += 4;
  1253. }
  1254. /* update tx status */
  1255. hw_reg_addr = REG_MAC_TX_STATUS_BIN;
  1256. stats_item = &adapter->hw_stats.tx_ok;
  1257. while (hw_reg_addr <= REG_MAC_TX_STATUS_END) {
  1258. AT_READ_REG(&adapter->hw, hw_reg_addr, &data);
  1259. *stats_item += data;
  1260. stats_item++;
  1261. hw_reg_addr += 4;
  1262. }
  1263. }
  1264. /*
  1265. * atl1c_get_stats - Get System Network Statistics
  1266. * @netdev: network interface device structure
  1267. *
  1268. * Returns the address of the device statistics structure.
  1269. * The statistics are actually updated from the timer callback.
  1270. */
  1271. static struct net_device_stats *atl1c_get_stats(struct net_device *netdev)
  1272. {
  1273. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1274. struct atl1c_hw_stats *hw_stats = &adapter->hw_stats;
  1275. struct net_device_stats *net_stats = &netdev->stats;
  1276. atl1c_update_hw_stats(adapter);
  1277. net_stats->rx_packets = hw_stats->rx_ok;
  1278. net_stats->tx_packets = hw_stats->tx_ok;
  1279. net_stats->rx_bytes = hw_stats->rx_byte_cnt;
  1280. net_stats->tx_bytes = hw_stats->tx_byte_cnt;
  1281. net_stats->multicast = hw_stats->rx_mcast;
  1282. net_stats->collisions = hw_stats->tx_1_col +
  1283. hw_stats->tx_2_col * 2 +
  1284. hw_stats->tx_late_col + hw_stats->tx_abort_col;
  1285. net_stats->rx_errors = hw_stats->rx_frag + hw_stats->rx_fcs_err +
  1286. hw_stats->rx_len_err + hw_stats->rx_sz_ov +
  1287. hw_stats->rx_rrd_ov + hw_stats->rx_align_err;
  1288. net_stats->rx_fifo_errors = hw_stats->rx_rxf_ov;
  1289. net_stats->rx_length_errors = hw_stats->rx_len_err;
  1290. net_stats->rx_crc_errors = hw_stats->rx_fcs_err;
  1291. net_stats->rx_frame_errors = hw_stats->rx_align_err;
  1292. net_stats->rx_over_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1293. net_stats->rx_missed_errors = hw_stats->rx_rrd_ov + hw_stats->rx_rxf_ov;
  1294. net_stats->tx_errors = hw_stats->tx_late_col + hw_stats->tx_abort_col +
  1295. hw_stats->tx_underrun + hw_stats->tx_trunc;
  1296. net_stats->tx_fifo_errors = hw_stats->tx_underrun;
  1297. net_stats->tx_aborted_errors = hw_stats->tx_abort_col;
  1298. net_stats->tx_window_errors = hw_stats->tx_late_col;
  1299. return net_stats;
  1300. }
  1301. static inline void atl1c_clear_phy_int(struct atl1c_adapter *adapter)
  1302. {
  1303. u16 phy_data;
  1304. spin_lock(&adapter->mdio_lock);
  1305. atl1c_read_phy_reg(&adapter->hw, MII_ISR, &phy_data);
  1306. spin_unlock(&adapter->mdio_lock);
  1307. }
  1308. static bool atl1c_clean_tx_irq(struct atl1c_adapter *adapter,
  1309. enum atl1c_trans_queue type)
  1310. {
  1311. struct atl1c_tpd_ring *tpd_ring = (struct atl1c_tpd_ring *)
  1312. &adapter->tpd_ring[type];
  1313. struct atl1c_buffer *buffer_info;
  1314. struct pci_dev *pdev = adapter->pdev;
  1315. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1316. u16 hw_next_to_clean;
  1317. u16 reg;
  1318. reg = type == atl1c_trans_high ? REG_TPD_PRI1_CIDX : REG_TPD_PRI0_CIDX;
  1319. AT_READ_REGW(&adapter->hw, reg, &hw_next_to_clean);
  1320. while (next_to_clean != hw_next_to_clean) {
  1321. buffer_info = &tpd_ring->buffer_info[next_to_clean];
  1322. atl1c_clean_buffer(pdev, buffer_info, 1);
  1323. if (++next_to_clean == tpd_ring->count)
  1324. next_to_clean = 0;
  1325. atomic_set(&tpd_ring->next_to_clean, next_to_clean);
  1326. }
  1327. if (netif_queue_stopped(adapter->netdev) &&
  1328. netif_carrier_ok(adapter->netdev)) {
  1329. netif_wake_queue(adapter->netdev);
  1330. }
  1331. return true;
  1332. }
  1333. /*
  1334. * atl1c_intr - Interrupt Handler
  1335. * @irq: interrupt number
  1336. * @data: pointer to a network interface device structure
  1337. * @pt_regs: CPU registers structure
  1338. */
  1339. static irqreturn_t atl1c_intr(int irq, void *data)
  1340. {
  1341. struct net_device *netdev = data;
  1342. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1343. struct pci_dev *pdev = adapter->pdev;
  1344. struct atl1c_hw *hw = &adapter->hw;
  1345. int max_ints = AT_MAX_INT_WORK;
  1346. int handled = IRQ_NONE;
  1347. u32 status;
  1348. u32 reg_data;
  1349. do {
  1350. AT_READ_REG(hw, REG_ISR, &reg_data);
  1351. status = reg_data & hw->intr_mask;
  1352. if (status == 0 || (status & ISR_DIS_INT) != 0) {
  1353. if (max_ints != AT_MAX_INT_WORK)
  1354. handled = IRQ_HANDLED;
  1355. break;
  1356. }
  1357. /* link event */
  1358. if (status & ISR_GPHY)
  1359. atl1c_clear_phy_int(adapter);
  1360. /* Ack ISR */
  1361. AT_WRITE_REG(hw, REG_ISR, status | ISR_DIS_INT);
  1362. if (status & ISR_RX_PKT) {
  1363. if (likely(napi_schedule_prep(&adapter->napi))) {
  1364. hw->intr_mask &= ~ISR_RX_PKT;
  1365. AT_WRITE_REG(hw, REG_IMR, hw->intr_mask);
  1366. __napi_schedule(&adapter->napi);
  1367. }
  1368. }
  1369. if (status & ISR_TX_PKT)
  1370. atl1c_clean_tx_irq(adapter, atl1c_trans_normal);
  1371. handled = IRQ_HANDLED;
  1372. /* check if PCIE PHY Link down */
  1373. if (status & ISR_ERROR) {
  1374. if (netif_msg_hw(adapter))
  1375. dev_err(&pdev->dev,
  1376. "atl1c hardware error (status = 0x%x)\n",
  1377. status & ISR_ERROR);
  1378. /* reset MAC */
  1379. set_bit(ATL1C_WORK_EVENT_RESET, &adapter->work_event);
  1380. schedule_work(&adapter->common_task);
  1381. return IRQ_HANDLED;
  1382. }
  1383. if (status & ISR_OVER)
  1384. if (netif_msg_intr(adapter))
  1385. dev_warn(&pdev->dev,
  1386. "TX/RX overflow (status = 0x%x)\n",
  1387. status & ISR_OVER);
  1388. /* link event */
  1389. if (status & (ISR_GPHY | ISR_MANUAL)) {
  1390. netdev->stats.tx_carrier_errors++;
  1391. atl1c_link_chg_event(adapter);
  1392. break;
  1393. }
  1394. } while (--max_ints > 0);
  1395. /* re-enable Interrupt*/
  1396. AT_WRITE_REG(&adapter->hw, REG_ISR, 0);
  1397. return handled;
  1398. }
  1399. static inline void atl1c_rx_checksum(struct atl1c_adapter *adapter,
  1400. struct sk_buff *skb, struct atl1c_recv_ret_status *prrs)
  1401. {
  1402. /*
  1403. * The pid field in RRS in not correct sometimes, so we
  1404. * cannot figure out if the packet is fragmented or not,
  1405. * so we tell the KERNEL CHECKSUM_NONE
  1406. */
  1407. skb_checksum_none_assert(skb);
  1408. }
  1409. static int atl1c_alloc_rx_buffer(struct atl1c_adapter *adapter)
  1410. {
  1411. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1412. struct pci_dev *pdev = adapter->pdev;
  1413. struct atl1c_buffer *buffer_info, *next_info;
  1414. struct sk_buff *skb;
  1415. void *vir_addr = NULL;
  1416. u16 num_alloc = 0;
  1417. u16 rfd_next_to_use, next_next;
  1418. struct atl1c_rx_free_desc *rfd_desc;
  1419. next_next = rfd_next_to_use = rfd_ring->next_to_use;
  1420. if (++next_next == rfd_ring->count)
  1421. next_next = 0;
  1422. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1423. next_info = &rfd_ring->buffer_info[next_next];
  1424. while (next_info->flags & ATL1C_BUFFER_FREE) {
  1425. rfd_desc = ATL1C_RFD_DESC(rfd_ring, rfd_next_to_use);
  1426. skb = netdev_alloc_skb(adapter->netdev, adapter->rx_buffer_len);
  1427. if (unlikely(!skb)) {
  1428. if (netif_msg_rx_err(adapter))
  1429. dev_warn(&pdev->dev, "alloc rx buffer failed\n");
  1430. break;
  1431. }
  1432. /*
  1433. * Make buffer alignment 2 beyond a 16 byte boundary
  1434. * this will result in a 16 byte aligned IP header after
  1435. * the 14 byte MAC header is removed
  1436. */
  1437. vir_addr = skb->data;
  1438. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1439. buffer_info->skb = skb;
  1440. buffer_info->length = adapter->rx_buffer_len;
  1441. buffer_info->dma = pci_map_single(pdev, vir_addr,
  1442. buffer_info->length,
  1443. PCI_DMA_FROMDEVICE);
  1444. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1445. ATL1C_PCIMAP_FROMDEVICE);
  1446. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1447. rfd_next_to_use = next_next;
  1448. if (++next_next == rfd_ring->count)
  1449. next_next = 0;
  1450. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1451. next_info = &rfd_ring->buffer_info[next_next];
  1452. num_alloc++;
  1453. }
  1454. if (num_alloc) {
  1455. /* TODO: update mailbox here */
  1456. wmb();
  1457. rfd_ring->next_to_use = rfd_next_to_use;
  1458. AT_WRITE_REG(&adapter->hw, REG_MB_RFD0_PROD_IDX,
  1459. rfd_ring->next_to_use & MB_RFDX_PROD_IDX_MASK);
  1460. }
  1461. return num_alloc;
  1462. }
  1463. static void atl1c_clean_rrd(struct atl1c_rrd_ring *rrd_ring,
  1464. struct atl1c_recv_ret_status *rrs, u16 num)
  1465. {
  1466. u16 i;
  1467. /* the relationship between rrd and rfd is one map one */
  1468. for (i = 0; i < num; i++, rrs = ATL1C_RRD_DESC(rrd_ring,
  1469. rrd_ring->next_to_clean)) {
  1470. rrs->word3 &= ~RRS_RXD_UPDATED;
  1471. if (++rrd_ring->next_to_clean == rrd_ring->count)
  1472. rrd_ring->next_to_clean = 0;
  1473. }
  1474. }
  1475. static void atl1c_clean_rfd(struct atl1c_rfd_ring *rfd_ring,
  1476. struct atl1c_recv_ret_status *rrs, u16 num)
  1477. {
  1478. u16 i;
  1479. u16 rfd_index;
  1480. struct atl1c_buffer *buffer_info = rfd_ring->buffer_info;
  1481. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1482. RRS_RX_RFD_INDEX_MASK;
  1483. for (i = 0; i < num; i++) {
  1484. buffer_info[rfd_index].skb = NULL;
  1485. ATL1C_SET_BUFFER_STATE(&buffer_info[rfd_index],
  1486. ATL1C_BUFFER_FREE);
  1487. if (++rfd_index == rfd_ring->count)
  1488. rfd_index = 0;
  1489. }
  1490. rfd_ring->next_to_clean = rfd_index;
  1491. }
  1492. static void atl1c_clean_rx_irq(struct atl1c_adapter *adapter,
  1493. int *work_done, int work_to_do)
  1494. {
  1495. u16 rfd_num, rfd_index;
  1496. u16 count = 0;
  1497. u16 length;
  1498. struct pci_dev *pdev = adapter->pdev;
  1499. struct net_device *netdev = adapter->netdev;
  1500. struct atl1c_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1501. struct atl1c_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1502. struct sk_buff *skb;
  1503. struct atl1c_recv_ret_status *rrs;
  1504. struct atl1c_buffer *buffer_info;
  1505. while (1) {
  1506. if (*work_done >= work_to_do)
  1507. break;
  1508. rrs = ATL1C_RRD_DESC(rrd_ring, rrd_ring->next_to_clean);
  1509. if (likely(RRS_RXD_IS_VALID(rrs->word3))) {
  1510. rfd_num = (rrs->word0 >> RRS_RX_RFD_CNT_SHIFT) &
  1511. RRS_RX_RFD_CNT_MASK;
  1512. if (unlikely(rfd_num != 1))
  1513. /* TODO support mul rfd*/
  1514. if (netif_msg_rx_err(adapter))
  1515. dev_warn(&pdev->dev,
  1516. "Multi rfd not support yet!\n");
  1517. goto rrs_checked;
  1518. } else {
  1519. break;
  1520. }
  1521. rrs_checked:
  1522. atl1c_clean_rrd(rrd_ring, rrs, rfd_num);
  1523. if (rrs->word3 & (RRS_RX_ERR_SUM | RRS_802_3_LEN_ERR)) {
  1524. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1525. if (netif_msg_rx_err(adapter))
  1526. dev_warn(&pdev->dev,
  1527. "wrong packet! rrs word3 is %x\n",
  1528. rrs->word3);
  1529. continue;
  1530. }
  1531. length = le16_to_cpu((rrs->word3 >> RRS_PKT_SIZE_SHIFT) &
  1532. RRS_PKT_SIZE_MASK);
  1533. /* Good Receive */
  1534. if (likely(rfd_num == 1)) {
  1535. rfd_index = (rrs->word0 >> RRS_RX_RFD_INDEX_SHIFT) &
  1536. RRS_RX_RFD_INDEX_MASK;
  1537. buffer_info = &rfd_ring->buffer_info[rfd_index];
  1538. pci_unmap_single(pdev, buffer_info->dma,
  1539. buffer_info->length, PCI_DMA_FROMDEVICE);
  1540. skb = buffer_info->skb;
  1541. } else {
  1542. /* TODO */
  1543. if (netif_msg_rx_err(adapter))
  1544. dev_warn(&pdev->dev,
  1545. "Multi rfd not support yet!\n");
  1546. break;
  1547. }
  1548. atl1c_clean_rfd(rfd_ring, rrs, rfd_num);
  1549. skb_put(skb, length - ETH_FCS_LEN);
  1550. skb->protocol = eth_type_trans(skb, netdev);
  1551. atl1c_rx_checksum(adapter, skb, rrs);
  1552. if (rrs->word3 & RRS_VLAN_INS) {
  1553. u16 vlan;
  1554. AT_TAG_TO_VLAN(rrs->vlan_tag, vlan);
  1555. vlan = le16_to_cpu(vlan);
  1556. __vlan_hwaccel_put_tag(skb, vlan);
  1557. }
  1558. netif_receive_skb(skb);
  1559. (*work_done)++;
  1560. count++;
  1561. }
  1562. if (count)
  1563. atl1c_alloc_rx_buffer(adapter);
  1564. }
  1565. /*
  1566. * atl1c_clean - NAPI Rx polling callback
  1567. * @adapter: board private structure
  1568. */
  1569. static int atl1c_clean(struct napi_struct *napi, int budget)
  1570. {
  1571. struct atl1c_adapter *adapter =
  1572. container_of(napi, struct atl1c_adapter, napi);
  1573. int work_done = 0;
  1574. /* Keep link state information with original netdev */
  1575. if (!netif_carrier_ok(adapter->netdev))
  1576. goto quit_polling;
  1577. /* just enable one RXQ */
  1578. atl1c_clean_rx_irq(adapter, &work_done, budget);
  1579. if (work_done < budget) {
  1580. quit_polling:
  1581. napi_complete(napi);
  1582. adapter->hw.intr_mask |= ISR_RX_PKT;
  1583. AT_WRITE_REG(&adapter->hw, REG_IMR, adapter->hw.intr_mask);
  1584. }
  1585. return work_done;
  1586. }
  1587. #ifdef CONFIG_NET_POLL_CONTROLLER
  1588. /*
  1589. * Polling 'interrupt' - used by things like netconsole to send skbs
  1590. * without having to re-enable interrupts. It's not called while
  1591. * the interrupt routine is executing.
  1592. */
  1593. static void atl1c_netpoll(struct net_device *netdev)
  1594. {
  1595. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1596. disable_irq(adapter->pdev->irq);
  1597. atl1c_intr(adapter->pdev->irq, netdev);
  1598. enable_irq(adapter->pdev->irq);
  1599. }
  1600. #endif
  1601. static inline u16 atl1c_tpd_avail(struct atl1c_adapter *adapter, enum atl1c_trans_queue type)
  1602. {
  1603. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1604. u16 next_to_use = 0;
  1605. u16 next_to_clean = 0;
  1606. next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1607. next_to_use = tpd_ring->next_to_use;
  1608. return (u16)(next_to_clean > next_to_use) ?
  1609. (next_to_clean - next_to_use - 1) :
  1610. (tpd_ring->count + next_to_clean - next_to_use - 1);
  1611. }
  1612. /*
  1613. * get next usable tpd
  1614. * Note: should call atl1c_tdp_avail to make sure
  1615. * there is enough tpd to use
  1616. */
  1617. static struct atl1c_tpd_desc *atl1c_get_tpd(struct atl1c_adapter *adapter,
  1618. enum atl1c_trans_queue type)
  1619. {
  1620. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1621. struct atl1c_tpd_desc *tpd_desc;
  1622. u16 next_to_use = 0;
  1623. next_to_use = tpd_ring->next_to_use;
  1624. if (++tpd_ring->next_to_use == tpd_ring->count)
  1625. tpd_ring->next_to_use = 0;
  1626. tpd_desc = ATL1C_TPD_DESC(tpd_ring, next_to_use);
  1627. memset(tpd_desc, 0, sizeof(struct atl1c_tpd_desc));
  1628. return tpd_desc;
  1629. }
  1630. static struct atl1c_buffer *
  1631. atl1c_get_tx_buffer(struct atl1c_adapter *adapter, struct atl1c_tpd_desc *tpd)
  1632. {
  1633. struct atl1c_tpd_ring *tpd_ring = adapter->tpd_ring;
  1634. return &tpd_ring->buffer_info[tpd -
  1635. (struct atl1c_tpd_desc *)tpd_ring->desc];
  1636. }
  1637. /* Calculate the transmit packet descript needed*/
  1638. static u16 atl1c_cal_tpd_req(const struct sk_buff *skb)
  1639. {
  1640. u16 tpd_req;
  1641. u16 proto_hdr_len = 0;
  1642. tpd_req = skb_shinfo(skb)->nr_frags + 1;
  1643. if (skb_is_gso(skb)) {
  1644. proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1645. if (proto_hdr_len < skb_headlen(skb))
  1646. tpd_req++;
  1647. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  1648. tpd_req++;
  1649. }
  1650. return tpd_req;
  1651. }
  1652. static int atl1c_tso_csum(struct atl1c_adapter *adapter,
  1653. struct sk_buff *skb,
  1654. struct atl1c_tpd_desc **tpd,
  1655. enum atl1c_trans_queue type)
  1656. {
  1657. struct pci_dev *pdev = adapter->pdev;
  1658. u8 hdr_len;
  1659. u32 real_len;
  1660. unsigned short offload_type;
  1661. int err;
  1662. if (skb_is_gso(skb)) {
  1663. if (skb_header_cloned(skb)) {
  1664. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1665. if (unlikely(err))
  1666. return -1;
  1667. }
  1668. offload_type = skb_shinfo(skb)->gso_type;
  1669. if (offload_type & SKB_GSO_TCPV4) {
  1670. real_len = (((unsigned char *)ip_hdr(skb) - skb->data)
  1671. + ntohs(ip_hdr(skb)->tot_len));
  1672. if (real_len < skb->len)
  1673. pskb_trim(skb, real_len);
  1674. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1675. if (unlikely(skb->len == hdr_len)) {
  1676. /* only xsum need */
  1677. if (netif_msg_tx_queued(adapter))
  1678. dev_warn(&pdev->dev,
  1679. "IPV4 tso with zero data??\n");
  1680. goto check_sum;
  1681. } else {
  1682. ip_hdr(skb)->check = 0;
  1683. tcp_hdr(skb)->check = ~csum_tcpudp_magic(
  1684. ip_hdr(skb)->saddr,
  1685. ip_hdr(skb)->daddr,
  1686. 0, IPPROTO_TCP, 0);
  1687. (*tpd)->word1 |= 1 << TPD_IPV4_PACKET_SHIFT;
  1688. }
  1689. }
  1690. if (offload_type & SKB_GSO_TCPV6) {
  1691. struct atl1c_tpd_ext_desc *etpd =
  1692. *(struct atl1c_tpd_ext_desc **)(tpd);
  1693. memset(etpd, 0, sizeof(struct atl1c_tpd_ext_desc));
  1694. *tpd = atl1c_get_tpd(adapter, type);
  1695. ipv6_hdr(skb)->payload_len = 0;
  1696. /* check payload == 0 byte ? */
  1697. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1698. if (unlikely(skb->len == hdr_len)) {
  1699. /* only xsum need */
  1700. if (netif_msg_tx_queued(adapter))
  1701. dev_warn(&pdev->dev,
  1702. "IPV6 tso with zero data??\n");
  1703. goto check_sum;
  1704. } else
  1705. tcp_hdr(skb)->check = ~csum_ipv6_magic(
  1706. &ipv6_hdr(skb)->saddr,
  1707. &ipv6_hdr(skb)->daddr,
  1708. 0, IPPROTO_TCP, 0);
  1709. etpd->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1710. etpd->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1711. etpd->pkt_len = cpu_to_le32(skb->len);
  1712. (*tpd)->word1 |= 1 << TPD_LSO_VER_SHIFT;
  1713. }
  1714. (*tpd)->word1 |= 1 << TPD_LSO_EN_SHIFT;
  1715. (*tpd)->word1 |= (skb_transport_offset(skb) & TPD_TCPHDR_OFFSET_MASK) <<
  1716. TPD_TCPHDR_OFFSET_SHIFT;
  1717. (*tpd)->word1 |= (skb_shinfo(skb)->gso_size & TPD_MSS_MASK) <<
  1718. TPD_MSS_SHIFT;
  1719. return 0;
  1720. }
  1721. check_sum:
  1722. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1723. u8 css, cso;
  1724. cso = skb_checksum_start_offset(skb);
  1725. if (unlikely(cso & 0x1)) {
  1726. if (netif_msg_tx_err(adapter))
  1727. dev_err(&adapter->pdev->dev,
  1728. "payload offset should not an event number\n");
  1729. return -1;
  1730. } else {
  1731. css = cso + skb->csum_offset;
  1732. (*tpd)->word1 |= ((cso >> 1) & TPD_PLOADOFFSET_MASK) <<
  1733. TPD_PLOADOFFSET_SHIFT;
  1734. (*tpd)->word1 |= ((css >> 1) & TPD_CCSUM_OFFSET_MASK) <<
  1735. TPD_CCSUM_OFFSET_SHIFT;
  1736. (*tpd)->word1 |= 1 << TPD_CCSUM_EN_SHIFT;
  1737. }
  1738. }
  1739. return 0;
  1740. }
  1741. static void atl1c_tx_map(struct atl1c_adapter *adapter,
  1742. struct sk_buff *skb, struct atl1c_tpd_desc *tpd,
  1743. enum atl1c_trans_queue type)
  1744. {
  1745. struct atl1c_tpd_desc *use_tpd = NULL;
  1746. struct atl1c_buffer *buffer_info = NULL;
  1747. u16 buf_len = skb_headlen(skb);
  1748. u16 map_len = 0;
  1749. u16 mapped_len = 0;
  1750. u16 hdr_len = 0;
  1751. u16 nr_frags;
  1752. u16 f;
  1753. int tso;
  1754. nr_frags = skb_shinfo(skb)->nr_frags;
  1755. tso = (tpd->word1 >> TPD_LSO_EN_SHIFT) & TPD_LSO_EN_MASK;
  1756. if (tso) {
  1757. /* TSO */
  1758. map_len = hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1759. use_tpd = tpd;
  1760. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1761. buffer_info->length = map_len;
  1762. buffer_info->dma = pci_map_single(adapter->pdev,
  1763. skb->data, hdr_len, PCI_DMA_TODEVICE);
  1764. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1765. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1766. ATL1C_PCIMAP_TODEVICE);
  1767. mapped_len += map_len;
  1768. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1769. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1770. }
  1771. if (mapped_len < buf_len) {
  1772. /* mapped_len == 0, means we should use the first tpd,
  1773. which is given by caller */
  1774. if (mapped_len == 0)
  1775. use_tpd = tpd;
  1776. else {
  1777. use_tpd = atl1c_get_tpd(adapter, type);
  1778. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1779. }
  1780. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1781. buffer_info->length = buf_len - mapped_len;
  1782. buffer_info->dma =
  1783. pci_map_single(adapter->pdev, skb->data + mapped_len,
  1784. buffer_info->length, PCI_DMA_TODEVICE);
  1785. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1786. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_SINGLE,
  1787. ATL1C_PCIMAP_TODEVICE);
  1788. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1789. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1790. }
  1791. for (f = 0; f < nr_frags; f++) {
  1792. struct skb_frag_struct *frag;
  1793. frag = &skb_shinfo(skb)->frags[f];
  1794. use_tpd = atl1c_get_tpd(adapter, type);
  1795. memcpy(use_tpd, tpd, sizeof(struct atl1c_tpd_desc));
  1796. buffer_info = atl1c_get_tx_buffer(adapter, use_tpd);
  1797. buffer_info->length = skb_frag_size(frag);
  1798. buffer_info->dma = skb_frag_dma_map(&adapter->pdev->dev,
  1799. frag, 0,
  1800. buffer_info->length,
  1801. DMA_TO_DEVICE);
  1802. ATL1C_SET_BUFFER_STATE(buffer_info, ATL1C_BUFFER_BUSY);
  1803. ATL1C_SET_PCIMAP_TYPE(buffer_info, ATL1C_PCIMAP_PAGE,
  1804. ATL1C_PCIMAP_TODEVICE);
  1805. use_tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  1806. use_tpd->buffer_len = cpu_to_le16(buffer_info->length);
  1807. }
  1808. /* The last tpd */
  1809. use_tpd->word1 |= 1 << TPD_EOP_SHIFT;
  1810. /* The last buffer info contain the skb address,
  1811. so it will be free after unmap */
  1812. buffer_info->skb = skb;
  1813. }
  1814. static void atl1c_tx_queue(struct atl1c_adapter *adapter, struct sk_buff *skb,
  1815. struct atl1c_tpd_desc *tpd, enum atl1c_trans_queue type)
  1816. {
  1817. struct atl1c_tpd_ring *tpd_ring = &adapter->tpd_ring[type];
  1818. u16 reg;
  1819. reg = type == atl1c_trans_high ? REG_TPD_PRI1_PIDX : REG_TPD_PRI0_PIDX;
  1820. AT_WRITE_REGW(&adapter->hw, reg, tpd_ring->next_to_use);
  1821. }
  1822. static netdev_tx_t atl1c_xmit_frame(struct sk_buff *skb,
  1823. struct net_device *netdev)
  1824. {
  1825. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1826. unsigned long flags;
  1827. u16 tpd_req = 1;
  1828. struct atl1c_tpd_desc *tpd;
  1829. enum atl1c_trans_queue type = atl1c_trans_normal;
  1830. if (test_bit(__AT_DOWN, &adapter->flags)) {
  1831. dev_kfree_skb_any(skb);
  1832. return NETDEV_TX_OK;
  1833. }
  1834. tpd_req = atl1c_cal_tpd_req(skb);
  1835. if (!spin_trylock_irqsave(&adapter->tx_lock, flags)) {
  1836. if (netif_msg_pktdata(adapter))
  1837. dev_info(&adapter->pdev->dev, "tx locked\n");
  1838. return NETDEV_TX_LOCKED;
  1839. }
  1840. if (atl1c_tpd_avail(adapter, type) < tpd_req) {
  1841. /* no enough descriptor, just stop queue */
  1842. netif_stop_queue(netdev);
  1843. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1844. return NETDEV_TX_BUSY;
  1845. }
  1846. tpd = atl1c_get_tpd(adapter, type);
  1847. /* do TSO and check sum */
  1848. if (atl1c_tso_csum(adapter, skb, &tpd, type) != 0) {
  1849. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1850. dev_kfree_skb_any(skb);
  1851. return NETDEV_TX_OK;
  1852. }
  1853. if (unlikely(vlan_tx_tag_present(skb))) {
  1854. u16 vlan = vlan_tx_tag_get(skb);
  1855. __le16 tag;
  1856. vlan = cpu_to_le16(vlan);
  1857. AT_VLAN_TO_TAG(vlan, tag);
  1858. tpd->word1 |= 1 << TPD_INS_VTAG_SHIFT;
  1859. tpd->vlan_tag = tag;
  1860. }
  1861. if (skb_network_offset(skb) != ETH_HLEN)
  1862. tpd->word1 |= 1 << TPD_ETH_TYPE_SHIFT; /* Ethernet frame */
  1863. atl1c_tx_map(adapter, skb, tpd, type);
  1864. atl1c_tx_queue(adapter, skb, tpd, type);
  1865. spin_unlock_irqrestore(&adapter->tx_lock, flags);
  1866. return NETDEV_TX_OK;
  1867. }
  1868. static void atl1c_free_irq(struct atl1c_adapter *adapter)
  1869. {
  1870. struct net_device *netdev = adapter->netdev;
  1871. free_irq(adapter->pdev->irq, netdev);
  1872. if (adapter->have_msi)
  1873. pci_disable_msi(adapter->pdev);
  1874. }
  1875. static int atl1c_request_irq(struct atl1c_adapter *adapter)
  1876. {
  1877. struct pci_dev *pdev = adapter->pdev;
  1878. struct net_device *netdev = adapter->netdev;
  1879. int flags = 0;
  1880. int err = 0;
  1881. adapter->have_msi = true;
  1882. err = pci_enable_msi(adapter->pdev);
  1883. if (err) {
  1884. if (netif_msg_ifup(adapter))
  1885. dev_err(&pdev->dev,
  1886. "Unable to allocate MSI interrupt Error: %d\n",
  1887. err);
  1888. adapter->have_msi = false;
  1889. }
  1890. if (!adapter->have_msi)
  1891. flags |= IRQF_SHARED;
  1892. err = request_irq(adapter->pdev->irq, atl1c_intr, flags,
  1893. netdev->name, netdev);
  1894. if (err) {
  1895. if (netif_msg_ifup(adapter))
  1896. dev_err(&pdev->dev,
  1897. "Unable to allocate interrupt Error: %d\n",
  1898. err);
  1899. if (adapter->have_msi)
  1900. pci_disable_msi(adapter->pdev);
  1901. return err;
  1902. }
  1903. if (netif_msg_ifup(adapter))
  1904. dev_dbg(&pdev->dev, "atl1c_request_irq OK\n");
  1905. return err;
  1906. }
  1907. static int atl1c_up(struct atl1c_adapter *adapter)
  1908. {
  1909. struct net_device *netdev = adapter->netdev;
  1910. int num;
  1911. int err;
  1912. netif_carrier_off(netdev);
  1913. atl1c_init_ring_ptrs(adapter);
  1914. atl1c_set_multi(netdev);
  1915. atl1c_restore_vlan(adapter);
  1916. num = atl1c_alloc_rx_buffer(adapter);
  1917. if (unlikely(num == 0)) {
  1918. err = -ENOMEM;
  1919. goto err_alloc_rx;
  1920. }
  1921. if (atl1c_configure(adapter)) {
  1922. err = -EIO;
  1923. goto err_up;
  1924. }
  1925. err = atl1c_request_irq(adapter);
  1926. if (unlikely(err))
  1927. goto err_up;
  1928. clear_bit(__AT_DOWN, &adapter->flags);
  1929. napi_enable(&adapter->napi);
  1930. atl1c_irq_enable(adapter);
  1931. atl1c_check_link_status(adapter);
  1932. netif_start_queue(netdev);
  1933. return err;
  1934. err_up:
  1935. err_alloc_rx:
  1936. atl1c_clean_rx_ring(adapter);
  1937. return err;
  1938. }
  1939. static void atl1c_down(struct atl1c_adapter *adapter)
  1940. {
  1941. struct net_device *netdev = adapter->netdev;
  1942. atl1c_del_timer(adapter);
  1943. adapter->work_event = 0; /* clear all event */
  1944. /* signal that we're down so the interrupt handler does not
  1945. * reschedule our watchdog timer */
  1946. set_bit(__AT_DOWN, &adapter->flags);
  1947. netif_carrier_off(netdev);
  1948. napi_disable(&adapter->napi);
  1949. atl1c_irq_disable(adapter);
  1950. atl1c_free_irq(adapter);
  1951. /* reset MAC to disable all RX/TX */
  1952. atl1c_reset_mac(&adapter->hw);
  1953. msleep(1);
  1954. adapter->link_speed = SPEED_0;
  1955. adapter->link_duplex = -1;
  1956. atl1c_clean_tx_ring(adapter, atl1c_trans_normal);
  1957. atl1c_clean_tx_ring(adapter, atl1c_trans_high);
  1958. atl1c_clean_rx_ring(adapter);
  1959. }
  1960. /*
  1961. * atl1c_open - Called when a network interface is made active
  1962. * @netdev: network interface device structure
  1963. *
  1964. * Returns 0 on success, negative value on failure
  1965. *
  1966. * The open entry point is called when a network interface is made
  1967. * active by the system (IFF_UP). At this point all resources needed
  1968. * for transmit and receive operations are allocated, the interrupt
  1969. * handler is registered with the OS, the watchdog timer is started,
  1970. * and the stack is notified that the interface is ready.
  1971. */
  1972. static int atl1c_open(struct net_device *netdev)
  1973. {
  1974. struct atl1c_adapter *adapter = netdev_priv(netdev);
  1975. int err;
  1976. /* disallow open during test */
  1977. if (test_bit(__AT_TESTING, &adapter->flags))
  1978. return -EBUSY;
  1979. /* allocate rx/tx dma buffer & descriptors */
  1980. err = atl1c_setup_ring_resources(adapter);
  1981. if (unlikely(err))
  1982. return err;
  1983. err = atl1c_up(adapter);
  1984. if (unlikely(err))
  1985. goto err_up;
  1986. if (adapter->hw.ctrl_flags & ATL1C_FPGA_VERSION) {
  1987. u32 phy_data;
  1988. AT_READ_REG(&adapter->hw, REG_MDIO_CTRL, &phy_data);
  1989. phy_data |= MDIO_AP_EN;
  1990. AT_WRITE_REG(&adapter->hw, REG_MDIO_CTRL, phy_data);
  1991. }
  1992. return 0;
  1993. err_up:
  1994. atl1c_free_irq(adapter);
  1995. atl1c_free_ring_resources(adapter);
  1996. atl1c_reset_mac(&adapter->hw);
  1997. return err;
  1998. }
  1999. /*
  2000. * atl1c_close - Disables a network interface
  2001. * @netdev: network interface device structure
  2002. *
  2003. * Returns 0, this is not allowed to fail
  2004. *
  2005. * The close entry point is called when an interface is de-activated
  2006. * by the OS. The hardware is still under the drivers control, but
  2007. * needs to be disabled. A global MAC reset is issued to stop the
  2008. * hardware, and all transmit and receive resources are freed.
  2009. */
  2010. static int atl1c_close(struct net_device *netdev)
  2011. {
  2012. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2013. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2014. atl1c_down(adapter);
  2015. atl1c_free_ring_resources(adapter);
  2016. return 0;
  2017. }
  2018. static int atl1c_suspend(struct device *dev)
  2019. {
  2020. struct pci_dev *pdev = to_pci_dev(dev);
  2021. struct net_device *netdev = pci_get_drvdata(pdev);
  2022. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2023. struct atl1c_hw *hw = &adapter->hw;
  2024. u32 mac_ctrl_data = 0;
  2025. u32 master_ctrl_data = 0;
  2026. u32 wol_ctrl_data = 0;
  2027. u16 mii_intr_status_data = 0;
  2028. u32 wufc = adapter->wol;
  2029. atl1c_disable_l0s_l1(hw);
  2030. if (netif_running(netdev)) {
  2031. WARN_ON(test_bit(__AT_RESETTING, &adapter->flags));
  2032. atl1c_down(adapter);
  2033. }
  2034. netif_device_detach(netdev);
  2035. if (wufc)
  2036. if (atl1c_phy_power_saving(hw) != 0)
  2037. dev_dbg(&pdev->dev, "phy power saving failed");
  2038. AT_READ_REG(hw, REG_MASTER_CTRL, &master_ctrl_data);
  2039. AT_READ_REG(hw, REG_MAC_CTRL, &mac_ctrl_data);
  2040. master_ctrl_data &= ~MASTER_CTRL_CLK_SEL_DIS;
  2041. mac_ctrl_data &= ~(MAC_CTRL_PRMLEN_MASK << MAC_CTRL_PRMLEN_SHIFT);
  2042. mac_ctrl_data |= (((u32)adapter->hw.preamble_len &
  2043. MAC_CTRL_PRMLEN_MASK) <<
  2044. MAC_CTRL_PRMLEN_SHIFT);
  2045. mac_ctrl_data &= ~(MAC_CTRL_SPEED_MASK << MAC_CTRL_SPEED_SHIFT);
  2046. mac_ctrl_data &= ~MAC_CTRL_DUPLX;
  2047. if (wufc) {
  2048. mac_ctrl_data |= MAC_CTRL_RX_EN;
  2049. if (adapter->link_speed == SPEED_1000 ||
  2050. adapter->link_speed == SPEED_0) {
  2051. mac_ctrl_data |= atl1c_mac_speed_1000 <<
  2052. MAC_CTRL_SPEED_SHIFT;
  2053. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2054. } else
  2055. mac_ctrl_data |= atl1c_mac_speed_10_100 <<
  2056. MAC_CTRL_SPEED_SHIFT;
  2057. if (adapter->link_duplex == DUPLEX_FULL)
  2058. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2059. /* turn on magic packet wol */
  2060. if (wufc & AT_WUFC_MAG)
  2061. wol_ctrl_data |= WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
  2062. if (wufc & AT_WUFC_LNKC) {
  2063. wol_ctrl_data |= WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN;
  2064. /* only link up can wake up */
  2065. if (atl1c_write_phy_reg(hw, MII_IER, IER_LINK_UP) != 0) {
  2066. dev_dbg(&pdev->dev, "%s: read write phy "
  2067. "register failed.\n",
  2068. atl1c_driver_name);
  2069. }
  2070. }
  2071. /* clear phy interrupt */
  2072. atl1c_read_phy_reg(hw, MII_ISR, &mii_intr_status_data);
  2073. /* Config MAC Ctrl register */
  2074. __atl1c_vlan_mode(netdev->features, &mac_ctrl_data);
  2075. /* magic packet maybe Broadcast&multicast&Unicast frame */
  2076. if (wufc & AT_WUFC_MAG)
  2077. mac_ctrl_data |= MAC_CTRL_BC_EN;
  2078. dev_dbg(&pdev->dev,
  2079. "%s: suspend MAC=0x%x\n",
  2080. atl1c_driver_name, mac_ctrl_data);
  2081. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  2082. AT_WRITE_REG(hw, REG_WOL_CTRL, wol_ctrl_data);
  2083. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  2084. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_DEFAULT |
  2085. GPHY_CTRL_EXT_RESET);
  2086. } else {
  2087. AT_WRITE_REG(hw, REG_GPHY_CTRL, GPHY_CTRL_POWER_SAVING);
  2088. master_ctrl_data |= MASTER_CTRL_CLK_SEL_DIS;
  2089. mac_ctrl_data |= atl1c_mac_speed_10_100 << MAC_CTRL_SPEED_SHIFT;
  2090. mac_ctrl_data |= MAC_CTRL_DUPLX;
  2091. AT_WRITE_REG(hw, REG_MASTER_CTRL, master_ctrl_data);
  2092. AT_WRITE_REG(hw, REG_MAC_CTRL, mac_ctrl_data);
  2093. AT_WRITE_REG(hw, REG_WOL_CTRL, 0);
  2094. hw->phy_configured = false; /* re-init PHY when resume */
  2095. }
  2096. return 0;
  2097. }
  2098. #ifdef CONFIG_PM_SLEEP
  2099. static int atl1c_resume(struct device *dev)
  2100. {
  2101. struct pci_dev *pdev = to_pci_dev(dev);
  2102. struct net_device *netdev = pci_get_drvdata(pdev);
  2103. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2104. AT_WRITE_REG(&adapter->hw, REG_WOL_CTRL, 0);
  2105. atl1c_reset_pcie(&adapter->hw, ATL1C_PCIE_L0S_L1_DISABLE |
  2106. ATL1C_PCIE_PHY_RESET);
  2107. atl1c_phy_reset(&adapter->hw);
  2108. atl1c_reset_mac(&adapter->hw);
  2109. atl1c_phy_init(&adapter->hw);
  2110. #if 0
  2111. AT_READ_REG(&adapter->hw, REG_PM_CTRLSTAT, &pm_data);
  2112. pm_data &= ~PM_CTRLSTAT_PME_EN;
  2113. AT_WRITE_REG(&adapter->hw, REG_PM_CTRLSTAT, pm_data);
  2114. #endif
  2115. netif_device_attach(netdev);
  2116. if (netif_running(netdev))
  2117. atl1c_up(adapter);
  2118. return 0;
  2119. }
  2120. #endif
  2121. static void atl1c_shutdown(struct pci_dev *pdev)
  2122. {
  2123. struct net_device *netdev = pci_get_drvdata(pdev);
  2124. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2125. atl1c_suspend(&pdev->dev);
  2126. pci_wake_from_d3(pdev, adapter->wol);
  2127. pci_set_power_state(pdev, PCI_D3hot);
  2128. }
  2129. static const struct net_device_ops atl1c_netdev_ops = {
  2130. .ndo_open = atl1c_open,
  2131. .ndo_stop = atl1c_close,
  2132. .ndo_validate_addr = eth_validate_addr,
  2133. .ndo_start_xmit = atl1c_xmit_frame,
  2134. .ndo_set_mac_address = atl1c_set_mac_addr,
  2135. .ndo_set_rx_mode = atl1c_set_multi,
  2136. .ndo_change_mtu = atl1c_change_mtu,
  2137. .ndo_fix_features = atl1c_fix_features,
  2138. .ndo_set_features = atl1c_set_features,
  2139. .ndo_do_ioctl = atl1c_ioctl,
  2140. .ndo_tx_timeout = atl1c_tx_timeout,
  2141. .ndo_get_stats = atl1c_get_stats,
  2142. #ifdef CONFIG_NET_POLL_CONTROLLER
  2143. .ndo_poll_controller = atl1c_netpoll,
  2144. #endif
  2145. };
  2146. static int atl1c_init_netdev(struct net_device *netdev, struct pci_dev *pdev)
  2147. {
  2148. SET_NETDEV_DEV(netdev, &pdev->dev);
  2149. pci_set_drvdata(pdev, netdev);
  2150. netdev->netdev_ops = &atl1c_netdev_ops;
  2151. netdev->watchdog_timeo = AT_TX_WATCHDOG;
  2152. atl1c_set_ethtool_ops(netdev);
  2153. /* TODO: add when ready */
  2154. netdev->hw_features = NETIF_F_SG |
  2155. NETIF_F_HW_CSUM |
  2156. NETIF_F_HW_VLAN_RX |
  2157. NETIF_F_TSO |
  2158. NETIF_F_TSO6;
  2159. netdev->features = netdev->hw_features |
  2160. NETIF_F_HW_VLAN_TX;
  2161. return 0;
  2162. }
  2163. /*
  2164. * atl1c_probe - Device Initialization Routine
  2165. * @pdev: PCI device information struct
  2166. * @ent: entry in atl1c_pci_tbl
  2167. *
  2168. * Returns 0 on success, negative on failure
  2169. *
  2170. * atl1c_probe initializes an adapter identified by a pci_dev structure.
  2171. * The OS initialization, configuring of the adapter private structure,
  2172. * and a hardware reset occur.
  2173. */
  2174. static int __devinit atl1c_probe(struct pci_dev *pdev,
  2175. const struct pci_device_id *ent)
  2176. {
  2177. struct net_device *netdev;
  2178. struct atl1c_adapter *adapter;
  2179. static int cards_found;
  2180. int err = 0;
  2181. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  2182. err = pci_enable_device_mem(pdev);
  2183. if (err) {
  2184. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2185. return err;
  2186. }
  2187. /*
  2188. * The atl1c chip can DMA to 64-bit addresses, but it uses a single
  2189. * shared register for the high 32 bits, so only a single, aligned,
  2190. * 4 GB physical address range can be used at a time.
  2191. *
  2192. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2193. * worth. It is far easier to limit to 32-bit DMA than update
  2194. * various kernel subsystems to support the mechanics required by a
  2195. * fixed-high-32-bit system.
  2196. */
  2197. if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) ||
  2198. (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)) != 0)) {
  2199. dev_err(&pdev->dev, "No usable DMA configuration,aborting\n");
  2200. goto err_dma;
  2201. }
  2202. err = pci_request_regions(pdev, atl1c_driver_name);
  2203. if (err) {
  2204. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2205. goto err_pci_reg;
  2206. }
  2207. pci_set_master(pdev);
  2208. netdev = alloc_etherdev(sizeof(struct atl1c_adapter));
  2209. if (netdev == NULL) {
  2210. err = -ENOMEM;
  2211. goto err_alloc_etherdev;
  2212. }
  2213. err = atl1c_init_netdev(netdev, pdev);
  2214. if (err) {
  2215. dev_err(&pdev->dev, "init netdevice failed\n");
  2216. goto err_init_netdev;
  2217. }
  2218. adapter = netdev_priv(netdev);
  2219. adapter->bd_number = cards_found;
  2220. adapter->netdev = netdev;
  2221. adapter->pdev = pdev;
  2222. adapter->hw.adapter = adapter;
  2223. adapter->msg_enable = netif_msg_init(-1, atl1c_default_msg);
  2224. adapter->hw.hw_addr = ioremap(pci_resource_start(pdev, 0), pci_resource_len(pdev, 0));
  2225. if (!adapter->hw.hw_addr) {
  2226. err = -EIO;
  2227. dev_err(&pdev->dev, "cannot map device registers\n");
  2228. goto err_ioremap;
  2229. }
  2230. /* init mii data */
  2231. adapter->mii.dev = netdev;
  2232. adapter->mii.mdio_read = atl1c_mdio_read;
  2233. adapter->mii.mdio_write = atl1c_mdio_write;
  2234. adapter->mii.phy_id_mask = 0x1f;
  2235. adapter->mii.reg_num_mask = MDIO_REG_ADDR_MASK;
  2236. netif_napi_add(netdev, &adapter->napi, atl1c_clean, 64);
  2237. setup_timer(&adapter->phy_config_timer, atl1c_phy_config,
  2238. (unsigned long)adapter);
  2239. /* setup the private structure */
  2240. err = atl1c_sw_init(adapter);
  2241. if (err) {
  2242. dev_err(&pdev->dev, "net device private data init failed\n");
  2243. goto err_sw_init;
  2244. }
  2245. atl1c_reset_pcie(&adapter->hw, ATL1C_PCIE_L0S_L1_DISABLE |
  2246. ATL1C_PCIE_PHY_RESET);
  2247. /* Init GPHY as early as possible due to power saving issue */
  2248. atl1c_phy_reset(&adapter->hw);
  2249. err = atl1c_reset_mac(&adapter->hw);
  2250. if (err) {
  2251. err = -EIO;
  2252. goto err_reset;
  2253. }
  2254. /* reset the controller to
  2255. * put the device in a known good starting state */
  2256. err = atl1c_phy_init(&adapter->hw);
  2257. if (err) {
  2258. err = -EIO;
  2259. goto err_reset;
  2260. }
  2261. if (atl1c_read_mac_addr(&adapter->hw)) {
  2262. /* got a random MAC address, set NET_ADDR_RANDOM to netdev */
  2263. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  2264. }
  2265. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2266. memcpy(netdev->perm_addr, adapter->hw.mac_addr, netdev->addr_len);
  2267. if (netif_msg_probe(adapter))
  2268. dev_dbg(&pdev->dev, "mac address : %pM\n",
  2269. adapter->hw.mac_addr);
  2270. atl1c_hw_set_mac_addr(&adapter->hw);
  2271. INIT_WORK(&adapter->common_task, atl1c_common_task);
  2272. adapter->work_event = 0;
  2273. err = register_netdev(netdev);
  2274. if (err) {
  2275. dev_err(&pdev->dev, "register netdevice failed\n");
  2276. goto err_register;
  2277. }
  2278. if (netif_msg_probe(adapter))
  2279. dev_info(&pdev->dev, "version %s\n", ATL1C_DRV_VERSION);
  2280. cards_found++;
  2281. return 0;
  2282. err_reset:
  2283. err_register:
  2284. err_sw_init:
  2285. iounmap(adapter->hw.hw_addr);
  2286. err_init_netdev:
  2287. err_ioremap:
  2288. free_netdev(netdev);
  2289. err_alloc_etherdev:
  2290. pci_release_regions(pdev);
  2291. err_pci_reg:
  2292. err_dma:
  2293. pci_disable_device(pdev);
  2294. return err;
  2295. }
  2296. /*
  2297. * atl1c_remove - Device Removal Routine
  2298. * @pdev: PCI device information struct
  2299. *
  2300. * atl1c_remove is called by the PCI subsystem to alert the driver
  2301. * that it should release a PCI device. The could be caused by a
  2302. * Hot-Plug event, or because the driver is going to be removed from
  2303. * memory.
  2304. */
  2305. static void __devexit atl1c_remove(struct pci_dev *pdev)
  2306. {
  2307. struct net_device *netdev = pci_get_drvdata(pdev);
  2308. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2309. unregister_netdev(netdev);
  2310. atl1c_phy_disable(&adapter->hw);
  2311. iounmap(adapter->hw.hw_addr);
  2312. pci_release_regions(pdev);
  2313. pci_disable_device(pdev);
  2314. free_netdev(netdev);
  2315. }
  2316. /*
  2317. * atl1c_io_error_detected - called when PCI error is detected
  2318. * @pdev: Pointer to PCI device
  2319. * @state: The current pci connection state
  2320. *
  2321. * This function is called after a PCI bus error affecting
  2322. * this device has been detected.
  2323. */
  2324. static pci_ers_result_t atl1c_io_error_detected(struct pci_dev *pdev,
  2325. pci_channel_state_t state)
  2326. {
  2327. struct net_device *netdev = pci_get_drvdata(pdev);
  2328. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2329. netif_device_detach(netdev);
  2330. if (state == pci_channel_io_perm_failure)
  2331. return PCI_ERS_RESULT_DISCONNECT;
  2332. if (netif_running(netdev))
  2333. atl1c_down(adapter);
  2334. pci_disable_device(pdev);
  2335. /* Request a slot slot reset. */
  2336. return PCI_ERS_RESULT_NEED_RESET;
  2337. }
  2338. /*
  2339. * atl1c_io_slot_reset - called after the pci bus has been reset.
  2340. * @pdev: Pointer to PCI device
  2341. *
  2342. * Restart the card from scratch, as if from a cold-boot. Implementation
  2343. * resembles the first-half of the e1000_resume routine.
  2344. */
  2345. static pci_ers_result_t atl1c_io_slot_reset(struct pci_dev *pdev)
  2346. {
  2347. struct net_device *netdev = pci_get_drvdata(pdev);
  2348. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2349. if (pci_enable_device(pdev)) {
  2350. if (netif_msg_hw(adapter))
  2351. dev_err(&pdev->dev,
  2352. "Cannot re-enable PCI device after reset\n");
  2353. return PCI_ERS_RESULT_DISCONNECT;
  2354. }
  2355. pci_set_master(pdev);
  2356. pci_enable_wake(pdev, PCI_D3hot, 0);
  2357. pci_enable_wake(pdev, PCI_D3cold, 0);
  2358. atl1c_reset_mac(&adapter->hw);
  2359. return PCI_ERS_RESULT_RECOVERED;
  2360. }
  2361. /*
  2362. * atl1c_io_resume - called when traffic can start flowing again.
  2363. * @pdev: Pointer to PCI device
  2364. *
  2365. * This callback is called when the error recovery driver tells us that
  2366. * its OK to resume normal operation. Implementation resembles the
  2367. * second-half of the atl1c_resume routine.
  2368. */
  2369. static void atl1c_io_resume(struct pci_dev *pdev)
  2370. {
  2371. struct net_device *netdev = pci_get_drvdata(pdev);
  2372. struct atl1c_adapter *adapter = netdev_priv(netdev);
  2373. if (netif_running(netdev)) {
  2374. if (atl1c_up(adapter)) {
  2375. if (netif_msg_hw(adapter))
  2376. dev_err(&pdev->dev,
  2377. "Cannot bring device back up after reset\n");
  2378. return;
  2379. }
  2380. }
  2381. netif_device_attach(netdev);
  2382. }
  2383. static struct pci_error_handlers atl1c_err_handler = {
  2384. .error_detected = atl1c_io_error_detected,
  2385. .slot_reset = atl1c_io_slot_reset,
  2386. .resume = atl1c_io_resume,
  2387. };
  2388. static SIMPLE_DEV_PM_OPS(atl1c_pm_ops, atl1c_suspend, atl1c_resume);
  2389. static struct pci_driver atl1c_driver = {
  2390. .name = atl1c_driver_name,
  2391. .id_table = atl1c_pci_tbl,
  2392. .probe = atl1c_probe,
  2393. .remove = __devexit_p(atl1c_remove),
  2394. .shutdown = atl1c_shutdown,
  2395. .err_handler = &atl1c_err_handler,
  2396. .driver.pm = &atl1c_pm_ops,
  2397. };
  2398. /*
  2399. * atl1c_init_module - Driver Registration Routine
  2400. *
  2401. * atl1c_init_module is the first routine called when the driver is
  2402. * loaded. All it does is register with the PCI subsystem.
  2403. */
  2404. static int __init atl1c_init_module(void)
  2405. {
  2406. return pci_register_driver(&atl1c_driver);
  2407. }
  2408. /*
  2409. * atl1c_exit_module - Driver Exit Cleanup Routine
  2410. *
  2411. * atl1c_exit_module is called just before the driver is removed
  2412. * from memory.
  2413. */
  2414. static void __exit atl1c_exit_module(void)
  2415. {
  2416. pci_unregister_driver(&atl1c_driver);
  2417. }
  2418. module_init(atl1c_init_module);
  2419. module_exit(atl1c_exit_module);