rtc-sirfsoc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /*
  2. * SiRFSoC Real Time Clock interface for Linux
  3. *
  4. * Copyright (c) 2013 Cambridge Silicon Radio Limited, a CSR plc group company.
  5. *
  6. * Licensed under GPLv2 or later.
  7. */
  8. #include <linux/module.h>
  9. #include <linux/err.h>
  10. #include <linux/rtc.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/slab.h>
  13. #include <linux/io.h>
  14. #include <linux/of.h>
  15. #include <linux/rtc/sirfsoc_rtciobrg.h>
  16. #define RTC_CN 0x00
  17. #define RTC_ALARM0 0x04
  18. #define RTC_ALARM1 0x18
  19. #define RTC_STATUS 0x08
  20. #define RTC_SW_VALUE 0x40
  21. #define SIRFSOC_RTC_AL1E (1<<6)
  22. #define SIRFSOC_RTC_AL1 (1<<4)
  23. #define SIRFSOC_RTC_HZE (1<<3)
  24. #define SIRFSOC_RTC_AL0E (1<<2)
  25. #define SIRFSOC_RTC_HZ (1<<1)
  26. #define SIRFSOC_RTC_AL0 (1<<0)
  27. #define RTC_DIV 0x0c
  28. #define RTC_DEEP_CTRL 0x14
  29. #define RTC_CLOCK_SWITCH 0x1c
  30. #define SIRFSOC_RTC_CLK 0x03 /* others are reserved */
  31. /* Refer to RTC DIV switch */
  32. #define RTC_HZ 16
  33. /* This macro is also defined in arch/arm/plat-sirfsoc/cpu.c */
  34. #define RTC_SHIFT 4
  35. #define INTR_SYSRTC_CN 0x48
  36. struct sirfsoc_rtc_drv {
  37. struct rtc_device *rtc;
  38. u32 rtc_base;
  39. u32 irq;
  40. unsigned irq_wake;
  41. /* Overflow for every 8 years extra time */
  42. u32 overflow_rtc;
  43. #ifdef CONFIG_PM
  44. u32 saved_counter;
  45. u32 saved_overflow_rtc;
  46. #endif
  47. };
  48. static int sirfsoc_rtc_read_alarm(struct device *dev,
  49. struct rtc_wkalrm *alrm)
  50. {
  51. unsigned long rtc_alarm, rtc_count;
  52. struct sirfsoc_rtc_drv *rtcdrv;
  53. rtcdrv = dev_get_drvdata(dev);
  54. local_irq_disable();
  55. rtc_count = sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_CN);
  56. rtc_alarm = sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_ALARM0);
  57. memset(alrm, 0, sizeof(struct rtc_wkalrm));
  58. /*
  59. * assume alarm interval not beyond one round counter overflow_rtc:
  60. * 0->0xffffffff
  61. */
  62. /* if alarm is in next overflow cycle */
  63. if (rtc_count > rtc_alarm)
  64. rtc_time_to_tm((rtcdrv->overflow_rtc + 1)
  65. << (BITS_PER_LONG - RTC_SHIFT)
  66. | rtc_alarm >> RTC_SHIFT, &(alrm->time));
  67. else
  68. rtc_time_to_tm(rtcdrv->overflow_rtc
  69. << (BITS_PER_LONG - RTC_SHIFT)
  70. | rtc_alarm >> RTC_SHIFT, &(alrm->time));
  71. if (sirfsoc_rtc_iobrg_readl(
  72. rtcdrv->rtc_base + RTC_STATUS) & SIRFSOC_RTC_AL0E)
  73. alrm->enabled = 1;
  74. local_irq_enable();
  75. return 0;
  76. }
  77. static int sirfsoc_rtc_set_alarm(struct device *dev,
  78. struct rtc_wkalrm *alrm)
  79. {
  80. unsigned long rtc_status_reg, rtc_alarm;
  81. struct sirfsoc_rtc_drv *rtcdrv;
  82. rtcdrv = dev_get_drvdata(dev);
  83. if (alrm->enabled) {
  84. rtc_tm_to_time(&(alrm->time), &rtc_alarm);
  85. local_irq_disable();
  86. rtc_status_reg = sirfsoc_rtc_iobrg_readl(
  87. rtcdrv->rtc_base + RTC_STATUS);
  88. if (rtc_status_reg & SIRFSOC_RTC_AL0E) {
  89. /*
  90. * An ongoing alarm in progress - ingore it and not
  91. * to return EBUSY
  92. */
  93. dev_info(dev, "An old alarm was set, will be replaced by a new one\n");
  94. }
  95. sirfsoc_rtc_iobrg_writel(
  96. rtc_alarm << RTC_SHIFT, rtcdrv->rtc_base + RTC_ALARM0);
  97. rtc_status_reg &= ~0x07; /* mask out the lower status bits */
  98. /*
  99. * This bit RTC_AL sets it as a wake-up source for Sleep Mode
  100. * Writing 1 into this bit will clear it
  101. */
  102. rtc_status_reg |= SIRFSOC_RTC_AL0;
  103. /* enable the RTC alarm interrupt */
  104. rtc_status_reg |= SIRFSOC_RTC_AL0E;
  105. sirfsoc_rtc_iobrg_writel(
  106. rtc_status_reg, rtcdrv->rtc_base + RTC_STATUS);
  107. local_irq_enable();
  108. } else {
  109. /*
  110. * if this function was called with enabled=0
  111. * then it could mean that the application is
  112. * trying to cancel an ongoing alarm
  113. */
  114. local_irq_disable();
  115. rtc_status_reg = sirfsoc_rtc_iobrg_readl(
  116. rtcdrv->rtc_base + RTC_STATUS);
  117. if (rtc_status_reg & SIRFSOC_RTC_AL0E) {
  118. /* clear the RTC status register's alarm bit */
  119. rtc_status_reg &= ~0x07;
  120. /* write 1 into SIRFSOC_RTC_AL0 to force a clear */
  121. rtc_status_reg |= (SIRFSOC_RTC_AL0);
  122. /* Clear the Alarm enable bit */
  123. rtc_status_reg &= ~(SIRFSOC_RTC_AL0E);
  124. sirfsoc_rtc_iobrg_writel(rtc_status_reg,
  125. rtcdrv->rtc_base + RTC_STATUS);
  126. }
  127. local_irq_enable();
  128. }
  129. return 0;
  130. }
  131. static int sirfsoc_rtc_read_time(struct device *dev,
  132. struct rtc_time *tm)
  133. {
  134. unsigned long tmp_rtc = 0;
  135. struct sirfsoc_rtc_drv *rtcdrv;
  136. rtcdrv = dev_get_drvdata(dev);
  137. /*
  138. * This patch is taken from WinCE - Need to validate this for
  139. * correctness. To work around sirfsoc RTC counter double sync logic
  140. * fail, read several times to make sure get stable value.
  141. */
  142. do {
  143. tmp_rtc = sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_CN);
  144. cpu_relax();
  145. } while (tmp_rtc != sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_CN));
  146. rtc_time_to_tm(rtcdrv->overflow_rtc << (BITS_PER_LONG - RTC_SHIFT) |
  147. tmp_rtc >> RTC_SHIFT, tm);
  148. return 0;
  149. }
  150. static int sirfsoc_rtc_set_time(struct device *dev,
  151. struct rtc_time *tm)
  152. {
  153. unsigned long rtc_time;
  154. struct sirfsoc_rtc_drv *rtcdrv;
  155. rtcdrv = dev_get_drvdata(dev);
  156. rtc_tm_to_time(tm, &rtc_time);
  157. rtcdrv->overflow_rtc = rtc_time >> (BITS_PER_LONG - RTC_SHIFT);
  158. sirfsoc_rtc_iobrg_writel(rtcdrv->overflow_rtc,
  159. rtcdrv->rtc_base + RTC_SW_VALUE);
  160. sirfsoc_rtc_iobrg_writel(
  161. rtc_time << RTC_SHIFT, rtcdrv->rtc_base + RTC_CN);
  162. return 0;
  163. }
  164. static int sirfsoc_rtc_ioctl(struct device *dev, unsigned int cmd,
  165. unsigned long arg)
  166. {
  167. switch (cmd) {
  168. case RTC_PIE_ON:
  169. case RTC_PIE_OFF:
  170. case RTC_UIE_ON:
  171. case RTC_UIE_OFF:
  172. case RTC_AIE_ON:
  173. case RTC_AIE_OFF:
  174. return 0;
  175. default:
  176. return -ENOIOCTLCMD;
  177. }
  178. }
  179. static const struct rtc_class_ops sirfsoc_rtc_ops = {
  180. .read_time = sirfsoc_rtc_read_time,
  181. .set_time = sirfsoc_rtc_set_time,
  182. .read_alarm = sirfsoc_rtc_read_alarm,
  183. .set_alarm = sirfsoc_rtc_set_alarm,
  184. .ioctl = sirfsoc_rtc_ioctl
  185. };
  186. static irqreturn_t sirfsoc_rtc_irq_handler(int irq, void *pdata)
  187. {
  188. struct sirfsoc_rtc_drv *rtcdrv = pdata;
  189. unsigned long rtc_status_reg = 0x0;
  190. unsigned long events = 0x0;
  191. rtc_status_reg = sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_STATUS);
  192. /* this bit will be set ONLY if an alarm was active
  193. * and it expired NOW
  194. * So this is being used as an ASSERT
  195. */
  196. if (rtc_status_reg & SIRFSOC_RTC_AL0) {
  197. /*
  198. * clear the RTC status register's alarm bit
  199. * mask out the lower status bits
  200. */
  201. rtc_status_reg &= ~0x07;
  202. /* write 1 into SIRFSOC_RTC_AL0 to ACK the alarm interrupt */
  203. rtc_status_reg |= (SIRFSOC_RTC_AL0);
  204. /* Clear the Alarm enable bit */
  205. rtc_status_reg &= ~(SIRFSOC_RTC_AL0E);
  206. }
  207. sirfsoc_rtc_iobrg_writel(rtc_status_reg, rtcdrv->rtc_base + RTC_STATUS);
  208. /* this should wake up any apps polling/waiting on the read
  209. * after setting the alarm
  210. */
  211. events |= RTC_IRQF | RTC_AF;
  212. rtc_update_irq(rtcdrv->rtc, 1, events);
  213. return IRQ_HANDLED;
  214. }
  215. static const struct of_device_id sirfsoc_rtc_of_match[] = {
  216. { .compatible = "sirf,prima2-sysrtc"},
  217. {},
  218. };
  219. MODULE_DEVICE_TABLE(of, sirfsoc_rtc_of_match);
  220. static int sirfsoc_rtc_probe(struct platform_device *pdev)
  221. {
  222. int err;
  223. unsigned long rtc_div;
  224. struct sirfsoc_rtc_drv *rtcdrv;
  225. struct device_node *np = pdev->dev.of_node;
  226. rtcdrv = devm_kzalloc(&pdev->dev,
  227. sizeof(struct sirfsoc_rtc_drv), GFP_KERNEL);
  228. if (rtcdrv == NULL) {
  229. dev_err(&pdev->dev,
  230. "%s: can't alloc mem for drv struct\n",
  231. pdev->name);
  232. return -ENOMEM;
  233. }
  234. err = of_property_read_u32(np, "reg", &rtcdrv->rtc_base);
  235. if (err) {
  236. dev_err(&pdev->dev, "unable to find base address of rtc node in dtb\n");
  237. return err;
  238. }
  239. platform_set_drvdata(pdev, rtcdrv);
  240. /* Register rtc alarm as a wakeup source */
  241. device_init_wakeup(&pdev->dev, 1);
  242. /*
  243. * Set SYS_RTC counter in RTC_HZ HZ Units
  244. * We are using 32K RTC crystal (32768 / RTC_HZ / 2) -1
  245. * If 16HZ, therefore RTC_DIV = 1023;
  246. */
  247. rtc_div = ((32768 / RTC_HZ) / 2) - 1;
  248. sirfsoc_rtc_iobrg_writel(rtc_div, rtcdrv->rtc_base + RTC_DIV);
  249. rtcdrv->rtc = devm_rtc_device_register(&pdev->dev, pdev->name,
  250. &sirfsoc_rtc_ops, THIS_MODULE);
  251. if (IS_ERR(rtcdrv->rtc)) {
  252. err = PTR_ERR(rtcdrv->rtc);
  253. dev_err(&pdev->dev, "can't register RTC device\n");
  254. return err;
  255. }
  256. /* 0x3 -> RTC_CLK */
  257. sirfsoc_rtc_iobrg_writel(SIRFSOC_RTC_CLK,
  258. rtcdrv->rtc_base + RTC_CLOCK_SWITCH);
  259. /* reset SYS RTC ALARM0 */
  260. sirfsoc_rtc_iobrg_writel(0x0, rtcdrv->rtc_base + RTC_ALARM0);
  261. /* reset SYS RTC ALARM1 */
  262. sirfsoc_rtc_iobrg_writel(0x0, rtcdrv->rtc_base + RTC_ALARM1);
  263. /* Restore RTC Overflow From Register After Command Reboot */
  264. rtcdrv->overflow_rtc =
  265. sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_SW_VALUE);
  266. rtcdrv->irq = platform_get_irq(pdev, 0);
  267. err = devm_request_irq(
  268. &pdev->dev,
  269. rtcdrv->irq,
  270. sirfsoc_rtc_irq_handler,
  271. IRQF_SHARED,
  272. pdev->name,
  273. rtcdrv);
  274. if (err) {
  275. dev_err(&pdev->dev, "Unable to register for the SiRF SOC RTC IRQ\n");
  276. return err;
  277. }
  278. return 0;
  279. }
  280. static int sirfsoc_rtc_remove(struct platform_device *pdev)
  281. {
  282. device_init_wakeup(&pdev->dev, 0);
  283. return 0;
  284. }
  285. #ifdef CONFIG_PM
  286. static int sirfsoc_rtc_suspend(struct device *dev)
  287. {
  288. struct platform_device *pdev = to_platform_device(dev);
  289. struct sirfsoc_rtc_drv *rtcdrv = platform_get_drvdata(pdev);
  290. rtcdrv->overflow_rtc =
  291. sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_SW_VALUE);
  292. rtcdrv->saved_counter =
  293. sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_CN);
  294. rtcdrv->saved_overflow_rtc = rtcdrv->overflow_rtc;
  295. if (device_may_wakeup(&pdev->dev) && !enable_irq_wake(rtcdrv->irq))
  296. rtcdrv->irq_wake = 1;
  297. return 0;
  298. }
  299. static int sirfsoc_rtc_freeze(struct device *dev)
  300. {
  301. sirfsoc_rtc_suspend(dev);
  302. return 0;
  303. }
  304. static int sirfsoc_rtc_thaw(struct device *dev)
  305. {
  306. u32 tmp;
  307. struct sirfsoc_rtc_drv *rtcdrv;
  308. rtcdrv = dev_get_drvdata(dev);
  309. /*
  310. * if resume from snapshot and the rtc power is losed,
  311. * restroe the rtc settings
  312. */
  313. if (SIRFSOC_RTC_CLK != sirfsoc_rtc_iobrg_readl(
  314. rtcdrv->rtc_base + RTC_CLOCK_SWITCH)) {
  315. u32 rtc_div;
  316. /* 0x3 -> RTC_CLK */
  317. sirfsoc_rtc_iobrg_writel(SIRFSOC_RTC_CLK,
  318. rtcdrv->rtc_base + RTC_CLOCK_SWITCH);
  319. /*
  320. * Set SYS_RTC counter in RTC_HZ HZ Units
  321. * We are using 32K RTC crystal (32768 / RTC_HZ / 2) -1
  322. * If 16HZ, therefore RTC_DIV = 1023;
  323. */
  324. rtc_div = ((32768 / RTC_HZ) / 2) - 1;
  325. sirfsoc_rtc_iobrg_writel(rtc_div, rtcdrv->rtc_base + RTC_DIV);
  326. /* reset SYS RTC ALARM0 */
  327. sirfsoc_rtc_iobrg_writel(0x0, rtcdrv->rtc_base + RTC_ALARM0);
  328. /* reset SYS RTC ALARM1 */
  329. sirfsoc_rtc_iobrg_writel(0x0, rtcdrv->rtc_base + RTC_ALARM1);
  330. }
  331. rtcdrv->overflow_rtc = rtcdrv->saved_overflow_rtc;
  332. /*
  333. * if current counter is small than previous,
  334. * it means overflow in sleep
  335. */
  336. tmp = sirfsoc_rtc_iobrg_readl(rtcdrv->rtc_base + RTC_CN);
  337. if (tmp <= rtcdrv->saved_counter)
  338. rtcdrv->overflow_rtc++;
  339. /*
  340. *PWRC Value Be Changed When Suspend, Restore Overflow
  341. * In Memory To Register
  342. */
  343. sirfsoc_rtc_iobrg_writel(rtcdrv->overflow_rtc,
  344. rtcdrv->rtc_base + RTC_SW_VALUE);
  345. return 0;
  346. }
  347. static int sirfsoc_rtc_resume(struct device *dev)
  348. {
  349. struct platform_device *pdev = to_platform_device(dev);
  350. struct sirfsoc_rtc_drv *rtcdrv = platform_get_drvdata(pdev);
  351. sirfsoc_rtc_thaw(dev);
  352. if (device_may_wakeup(&pdev->dev) && rtcdrv->irq_wake) {
  353. disable_irq_wake(rtcdrv->irq);
  354. rtcdrv->irq_wake = 0;
  355. }
  356. return 0;
  357. }
  358. static int sirfsoc_rtc_restore(struct device *dev)
  359. {
  360. struct platform_device *pdev = to_platform_device(dev);
  361. struct sirfsoc_rtc_drv *rtcdrv = platform_get_drvdata(pdev);
  362. if (device_may_wakeup(&pdev->dev) && rtcdrv->irq_wake) {
  363. disable_irq_wake(rtcdrv->irq);
  364. rtcdrv->irq_wake = 0;
  365. }
  366. return 0;
  367. }
  368. #else
  369. #define sirfsoc_rtc_suspend NULL
  370. #define sirfsoc_rtc_resume NULL
  371. #define sirfsoc_rtc_freeze NULL
  372. #define sirfsoc_rtc_thaw NULL
  373. #define sirfsoc_rtc_restore NULL
  374. #endif
  375. static const struct dev_pm_ops sirfsoc_rtc_pm_ops = {
  376. .suspend = sirfsoc_rtc_suspend,
  377. .resume = sirfsoc_rtc_resume,
  378. .freeze = sirfsoc_rtc_freeze,
  379. .thaw = sirfsoc_rtc_thaw,
  380. .restore = sirfsoc_rtc_restore,
  381. };
  382. static struct platform_driver sirfsoc_rtc_driver = {
  383. .driver = {
  384. .name = "sirfsoc-rtc",
  385. .owner = THIS_MODULE,
  386. #ifdef CONFIG_PM
  387. .pm = &sirfsoc_rtc_pm_ops,
  388. #endif
  389. .of_match_table = sirfsoc_rtc_of_match,
  390. },
  391. .probe = sirfsoc_rtc_probe,
  392. .remove = sirfsoc_rtc_remove,
  393. };
  394. module_platform_driver(sirfsoc_rtc_driver);
  395. MODULE_DESCRIPTION("SiRF SoC rtc driver");
  396. MODULE_AUTHOR("Xianglong Du <Xianglong.Du@csr.com>");
  397. MODULE_LICENSE("GPL v2");
  398. MODULE_ALIAS("platform:sirfsoc-rtc");